![]() |
|
| If you can't view the Datasheet, Please click here to try to view without PDF Reader . |
|
|
| Datasheet File OCR Text: |
| cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 1/9 MTB5D0P03J3 cystek product specification p-channel enhancement mode power mosfet MTB5D0P03J3 bv dss -30v i d @ v gs =-10v -88a r ds(on) @v gs =-10v, i d =-25a 3.7m (typ) r ds(on) @v gs =-4.5v, i d =-10a 5.1m (typ) features ? low gate charge ? simple drive requirement ? pb-free lead plating & halogen-free package equivalent circuit outline MTB5D0P03J3 to-252(dpak) g d s g gate d drain s source ordering information device package shipping to-252 MTB5D0P03J3-0-t3-g (pb-free lead plating & halogen-free package) 2500 pcs / tape & reel environment friendly grade : s for rohs compliant products, g for rohs compliant and green compound products packing spec, t3 : 2500 pcs / tape & reel, 13? reel product rank, zero for no rank products product name
cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 2/9 MTB5D0P03J3 cystek product specification absolute maximum ratings (t c =25c, unless otherwise noted) parameter symbol limits unit drain-source voltage v ds -30 gate-source voltage v gs 20 v continuous drain current @ t j =175 c, t c =25 c, v gs =-10v (note 1) -88 continuous drain current @ t j =175 c, t c =100 c, v gs =-10v (note 1) i d -62 continuous drain current @t a =25 c, v gs =-10v (note 2) -15 continuous drain current @t a =70 c, v gs =-10v (note 2) i dsm -12 pulsed drain current (note 3) i dm -352 avalanche current (note 3) i as -26 a avalanche energy @ l=0.5mh, i d =-26a, r g =25 (note 2) e as 169 mj t c =25 c (note 1) 94 t c =100 c (note 1) p d 47 t a =25 c (note 2) 2.5 total power dissipation t a =70 c (note 2) p dsm 1.6 w operating junction and storage temperature range tj, tstg -55~+175 c thermal data parameter symbol typical maximum unit thermal resistance, junction-to-case r jc 1.4 1.6 thermal resistance, junction-to-ambient, t 10s (note 2) 15 18 thermal resistance, junction-to-ambient, steady state (note 2) r ja 40 50 c/w note : 1 . the power dissipation p d is based on t j(max) =175 c, using junction-to-case thermal resistance, and is more useful in setting the upper di ssipation limit for cases where additional heatsinking is used. 2 . the value of r ja is measured with the device mounted on 1 in 2 fr-4 board with 2 oz. copper, in a still air environment with t a =25 c. the power dissipation p dsm is based on r ja and the maximum allowed junction temperature of 150 c. the value in any given application depends on the user?s specific board design, and the maximum temperature of 175 c may be used if the pcb allows it. 3 . repetitive rating, pulse width limited by junction temperature t j(max) =175 c. ratings are based on low frequency and low duty cycles to keep initial t j =25 c. 4. the maximum current limited by package is 56 a. 5. the static characteristics are obtained using <300 s pulses, duty cycle 0.5% maximum. 6. the r ja is the sum of thermal resistance from junction to case r jc and case to ambient. cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 3/9 MTB5D0P03J3 cystek product specification characteristics (tc=25 c, unless otherwise specified) symbol min. typ. max. unit test conditions static bv dss -30 - - v gs =0v, i d =-250 a v gs(th) -1 - -2.5 v v ds =v gs , i d =-250 a i gss - - 100 na v gs = 20v, v ds =0v - - -1 v ds =-30v, v gs =0v i dss - - -25 a v ds =-30v, v gs =0v, t j =125 c - 3.7 5.5 v gs =-10v, i d =-25a r ds(on) *1 - 5.1 8.5 m v gs =-4.5v, i d =-10a g fs *1 - 60 - s v ds =-5v, i d =-25a dynamic qg *1, 2 - 121 181 qgs *1, 2 - 18.6 - qgd *1, 2 - 24.5 - nc i d =-25a, v ds =-24v, v gs =-10v t d(on) *1, 2 - 19.4 29 tr *1, 2 - 21.6 32 t d(off) *1, 2 - 133 200 t f *1, 2 - 49.2 74 ns v ds =-15v, i d =-25a, v gs =-10v, r g =2.7 ciss - 7267 - coss - 739 - crss - 677 - pf v gs =0v, v ds =-25v, f=1mhz rg - 3.8 - v ds =0v, f=1mhz source-drain diode ratings and characteristics i s *1 - - -88 i sm *1 - - -352 a v sd *1 - -0.81 -1.2 v i s =-25a, v gs =0v trr - 26 40 ns qrr - 17 - nc i f =-25a, di f /dt=100a/ s note : *1.pulse test : pulse width 300 s, duty cycle 2% *2.independent of operating temperature *3.pulse width limited by maximum junction temperature. recommended soldering footprint cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 4/9 MTB5D0P03J3 cystek product specification typical characteristics typical output characteristics 0 40 80 120 160 200 01234 5 brekdown voltage vs ambient temperature 0.4 0.6 0.8 1 1.2 1.4 -75 -50 -25 0 25 50 75 100 125 150 175 200 tj, junction temperature(c) -bv dss , normalized drain-source breakdown voltage 10v,9v,8v,7v,6v,5v,4.5v,4v -v ds , drain-source voltage(v) -i d , drain current(a) -v gs =3.5v -v gs =3v -v gs =2.5v i d =-250 a, v -v gs =2v static drain-source on-state resistance vs drain current 0 10 20 30 40 50 60 70 80 90 100 0.01 0.1 1 10 100 -i d , drain current(a) r ds(on) , static drain-source on-state resistance(m) in descending order v gs =-2.5v -3v -4.5v -10v =0v gs reverse drain current vs source-drain voltage 0.2 0.4 0.6 0.8 1 1.2 0 5 10 15 20 25 30 35 40 -i dr , reverse drain current(a) -v sd , source-drain voltage(v) v gs =0v tj=25c static drain-source on-state resistance vs gate-source voltage 0 10 20 30 40 50 60 70 80 90 100 024681 -v gs , gate-source voltage(v) r ds(on ), static drain-source on- state resistance(m) tj=150c 0 i d =-25a drain-source on-state resistance vs junction tempearture 0 0.5 1 1.5 2 2.5 3 -75 -50 -25 0 25 50 75 100 125 150 175 200 tj, junction temperature(c) r ds(on) , normalized static drain- source on-state resistance v gs =-10v, i d =-25a r ds( on) @tj=25c : 3.7m typ cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 5/9 MTB5D0P03J3 cystek product specification typical characteristics (cont.) capacitance vs drain-to-source voltage 100 1000 10000 100000 01 02 0 3 0 threshold voltage vs junction tempearture 0.2 0.4 0.6 0.8 1 1.2 1.4 -75 -50 -25 0 25 50 75 100 125 150 175 200 tj, junction temperature(c) -v gs(th) , normalized threshold voltage ciss i d =-1ma -v ds , drain-source voltage(v) capacitance---(pf) c oss i d =-250 a crss f=1mhz maximum safe operating area 0.1 1 10 100 1000 0.1 1 10 100 -v ds , drain-source voltage(v) -i d , drain current (a) r ds( on) limited dc 10ms 100ms 1ms 100 s 1s t c =25c, tj=175c, v gs =-10v, r jc =1.6c/w, single pulse gate charge characteristics 0 2 4 6 8 10 0 20 40 60 80 100 120 140 qg, total gate charge(nc) -v gs , gate-source voltage(v) v ds =-24v i d =-25a forward transfer admittance vs drain current 0.01 0.1 1 10 100 0.001 0.01 0.1 1 10 100 -i d , drain current(a) g fs , forward transfer admittance(s) v ds =-5v pulsed ta=25c maximum drain current vs case temperature 0 10 20 30 40 50 60 70 80 90 100 25 50 75 100 125 150 175 200 t c , case temperature(c) -i d , maximum drain current(a) v gs =-10v, tj(max)=175c, r jc =1.6c/w, single pulse cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 6/9 MTB5D0P03J3 cystek product specification typical characteristics (cont.) typical transfer characteristics 0 10 20 30 40 50 60 70 80 012345 -v gs , gate-source voltage(v) -i d , drain current(a) v ds =-10v power derating curve 0 20 40 60 80 100 0 25 50 75 100 125 150 175 200 t c , case temperature() p d , power dissipation(w) transient thermal response curves 0.001 0.01 0.1 1 1.e-04 1.e-03 1.e-02 1.e-01 1.e+00 1.e+01 1.e+02 1.e+03 t 1 , square wave pulse duration(s) r(t), normalized effective transient thermal resistance single pulse 0.01 0.02 0.05 0.1 0.2 d=0.5 1.r jc (t)=r(t)*r jc 2.duty factor, d=t 1 /t 2 3.t jm -t c =p dm *r jc (t) 4.r jc =1.6c/w cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 7/9 MTB5D0P03J3 cystek product specification reel dimension carrier tape dimension cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 8/9 MTB5D0P03J3 cystek product specification recommended wave soldering condition soldering time product peak temperature pb-free devices 260 +0/-5 c 5 +1/-1 seconds recommended temperature profile for ir reflow profile feature sn-pb eutectic assembly pb-free assembly average ramp-up rate (tsmax to tp) 3 c/second max. 3 c/second max. preheat ? temperature min(t s min) ? temperature max(t s max) ? time(ts min to ts max ) 100 c 150 c 60-120 seconds 150 c 200 c 60-180 seconds 183 c 60-150 seconds time maintained above: ? temperature (t l ) 217 c ? time (t l ) 60-150 seconds peak temperature(t p ) 240 +0/-5 c 260 +0/-5 c time within 5 c of actual peak 10-30 seconds 20-40 seconds temperature(tp) ramp down rate 6 c/second max. 6 c/second max. time 25 c to peak temperature 6 minutes max. 8 minutes max. note : all temperatures refer to topside of the package, measured on the package body surface. cystech electronics corp. spec. no. : c965j3 issued date : 2014.09.15 revised date : page no. : 9/9 MTB5D0P03J3 cystek product specification to-252 dimension inches marking: device n am e date code b5d0 p03 1 2 3 4 style: pin 1.gate 2.drain 3.source 4.drain 3-lead to-252 plastic surface mount package cystek package code: j3 millimeters inches millimeters dim min. max. min. max. dim min. max. min. max. a 0.087 0.094 2.200 2.400 e 0.086 0.094 2.186 2.386 a1 0.000 0.005 0.000 0.127 e1 0.172 0.188 4.372 4.772 b 0.039 0.048 0.990 1.210 h 0.163 ref 4.140 ref b 0.026 0.034 0.660 0.860 k 0.190 ref 4.830 ref b1 0.026 0.034 0.660 0.860 l 0.386 0.409 9.800 10.400 c 0.018 0.023 0.460 0.580 l1 0.114 ref 2.900 ref c1 0.018 0.023 0.460 0.580 l2 0.055 0.067 1.400 1.700 d 0.256 0.264 6.500 6.700 l3 0.024 0.039 0.600 1.000 d1 0.201 0.215 5.100 5.460 p 0.026 ref 0.650 ref e 0.236 0.244 6.000 6.200 v 0.211 ref 5.350 ref notes: 1.controlling dimension: millimeters. 2.maximum lead thickness includes lead finish thickness, and minimum lead thickness is the minimum thickness of base material. 3.if there is any question with packing spec ification or packing method, please cont act your local cystek sales office. material: ? lead : pure tin plated. ? mold compound: epoxy resin family, flammability solid burning class: ul94v-0. important notice: ? all rights are reserved. reproduction in whole or in part is prohibited without the prior written approval of cystek. ? cystek reserves the right to make changes to its products without notice. ? cystek semiconductor products are not warranted to be suitab le for use in life-support applications, or systems. ? cystek assumes no liability for any consequence of customer pr oduct design, infringement of pat ents, or application assistance . |
|
Price & Availability of MTB5D0P03J3
|
|
|
|
|
All Rights Reserved © IC-ON-LINE 2003 - 2022 |
| [Add Bookmark] [Contact Us] [Link exchange] [Privacy policy] |
|
Mirror Sites : [www.datasheet.hk]
[www.maxim4u.com] [www.ic-on-line.cn]
[www.ic-on-line.com] [www.ic-on-line.net]
[www.alldatasheet.com.cn]
[www.gdcy.com]
[www.gdcy.net] |