Part Number Hot Search : 
4051MT C123J LT1766 C123J APM205 APM205 C123J LT1112AC
Product Description
Full Text Search
 

To Download V2DIP1-32 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  future technology devices intern ational ltd (ftdi) unit 1, 2 seaward place, centurion business park, glasgow, g41 1hh, united kingdom tel.: +44 (0) 141 429 2777 fax: + 44 (0) 141 429 2758 e - mail (support): support1@ftdichip.com web: http://www.vinculum.com neither the whole nor any part of the information contained in, or the product described in this manual, may be adapted or re produced in any material or electronic form without the prior written consent of the copyright holder. this product and its documentat ion are supplied on an as - is basis and no warranty as to their suitability for any particular purpose is either made or implied. fu ture techn ology devices international ltd will not accept any claim for damages howsoever arising as a result of use or failure of this product. your statutory rights are not affected. this product or any variant of it is not intended for use in any medica l appliance, device or system in which the failure of the product might reasonably be expected to result in personal injury. this document provides preliminar y information that may be subject to change without notice. no freedom to use patents or other int ellectual property rights is implied by the publication of this document. future technology devices international ltd, unit 1, 2 seaward place, centurion business park, glasgow, g41 1hh , united kingdom. scotland registered number: sc136640 copyright ? 201 0 future technology devices international limited future technology devices international ltd. v2dip1 - 32 vnc2 - 32q development module da tasheet document reference no.: ft_000163 version 1.01 issue date: 20 10 - 0 5 - 25
` copyright ? 2010 future technology devices international limited 1 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 1 introduction v2dip1 - 32 module is designed to allow rapid develop ment of designs using the vnc2 - 32q ic. the v2dip1 - 32 is supplied as a pcb designed to fit into a 24 pin 0. 6 wide / 0.1 pitch dip socket . the module provides access to the ua r t , parallel fifo and spi interface pins o f the vnc2 - 32q device via its io bus p ins. the usb port is accessed via a type a usb connector. figure 1 . 1 - v2dip 1 - 32 the vnc2 is the second of f t di s v inculum family of embedded dual usb host controller devices . the vnc2 device provides usb host i nterfac ing capability for a variety of different usb device classes including support for boms (bulk only mass storage), printer, hid (human interface device s ). for mass storage devices such as usb flash drives, vnc2 also transparently handles the f a t f ile structure . c ommunicat ion with non usb d evices such as a low cost microc ontroller is accomplished via either ua r t , spi or parallel fifo interfaces. the vnc2 provides a new cost effective solution for providing usb ho st capability into products that previously did not have the hardware resources available. the vnc2 supports the capability to enable customers to develop custom firmware using the vinculum ii development software tool suite. the development tools suppor t compiler, linker and debugger tools complete within an integrated development environment (ide). the vinculum - ii vnc2 family of devices are availa ble in pb - free (rohs compliant) 32 - l ead lqfp, 32 - l ead qfn, 48 - l ead lqfp, 48 - l ead qfn, 64 - lead lqfp and 64 - l ead qfn packages .
` copyright ? 2010 future technology devices international limited 2 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 table of contents 1 introduction ................................ ................................ .... 1 2 features ................................ ................................ .......... 3 3 pin out and signal description ................................ ........ 4 3.1 module pin out ................................ ................................ .......... 4 3.2 pin signal description ................................ ............................... 6 3.3 default interface i/o pin configuration ................................ .... 7 3.4 uart interface ................................ ................................ ......... 8 3.4.1 signal description C uart int erface ................................ ............................. 8 3.5 serial peripheral interface (spi) ................................ .............. 9 3.5.1 signal description - spi slave ................................ ................................ ..... 9 3.5.2 signal description - spi master ................................ ................................ ... 9 3.6 parallel fi fo interface - asynchronous mode ......................... 10 3.6.1 signal description - parallel fifo interface ................................ ................. 10 3.6.2 timing diagram C asynchronous fifo mode read and write cycle ................ 11 3.7 debugger interface ................................ ................................ . 12 3.7.1 signal description - debu gger interface ................................ ..................... 12 4 firmware ................................ ................................ ....... 13 4.1 firmware support ................................ ................................ ... 13 4.2 available firmware ................................ ................................ . 13 4.3 firmware upgrades ................................ ................................ . 13 5 external circuit configuration ................................ ....... 14 5.1 adding a second usb port ................................ ....................... 14 6 mechanical dimensions ................................ ................. 15 7 schematic diagram ................................ ....................... 16 8 contact information ................................ ...................... 17 appendix a C references ................................ ................................ . 18 appendix b C list of figures and tables ................................ .......... 19 list of figur es ................................ ................................ ................. 19 list of tables ................................ ................................ ................... 19 appendix c C revision history ................................ ......................... 20
` copyright ? 2010 future technology devices international limited 3 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 2 features the v2dip1 - 32 incorporates the following features : uses ftdis vnc2 - 32 q embedded usb host controller ic device . usb a type usb socket to interface with usb peripher al devices . second usb interface port accessible via module pins if required. uart, parallel fifo and spi interfaces can be programmed to a choice of available i/o pins . single 5v supply input from dil connectors or 5v supplied via usb vbus slave interface or debugger module. auxiliary 3.3 v / 200 ma power output to external logic . all vnc2 signals available on 0. 6 wi de / 0 . 1 pitch dil male connectors. power and traffic indicator leds . v2dip1 - 32 is a pb - free, rohs compli a nt development module . debugg er interface pin available on dil pins or via 6 way male header which interfaces to separate debugger module. firmware upgrades via uart or debug ger interface pin header foc s oftware development suite of tools to create customised firmware includes a compi ler , linker , debugger and assembler all wrapped up in an easy to use integrated design environment gui.
` copyright ? 2010 future technology devices international limited 4 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 3 pin out and signal description 3.1 module pin out figure 3 . 1 - v2dip 1 - 32 module pin out (top view)
` copyright ? 2010 future technology devices international limited 5 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 figure 3 . 2 - v2dip1 - 32 module pin out (bottom view)
` copyright ? 2010 future technology devices international limited 6 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 3.2 pin signal description pin no. name pin name on pcb t ype description j1 - 1 5v0 5v0 pwr in put 5.0v module supply pin. this pin can be used to provide the 5.0v in put to the v2dip 1 - 32 when the v2dip 1 - 32 is not powered from the usb connector (vbus) or the debugger interface. also connected to dil connector pins pin j3 - 6. j1 - 2 - - - not connected j1 - 3 - - - not connected j1 - 4 usbd1 p u1 p i/o usb host / slave port 1 - usbdata signal plus with integrated pull up / pull down resis tor. module has on board 27 usb series resistor. this pin can be brought out along with pin j1 - 5 to provide a second us bport, if required. j1 - 5 usbd1 m u1 m i/o usb host / slave port 1 - usbdata signal minus with integrated pull up / pull down resis tor. module has on board 27 usb series resistor. this pin can be brought out along with pin 5 to provide a second usb port,i f required. j1 - 6 i obus4 io 4 i/o 5v safe bidirectional data / control bus bit 4 j2 - 7 gnd gnd pwr module ground supply pin j1 - 8 i obus5 io 5 i/o 5v safe bidirectional data / control bus bit 5 j1 - 9 i obus6 io 6 i/o 5v safe bidirectional data / control bus bit 6 j1 - 10 i obus7 io 7 i/o 5v safe bidirectional data / control bus bit 7 j1 - 11 i obus8 io 8 i/o 5v safe bidirectional data / control bus bit 8 j1 - 12 i obus9 io 9 i/o 5v safe bidirectional data / control bus bit 9 j2 - 1 3v3 3v3 3.3v output from vdi p2s on board 3.3v l.d.o. 3.3v output from v2dip 1 s on board 3.3v l.d.o. j2 - 2 p rog # p rg # input this pin is used in combination with the reset# pin and the uart interface to program firmware into the vnc2 . j2 - 3 r e s et # rs t # input can be used by an extern al device to reset the vnc2. this pin is also used in combination with prog# and the uart interface to program firmware into the vnc2 j1 - 4 - - - not connected j1 - 5 - - - not connected j2 - 6 i obus3 io3 i/o 5v safe bidirectional data / control bus bit 3 j1 - 7 gnd gnd pwr module ground supply pin j2 - 8 i obus2 io2 i/o 5v safe bidirectional data / control bus bit 2 j2 - 9 i obus1 io1 i/o 5v safe bidirectional data / control bus bit 1 j2 - 10 i obus0 io0 i/o 5v safe bidirectional data / control bus bit 0 j 2 - 11 i obus11 io11 i/o 5v safe bidirectional data / control bus bit 11 j2 - 12 i obus10 io10 i/o 5v safe bidirectional data / control bus bit 10 table 3 . 1 - pin signal descriptions
` copyright ? 2010 future technology devices international limited 7 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 3.3 default interface i /o pin configuration the 32 pin qfn vnc2 - 32q device is de livered without any firmware pr e - loaded. as such the iomux will provide a default pinout as shown in the following table: pin no. pin name on pcb t ype data and control bus configuration opt ions ua r t interface spi slave interface spi master interface parallel fifo interface debugger interface j2 - 10 io0 i/o na na na na debug_if j1 - 6 io 4 i/o uart_txd na na na na j1 - 8 io 5 i/o uart_rxd na na na na j1 - 9 io 6 i/o uart_rts# na na na na j1 - 10 io 7 i/o uart_cts# na na na na j1 - 11 io 8 i/o na spi_s0_clk na na na j1 - 12 io 9 i/o na spi_s0_mosi na na na j2 - 12 io 10 i/o na spi_s0_miso na na na j2 - 11 io 11 i/o na spi_s0_ s s# na na na table 3 . 2 - default i nterface i/o pin configuration
` copyright ? 2010 future technology devices international limited 8 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 3.4 uart interface when the data and control buses are configured in uart mode, the interface implements a standard asynchronous serial uart port with flow control. the uart can support b aud rates from 300 baud to 3 m baud. the uart interface is described more fully in the vnc2 datasheet please refer to: - ftdi website 3.4.1 signal description C uart interface the uart signals can be programmed to a choice of available i/o pi n s . table 3 . 3 expla ins the available pins for each of the uart signals . available pins name type description j2 - 10, j1 - 6, j1 - 11 uart_txd output transmit asynchronous data output j2 - 9, j1 - 8, j1 - 12 uart_rxd input receive asynchronous data input j2 - 8, j1 - 9, j2 - 12 uart_rts# output request to send control output j2 - 6, j1 - 10, j2 - 11 uart_cts# input clear to send control input j2 - 10, j1 - 6, j1 - 11 uart_dtr# output data acknowledge (data terminal ready co ntrol) output j2 - 9, j1 - 8, j1 - 12 uart_dsr# input data request (data set ready control) input j2 - 8, j1 - 9, j2 - 12 uart_dcd# input data carrier detect control input j2 - 6, j1 - 10, j2 - 11 uart_ri# input ring indicator control input. ri# low can be used to resum e the pc usb host controller from suspend. j2 - 10, j1 - 6, j1 - 11 uart_tx_active output enable transmit data for rs485 designs. txden may be used to signal that a transmit operation is in progress. the txden signal will be set high one bit - time before data is transmitted and return low one bit time after the last bit of a data frame has been transmitted table 3 . 3 - data and control bus signal mode options C uart
` copyright ? 2010 future technology devices international limited 9 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 3.5 ser ial peripheral interface (spi) the vnc2 - 32q has one spi master module and two spi slave modules. the se m odules are described more fully in a vnc2 datasheet please refer to: - ftdi website 3.5.1 signal description - spi sl ave the spi slave signals can be programmed to a choice of available i/o pin s. table 3 . 4 explains the available pins for each of the spi slave signals . available pins name type description j2 - 10, j1 - 6, j1 - 11 spi_s0_clk spi_s1_clk input slave clock input j2 - 9, j1 - 8, j1 - 12 spi_s0_mosi spi_s1_mosi input /output master out slave in synchronous data from master to slave j2 - 8, j1 - 9, j2 - 12 spi_s0_miso spi_s1_miso output master in slave out synchronous da ta from slave to master j2 - 6, j1 - 10, j2 - 11 spi_s0_ s s# spi_s1_ s s# input slave chip select table 3 . 4 - data and contro l bus signal mode options C spi slave 3.5.2 signal description - spi master the spi master s ignals can be programmed to a choice of available i/o pin s . table 3 . 5 shows the spi master signals and the available pins that they can be mapped. available pins name type description j2 - 10, j1 - 6, j 1 - 11 spi_m_clk output spi master clock input j2 - 9, j1 - 8, j1 - 12 spi_m_mosi output master out slave in synchronous data from master to slave j2 - 8, j1 - 9, j2 - 12 spi_m_miso input master in slave out synchronous data from slave to master j2 - 6, j1 - 10, j2 - 1 1 spi_m_ s s_0# output active low slave select 0 from master to slave 0 j2 - 10, j1 - 6, j1 - 11 spi_m_ s s_1# output active low slave select 1 from master to slave 1 table 3 . 5 - data and control bus signal mode opt ions C spi master
` copyright ? 2010 future technology devices international limited 10 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 3.6 parallel fifo interface - asynchronous mode the parallel fifo asynchronous mode is functionally the same as the parallel fifo interface available in vnc1l vdip1 module and has an eight bit data bus, individual read and write strobes and two hardware flow control signals. 3.6.1 signal description - parallel fifo interface the parallel fifo interface signals can be programmed to a choice of available i/o pin s . table 3 . 6 shows the parallel fifo interface signals and the pins that they can be mapped. available pins name type description j2 - 10, j1 - 6, j1 - 11 fifo_data[0] i/o fifo data bus bit 0 j2 - 9, j1 - 8, j1 - 12 fifo_data[1] i/o fifo data bus bit 1 j2 - 8, j1 - 9, j2 - 12 fifo_data[2] i/o fifo da ta bus bit 2 j2 - 6, j1 - 10, j2 - 11 fifo_data[3] i/o fifo data bus bit 3 j2 - 10, j1 - 6, j1 - 11 fifo_data[4] i/o fifo data bus bit 4 j2 - 9, j1 - 8, j1 - 12 fifo_data[5] i/o fifo data bus bit 5 j2 - 8, j1 - 9, j2 - 12 fifo_data[6] i/o fifo data bus bit 6 j2 - 6, j1 - 10, j2 - 11 fifo_data[7] i/o fifo data bus bit 7 j2 - 10, j1 - 6, j1 - 11 fifo_rxf# output when high, do not read data from the fifo. when low, there is data available in the fifo which can be read by strobing rd# low, then high. j2 - 9, j1 - 8, j1 - 12 fifo_txe# outp ut when high, do not write data into the fifo. when low, data can be written into the fifo by strobing wr high, then low. j2 - 8, j1 - 9, j2 - 12 fifo_rd# input enables the current fifo data byte on d0...d7 when low. fetches the next fifo data byte (if ava ilable) from the receive fifo buffer when rd# goes from high to low j2 - 6, j1 - 10, j2 - 11 fifo_wr# input writes the data byte on the d0...d7 pins into the transmit fifo buffer when wr goes from high to low. table 3 . 6 - data and control bus s ignal mode options C parallel fifo interface
` copyright ? 2010 future technology devices international limited 11 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 3.6.2 timing diagram C asynchronous fifo mode read and write cycle when in asynchronous fifo interface mode, the timing of a read and write operation on the fifo interface is shown in table 3 . 7 and figure 3.3 figure 3 . 3 C asynchronous fifo mode r ead and write cycle . t ime description min max unit t 1 rd # ina ctive to rxf# 1 14 ns t 2 rxf# in a ctive after rd# cycle 100 - ns t 3 rd # to data 1 14 ns t4 rd # active pulse width 30 - ns t5 rd# active after rxf# 0 - ns t6 wr# active to txe# inactive 1 14 ns t7 txe# inactive after wr# cycle 100 - ns t8 data to txe# active setup time 5 - ns t9 dat a hold time after wr# inactive 5 - ns t 1 0 wr# active pulse width 30 - ns t 1 1 wr# active after txe# 0 - ns table 3 . 7 - asynchronous fifo mode read cycle timing in asynchronous mode an external device can con trol data transfer driving fifo_wr# and fifo_rd# inputs. current byte is available to be read when fifo_rd# goes low. when fifo_rd# goes high, fifo_rxf# output will also go high. it will only become low again when there is another byte to read. when fif o_wr# goes low fifo_txe# flag will always go high. fifo_txe# goes low again only when there is still space for data to be written in to the module.
` copyright ? 2010 future technology devices international limited 12 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 3.7 debugger interface the purpose of the debugger interface is to provide access to the vnc2 silicon/firmware debugger. the debug interface can be accessed via the j2 - 10 pin on the dil connector or , more easily, it can be accessed by connecting a vnc2_d ebug _m odule to the j3 connector. this debug module will give access to the debugger through a usb connection to a pc via the integrated development environment ( ide ). the ide is a graphical interface to the vnc2 software development tool - chain and gives the following debug capabilities through the debugger interface : flash erase, write and program. application debug - application code can have breakpoints, be single stepped and can be halted. detailed internal debug - memory and register read/write access. the debugger interface , and how to use it, is further described in the following applications note vinculum - ii debug interface description 3.7.1 signal description - debugger interface table 3 . 8 shows the signals and pins d escription for the debugger interface pin header j3 pin no. name name on pcb type description j3 - 1 io0 dbg i/o debugger interface j3 - 2 - [key] - not connected. used to make sure that the debug module is connected correctly. j3 - 3 gnd gnd pwr module ground supply pin j3 - 4 reset# rst# input can be used by an external device to reset the vncl2. this pin is also used in combination with prog# an d the uart interface t o program firmware into the vnc 2. j3 - 5 prog# prg# input this pin is used in combinati on with the reset# pin an d the uart interface to program firmware into the vnc2 . j3 - 6 5v0 vcc pwr input 5.0v module supply pin. this pin can be used to provide the 5.0v in put to the v2dip1 - 32 from the debugger interface when the v2dip1 - 32 is not powere d from the usb connector (vbu s ) or the dil connector pins j1 - 1 and j3 - 6 . table 3 . 8 - s ignal name and description C debugger interface
` copyright ? 2010 future technology devices international limited 13 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 4 firmware 4.1 firmware support the vnc2 on the v2dip 1 - 32 can be programmed wi th the customers own firmware created using the vinculum ii firmware development tool chain or with various pre - compiled firmware profiles to allow a designer to easily chang e the functionality of the chip . p lease refer to: - ftdi website for full details on available pre - compiled f irmware 4.2 available firmware v2dap firmware is currently available: usb host for single flash disk and general purpose usb peripherals. selectable uart, fifo or spi interface command monito r. please refer to: - ftdi website for full details. 4.3 firmware upgrades r efer to the debugger interface section which can be used to update the firmware. .
` copyright ? 2010 future technology devices international limited 14 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 5 external circuit configuration 5.1 adding a second usb port t he external circuit configuration for adding second usb host port, with the usb activity led, is shown below in figure 5 . 1 figure 5 . 1 additional usb po rt configuration
` copyright ? 2010 future technology devices international limited 15 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 6 mechanical dimensions figure 6 . 1 - v2dip 1 - 32 dimensions (top view) f igure 6 . 2 - v2dip 1 - 32 dimensions (side view) 0. 2 0mm tolerance (except pitch) all dimensions are in mm f t d i x x x x x x x x v n c 2 - 3 2 q 1 a y y w w c n 1 j 2 j 1 j 3 u 1 l e d 1 1 7 . 7 8 1 5 . 4 7 2 . 3 6 1 . 2 7 1 6 . 5 1 9 . 9 0 7 . 9 0 1 3 . 9 7 4 6 . 0 0 4 4 . 2 5 4 1 . 9 1 3 . 9 0 3 . 0 2 5 3 . 2 2 1 6 . 5 1 1 . 6 0 2 . 5 4 7 . 0 0 1 7 . 8 5 8 . 6 5 4 . 9 0
` copyright ? 2010 future technology devices international limited 16 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 7 schematic diagram figure 7 . 1 - v2dip 1 - 32 schematic
` copyright ? 2010 future technology devices international limited 17 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 8 contact information head office C glasgow, uk future technology devices international limited unit 1, 2 seaward place, centurion business park glasgow, g41 1hh united kingdom tel: +44 (0) 141 429 2777 fax: +44 (0) 141 429 2758 e - mail (sales) sales1@ftdichip.com e - mail (support) support1@ftdichip.com e - mail (general enquiries) admin1@ftdichip.com web site url http://www.ftdichip.com web shop url http://www.ftdichip.com branch office C taipei, taiwan future technology devices international limited (taiwan) 2f, no 516, sec. 1 neihu road taipei 114 taiwan, r.o.c. tel: +886 (0) 2 8791 3570 fax: +886 (0) 2 8791 3576 e - mail (sales) tw.sales1@ftdichip.com e - mail (support) tw.support1@ftdichip.com e - mail (general enquiri es) tw.admin1@ftdichip.com web site url http://www.ftdichip.com branch office C hillsboro, oregon, usa future technology devices international limited (usa) 7235 nw ev ergreen parkway, suite 600 hillsboro, or 97123 - 5803 usa tel: +1 (503) 547 0988 fax: +1 (503) 547 0987 e - mail (sales) us.sales@ftdichip.com e - mail (support) us.su pport@ftdichip.com e - mail ( general enquiries ) us.admin@ftdichip.com web site url http://www.ftdichip.com branch office C shanghai, china future technology devices inte rnational limited (china) room 408, 317 xianxia road, changning district, shanghai, china tel: +86 (21) 62351596 fax: +86 (21) 62351595 e - mail (sales): cn.sales@ftdichip.com e - mail (support): cn .support@ftdichip .com e - mail (general e nquiries): cn. admin1@ftdichip.com web site url http://www.ftdichip.com distributor and sales representatives please visit the sales network page of the ftdi web site for the contact details of our distributor(s) and sales representative(s) in your country.
` copyright ? 2010 future technology devices international limited 18 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 appendix a C references application and technical notes vinculum - ii io cell description vinculum - ii debug interface description vinculum - ii io mux explained vinculum - ii pwm example migrating vinculum designs from vnc1l to vnc2 - 48l1a vinculum - ii errata technical note
` copyright ? 2010 future technology devices international limited 19 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 appendix b C list of figures and tables list of figures figure 1.1 - v2dip1 - 32 ................................ ................................ ................................ ................. 1 figure 3.1 - v2dip1 - 32 module pin out (top view) ................................ ................................ .......... 4 figure 3.2 - v2dip1 - 32 module pin out (bottom view) ................................ ................................ ..... 5 figure 3.3 C asynchronous fifo mode read and write cycle. ................................ ........................... 11 figure 5.1 additional usb port configuration ................................ ................................ .................. 14 figure 6.1 - v2dip1 - 32 dimensions (top view) ................................ ................................ .............. 15 figure 6.2 - v2dip1 - 32 dimensions (side view) ................................ ................................ ............. 15 figure 7.1 - v2dip1 - 32 s chematic ................................ ................................ ................................ 16 list of tables table 3.1 - pin signal descriptions ................................ ................................ ................................ .. 6 table 3.2 - default interfac e i/o pin configuration ................................ ................................ ........... 7 table 3.3 - data and control bus signal mode options C uart ................................ ........................... 8 table 3.4 - data and control bus signal mode options C spi slave ................................ ..................... 9 table 3.5 - data and control bus signal mode options C spi master ................................ ................... 9 table 3.6 - data and control bus signal mode options C parallel fifo interface ................................ . 10 table 3.7 - asynchronous fifo mode read cycle timing ................................ ................................ .. 11 table 3.8 - signal nam e and description C debugger interface ................................ ........................ 12
` copyright ? 2010 future technology devices international limited 20 document reference no.: ft_000163 v2dip1 - 32 vnc2 - 32q development module datasheet version 1.01 cleara nce no.: ftdi# 150 appendix c C revision history version 1.0 first release 16 th april 20 10 version 1.01 updated modules images, mechanical drawings and 25 th may 2010 figure 5.1


▲Up To Search▲   

 
Price & Availability of V2DIP1-32

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X