Part Number Hot Search : 
AT49F P600K CM531613 A4514 R1600 MAX14806 P80C51 CM531613
Product Description
Full Text Search
 

To Download MAX1211 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  general description the MAX1211 is a 3.3v, 12-bit analog-to-digital convert- er (adc) featuring a fully differential wideband track- and-hold (t/h) input, driving the internal quantizer. the MAX1211 is optimized for low power, small size, and high dynamic performance in intermediate frequency (if) sampling applications. this adc operates from a single 3.0v to 3.6v supply, consuming only 358mw while delivering a typical signal-to-noise ratio (snr) per- formance of 66db at an input frequency of 175mhz. the t/h driven input stage accepts single-ended or differen- tial inputs. in addition to low operating power, the MAX1211 features a 13mw power-down mode to con- serve power during idle periods. a flexible reference structure allows the MAX1211 to use its internal precision bandgap reference or accept an externally applied reference. the MAX1211 supports both a single-ended and differ- ential input clock drive. wide variations in the clock duty cycle are compensated with the adc? internal duty-cycle equalizer. the MAX1211 features parallel, cmos-compatible out- puts. the digital output format is pin selectable to be either two? complement or gray code. a separate power input for the digital outputs accepts a voltage from 1.7v to 3.6v for flexible interfacing with various logic levels. the MAX1211 is available in a 6mm x 6mm x 0.8mm, 40-pin thin qfn package with exposed paddle (ep), and is specified for the extended industrial (-40? to +85?) temperature range. applications if and baseband communication receivers cellular, lmds, point-to-point microwave, mmds, hfc, wlan ultrasound and medical imaging portable instrumentation low-power data acquisition features direct if sampling up to 400mhz excellent dynamic performance 66db snr at f in = 175mhz 76dbc sfdr at f in = 175mhz differential or single-ended clock 3.3v low-power operation 358mw (differential clock mode) 327mw (single-ended clock mode) accepts 20% to 80% clock duty cycle fully differential or single-ended analog input wide ?v p-p differential analog input voltage range 700mhz input bandwidth power-down mode cmos-compatible outputs in two? complement or gray code out-of-range and data valid indicators small, 40-pin thin qfn package with exposed paddle evaluation kit available (order MAX1211evkit) MAX1211 65msps, 12-bit, if sampling adc ________________________________________________________________ maxim integrated products 1 d0 d1 exposed paddle (gnd) d3 d4 d7 d8 d9 d5 d6 d2 com gnd inp inn gnd v dd clkn clkp refn refp 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 v dd gnd ov dd d11 d10 v dd v dd v dd clktyp refin refout pd v dd gnd ov dd dav n.c. n.c. g/t thin qfn 6mm 6mm 0.8mm MAX1211 dor top view pin configuration ordering information 19-2922; rev 0; 8/03 for pricing, delivery, and ordering information, please contact maxim/dallas direct! at 1-888-629-4642, or visit maxim? website at www.maxim-ic.com. evaluation kit available part temp range pin-package MAX1211etl -40 c to +85 c 40 thin qfn 6mm x 6mm
MAX1211 65msps, 12-bit, if sampling adc 2 _______________________________________________________________________________________ absolute maximum ratings stresses beyond those listed under ?bsolute maximum ratings?may cause permanent damage to the device. these are stress rating s only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specificatio ns is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. v dd to gnd ...........................................................-0.3v to +3.6v ov dd to gnd........-0.3v to the lower of (v dd + 0.3v) and +3.6v inp, inn to gnd ...-0.3v to the lower of (v dd + 0.3v) and +3.6v refin, refout, refp, refn, com to gnd.....-0.3v to the lower of (v dd + 0.3v) and +3.6v clkp, clkn, clktyp, g/ t , pd to gnd ........-0.3v to the lower of (v dd + 0.3v) and +3.6v d11 d0, dav, dor to gnd....................-0.3v to (ov dd + 0.3v) continuous power dissipation (t a = +70 c) 40-pin thin qfn 6mm x 6mm x 0.8mm (derated 26.3mw/ c above +70 c)........................2105.3mw operating temperature range ...........................-40 c to +85 c junction temperature ......................................................+150 c storage temperature range .............................-65 c to +150 c lead temperature (soldering 10s) ..................................+300 c electrical characteristics (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 5pf at digital outputs, v in = -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65mhz (50% duty cycle), c refp = c refn = 0.1f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = -40 c to +85 c, unless otherwise noted. typical values are at t a = +25 c.) (note 1) parameter symbol conditions min typ max units dc accuracy resolution 12 bits integral nonlinearity inl f in = 20mhz 0.8 lsb differential nonlinearity dnl f in = 20mhz, no missing codes over temperature 0.30 0.95 lsb offset error v refin = 2.048v 0.1 1.2 %fs gain error v refin = 2.048v 1.0 %fs analog input (inp, inn) differential input voltage range v diff differential or single-ended inputs 1v common-mode input voltage v dd / 2 v input resistance r in switched capacitor load 15 k ? input capacitance c in 4pf conversion rate maximum clock frequency f clk 65 mhz minimum clock frequency 5 mhz data latency 8.5 clock cycles dynamic characteristics (differential inputs, 4096-point fft) f in = 32.4mhz at -0.2dbfs 67.2 f in = 175mhz at -0.2dbfs 66.1 signal-to-noise ratio snr f in = 250mhz at -0.2dbfs 65.1 db f in = 32.4mhz at -0.2dbfs 67 f in = 175mhz at -0.2dbfs 65.3 signal-to-noise and distortion sinad f in = 250mhz at -0.2dbfs 63.1 db f in = 32.4mhz at -0.2dbfs 81.4 f in = 175mhz at -0.2dbfs 76 spurious-free dynamic range sfdr f in = 250mhz at -0.2dbfs 68 dbc
MAX1211 65msps, 12-bit, if sampling adc _______________________________________________________________________________________ 3 electrical characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 5pf at digital outputs, v in = -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65mhz (50% duty cycle), c refp = c refn = 0.1f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = -40 c to +85 c, unless otherwise noted. typical values are at t a = +25 c.) (note 1) parameter symbol conditions min typ max units f in = 32.4mhz at -0.2dbfs -79 f in = 175mhz at -0.2dbfs -73 total harmonic distortion thd f in = 250mhz at -0.2dbfs -67.3 dbc third-order intermodulation im3 f in1 = 247.2mhz at -7dbfs f in2 = 253.6mhz at -7dbfs -73.3 dbc full-power bandwidth fpbw input at -0.2dbfs, -3db rolloff 700 mhz aperture delay t ad 0.9 ns aperture jitter t aj <0.2 ps rms output noise n out inp = inn = com 0.6 lsb rms overdrive recovery time 10% beyond full scale 1 clock cycles internal reference (refin = refout; v refp , v refn , and v com are generated internally) refout output voltage v refout 1.9 2.048 2.1 v com output voltage v com v dd / 2 1.65 v differential reference output voltage v ref v ref = v refp - v refn 1.024 v refout load regulation 35 mv/ma refout temperature coefficient tc ref +100 ppm/ c short to v dd 0.24 refout short-circuit current short to gnd 2.1 ma b u f f er ed ext er n a l r ef er en c e ( re fin d r i ven exter nal l y, v r e f in = 2.048v , v r e f p , v r e f n , and v c om ar e g ener ated i nter nal l y) refin input voltage v refin 2.048 v refp output voltage v refp (v dd / 2) + (v refin / 4) 2.162 v refn output voltage v refn (v dd / 2) - (v refin / 4) 1.138 v com output voltage v com v dd / 2 1.6 1.65 1.7 v differential reference output voltage v ref v ref = v refp - v refn 1.024 v source 0.4 maximum refp current i refp sink 1.4 ma source 1.0 maximum com current i refp sink 0.4 ma source 1.0 maximum refn current i refp sink 1.0 ma refin input resistance >50 m ?
MAX1211 65msps, 12-bit, if sampling adc 4 _______________________________________________________________________________________ electrical characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 5pf at digital outputs, v in = -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65mhz (50% duty cycle), c refp = c refn = 0.1f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = -40 c to +85 c, unless otherwise noted. typical values are at t a = +25 c.) (note 1) parameter symbol conditions min typ max units unbuffered external reference (refin = gnd, v refp , v refn , and v com are applied externally) com input voltage v com v dd / 2 v refp input voltage v refp - v com 0.512 v refn input voltage v refn - v com -0.512 v differential reference input voltage v ref v ref = v refp - v refn 1.024 v refp sink current i refp v refp = 2.162v 1.1 ma refn source resistance i refn v refp = 1.138v 1.1 ma refp, refn, capacitance 13 pf com capacitance 6pf clock inputs (clkp, clkn) single-ended input high threshold v ih clktyp = gnd, clkn = gnd 0.8 x v dd v single-ended input low threshold v il clktyp = gnd, clkn = gnd 0.2 x v dd v differential input voltage swing clktyp = high 0.7 v differential input common-mode voltage clktyp = high v dd / 2 v clock duty cycle 50 % clock duty-cycle tolerance 30 % input capacitance c in 2pf digital inputs (clktyp, g/ t , pd) input high threshold v ih 0.8 x ov dd v input low threshold v il 0.2 x ov dd v v ih = ov dd 5 input leakage current v il = 0 5 a input capacitance c in 2pf digital outputs (d0 d11, dav, dor) d0 d11, dor, i sink = 200a 0.2 output-voltage low v ol dav, i sink = 600a 0.1 v d0 d11, dor, i source = 200a ov dd - 0.2 output-voltage high v oh dav, i source = 600a ov dd - 0.1 v tri-state leakage current i leak (note 2) <5 a
MAX1211 65msps, 12-bit, if sampling adc _______________________________________________________________________________________ 5 electrical characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 5pf at digital outputs, v in = -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65mhz (50% duty cycle), c refp = c refn = 0.1f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = -40 c to +85 c, unless otherwise noted. typical values are at t a = +25 c.) (note 1) parameter symbol conditions min typ max units d11 d0, dor tri-state output capacitance c out (note 2) 3 pf dav tri-state output capacitance c out (note 2) 6 pf power requirements analog supply voltage v dd 3.0 3.3 3.6 v digital output supply voltage ov dd 1.7 2.0 v dd + 0.3v v normal operating mode, f in = 32.4mhz at -0.2dbfs, clktyp = gnd, single-ended clock 99 normal operating mode, f in = 32.4mhz at -0.2dbfs, clktyp = ov dd , differential clock 108 121 analog supply current i vdd power-down mode; clock idle, pd = ov dd 412 ma normal operating mode, f in = 32.4mhz at -0.2dbfs, clktyp = gnd, single-ended clock 327 normal operating mode, f in = 32.4mhz at -0.2dbfs, clktyp = ov dd , differential clock 358 400 analog power dissipation p diss power-down mode, clock idle, pd = ov dd 13 40 mw normal operating mode, f in = 32.4mhz at -0.2dbfs, ov dd = 2.0v, c l 5pf 10 ma digital output supply current i ovdd power-down mode; clock idle, pd = ov dd 19 a
MAX1211 65msps, 12-bit, if sampling adc 6 _______________________________________________________________________________________ electrical characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 5pf at digital outputs, v in = -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65mhz (50% duty cycle), c refp = c refn = 0.1f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = -40 c to +85 c, unless otherwise noted. typical values are at t a = +25 c.) (note 1) parameter symbol conditions min typ max units timing characteristics (figure 5) clock pulse width high t ch 7.7 ns clock pulse width low t cl 7.7 ns data valid delay t dav c l = 5pf (note 3) 6.4 ns data setup time before rising edge of dav t setup c l = 5pf (note 3) 8.4 ns data hold time after rising edge of dav t hold c l = 5pf (note 3) 6.6 ns wake-up time from power-down t wake v refin = 2.048v 10 ms note 1: specifications +25 c guaranteed by production test, <+25 c guaranteed by design and characterization. note 2: during power-down, d11 d0, dor, and dav are high impedance. note 3: digital outputs settle to v ih or v il .
MAX1211 65msps, 12-bit, if sampling adc _______________________________________________________________________________________ 7 typical operating characteristics (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.) -110 -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 048 12 20 28 fft plot (8192-point data record) MAX1211 toc01 frequency (mhz) amplitude (dbfs) hd3 16 24 32 f clk = 65.006msps f in = 20.037mhz a in = -0.28dbfs snr = 67.03dbc sinad = 66.9dbc thd = 82.36dbc sfdr = 81.62dbc hd2 -110 -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 048 12 20 28 fft plot (8192-point data record) MAX1211 toc02 frequency (mhz) amplitude (dbfs) hd3 16 24 32 f clk = 65.006msps f in = 32.13mhz a in = -0.17dbfs snr = 67.22dbc sinad = 67.04dbc thd = 80.76dbc sfdr = 82.3dbc hd2 -110 -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 048 12 20 28 fft plot (8192-point data record) MAX1211 toc03 frequency (mhz) amplitude (dbfs) hd2 16 24 32 f clk = 65.006msps f in = 174.901mhz a in = -0.14dbfs snr = 66.1dbc sinad = 65.27dbc thd = -72.89dbc sfdr = 75.38dbc hd3 -110 -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 048 12 20 28 fft plot (8192-point data record) MAX1211 toc04 frequency (mhz) amplitude (dbfs) hd2 16 24 32 f clk = 65.006msps f in = 249.905mhz a in = -0.13dbfs snr = 64.99dbc sinad = 62.7dbc thd = -66.46dbc sfdr = 66.92dbc hd3
65msps, 12-bit, if sampling adc 8 _______________________________________________________________________________________ typical operating characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.) -110 -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 048 12 20 28 two-tone intermodulation distortion (8192-point data record) MAX1211 toc05 frequency (mhz) amplitude (dbfs) 16 24 32 f clk = 65.005678msps f in1 = 18.81451mhz f in2 = 21.33792mhz a in = -7dbfs im3 = -80.94dbc sinad = 61.22dbc sfdr = 71.33dbc -110 -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 048 12 20 28 two-tone intermodulation distortion (8192-point data record) MAX1211 toc06 frequency (mhz) amplitude (dbfs) 16 24 32 f clk = 65.005678msps f in1 = 123.544116mhz f in2 = 126.638869mhz a in = -7dbfs im3 = -72.12dbc sinad = 60.22dbc sfdr = 73.99dbc -0.5 -0.3 -0.4 -0.1 -0.2 0.1 0 0.2 0.4 0.3 0.5 0 1024 1536 512 2048 2560 3072 3584 4096 differential nonlinearity MAX1211 toc09 digital output code dnl (lsb) -110 -100 -90 -80 -70 -60 -50 -40 -30 -20 -10 0 048 12 20 28 two-tone intermodulation distortion (8192-point data record) MAX1211 toc07 frequency (mhz) amplitude (dbfs) 16 24 32 f clk = 65.005678msps f in1 = 247.191391mhz f in2 = 253.587213mhz a in = -7dbfs im3 = -73.3dbc sinad = 58.7dbc sfdr = 71.55dbc -1.0 -0.6 -0.8 -0.2 -0.4 0.2 0 0.4 0.8 0.6 1.0 0 1024 1536 512 2048 2560 3072 3584 4096 integral nonlinearity MAX1211 toc08 digital output code inl (lsb)
MAX1211 65msps, 12-bit, if sampling adc _______________________________________________________________________________________ 9 typical operating characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.) 60 62 61 64 63 66 65 67 69 68 70 20 30 35 40 25 45 50 55 60 65 signal-to-noise ratio vs. sampling rate MAX1211 toc10 f clk (mhz) snr (db) f in = 32.129882mhz 60 62 61 64 63 66 65 67 69 68 70 20 30 35 40 25 45 50 55 60 65 signal-to-noise + distortion vs. sampling rate MAX1211 toc11 f clk (mhz) sinad (db) f in = 32.129882mhz -90 -85 -80 -75 -70 -65 -60 20 30 25 35 40 45 50 55 60 65 total harmonic distortion vs. sampling rate MAX1211 toc12 f clk (mhz) thd (dbc) f in = 32.129882mhz 60 70 65 80 75 85 95 90 100 20 30 35 40 25 45 50 55 60 65 spurious-free dynamic range vs. sampling rate MAX1211 toc13 f clk (mhz) sfdr (dbc) f in = 32.129882mhz
MAX1211 65msps, 12-bit, if sampling adc 10 ______________________________________________________________________________________ typical operating characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.) 50 54 52 58 56 62 60 64 68 66 70 20 30 35 40 25 45 50 55 60 65 signal-to-noise ratio vs. sampling rate MAX1211 toc14 f clk (mhz) snr (db) f in = 249.949mhz 50 54 52 58 56 62 60 64 68 66 70 20 30 35 40 25 45 50 55 60 65 signal-to-noise + distortion vs. sampling rate MAX1211 toc15 f clk (mhz) sinad (db) f in = 249.949mhz -80 -75 -70 -65 -60 -55 -50 20 30 25 35 40 45 50 55 60 65 total harmonic distortion vs. sampling rate MAX1211 toc16 f clk (mhz) thd (dbc) f in = 249.949mhz 50 55 60 65 70 75 80 20 30 25 35 40 45 50 55 60 65 spurious-free dynamic range vs. sampling rate MAX1211 toc17 f clk (mhz) sfdr (dbc) f in = 249.949mhz
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 11 60 63 62 61 64 65 66 67 68 69 70 0100 50 150 200 250 signal-to-noise ratio vs. analog input frequency MAX1211 toc18 analog input frequency (mhz) snr (db) 60 63 62 61 64 65 66 67 68 69 70 0100 50 150 200 250 signal-to-noise + distortion vs. analog input frequency MAX1211 toc19 analog input frequency (mhz) sinad (db) -85 -79 -81 -83 -77 -75 -73 -71 -69 -67 -65 0100 50 150 200 250 total harmonic distortion vs. analog input frequency MAX1211 toc20 analog input frequency (mhz) thd (dbc) 60 70 65 80 75 85 90 0100 50 150 200 250 spurious-free dynamic range vs. analog input frequency MAX1211 toc21 analog input frequency (mhz) sfdr (dbc) typical operating characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.)
MAX1211 65msps, 12-bit, if sampling adc 12 ______________________________________________________________________________________ 30 35 40 45 50 55 60 65 70 -30 -20 -25 -15 -10 -5 0 signal-to-noise ratio vs. analog input power MAX1211 toc22 analog input power (dbfs) snr (db) f in = 32.129882mhz 30 35 40 45 50 55 60 65 70 -30 -20 -25 -15 -10 -5 0 signal-to-noise + distortion vs. analog input power MAX1211 toc23 analog input power (dbfs) sinad (db) f in = 32.129882mhz -85 -75 -80 -65 -70 -55 -60 -50 -30 -20 -15 -25 -10 -5 0 total harmonic distortion vs. analog input power MAX1211 toc24 analog input power (dbfs) thd (dbc) f in = 32.129882mhz 50 60 55 70 65 80 75 85 -30 -20 -15 -25 -10 -5 0 spurious-free dynamic range vs. analog input power MAX1211 toc25 analog input power (dbfs) sfdr (dbc) f in = 32.129882mhz typical operating characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.)
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 13 60 63 62 61 64 65 66 67 68 69 70 20 40 60 80 signal-to-noise ratio vs. clock duty cycle MAX1211 toc26 clock duty cycle (%) snr (db) single-ended clock f in = 18.81451mhz 60 63 62 61 64 65 66 67 68 69 70 20 40 30 50 60 70 80 signal-to-noise + distortion vs. clock duty cycle MAX1211 toc27 clock duty cycle (%) sinad (db) single-ended clock f in = 18.81451mhz -90 -85 -75 -80 -70 -65 20 40 30 50 60 70 80 total harmonic distortion vs. clock duty cycle MAX1211 toc28 clock duty cycle (%) thd (db) single-ended clock f in = 18.81451mhz 65 70 80 75 85 90 20 40 30 50 60 70 80 spurious-free dynamic range vs. clock duty cycle MAX1211 toc29 clock duty cycle (%) sfdr (dbc) single-ended clock f in = 18.81451mhz typical operating characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.)
MAX1211 65msps, 12-bit, if sampling adc 14 ______________________________________________________________________________________ 60 62 66 64 68 70 -40 10 -15 35 60 85 signal-to-noise ratio vs. temperature MAX1211 toc30 temperature ( c) snr (db) f in = 32.4mhz 60 62 66 64 68 70 -40 10 -15 35 60 85 signal-to-noise + distortion vs. temperature MAX1211 toc31 temperature ( c) sinad (db) f in = 32.4mhz -90 -85 -75 -80 -65 -70 -60 -55 -40 10 -15 35 60 85 total harmonic distortion vs. temperature MAX1211 toc32 temperature ( c) thd (dbc) f in = 32.4mhz 60 65 75 70 85 80 90 95 -40 10 -15 35 60 85 spurious-free dynamic range vs. temperature MAX1211 toc33 temperature ( c) sfdr (dbc) f in = 32.4mhz typical operating characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.)
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 15 pin description pin name function 1 refp positive reference i/o. conversion range is (v refp - v refn ). bypass refp to gnd with a 2.2f capacitor in parallel with a 0.1f capacitor. connect a 10f bypass capacitor between refp and refn. 2 refn negative reference i/o. conversion range is (v refp - v refn ). bypass refn to gnd with a 2.2f capacitor in parallel with a 0.1f capacitor. connect a 10f bypass capacitor between refp and refn. 3 com common-mode voltage i/o. bypass com to gnd with a 2.2f capacitor in parallel with a 0.1f capacitor. 4, 7, 16, 35 gnd ground. connect all ground pins and the ep together. 5 inp positive analog input. for single-ended input operation, connect signal source to inp and connect inn to com. for differential operation, connect the input signal between inp and inn. 6inn negative analog input. for single-ended input operation, connect inn to com. for differential operation, connect the input signal between inp and inn. 8, 12 15, 36 v dd analog power input. connect v dd to a 3.0v to 3.6v power supply. bypass v dd to gnd with a parallel capacitor combination of 2.2f and 0.1f. connect all v dd pins to the same potential. 9 clkn negative clock input. in differential clock input mode (clktyp = ov dd or v dd ), connect the clock signal between clkp and clkn. in single-ended clock mode (clktyp = gnd), apply the clock signal to clkp and tie clkn to gnd. 10 clkp positive clock input. in differential clock input mode (clktyp = ov dd or v dd ), connect the differential clock signal between clkp and clkn. in single-ended clock mode (clktyp = gnd), apply the single- ended clock signal to clkp and connect clkn to gnd. typical operating characteristics (continued) (v dd = 3.3v, ov dd = 2.0v, gnd = 0, refin = refout (internal reference), c refout = 0.1f, c l 8pf at digital outputs, differential input at -0.2dbfs, clktyp = high, pd = low, g/ t = low, f clk = 65.005678mhz (50% duty cycle), c refp = c refn = 0.1f in parallel with 10f to gnd, 10f between refp and refn, c com = 0.1f in parallel with 2.2f to gnd, t a = +25 c, unless otherwise noted.) 0.060 0.065 0.070 0.075 0.080 -40 10 -15 356085 offset error vs. temperature MAX1211 toc34 temperature ( c) offset error (% fs) v refin = 2.048v -2.0 -1.5 -0.5 -1.0 1.0 0.5 0 1.5 2.0 -40 10 -15 356085 gain error vs. temperature MAX1211 toc35 temperature ( c) gain error (% fs) v refin = 2.048v
MAX1211 65msps, 12-bit, if sampling adc 16 ______________________________________________________________________________________ pin description (continued) pin name function 11 clktyp clock type definition input. connect clktyp to gnd to define the single-ended clock input. connect clktyp to ov dd or v dd to define the differential clock input. 17, 34 ov dd output driver power input. connect ov dd to a 1.7v to v dd power supply. bypass ov dd to gnd with a parallel capacitor combination of 2.2f and 0.1f. 18 dor data out-of-range indicator. the dor digital output indicates when the analog input voltage is out of range. when dor is high, the analog input is beyond its full-scale range. when dor is low, the analog input is within its full-scale range. 19 d11 cmos digital output, bit 11 (msb) 20 d10 cmos digital output, bit 10 21 d9 cmos digital output, bit 9 22 d8 cmos digital output, bit 8 23 d7 cmos digital output, bit 7 24 d6 cmos digital output, bit 6 25 d5 cmos digital output, bit 5 26 d4 cmos digital output, bit 4 27 d3 cmos digital output, bit 3 28 d2 cmos digital output, bit 2 29 d1 cmos digital output, bit 1 30 d0 cmos digital output, bit 0 (lsb) 31, 32 n.c. no connect. leave n.c. unconnected. 33 dav data valid output. the dav is a single-ended version of the input clock that is compensated to correct for any input clock duty-cycle variations. dav is typically used to latch the MAX1211 output data into an external back-end digital circuit. 37 pd power-down input. force pd high for power-down mode. force pd low for normal operation. 38 refout internal reference voltage output. for internal reference operation, connect refout directly to refin or use a resistive divider from refout to set the voltage at refin. bypass refout to gnd with a 0.1f capacitor. 39 refin reference input. v refin = 2 x (v refp - v refn ). bypass refin to gnd with a 0.1f capacitor. 40 g/ t output format select input. connect g/ t to gnd for the two s complement digital output format. connect g/ t to ov dd or v dd for the gray code digital output format. ep exposed paddle. ep is internally connected to gnd. externally connect ep to gnd to achieve specified performance.
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 17 detailed description the MAX1211 uses a 10-stage, fully differential, pipelined architecture (figure 1) that allows for high- speed conversion while minimizing power consump- tion. samples taken at the inputs move progressively through the pipeline stages every half-clock cycle. from input to output, the total clock-cycle latency is 8.5 clock cycles. each pipeline converter stage converts its input voltage into a digital output code. at every stage, except the last, the error between the input voltage and the digital output code is multiplied and passed along to the next pipeline stage. digital error correction compensates for adc comparator offsets in each pipeline stage and ensures no missing codes. figure 2 shows the MAX1211 functional diagram. input track-and-hold (t/h) circuit figure 3 displays a simplified functional diagram of the input t/h circuits. in track mode, switches s1, s2a, s2b, s4a, s4b, s5a, and s5b are closed. the fully dif- ferential circuits sample the input signals onto the two capacitors (c2a and c2b) through switches s4a and s4b. s2a and s2b set the common mode for the opera- tional transconductance amplifier (ota), and open simultaneously with s1, sampling the input waveform. switches s4a, s4b, s5a, and s5b are then opened before switches s3a and s3b connect capacitors c1a and c1b to the output of the amplifier and switch s4c is closed. the resulting differential voltages are held on capacitors c2a and c2b. the amplifiers charge capac- itors c1a and c1b to the same values originally held on c2a and c2b. these values are then presented to the first-stage quantizers and isolate the pipelines from the fast-changing inputs. the wide input-bandwidth t/h amplifier allows the MAX1211 to track and sample/hold analog inputs of high frequencies well beyond nyquist. analog input inp to inn can be driven either differen- tially or single ended. for differential inputs, balance the input impedance of inp and inn and set the com- mon-mode voltage to midsupply (v dd /2) for optimum performance. reference output (refout) an internal bandgap reference is the basis for all the internal voltages and bias currents used in the MAX1211. the power-down logic input (pd) enables and disables the reference circuit. refout has approximately 17k ? to gnd when the MAX1211 is in power-down. the reference circuit requires 10ms to power up and settle when power is applied to the MAX1211 or when pd transitions from high to low. the internal bandgap reference and buffer generate refout to be 2.048v with a +100ppm/ c temperature coefficient. connect an external 0.1f bypass capaci- tor from refout to gnd for stability. refout sources up to 1.4ma and sinks up to 100a for external circuits with a load regulation of 35mv/ma. short-circuit protec- tion limits i refout to a 2.1ma source current when shorted to gnd and a 240a sink current when shorted to v dd . analog inputs and reference configurations the MAX1211 full-scale analog input range is v ref with a common-mode input range of v dd / 2 0.5v. v ref is the difference between v refp and v refn . the MAX1211 provides three modes of reference operation. the voltage at refin (v refin ) sets the reference oper- ation mode (table 1). connect refout to refin either with a direct short or through a resistive divider to enter internal reference mode. com, refp, and refn are low-impedance out- puts with v com = v dd / 2, v refp = v dd / 2 + v refin / 4, and v refn = v dd / 2 - v refin / 4. bypass refp, refn, and com each with a 0.1f capacitor in parallel with a 2.2f capacitor to gnd. bypass refp to refn with a 10f capacitor. bypass refin and refout to gnd with a 0.1f capacitor. the refin input impedance is very large (>50m ? ). when driving refin through a resistive divider, use resistances 10k ? to avoid loading refout. buffered external reference mode is virtually identical to internal reference mode except that the reference source is derived from an external reference and not inp inn stage 1 gain of 8 4 bits 1.5 bits 1.5 bits 1.5 bits d0?11 1 bit digital error correction t/h t/h flash adc dac x2 + - stage 2 gain of 2 stage 10 end of pipe stage 9 gain of 2 figure 1. pipeline architecture?tage blocks
MAX1211 65msps, 12-bit, if sampling adc 18 ______________________________________________________________________________________ the MAX1211 refout. in buffered external reference mode, apply a stable 0.7v to 2.3v source at refin. com, refp, and refn are low-impedance outputs with v com = v dd / 2, v refp = v dd / 2 + v refin / 4, and v refn = v dd / 2 - v refin / 4. bypass refp, refn, and com each with a 0.1f capacitor in parallel with a 2.2f capacitor to gnd. bypass refp to refn with a 10f capacitor. bypass refin and refout to gnd with a 0.1f capacitor. connect refin to gnd to enter unbuffered external reference mode. connecting refin to gnd deacti- vates the on-chip reference buffers for com, refp, and refn. with their buffers deactivated, com, refp, and refn become high-impedance inputs and must be driven through separate, external reference sources. drive v com to v dd / 2 5%, and drive refp and refn such that v com = (v refp + v refn ) / 2. the analog input range is (v refp - v refn ). bypass refp, refn, and com each with a 0.1f in parallel with a 2.2f capacitor to gnd. bypass refp to refn with a 10f capacitor. bypass refout to gnd with a 0.1f capacitor. for detailed circuit suggestions and how to drive the adc in buffered/unbuffered external reference mode, see the applications information section. clock input and clock control lines (clkp, clkn, clktyp) the MAX1211 accepts both differential and single- ended clock inputs with a wide 20% to 80% input clock duty cycle. for single-ended clock input operation, connect clktyp to gnd, clkn to gnd, and drive clkp with the external single-ended clock signal. to reduce clock jitter, the external single-ended clock must have sharp falling edges. for differential clock input operation, connect clktyp to ov dd or v dd and clock generator and duty cycle equalizer inp inn 12-bit pipeline adc dec reference system com refout refn refp ov dd dav output drivers d0 d11 dor g/t refin power control and bias circuits clkp clkn clktyp pd v dd gnd t/h MAX1211 figure 2. functional diagram v refin reference mode 35% v refout to 100% v refout in t e r n a l re f e r e n c e m o d e . re fin i s d r i ven b y re fou t ei ther thr oug h a d i r ect shor t or a r esi sti ve d i vi d er . v c om = v d d / 2, v re f p = v d d / 2 + v re f in / 4, and v re f n = v d d / 2 - v re f in / 4. 0.7v to 2.3v buffered external reference mode . an external 0.7v to 2.3v reference voltage is applied to refin. v com = v dd / 2, v refp = v dd / 2 + v refin / 4, and v refn = v dd / 2 - v refin / 4. <0.5v unbuffered external reference mode . refp, refn, and com are driven by external reference sources. v ref is the difference between the externally applied v refp and v refn . table 1. reference modes s3b s3a cml switches shown in track mode s5b s5a v dd inp inn gnd s1 out out c2a c2b s4c s4a s4b c1b c1a internal bias internal bias cml s2a s2b MAX1211 ota figure 3. internal t/h circuit
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 19 drive clkp and clkn with the external differential clock signal. consider the clock input as an analog input and route it away from any other analog inputs and digital signal lines. clkp and clkn are high impedance when the MAX1211 is powered down (figure 4). low clock jitter is required for the specified snr perfor- mance of the MAX1211. analog input sampling occurs on the falling edge of the clock signal, requiring this edge to have the lowest possible jitter. jitter limits the maximum snr performance of any adc according to the following relationship: where f in represents the analog input frequency and t j is the total system clock jitter. clock jitter is especially critical for undersampling applications. for example, assuming that clock jitter is the only noise source, to obtain the specified 65.1db of snr with an input fre- quency of 250mhz, the system must have less than 0.35ps of clock jitter. in actuality, there are other noise sources such as thermal noise and quantization noise that contribute to the system noise requiring the clock jitter to be less than 0.22ps to obtain the specified 65.1db of snr at 250mhz. system timing requirements figure 5 shows the relationship between the clock, ana- log inputs, dav indicator, dor indicator, and the result- ing output data. the analog input is sampled on the falling edge of the clock signal and the resulting data appears at the digital outputs 8.5 clock cycles later. the dav indicator is synchronized with the digital out- put and optimized for use in latching data into digital back-end circuitry. alternatively, digital back-end cir- cuitry may be latched with the falling edge of the clock. data valid output (dav) dav is a single-ended version of the input clock that is compensated to correct for any input clock duty-cycle variations. the output data changes on the falling edge of dav, and dav rises once the output data is valid. the falling edge of dav is synchronized to have a 6.4ns delay from the falling edge of the input clock. output data at d0 d11 and dor are valid from 8.4ns before the rising edge of dav to 6.6ns after the rising edge of dav. dav is high impedance when the MAX1211 is in power- down (pd = high). dav is capable of sinking and sourc- ing 600a and has three times the drive strength of d0 d11 and dor. it is typically used to latch the MAX1211 output data into an external back-end digital circuit. keep the capacitive load on dav as low as possible (<25pf) to avoid large digital currents feeding back into the analog portion of the MAX1211 and degrading its dynamic performance. an external buffer on dav iso- lates it from heavy capacitive loads. refer to the MAX1211 ev kit schematic for an example of dav dri- ving back-end digital circuitry through an external buffer. data out-of-range indicator (dor) the dor digital output indicates when the analog input voltage is out of range. when dor is high, the analog input is out of range. when dor is low, the analog input is within range. the valid differential input range is from (v refp - v refn ) to (v refn - v refp ). signals out- side this valid differential range cause dor to assert high as shown in table 2. dor is synchronized with dav and transitions along with output data d0 d11. there is an 8.5 clock-cycle latency in the dor function just as with the output data (figure 5). dor is high impedance when the MAX1211 is in power-down (pd = high). dor enters a high-imped- snr ft in j = ? ? ? ? ? ? 20 1 2 log 10k ? 10k ? 10k ? 10k ? switches s 1_ and s 2_ are open during power-down, making clkp and clkn high impedance. switches s 2_ are open in single-ended clock mode. v dd clkp clkn gnd s 1h s 2h s 1l s 2l duty- cycle equalizer MAX1211 figure 4. simplified clock input circuit
MAX1211 65msps, 12-bit, if sampling adc 20 ______________________________________________________________________________________ gray code output code (g / t t t t = 1) two s complement output code (g / t t t t = 0) binary d11  d0 dor hexadecimal equivalent of d11  d0 decimal equivalent of d11  d0 (code 10 ) binary d11  d0 dor hexadecimal equivalent of d11  d0 decimal equivalent of d11  d0 (code 10 ) v in p - v in n v refp = 2.162 v v refn = 1.138 v 1000 0000 0000 1 0x800 +4095 0111 1111 1111 1 0x7ff +2047 >+1.0235v (data out of range) 1000 0000 0000 0 0x800 +4095 0111 1111 1111 0 0x7ff +2047 +1.0235v 1000 0000 0001 0 0x801 +4094 0111 1111 1110 0 0x7fe +2046 +1.0230v 1100 0000 0011 0 0xc03 +2050 0000 0000 0010 0 0x002 +2 +0.0010v 1100 0000 0001 0 0xc01 +2049 0000 0000 0001 0 0x001 +1 +0.0005v 1100 0000 0000 0 0xc00 +2048 0000 0000 0000 0 0x000 0 +0.0000v 0100 0000 0000 0 0x400 +2047 1111 1111 1111 0 0xfff -1 -0.0005v 0100 0000 0001 0 0x401 +2046 1111 1111 1110 0 0xffe -2 -0.0010v 0000 0000 0001 0 0x001 +1 1000 0000 0001 0 0x801 -2047 -1.0235v 0000 0000 0000 0 0x000 0 1000 0000 0000 0 0x800 -2048 -1.0240v 0000 0000 0000 1 0x000 0 1000 0000 0000 1 0x800 -2048 <-1.0240v (data out of range) ( ) table 2. output codes vs. input voltage dav d0 d11 (v refp - v refn ) (v refn - v refp ) n+4 n+5 n+6 n-2 n-3 dor 8.5 clock cycle data latency differential analog input (inp - inn) clkn clkp t ad t cl t ch t setup t setup t hold t hold t dav n n+1 n+2 n+3 n+5 n+6 n+7 n-1 n-2 n-3 n+9 n+8 n+4 n n+1 n+2 n+3 n+7 n+8 n+9 n-1 figure 5. system timing diagram
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 21 ance state within 10ns of the rising edge of pd and becomes active within 10ns of pd s falling edge. digital output data (d0?11), output format (g/ t ) the MAX1211 provides a 12-bit, parallel, tri-state out- put bus. d0 d11 and dor update on the falling edge of dav and are valid on the rising edge of dav. the MAX1211 output data format is either gray code or two s complement, depending on the logic input g/ t . with g/ t high, the output data format is gray code. with g/ t low, the output data format is two s comple- ment. see figure 8 for a binary-to-gray and gray-to- binary code-conversion example. the following equations, table 2, figure 6, and figure 8 define the relationship between the digital output and the analog input: for gray code (g/ t = 1). for two s complement (g/ t = 0). where code 10 is the decimal equivalent of the digital output code as shown in table 2. the digital outputs d0 d11 are high impedance when the MAX1211 is in power-down (pd = high). d0 d11 go high impedance within 10ns of the rising edge of pd and become active within 10ns of pd s falling edge. keep the capacitive load on the MAX1211 digital out- puts d0 d11 as low as possible (<15pf) to avoid large digital currents feeding back into the analog portion of the MAX1211 and degrading its dynamic performance. the addition of external digital buffers on the digital outputs isolate the MAX1211 from heavy capacitive loads. to improve the dynamic performance of the MAX1211, add 220 ? resistors in series with the digital outputs close to the MAX1211. refer to the MAX1211 ev kit schematic for an example of the digital outputs driving a digital buffer through 220 ? series resistors. power-down input (pd) the MAX1211 has two power modes that are controlled with power-down digital input (pd). with pd low, the MAX1211 is in its normal operating mode. with pd high, the MAX1211 is in power-down mode. the power-down mode allows the MAX1211 to efficient- ly use power by transitioning to a low-power state when conversions are not required. additionally, the MAX1211 parallel output bus goes high impedance in power-down mode, allowing other devices on the bus to be accessed. in power-down mode, all internal circuits are off, the analog supply current reduces to 4ma, and the digital supply current reduces to 19a. the following list vv v v code inp inn refp refn ?= ? ()2 4096 10 vv v v code inp inn refp refn ?= ? ? ()2 2048 4096 10 differential input voltage (lsb) -1 -2045 4096 2 x v ref 1 lsb = v ref = v refp - v refn v ref v ref 0+1 -2047 +2047 +2045 two's complement output code (lsb) 0x800 0x801 0x802 0x803 0x7ff 0x7fe 0x7fd 0xfff 0x000 0x001 figure 6. two? complement transfer function (g/ t = 0) differential input voltage (lsb) -1 -2045 4096 2 x v ref 1 lsb = v ref = v refp - v refn v ref v ref 0+1 -2047 +2047 +2045 gray output code (lsb) 0x000 0x001 0x003 0x002 0x800 0x801 0x803 0x400 0xc00 0xc01 figure 7. gray code transfer function (g/ t = 1)
MAX1211 65msps, 12-bit, if sampling adc 22 ______________________________________________________________________________________ binary-to-gray code conversion 1) the most significant gray code bit is the same as the most significant binary bit. 0111 0100 1100 binary gray code 0 2) subsequent gray code bits are found according to the following equation: d11 d7 d3 d0 gray x = binary x + binary x + 1 bit position 0 111 0100 1100 binary gray code 0 d11 d7 d3 d0 bit position gray 10 = binary 10 binary 11 gray 10 = 1 0 gray 10 = 1 1 3) repeat step 2 until complete 01 11 0100 1100 binary gray code 0 d11 d7 d3 d0 bit position gray 9 = binary 9 binary 10 gray 9 = 1 1 gray 9 = 0 10 4) the final gray code converstion is: 0111 0100 1100 binary gray code 0 d11 d7 d3 d0 bit position 100110 1 1010 gray-to-binary code conversion 1) the most significant binary bit is the same as the most significant gray code bit. 2) subsequent binary bits are found according to the following equation: d11 d7 d3 d0 binary x = binary x+1 bit position binary 10 = binary 11 gray 10 binary 10 = 0 1 binary 10 = 1 3) repeat step 2 until complete 4) the final binary converstion is: 0100 1110 1010 binary gray code d11 d7 d3 d0 bit position 0 binary gray code 0100 11 0 1 1010 binary 9 = binary 10 gray 9 binary 9 = 1 0 binary 9 = 1 gray x 0 100 1110 1010 binary gray code 0 d11 d7 d3 d0 bit position 1 01 00 1110 1010 binary gray code 0 d11 d7 d3 d0 bit position 11 0111 0100 1100 ab y=ab 00 01 10 11 0 1 1 0 exculsive or truth table where is the exclusive or function (see truth table below) and x is the bit position. + where is the exclusive or function (see truth table below) and x is the bit position. + + + + + + + + + + + + + + + figure 8. binary-to-gray and gray-to-binary code conversion
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 23 shows the state of the analog inputs and digital outputs in power-down mode: inp, inn analog inputs are disconnected from the internal input amplifier (figure 3). refout has approximately 17k ? to gnd. refp, com, refn go high impedance with respect to v dd and gnd, but there is an internal 4k ? resis- tor between refp and com, as well as an internal 4k ? resistor between refn and com. d0 d11, dor, and dav go high impedance. clkp, clkn clock inputs go high impedance (figure 4). the wake-up time from power-down mode is dominat- ed by the time required to charge the capacitors at refp, refn, and com. in internal reference mode and buffered external reference mode, the wake-up time is typically 10ms. when operating in the unbuffered exter- nal reference mode, the wake-up time is dependent on the external reference drivers. applications information using transformer coupling in general, the MAX1211 provides better sfdr and thd with fully differential input signals than single- ended input drive, especially for input frequencies above 125mhz. in differential input mode, even-order harmonics are lower as both inputs are balanced, and each of the adc inputs only requires half the signal swing compared to single-ended input mode. an rf transformer (figure 9) provides an excellent solution to convert a single-ended input source signal to a fully differential signal, required by the MAX1211 for optimum performance. connecting the center tap of the transformer to com provides a v dd / 2 dc level shift to the input. although a 1:1 transformer is shown, a step-up transformer can be selected to reduce the drive requirements. a reduced signal swing from the input driver, such as an op amp, can also improve the overall distortion. the configuration of figure 9 is good for input frequencies up to nyquist (f clk / 2). the circuit of figure 10 converts a single-ended input signal to fully differential just as in figure 9. however, figure 10 utilizes an additional transformer to improve the common-mode rejection, allowing high-frequency signals beyond the nyquist frequency. the two sets of 49.9 ? termination resistors provide an equivalent 50 ? termination to the signal source. the second set of ter- mination resistors connects to com, providing the cor- rect input common-mode voltage. a pair of 0.1f and 4.7f decoupling capacitors on com allows a fully symmetric pc board layout. two 0 ? resistors in series with the analog inputs allow high if input frequencies. these 0 ? resistors may be replaced with low-value resistors to limit the input bandwidth. single-ended ac-coupled input signal figure 11 shows an ac-coupled, single-ended input application. the max4108 provides high speed, high bandwidth, low noise, and low distortion to maintain the input signal integrity. buffered external reference drives multiple adcs the buffered external reference mode allows for more control over the MAX1211 reference voltage and allows multiple converters to use a common reference. the refin input impedance is >50m ? . figure 12 shows the max6062 precision bandgap ref- erence used as a common reference for multiple con- verters. the 2.048v output of the max6062 passes through a one-pole 10hz lowpass filter to the max4250. the max4250 buffers the 2.048v reference before its output is applied to the refin input of the MAX1211. the max4250 provides a low offset voltage (for high gain accuracy) and a low noise level. unbuffered external reference drives multiple adcs the unbuffered external reference mode allows for pre- cise control over the MAX1211 reference and allows MAX1211 t1 n.c. v in 6 1 5 2 4 3 22pf 22pf 0.1 f 0.1 f 2.2 f 24.9 ? 24.9 ? minicircuits tt1-6 or t1-1t inn com inp figure 9. transformer-coupled input drive for input frequencies up to nyquist
MAX1211 65msps, 12-bit, if sampling adc 24 ______________________________________________________________________________________ multiple converters to use a common reference. connecting refin to gnd disables the internal refer- ence, allowing refp, refn, and com to be driven directly by a set of external reference sources. figure 13 shows the max6066 precision bandgap ref- erence used as a common reference for multiple con- verters. the 2.500v output of the max6066 is followed by a 10hz lowpass filter and precision voltage-divider. the max4254 buffers the taps of this divider to provide the +2.000v, +1.500v, and +1.000v sources to drive refp, refn, and com. the max4254 provides a low offset voltage and low noise level. the individual volt- age followers are connected to 10hz lowpass filters, which filter both the reference voltage and amplifier noise to a level of 3nv/ hz . the 2.000v and 1.000v ref- erence voltages set the differential full-scale range of the associated adcs at 1.000v. the common power supply for all active components removes any concern regarding power-supply sequencing when powering up or down. with the outputs of the max4252 matching better than 0.1%, the buffers and subsequent lowpass support as many as 8 adcs. grounding, bypassing, and board layout the MAX1211 requires high-speed board layout design techniques. refer to the MAX1211 ev kit data sheet for a board layout reference. locate all bypass capacitors as close to the device as possible, preferably on the same side as the adc, using surface-mount devices for minimum inductance. bypass v dd to gnd with a 0.1f ceramic capacitor in parallel with a 2.2f ceram- ic capacitor. bypass ov dd to gnd with a 0.1f ceram- ic capacitor in parallel with a 2.2f ceramic capacitor. multilayer boards with ample ground and power planes produce the highest level of signal integrity. all MAX1211 gnds and the exposed backside paddle must be connected to the same ground plane. the MAX1211 relies on the exposed backside paddle con- nection for a low-inductance ground connection. isolate the ground plane from any noisy digital system ground planes such as a dsp or output buffer ground. route high-speed digital signal traces away from the sensitive analog traces. keep all signal lines short and free of 90 turns. ensure that the differential analog input network layout is symmetric and that all parasitics are balanced equal- ly. refer to the MAX1211 ev kit data sheet for an exam- ple of symmetric input layout. MAX1211 2.2 f 0.1 f 1k ? 1k ? 100 ? 100 ? 22pf inp inn com 0.1 f 24.9 ? refp refn v in max4108 figure 11. single-ended, ac-coupled input drive MAX1211 t1 n.c. v in 6 1 5 2 4 3 22pf 22pf 0.1 f 0 ? * 49.9 ? 0.5% 49.9 ? 0.5% 0 ? * minicircuits adt1-1wt t1 n.c. n.c. 6 1 5 2 4 3 0.1 f minicircuits adt1-1wt inp com inn *0 ? resistors may be replaced with low-value resistors to limit the input bandwidth. 4.7 f 0.1 f4.7 f 49.9 ? 0.5% 49.9 ? 0.5% figure 10. transformer-coupled input drive for input frequencies beyond nyquist
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 25 parameter definitions integral nonlinearity (inl) integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. this straight line is either a best-straight-line fit or a line drawn between the end points of the transfer function, once offset and gain errors have been nullified. the static lin- earity parameters for the MAX1211 are measured using the end-point method. differential nonlinearity (dnl) differential nonlinearity is the difference between an actual step width and the ideal value of 1 lsb. a dnl error specification of less than 1 lsb guarantees no missing codes and a monotonic transfer function. offset error ideally, the midscale MAX1211 transition occurs at 0.5 lsb above midscale. the offset error is the amount of deviation between the measured transition point and the ideal transition point. 16.2k ? 15 ? +3.3v 2 2.048v refin refp refn com refout gnd 4 2 3 5 1 1 39 38 39 38 2 3 1 2 3 1 1 f 0.1 f v dd note: one front-end reference circuit provides 15ma of output drive. 3 0.1 f +3.3v 0.1 f 2.2 f 0.1 f 0.1 f 10 f 0.1 f 0.1 f 0.1 f 2.2 f 2.2 f 2.2 f max6062 max4250 MAX1211 refin refp refn com refout gnd v dd 0.1 f 2.2 f 0.1 f 0.1 f 10 f 0.1 f 0.1 f 0.1 f 2.2 f 2.2 f 2.2 f MAX1211 figure 12. external buffered (max4250) reference drive using a max6062 bandgap reference
MAX1211 65msps, 12-bit, if sampling adc 26 ______________________________________________________________________________________ 1% 21.5k ? 1% 21.5k ? 1% 21.5k ? 1% 21.5k ? 1% 21.5k ? 1m ? 1m ? 47 ? 1.47k ? +3.3v 2 refp refn com refout gnd 2 3 max6066 1/4 max4254 2.000v 1 1 39 38 39 38 2 3 1 1 f 10 f 6v 0.1 f v dd 3 330 f 6v +3.3v uncommitted note: one front-end reference circuit supports up to 8 MAX1211s. +3.3v 0.1 f 2.2 f 0.1 f 10 f 0.1 f 0.1 f 0.1 f 2.2 f 2.2 f 2.2 f MAX1211 2.500v refin refin refp refn com refout gnd v dd 0.1 f 2.2 f 0.1 f 10 f 0.1 f 0.1 f 0.1 f 2.2 f 2.2 f 2.2 f MAX1211 47 ? 1.47k ? 6 5 1/4 max4254 1.500v 7 10 f 6v 330 f 6v 47 ? 1.47k ? 9 10 1/4 max4254 1.000v 8 10 f 6v 330 f 6v 11 12 13 4 14 0.1 f max4254 1/4 figure 13. external unbuffered reference driving 8 adcs with max4254 and max6066
MAX1211 65msps, 12-bit, if sampling adc ______________________________________________________________________________________ 27 gain error ideally, the positive full-scale MAX1211 transition occurs at 1.5 lsb below positive full scale, and the negative full-scale transition occurs at 0.5 lsb above negative full scale. the gain error is the difference of the measured transition points minus the difference of the ideal transition points. aperture jitter figure 14 depicts the aperture jitter (t aj ), which is the sample-to-sample variation in the aperture delay. aperture delay aperture delay (t ad ) is the time defined between the rising edge of the sampling clock and the instant when an actual sample is taken (figure 14). overdrive recovery time overdrive recovery time is the time required for the adc to recover from an input transient that exceeds the full-scale limits. the MAX1211 specifies overdrive recovery time using an input transient that exceeds the full-scale limits by 10%. signal-to-noise ratio (snr) for a waveform perfectly reconstructed from digital samples, the theoretical maximum snr is the ratio of the full-scale analog input (rms value) to the rms quantization error (residual error). the ideal, theoretical minimum analog-to-digital noise is caused by quantiza- tion error only and results directly from the adc s reso- lution (n bits): snr db[max] = 6.02 db n + 1.76 db in reality, there are other noise sources besides quanti- zation noise: thermal noise, reference noise, clock jitter, etc. snr is computed by taking the ratio of the rms signal to the rms noise. rms noise includes all spec- tral components to the nyquist frequency excluding the fundamental, the first six harmonics (hd2 hd7), and the dc offset. signal-to-noise plus distortion (sinad) sinad is computed by taking the ratio of the rms sig- nal to the rms noise plus distortion. rms noise plus distortion includes all spectral components to the nyquist frequency, excluding the fundamental and the dc offset. effective number of bits (enob) enob specifies the dynamic performance of an adc at a specific input frequency and sampling rate. an ideal adc s error consists of quantization noise only. enob for a full-scale sinusoidal input waveform is computed from: total harmonic distortion (thd) thd is the ratio of the rms sum of the first six harmon- ics of the input signal to the fundamental itself. this is expressed as: where v 1 is the fundamental amplitude, and v 2 through v 7 are the amplitudes of the 2nd- through 7th-order harmonics (hd2 hd7). spurious-free dynamic range (sfdr) sfdr is the ratio expressed in decibels of the rms amplitude of the fundamental (maximum signal compo- nent) to the rms value of the next-largest spurious component, excluding dc offset. intermodulation distortion (imd) imd is the total power of the im2 to im5 intermodulation products to the nyquist frequency relative to the total input power of the two input tones f1 and f2. the indi- vidual input tone levels are at -dbfs. the intermodula- tion products are as follows: 2nd-order intermodulation products (im2): f1 + f2, f2 - f1 3rd-order intermodulation products (im3): 2 x f1 - f2, 2 x f2 - f1, 2 x f1 + f2, 2 x f2 + f1 4th-order intermodulation products (im4): 3 x f1 - f2, 3 x f2 - f1, 3 x f1 + f2, 3 x f2 + f1 5th-order intermodulation products (im5): 3 x f1 - 2 x f2, 3 x f2 - 2 x f1, 3 x f1 + 2 x f2, 3 x f2 + 2 x f1 3rd-order intermodulation (im3) im3 is the total power of the 3rd-order intermodulation product to the nyquist frequency relative to the total input power of the two input tones f1 and f2. the indi- vidual input tone levels are at -7dbfs. the 3rd-order intermodulation products are 2 x f1 - f2, 2 x f2 - f1, 2 x f1 + f2, 2 x f2 + f1. full-power bandwidth a large -0.5dbfs analog input signal is applied to an adc, and the input frequency is swept up to the point where the amplitude of the digitized conversion result has decreased by -3db. this point is defined as full- power input bandwidth frequency. thd vvvvvv v = +++++ ? ? ? ? ? ? ? ? 20 2 2 3 2 4 2 5 2 6 2 7 2 1 log enob sinad = ? ? ? ? ? ? ? 176 602 . .
MAX1211 65msps, 12-bit, if sampling adc 28 ______________________________________________________________________________________ chip information transistor count: 18,700 process: cmos t ad t/h track hold hold clkn clkp analog input sampled data t aj figure 14. t/h aperture timing
MAX1211 65msps, 12-bit, if sampling adc maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a maxim product. no circuit patent licenses are implied. maxim reserves the right to change the circuitry and specifications without notice at any time. maxim integrated products, 120 san gabriel drive, sunnyvale, ca 94086 408-737-7600 ____________________ 29 ? 2003 maxim integrated products printed usa is a registered trademark of maxim integrated products. package information (the package drawing(s) in this data sheet may not reflect the most current specifications. for the latest package outline information, go to www.maxim-ic.com/packages .) qfn thin 6x6x0.8 .eps e e l l a1 a2 a e/2 e d/2 d e2/2 e2 (ne-1) x e (nd-1) x e e d2/2 d2 b k k l c l c l c l c l c 1 2 21-0141 package outline 36,40l qfn thin, 6x6x0.8 mm 8. coplanarity applies to the exposed heat sink slug as well as the terminals. 6. nd and ne refer to the number of terminals on each d and e side respectively. 5. dimension b applies to metallized terminal and is measured between 0.25 mm and 0.30 mm from terminal tip. 4. the terminal #1 identifier and terminal numbering convention shall conform to jesd 95-1 spp-012. details of terminal #1 identifier are optional, but must be located within the zone indicated. the terminal #1 identifier may be either a mold or marked feature. 9. drawing conforms to jedec mo220. 7. depopulation is possible in a symmetrical fashion. 3. n is the total number of terminals. 2. all dimensions are in millimeters. angles are in degrees. 1. dimensioning & tolerancing conform to asme y14.5m-1994. notes: max. min. nom. t3666-1 3.703.60 3.80 d2 max. nom. min. e2 codes pkg. exposed pad variations common dimensions 10. warpage shall not exceed 0.10 mm. t4066-1 4.00 4.10 4.20 4.00 4.204.10 3.803.703.60 c 2 2 21-0141 package outline 36, 40l qfn thin, 6x6x0.8 mm


▲Up To Search▲   

 
Price & Availability of MAX1211

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X