| PART |
Description |
Maker |
| M5LV-512/256-10SAI M5LV-512/256-12SAC M5LV-256/160 |
EE PLD, 10 ns, PBGA352 BGA-352 EE PLD, 12 ns, PBGA352 BGA-352 Fifth Generation MACH Architecture EE PLD, 10 ns, PQFP208 Fifth Generation MACH Architecture EE PLD, 12 ns, PQFP208 Fifth Generation MACH Architecture EE PLD, 20 ns, PQFP160 Fifth Generation MACH Architecture EE PLD, 5.5 ns, PQFP100 Fifth Generation MACH Architecture EE PLD, 15 ns, PQFP160 Fifth Generation MACH Architecture EE PLD, 10 ns, PQFP160 EE PLD, 15 ns, PBGA352 BGA-352 Fifth Generation MACH Architecture EE PLD, 5.5 ns, PQFP144 EE PLD, 15 ns, PQFP160 PLASTIC, QFP-160 CONNECTOR ACCESSORY EE PLD, 5.5 ns, PQFP100 Fifth Generation MACH Architecture EE PLD, 15 ns, PQFP208 Fifth Generation MACH Architecture EE PLD, 7.5 ns, PQFP208 Fifth Generation MACH Architecture EE PLD, 10 ns, PQFP100 EE PLD, 15 ns, PQFP100 TQFP-100 Fifth Generation MACH Architecture EE PLD, 20 ns, PQFP208 EE PLD, 12 ns, PQFP100 TQFP-100 EE PLD, 12 ns, PBGA256 BGA-256
|
Lattice Semiconductor, Corp. LATTICE SEMICONDUCTOR CORP
|
| CY7C1303AV25-100BZC CY7C1306AV25-100BZC CY7C1303AV |
Memory : Sync SRAMs 18-Mb Burst of 2 Pipelined SRAM with QDR(TM) Architecture 18-Mb Burst of 2 Pipelined SRAM with QDR⑩ Architecture 18-Mb Burst of 2 Pipelined SRAM with QDR Architecture 18-Mb Burst of 2 Pipelined SRAM with QDR?/a> Architecture
|
Cypress Semiconductor
|
| CY7C1561KV18 CY7C1561KV18-400BZC CY7C1561KV18-400B |
72-Mbit QDR(TM)-II SRAM 4-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: QDR-II , 4 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 QDR SRAM, 0.29 ns, PBGA165 72-Mbit QDR-II SRAM 4-Word Burst Architecture
|
Cypress Semiconductor, Corp.
|
| M5LV-256_104-10VC M5LV-256_104-10VI M5LV-256_104-1 |
7ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device) 20ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device) 10ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device) 12ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device) 15ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device)
|
LATTICE[Lattice Semiconductor]
|
| UPD4264405G5-A50-7JD UPD4265405G5-A50-7JD UPD42S65 |
2-Mbit (128K x 18) Flow-Through SRAM with NoBL Architecture x4 EDO Page Mode DRAM 512K (32K x 16) Static RAM 36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 128K x 8 Static RAM 128K的8静态RAM
|
Omron Electronics, LLC
|
| CY7C1518KV18-300BZXC |
72-Mbit DDR-II SRAM 2-Word Burst Architecture; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
| CY7C1470V25-167AXC CY7C1470V25-167AXI CY7C1470V25- |
72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL垄芒 Architecture 72-Mbit(2M x 36/4M x 18/1M x 72) Pipelined SRAM with NoBL Architecture
|
Cypress Semiconductor
|
| CY7C1514V18 CY7C1514V18-200BZC CY7C1514V18-250BZC |
72-Mbit QDR-II?SRAM 2-Word Burst Architecture 72-Mbit QDR-II(TM) SRAM 2-Word Burst Architecture 72-Mbit QDR-II⑩ SRAM 2-Word Burst Architecture 72-MBIT QDR-II⒙ SRAM 2-WORD BURST ARCHITECTURE 72-Mbit QDR-II SRAM 2-Word Burst Architecture
|
CYPRESS[Cypress Semiconductor]
|
| CY7C1460AV33-167AXC CY7C1460AV33 CY7C1460AV33-167A |
36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL垄芒 Architecture 36-Mbit (1M x 36/2M x 18/512K x 72) Pipelined SRAM with NoBL Architecture
|
Cypress Semiconductor
|
| CY7C1378C-166AXC CY7C1378C-166AXI CY7C1378C-200AXC |
9-Mbit (256K x 32) Pipelined SRAM with NoBL Architecture 9-Mbit (256K x 32) Pipelined SRAM with NoBL⑩ Architecture
|
Cypress Semiconductor
|
| CY7C1426BV18 CY7C1413BV18 CY7C1411BV18 |
36-Mbit QDR垄芒-II SRAM 4-Word Burst Architecture 36-Mbit QDR?II SRAM 4-Word Burst Architecture
|
Cypress Semiconductor
|