| PART |
Description |
Maker |
| M5-128/120-5YI M5-128/120-5YC M5-128/160-5YI M5-19 |
Fifth Generation MACH Architecture 第五代马赫架 Fifth Generation MACH Architecture EE PLD, 15 ns, PQFP160 Fifth Generation MACH Architecture EE PLD, 10 ns, PQFP160 Fifth Generation MACH Architecture EE PLD, 7.5 ns, PQFP208 Fifth Generation MACH Architecture EE PLD, 5.5 ns, PQFP100 Fifth Generation MACH Architecture EE PLD, 12 ns, PQFP208 Fifth Generation MACH Architecture EE PLD, 7.5 ns, PQFP160 Fifth Generation MACH Architecture EE PLD, 12 ns, PBGA256 Fifth Generation MACH Architecture EE PLD, 12 ns, PQFP100 Fifth Generation MACH Architecture EE PLD, 15 ns, PBGA352
|
Lattice Semiconductor Corporation Lattice Semiconductor, Corp. Air Cost Control
|
| CY7C1303AV25-100BZC CY7C1306AV25-100BZC CY7C1303AV |
Memory : Sync SRAMs 18-Mb Burst of 2 Pipelined SRAM with QDR(TM) Architecture 18-Mb Burst of 2 Pipelined SRAM with QDR⑩ Architecture 18-Mb Burst of 2 Pipelined SRAM with QDR Architecture 18-Mb Burst of 2 Pipelined SRAM with QDR?/a> Architecture
|
Cypress Semiconductor
|
| PRESENTATION |
Presentation - AMDNext Generation Microprocessor Architecture AMDs Next Generation Microprocessor Architecture
|
Advanced Micro Devices
|
| CY7C1568KV18-550BZXC |
72-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency); Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 4Mb x 18; Vcc (V): 1.7 to 1.9 V 4M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
| M5LV-256_104-10VC M5LV-256_104-10VI M5LV-256_104-1 |
7ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device) 20ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device) 10ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device) 12ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device) 15ns fifth generation MACH architecture CPLD (Complex Programmable Logic Device)
|
LATTICE[Lattice Semiconductor]
|
| UPD4264405G5-A50-7JD UPD4265405G5-A50-7JD UPD42S65 |
2-Mbit (128K x 18) Flow-Through SRAM with NoBL Architecture x4 EDO Page Mode DRAM 512K (32K x 16) Static RAM 36-Mbit DDR-II SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) 128K x 8 Static RAM 128K的8静态RAM
|
Omron Electronics, LLC
|
| CY7C1334 7C1334 |
64Kx32 Flow-Thru SRAM with NoBL Architecture(B>NoBL结构4Kx32流通式 SRAM) From old datasheet system 64Kx32 Pipelined SRAM with NoBL Architecture
|
Cypress Semiconductor Corp.
|
| CY7C1550KV18-450BZC CY7C1550KV18-400BZC CY7C1548KV |
Sync SRAM; Architecture: DDR-II CIO, 2 Word Burst; Density: 72 Mb; Organization: 2Mb x 36; Vcc (V): 1.7 to 1.9 V 2M X 36 DDR SRAM, 0.45 ns, PBGA165 72-Mbit DDR II SRAM 2-Word Burst Architecture (2.0 Cycle Read Latency)
|
Cypress Semiconductor, Corp.
|
| CY7C1379B-117AC CY7C1379B-117BZC CY7C1379B |
9-Mbit (256K x 32) Flow-through SRAM with NoBL(TM) Architecture 9-Mbit (256K x 32) Flow-through SRAM with NoBL⑩ Architecture 9-Mbit (256K x 32) Flow-through SRAM with NoBL垄芒 Architecture 9-Mbit (256K x 32) Flow-through SRAM with NoBL Architecture
|
Cypress Semiconductor
|
| CY7C1423JV18-250BZXC |
36-Mbit DDR-II SIO SRAM 2-Word Burst Architecture; Architecture: DDR-II SIO, 2 Word Burst; Density: 36 Mb; Organization: 2Mb x 18; Vcc (V): 1.7 to 1.9 V 2M X 18 DDR SRAM, 0.45 ns, PBGA165
|
Cypress Semiconductor, Corp.
|
| CY7C1352G06 CY7C1352G-250AXC CY7C1352G-250AXI CY7C |
4-Mbit (256K x 18) Pipelined SRAM with NoBL⑩ Architecture 4-Mbit (256K x 18) Pipelined SRAM with NoBL Architecture
|
Cypress Semiconductor
|