2-input NAND gate Rev. 06 — 30 May 2007

### 1. General description

74AHC1G00 and 74AHCT1G00 are high-speed Si-gate CMOS devices. They provide a 2-input NAND function.

The AHC device has CMOS input switching levels and supply voltage range 2 V to 5.5 V.

The AHCT device has TTL input switching levels and supply voltage range 4.5 V to 5.5 V.

#### 2. Features

- Symmetrical output impedance
- High noise immunity
- Low power dissipation
- Balanced propagation delays
- SOT353-1 and SOT753 package options
- ESD protection:
  - HBM JESD22-A114E: exceeds 2000 V
  - MM JESD22-A115-A: exceeds 200 V
  - CDM JESD22-C101C: exceeds 1000 V
- Specified from –40 °C to +125 °C

### 3. Ordering information

#### Table 1. Ordering information

| Type number                 | Package           |        |                                                                           |          |  |  |  |  |  |
|-----------------------------|-------------------|--------|---------------------------------------------------------------------------|----------|--|--|--|--|--|
|                             | Temperature range | Name   | Description                                                               | Version  |  |  |  |  |  |
| 74AHC1G00GW<br>74AHCT1G00GW | –40 °C to +125 °C | TSSOP5 | plastic thin shrink small outline package;<br>5 leads; body width 1.25 mm | SOT353-1 |  |  |  |  |  |
| 74AHC1G00GV                 | –40 °C to +125 °C | SC-74A | plastic surface-mounted package; 5 leads                                  | SOT753   |  |  |  |  |  |
| 74AHCT1G00GV                |                   |        |                                                                           |          |  |  |  |  |  |



2-input NAND gate

### 4. Marking

| Table 2.   Marking codes |         |
|--------------------------|---------|
| Type number              | Marking |
| 74AHC1G00GW              | AA      |
| 74AHC1G00GV              | A00     |
| 74AHCT1G00GW             | CA      |
| 74AHCT1G00GV             | C00     |

## 5. Functional diagram



## 6. Pinning information

### 6.1 Pinning



### 6.2 Pin description

| Table 3.        | Pin description |                |
|-----------------|-----------------|----------------|
| Symbol          | Pin             | Description    |
| В               | 1               | data input     |
| A               | 2               | data input     |
| GND             | 3               | ground (0 V)   |
| Y               | 4               | data output    |
| V <sub>CC</sub> | 5               | supply voltage |

74AHC\_AHCT1G00\_6
Product data sheet

2-input NAND gate

## 7. Functional description

#### Table 4. Function table

*H* = *HIGH* voltage level; *L* = *LOW* voltage level

| Inputs |   | Output |
|--------|---|--------|
| Α      | В | Y      |
| L      | L | Н      |
| L      | Н | Н      |
| Н      | L | Н      |
| Н      | Н | L      |

### 8. Limiting values

#### Table 5. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                                    | Min          | Max  | Unit |
|------------------|-------------------------|-------------------------------------------------------------------------------|--------------|------|------|
| V <sub>CC</sub>  | supply voltage          |                                                                               | -0.5         | +7.0 | V    |
| VI               | input voltage           |                                                                               | -0.5         | +7.0 | V    |
| I <sub>IK</sub>  | input clamping current  | $V_{\rm I} < -0.5 ~\rm V$                                                     | -20          | -    | mA   |
| Ι <sub>ΟΚ</sub>  | output clamping current | $V_{\rm O}$ < –0.5 V or $V_{\rm O}$ > $V_{\rm CC}$ + 0.5 V                    | <u>[1]</u> _ | ±20  | mA   |
| lo               | output current          | $-0.5 \text{ V} < \text{V}_{\text{O}} < \text{V}_{\text{CC}} + 0.5 \text{ V}$ | -            | ±25  | mA   |
| I <sub>CC</sub>  | supply current          |                                                                               | -            | 75   | mA   |
| I <sub>GND</sub> | ground current          |                                                                               | -75          | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                               | -65          | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 \ ^{\circ}C$ to +125 $^{\circ}C$                               | [2] _        | 250  | mW   |
|                  |                         |                                                                               |              |      |      |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] For both TSSOP5 and SC-74A packages: above 87.5 °C the value of Ptot derates linearly with 4.0 mW/K.

## 9. Recommended operating conditions

#### Table 6. Recommended operating conditions

Voltages are referenced to GND (ground = 0 V).

| Symbol                | Parameter             | Conditions                   | 74  | 74AHC1G00 |                 |     | 74AHCT1G00 |          |      |
|-----------------------|-----------------------|------------------------------|-----|-----------|-----------------|-----|------------|----------|------|
|                       |                       |                              | Min | Тур       | Max             | Min | Тур        | Max      |      |
| V <sub>CC</sub>       | supply voltage        |                              | 2.0 | 5.0       | 5.5             | 4.5 | 5.0        | 5.5      | V    |
| VI                    | input voltage         |                              | 0   | -         | 5.5             | 0   | -          | 5.5      | V    |
| Vo                    | output voltage        |                              | 0   | -         | V <sub>CC</sub> | 0   | -          | $V_{CC}$ | V    |
| T <sub>amb</sub>      | ambient temperature   |                              | -40 | +25       | +125            | -40 | +25        | +125     | °C   |
| $\Delta t / \Delta V$ | input transition rise | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | -   | -         | 100             | -   | -          | -        | ns/V |
|                       | and fall rate         | $V_{CC}=5.0~V\pm0.5~V$       | -   | -         | 20              | -   | -          | 20       | ns/V |

2-input NAND gate

## **10. Static characteristics**

### Table 7.Static characteristics

Voltages are referenced to GND (ground = 0 V).

| Symbol          | Parameter                   | Conditions                                                          |      | 25 °C |      | <b>−40</b> °C | to +85 °C | –40 °C to +125 °C |      | Unit |
|-----------------|-----------------------------|---------------------------------------------------------------------|------|-------|------|---------------|-----------|-------------------|------|------|
|                 |                             |                                                                     | Min  | Тур   | Max  | Min           | Max       | Min               | Max  |      |
| For type        | 74AHC1G00                   |                                                                     |      |       |      |               |           |                   |      |      |
| V <sub>IH</sub> | HIGH-level                  | V <sub>CC</sub> = 2.0 V                                             | 1.5  | -     | -    | 1.5           | -         | 1.5               | -    | V    |
|                 | input voltage               | V <sub>CC</sub> = 3.0 V                                             | 2.1  | -     | -    | 2.1           | -         | 2.1               | -    | V    |
|                 |                             | V <sub>CC</sub> = 5.5 V                                             | 3.85 | -     | -    | 3.85          | -         | 3.85              | -    | V    |
| VIL             | LOW-level                   | V <sub>CC</sub> = 2.0 V                                             | -    | -     | 0.5  | -             | 0.5       | -                 | 0.5  | V    |
|                 | input voltage               | V <sub>CC</sub> = 3.0 V                                             | -    | -     | 0.9  | -             | 0.9       | -                 | 0.9  | V    |
|                 |                             | V <sub>CC</sub> = 5.5 V                                             | -    | -     | 1.65 | -             | 1.65      | -                 | 1.65 | V    |
| V <sub>OH</sub> | HIGH-level                  | $V_I = V_{IH} \text{ or } V_{IL}$                                   |      |       |      |               |           |                   |      |      |
|                 | output voltage              | $I_{O}$ = -50 $\mu$ A; $V_{CC}$ = 2.0 V                             | 1.9  | 2.0   | -    | 1.9           | -         | 1.9               | -    | V    |
|                 |                             | $I_{O} = -50 \ \mu\text{A}; \ V_{CC} = 3.0 \ \text{V}$              | 2.9  | 3.0   | -    | 2.9           | -         | 2.9               | -    | V    |
|                 |                             | $I_O = -50 \ \mu\text{A}; \ V_{CC} = 4.5 \ \text{V}$                | 4.4  | 4.5   | -    | 4.4           | -         | 4.4               | -    | V    |
|                 |                             | $I_{O} = -4.0 \text{ mA}; V_{CC} = 3.0 \text{ V}$                   | 2.58 | -     | -    | 2.48          | -         | 2.40              | -    | V    |
|                 |                             | $I_{O} = -8.0 \text{ mA}; V_{CC} = 4.5 \text{ V}$                   | 3.94 | -     | -    | 3.8           | -         | 3.70              | -    | V    |
| V <sub>OL</sub> | LOW-level                   | $V_{I} = V_{IH} \text{ or } V_{IL}$                                 |      |       |      |               |           |                   |      |      |
|                 | output voltage              | $I_0 = 50 \ \mu A; \ V_{CC} = 2.0 \ V$                              | -    | 0     | 0.1  | -             | 0.1       | -                 | 0.1  | V    |
|                 |                             | $I_{O} = 50 \ \mu A; \ V_{CC} = 3.0 \ V$                            | -    | 0     | 0.1  | -             | 0.1       | -                 | 0.1  | V    |
|                 |                             | $I_0 = 50 \ \mu A; \ V_{CC} = 4.5 \ V$                              | -    | 0     | 0.1  | -             | 0.1       | -                 | 0.1  | V    |
|                 |                             | $I_0$ = 4.0 mA; $V_{CC}$ = 3.0 V                                    | -    | -     | 0.36 | -             | 0.44      | -                 | 0.55 | V    |
|                 |                             | $I_0$ = 8.0 mA; $V_{CC}$ = 4.5 V                                    | -    | -     | 0.36 | -             | 0.44      | -                 | 0.55 | V    |
| l               | input leakage current       | $V_I = 5.5 V \text{ or GND};$<br>$V_{CC} = 0 V \text{ to } 5.5 V$   | -    | -     | 0.1  | -             | 1.0       | -                 | 2.0  | μΑ   |
| I <sub>CC</sub> | supply current              |                                                                     | -    | -     | 1.0  | -             | 10        | -                 | 40   | μΑ   |
| CI              | input<br>capacitance        |                                                                     | -    | 1.5   | 10   | -             | 10        | -                 | 10   | pF   |
| For type        | 74AHCT1G00                  |                                                                     |      |       |      |               |           |                   |      |      |
| V <sub>IH</sub> | HIGH-level<br>input voltage | $V_{CC}$ = 4.5 V to 5.5 V                                           | 2.0  | -     | -    | 2.0           | -         | 2.0               | -    | V    |
| V <sub>IL</sub> | LOW-level<br>input voltage  | $V_{CC}$ = 4.5 V to 5.5 V                                           | -    | -     | 0.8  | -             | 0.8       | -                 | 0.8  | V    |
| V <sub>OH</sub> | HIGH-level                  | $V_{I} = V_{IH}$ or $V_{IL}$ ; $V_{CC} = 4.5 V$                     |      |       |      |               |           |                   |      |      |
|                 | output voltage              | I <sub>O</sub> = -50 μA                                             | 4.4  | 4.5   | -    | 4.4           | -         | 4.4               | -    | V    |
|                 |                             | $I_{O} = -8.0 \text{ mA}$                                           | 3.94 | -     | -    | 3.8           | -         | 3.70              | -    | V    |
| V <sub>OL</sub> | LOW-level                   | $V_{I} = V_{IH} \text{ or } V_{IL}; V_{CC} = 4.5 \text{ V}$         |      |       |      |               |           |                   |      |      |
|                 | output voltage              | I <sub>O</sub> = 50 μA                                              | -    | 0     | 0.1  | -             | 0.1       | -                 | 0.1  | V    |
|                 |                             | l <sub>O</sub> = 8.0 mA                                             | -    | -     | 0.36 | -             | 0.44      | -                 | 0.55 | V    |
| lı              | input leakage current       | $V_{I} = 5.5 V \text{ or GND};$<br>$V_{CC} = 0 V \text{ to } 5.5 V$ | -    | -     | 0.1  | -             | 1.0       | -                 | 2.0  | μΑ   |

74AHC\_AHCT1G00\_6
Product data sheet

2-input NAND gate

#### Table 7. Static characteristics ...continued

Voltages are referenced to GND (ground = 0 V).

| Symbol Parameter |                           | Conditions                                                                                                                 |     | 25 °C |      | −40 °C to +85 °C |     | –40 °C to +125 °C |     | Unit |
|------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-------|------|------------------|-----|-------------------|-----|------|
|                  |                           |                                                                                                                            | Min | Тур   | Max  | Min              | Max | Min               | Max | 1    |
| I <sub>CC</sub>  | supply current            |                                                                                                                            | -   | -     | 1.0  | -                | 10  | -                 | 40  | μA   |
| ∆l <sub>CC</sub> | additional supply current | per input pin; V <sub>I</sub> = 3.4 V;<br>other inputs at V <sub>CC</sub> or GND;<br>$I_O = 0 A$ ; V <sub>CC</sub> = 5.5 V | -   | -     | 1.35 | -                | 1.5 | -                 | 1.5 | mA   |
| CI               | input<br>capacitance      |                                                                                                                            | -   | 1.5   | 10   | -                | 10  | -                 | 10  | pF   |

### **11. Dynamic characteristics**

#### Table 8. Dynamic characteristics

GND = 0 V;  $t_r = t_f = \le 3.0$  ns. For test circuit see <u>Figure 6</u>.

| Symbol          | Parameter                           | Conditions                                                                                        |            |     | 25 °C |      | _40 °C 1 | to +85 °C | _40 °C t | to +125 °C | Unit |
|-----------------|-------------------------------------|---------------------------------------------------------------------------------------------------|------------|-----|-------|------|----------|-----------|----------|------------|------|
|                 |                                     |                                                                                                   |            | Min | Тур   | Max  | Min      | Max       | Min      | Max        | 1    |
| For type        | 74AHC1G00                           |                                                                                                   |            |     |       |      |          |           |          |            |      |
|                 | propagation                         | A and B to Y; see Figure 5                                                                        | [1]        |     |       |      |          |           |          |            |      |
|                 | delay                               | $V_{CC}$ = 3.0 V to 3.6 V                                                                         | [2]        |     |       |      |          |           |          |            |      |
|                 |                                     | C <sub>L</sub> = 15 pF                                                                            |            | -   | 4.5   | 7.9  | 1.0      | 9.5       | 1.0      | 10.5       | ns   |
|                 |                                     | C <sub>L</sub> = 50 pF                                                                            |            | -   | 6.5   | 11.4 | 1.0      | 13.0      | 1.0      | 14.5       | ns   |
|                 |                                     | $V_{CC}$ = 4.5 V to 5.5 V                                                                         | [3]        |     |       |      |          |           |          |            |      |
|                 |                                     | C <sub>L</sub> = 15 pF                                                                            |            | -   | 3.5   | 5.5  | 1.0      | 6.5       | 1.0      | 7.0        | ns   |
|                 |                                     | C <sub>L</sub> = 50 pF                                                                            |            | -   | 4.9   | 7.5  | 1.0      | 8.5       | 1.0      | 9.5        | ns   |
| C <sub>PD</sub> | power<br>dissipation<br>capacitance | per buffer;<br>$C_L = 50 \text{ pF}; \text{ f} = 1 \text{ MHz};$<br>$V_I = \text{GND to } V_{CC}$ | <u>[4]</u> | -   | 17    | -    | -        | -         | -        | -          | pF   |
| For type        | 74AHCT1G0                           | 0                                                                                                 |            |     |       |      |          |           |          |            |      |
| t <sub>pd</sub> | propagation<br>delay                | A and B to Y;<br>see <u>Figure 5;</u><br>V <sub>CC</sub> = 4.5 V to 5.5 V                         | [1]<br>[3] |     |       |      |          |           |          |            |      |
|                 |                                     | C <sub>L</sub> = 15 pF                                                                            |            | -   | 3.6   | 6.2  | 1.0      | 7.1       | 1.0      | 8.0        | ns   |
|                 |                                     | C <sub>L</sub> = 50 pF                                                                            |            | -   | 5.0   | 7.9  | 1.0      | 9.0       | 1.0      | 10.0       | ns   |
| C <sub>PD</sub> | power<br>dissipation<br>capacitance | per buffer;<br>V <sub>I</sub> = GND to V <sub>CC</sub>                                            | <u>[4]</u> | -   | 18    | -    | -        | -         | -        | -          | pF   |

[1]  $t_{pd}$  is the same as  $t_{PLH}$  and  $t_{PHL}$ .

[2] Typical values are measured at  $V_{CC}$  = 3.3 V.

[3] Typical values are measured at  $V_{CC} = 5.0$  V.

[4]  $C_{PD}$  is used to determine the dynamic power dissipation  $P_D$  ( $\mu$ W).

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz;

f<sub>o</sub> = output frequency in MHz;

 $C_L$  = output load capacitance in pF;

 $V_{CC}$  = supply voltage in Volts.

2-input NAND gate

### 12. Waveforms



#### Table 9.Measurement point

| Туре       | Input                  | Output              |                     |
|------------|------------------------|---------------------|---------------------|
|            | VI                     | V <sub>M</sub>      | V <sub>M</sub>      |
| 74AHC1G00  | GND to V <sub>CC</sub> | $0.5 \times V_{CC}$ | $0.5 \times V_{CC}$ |
| 74AHCT1G00 | GND to 3.0 V           | 1.5 V               | $0.5 \times V_{CC}$ |



2-input NAND gate

### 13. Package outline



#### Fig 7. Package outline SOT353-1 (TSSOP5)

2-input NAND gate



#### Fig 8. Package outline SOT753 (SC-74A)

2-input NAND gate

## 14. Abbreviations

| Table 10. | Abbreviations               |
|-----------|-----------------------------|
| Acronym   | Description                 |
| CDM       | Charged Device Model        |
| DUT       | Device Under Test           |
| ESD       | ElectroStatic Discharge     |
| HBM       | Human Body Model            |
| MM        | Machine Model               |
| TTL       | Transistor-Transistor Logic |

## 15. Revision history

#### Table 11. Revision history

|                                                                                                                                      | -                                          |                                |                       |                    |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------|-----------------------|--------------------|--|--|--|
| Document ID                                                                                                                          | Release date                               | Data sheet status              | Change notice         | Supersedes         |  |  |  |
| 74AHC_AHCT1G00_6                                                                                                                     | 20070530                                   | Product data sheet             | -                     | 74AHC_AHCT1G00_5   |  |  |  |
| Modifications: • The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. |                                            |                                |                       |                    |  |  |  |
|                                                                                                                                      | <ul> <li>Legal texts h</li> </ul>          | ave been adapted to the new o  | company name wher     | re appropriate.    |  |  |  |
|                                                                                                                                      | <ul> <li>Package SO<sup>-</sup></li> </ul> | T353 changed to SOT353-1 in    | Section 3 and Section | <u>on 13</u> .     |  |  |  |
|                                                                                                                                      | <ul> <li>Quick reference</li> </ul>        | nce data and Soldering section | is removed.           |                    |  |  |  |
| 74AHC_AHCT1G00_5                                                                                                                     | 20020527                                   | Product specification          | -                     | 74AHC_AHCT1G00_4   |  |  |  |
| 74AHC_AHCT1G00_4                                                                                                                     | 20020227                                   | Product specification          | -                     | 74AHC_AHCT1G00_3   |  |  |  |
| 74AHC_AHCT1G00_3                                                                                                                     | 20010131                                   | Product specification          | -                     | 74AHC_AHCT1G00_2   |  |  |  |
| 74AHC_AHCT1G00_2                                                                                                                     | 19990127                                   | Product specification          | -                     | 74AHC_AHCT1G00_N_1 |  |  |  |
| 74AHC_AHCT1G00_N_1                                                                                                                   | 19981125                                   | Preliminary specification      | -                     | -                  |  |  |  |
|                                                                                                                                      |                                            |                                |                       |                    |  |  |  |

## **16. Legal information**

#### 16.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 16.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## 17. Contact information

For additional information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, send an email to: salesaddresses@nxp.com

#### **NXP Semiconductors**

# 74AHC1G00; 74AHCT1G00

2-input NAND gate

#### **18. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features 1                         |
| 3    | Ordering information 1             |
| 4    | Marking 2                          |
| 5    | Functional diagram 2               |
| 6    | Pinning information 2              |
| 6.1  | Pinning 2                          |
| 6.2  | Pin description 2                  |
| 7    | Functional description 3           |
| 8    | Limiting values 3                  |
| 9    | Recommended operating conditions 3 |
| 10   | Static characteristics 4           |
| 11   | Dynamic characteristics 5          |
| 12   | Waveforms                          |
| 13   | Package outline 7                  |
| 14   | Abbreviations                      |
| 15   | Revision history9                  |
| 16   | Legal information 10               |
| 16.1 | Data sheet status 10               |
| 16.2 | Definitions 10                     |
| 16.3 | Disclaimers                        |
| 16.4 | Trademarks 10                      |
| 17   | Contact information 10             |
| 18   | Contents 11                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2007.

All rights reserved.



founded by

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 30 May 2007 Document identifier: 74AHC\_AHCT1G00\_6