

# ESDALC5-1BM2, ESDALC5-1BT2

# Single-line low capacitance Transil™, transient surge voltage suppressor (TVS) for ESD protection

Datasheet - production data



### **Features**

- Single-line low capacitance Transil diode
- Bidirectional ESD protection
- Breakdown voltage V<sub>BR</sub> = 5.8 V min.
- Low diode capacitance (26 pF typ at 0 V)
- Low leakage current < 60 nA at 5 V</li>
- Very small PCB area: 0.6 mm²

#### **Benefits**

- High ESD protection level
- High integration
- Suitable for high density boards
- · Lead-free packages
- ECOPACK<sup>®</sup>2 compliant components

### Complies with the following standards:

- IEC 61000-4-2 (exceeds level 4)
  - 30 kV (air discharge)
  - 30 kV (contact discharge)
- MIL STD 883G Method 3015-7: class 3
  - Human body model

### **Applications**

Where transient overvoltage protection in ESD sensitive equipment is required, such as:

- Computers
- Printers
- · Communication systems
- · Cellular phone handsets and accessories
- Video equipment

### **Description**

The ESDALC5-1BM2 and ESDALC5-1BT2 are bidirectional single-line TVS diodes designed to protect data lines or other I/O ports against ESD transients.

These devices are ideal for applications where both reduced line capacitance and board space saving are required.



Figure 1. Functional diagram

TM: Transil is a trademark of STMicroelectronics

# 1 Characteristics

Table 1. Absolute maximum ratings ( $T_{amb} = 25 \text{ °C}$ )

| Symbol           |                                                                                | Value       | Unit |          |    |
|------------------|--------------------------------------------------------------------------------|-------------|------|----------|----|
| V <sub>PP</sub>  | Peak pulse voltage IEC 61000-4-2 contact discharge IEC 61000-4-2 air discharge |             |      | 30<br>30 | kV |
| P <sub>PP</sub>  | Peak pulse power dis                                                           | 150         | W    |          |    |
| I <sub>PP</sub>  | Peak pulse current (8                                                          | 9           | Α    |          |    |
| T <sub>j</sub>   | Operating junction te                                                          | -55 to +150 | °C   |          |    |
| T <sub>stg</sub> | Storage temperature                                                            | -65 to +150 | °C   |          |    |
| T <sub>L</sub>   | Maximum lead tempe                                                             | 260         | °C   |          |    |

Figure 2. Electrical characteristics (definitions)



Table 2. Electrical characteristics (values, T<sub>amb</sub> = 25 °C)

| Symbol            | Test condition                                                                             | Min. | Тур.         | Max. | Unit |
|-------------------|--------------------------------------------------------------------------------------------|------|--------------|------|------|
| W                 | From I/O1 to I/O2, I <sub>R</sub> = 1 mA                                                   | 11   | 13           | 17   | V    |
| V <sub>BR</sub>   | From I/O2 to I/O1, I <sub>R</sub> = 1 mA                                                   | 5.8  | 8            | 11   | V    |
| I <sub>RM</sub>   | V <sub>RM</sub> = 5 V                                                                      |      |              | 60   | nA   |
| R <sub>d</sub>    | Dynamic resistance, pulse width 100 ns From I/O1 to I/O2 From I/O2 to I/O1                 |      | 0.25<br>0.23 |      | Ω    |
| C <sub>line</sub> | F = 1 MHz, V <sub>R</sub> = 0 V                                                            |      | 26           | 30   | pF   |
| V <sub>CL</sub>   | 8 kV contact discharge after 30 ns IEC 61000 4-2<br>From I/O1 to I/O2<br>From I/O2 to I/O1 |      | 17.5<br>12.5 |      | V    |

Figure 3. Peak pulse power dissipation versus initial junction temperature (maximum values)

Figure 4. Leakage current versus junction temperature (typical values)





Figure 5. Leakage current versus junction temperature (typical values)

Figure 6. Peak pulse power versus exponential pulse duration (maximum values)





Figure 7. Clamping voltage versus peak pulse current (typical values)

Figure 8. Clamping voltage versus peak pulse current (typical values)





Figure 9. Junction capacitance versus reverse Figure 10. Junction capacitance versus reverse applied voltage (typical values from I/O1 to I/O2) applied voltage (typical values from I/O2 to I/O1)



Figure 11. ESD response to IEC 61000-4-2 (+8 kV air discharge)

Figure 12. ESD response to IEC 61000-4-2 (-8 kV air discharge)



Figure 13. S21 attenuation measurement result

Figure 14. TLP measurement



# 2 Package information

- Epoxy meets UL94, V0
- Lead-free packages

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK<sup>®</sup> is an ST trademark.

Figure 15. SOD882 dimension definitions

Table 3. SOD882 dimension values

|      | Dimensions  |      |      |        |       |       |  |
|------|-------------|------|------|--------|-------|-------|--|
| Ref. | Millimeters |      |      | Inches |       |       |  |
|      | Min.        | Тур. | Max. | Min.   | Тур.  | Max.  |  |
| Α    | 0.40        | 0.47 | 0.50 | 0.016  | 0.019 | 0.020 |  |
| A1   | 0.00        |      | 0.05 | 0.000  |       | 0.002 |  |
| b1   | 0.45        | 0.50 | 0.55 | 0.018  | 0.020 | 0.022 |  |
| b2   | 0.45        | 0.50 | 0.55 | 0.018  | 0.020 | 0.022 |  |
| D    | 0.55        | 0.60 | 0.65 | 0.022  | 0.024 | 0.026 |  |
| E    | 0.95        | 1.00 | 1.05 | 0.037  | 0.039 | 0.041 |  |
| е    | 0.60        | 0.65 | 0.70 | 0.024  | 0.026 | 0.028 |  |
| L1   | 0.20        | 0.25 | 0.30 | 0.008  | 0.010 | 0.012 |  |
| L2   | 0.20        | 0.25 | 0.30 | 0.008  | 0.010 | 0.012 |  |

Figure 16. SOD882 footprint in mm (inches)

Figure 17. SOD882 marking



Note:

Product marking may be rotated by multiples of 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only I/O1 mark is to be used for this purpose.

Bar indicates Pin 1 2.0 ± 0.05 4.0 ± 0.1 01.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10 1.50 ± 0.10

Figure 18. SOD882 tape and reel specifications

DIN # 1 ID

BIN #

Figure 19. SOD882T dimension definitions

Table 4. SOD882T dimension values

|      | Dimensions  |      |      |        |       |       |  |
|------|-------------|------|------|--------|-------|-------|--|
| Ref. | Millimeters |      |      | Inches |       |       |  |
|      | Min.        | Тур. | Max. | Min.   | Тур.  | Max.  |  |
| Α    | 0.30        |      | 0.40 | 0.012  |       | 0.016 |  |
| A1   | 0.00        |      | 0.05 | 0.000  |       | 0.002 |  |
| b1   | 0.45        | 0.50 | 0.55 | 0.018  | 0.020 | 0.022 |  |
| b2   | 0.45        | 0.50 | 0.55 | 0.018  | 0.020 | 0.022 |  |
| D    | 0.55        | 0.60 | 0.65 | 0.022  | 0.024 | 0.026 |  |
| Е    | 0.95        | 1.00 | 1.05 | 0.037  | 0.039 | 0.041 |  |
| е    | 0.60        | 0.65 | 0.70 | 0.024  | 0.026 | 0.028 |  |
| L1   | 0.20        | 0.25 | 0.30 | 0.008  | 0.010 | 0.012 |  |
| L2   | 0.20        | 0.25 | 0.30 | 0.008  | 0.010 | 0.012 |  |

Figure 20. SOD882T footprint in mm (inches)

Figure 21. SOD882T marking



Note:

Product marking may be rotated by multiples of 90° for assembly plant differentiation. In no case should this product marking be used to orient the component for its placement on a PCB. Only I/O1 mark is to be used for this purpose.



Figure 22. SOD882T tape and reel specifications

# 3 Recommendation on PCB assembly

## 3.1 Stencil opening design

- 1. General recommendation on stencil opening design
  - a) Stencil opening dimensions: L (Length), W (Width), T (Thickness).

Figure 23. Stencil opening dimensions



b) General design rule

Stencil thickness (T) = 75  $\sim$  125  $\mu$ m

Aspect Ratio = 
$$\frac{W}{T} \ge 1.5$$

Aspect Area = 
$$\frac{L \times W}{2T(L + W)} \ge 0.66$$

- 2. Reference design
  - a) Stencil opening thickness: 100 µm
  - b) Stencil opening for central exposed pad: Opening to footprint ratio is 50%.
  - c) Stencil opening for leads: Opening to footprint ratio is 90%.

Figure 24. Recommended stencil window position in mm (inches)



### 3.2 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during high speed.
- 4. Solder paste with fine particles: powder particle size is 20-45 μm.

### 3.3 Placement

- 1. Manual positioning is not recommended.
- 2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering.
- 3. Standard tolerance of ± 0.05 mm is recommended.
- 4. 3.5 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- 5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

### 3.4 PCB design preference

- 1. To control the solder paste amount, the closed via is recommended instead of open vias.
- 2. The position of tracks and open vias in the solder area should be well balanced. The symmetrical layout is recommended, in case any tilt phenomena caused by asymmetrical solder paste amount due to the solder flow away.

10/13 DocID16936 Rev 5

# 3.5 Reflow profile

Figure 25. ST ECOPACK  $^{\circledR}$  recommended soldering reflow profile for PCB mounting



Note: Minimize air convection currents in the reflow oven to avoid component movement.

#### **Ordering information** 4

Figure 26. Ordering information scheme



**Table 5. Ordering information** 

| Order code   | Marking <sup>(1)</sup> | Package | Weight  | Base qty | Delivery mode |
|--------------|------------------------|---------|---------|----------|---------------|
| ESDALC5-1BM2 | G                      | SOD882  | 0.93 mg | 12000    | Tape and reel |
| ESDALC5-1BT2 | Н                      | SOD882T | 0.82 mg | 12000    | Tape and reel |

<sup>1.</sup> The marking can be rotated by multiples of 90° to differentiate assembly location

#### **Revision history** 5

Table 6. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                        |  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 02-Feb-2010 | 1        | Initial release.                                                                                                                                                                                                               |  |
| 06-Jun-2012 | 2        | Updated <i>Figure 11</i> , <i>Figure 12</i> , <i>Figure 15</i> , <i>Figure 19</i> , <i>Table 3</i> , and <i>Table 4</i> . Updated note in page 7, 8 and 13. Updated I <sub>RM</sub> in <i>Table 2</i> .                        |  |
| 05-Mar-2013 | 3        | Clamping voltage at 30 ns added in Table 2.                                                                                                                                                                                    |  |
| 09-Jan-2014 | 4        | Updated Table 1, Table 2, Table 5, Figure 2, Figure 3, Figure 4, Figure 5, Figure 6, Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 16, Figure 17, Figure 20, Figure 21 and Figure 24. Added Figure 14. |  |
| 02-Apr-2014 | 5        | Updated Figure 4 and Figure 5.                                                                                                                                                                                                 |  |

12/13 DocID16936 Rev 5

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2014 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



DocID16936 Rev 5