## CY8C27466, CY8C27566, and CY8C27666



### **Features**

#### ■ Powerful Harvard Architecture Processor

- M8C Processor Speeds to 24 MHz
- ☐ Two 8x8 Multiply, 32-Bit Accumulate
- □ Low Power at High Speed
- ☐ 3.0 to 5.25 V Operating Voltage
- Operating Voltages Down to 1.0V Using On-Chip Switch Mode Pump (SMP)
- ☐ Industrial Temperature Range: -40°C to +85°C

### Advanced Peripherals (PSoC Blocks)

- □ 12 Rail-to-Rail Analog PSoC Blocks Provide:
  - Up to 14-Bit ADCs
  - Up to 9-Bit DACs
  - Programmable Gain Amplifiers
  - Programmable Filters and Comparators
- 8 Digital PSoC Blocks Provide:
  - 8- to 32-Bit Timers, Counters, and PWMs
  - CRC and PRS Modules
  - Up to 2 Full-Duplex UARTs
  - Multiple SPI™ Masters or Slaves
  - Connectable to all GPIO Pins
- ☐ Complex Peripherals by Combining Blocks

#### ■ Precision, Programmable Clocking

- ☐ Internal ±2.5% 24/48 MHz Oscillator
- □ 24/48 MHz with Optional 32.768 kHz Crystal
- Optional External Oscillator, up to 24 MHz
- □ Internal Oscillator for Watchdog and Sleep

#### ■ Flexible On-Chip Memory

- 32K Bytes Flash Program Storage 50,000 Erase/Write Cycles
- 1 1K Bytes SRAM Data Storage
- □ In-System Serial Programming (ISSP™)
- Partial Flash Updates
- ☐ Flexible Protection Modes
- □ EEPROM Emulation in Flash

#### **■** Programmable Pin Configurations

- ☐ 25 mA Sink on all GPIO
- Pull up, Pull down, High Z, Strong, or Open Drain Drive Modes on all GPIO
- ☐ Up to 12 Analog Inputs on GPIO
- ☐ Four 40 mA Analog Outputs on GPIO
- ☐ Configurable Interrupt on all GPIO

#### Additional System Resources

- ☐ I<sup>2</sup>C<sup>™</sup> Slave, Master, and Multi-Master to 400 kHz
- Watchdog and Sleep Timers
- ☐ User-Configurable Low Voltage Detection
- Integrated Supervisory Circuit
- On-Chip Precision Voltage Reference

#### Complete Development Tools

- ☐ Free Development Software (PSoC<sup>™</sup> Designer)
- Full-Featured, In-Circuit Emulator and Programmer
- □ Full Speed Emulation
- Complex Breakpoint Structure
- ☐ 128K Bytes Trace Memory
- □ Complex Events
- ☐ C Compilers, Assembler, and Linker



## **PSoC™** Functional Overview

The PSoC™ family consists of many *Mixed Signal Array with On-Chip Controller* devices. These devices are designed to replace multiple traditional MCU-based system components with one, low cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, as well as programmable interconnects. This architecture allows the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts and packages.

The PSoC architecture, as illustrated on the left, is comprised of four main areas: PSoC Core, Digital System, Analog System, and System Resources. Configurable global busing allows all the device resources to be combined into a complete custom system. The PSoC CY8C27x66 family can have up to five IO ports that connect to the global digital and analog interconnects, providing access to 8 digital blocks and 12 analog blocks.

### The PSoC Core

The PSoC Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIO (General Purpose IO).

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU utilizes an interrupt controller with 18 vec-

tors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT).

Memory encompasses 32 KB of Flash for program storage, 1 KB of SRAM for data storage, and up to 2 KB of EEPROM emulated using the Flash. Program Flash utilizes four protection levels on blocks of 64 bytes, allowing customized software IP protection.

The PSoC device incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 2.5% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep timer and WDT. If crystal accuracy is desired, the ECO (32.768 kHz external crystal oscillator) is available for use as a Real Time Clock (RTC) and can optionally generate a crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read.

## The Digital System

The Digital System is composed of 8 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. Digital peripheral configurations include those listed below.

- PWMs (8 to 32 bit)
- PWMs with Dead band (8 to 32 bit)
- Counters (8 to 32 bit)
- Timers (8 to 32 bit)
- UART 8 bit with selectable parity (up to 2)
- SPI master and slave (up to 2 each)
- I2C slave and master (1 available as a System Resource)
- Cyclical Redundancy Checker/Generator (8 to 32 bit)
- IrDA (up to 2)
- Pseudo Random Sequence Generators (8 to 32 bit)

The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled "PSoC Device Characteristics" on page 3.



**Digital System Block Diagram** 

## The Analog System

The Analog System is composed of 12 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are listed below.

- Analog to digital converters (up to 4, with 6- to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR)
- Filters (2, 4, 6, or 8 pole band-pass, low-pass, and notch)
- Amplifiers (up to 4, with selectable gain to 48x)
- Instrumentation amplifiers (up to 2, with selectable gain to 93x)
- Comparators (up to 4, with 16 selectable thresholds)
- DACs (up to 4, with 6- to 9-bit resolution)
- Multiplying DACs (up to 4, with 6- to 9-bit resolution)
- High current output drivers (four with 40 mA drive as a Core Resource)
- 1.3V reference (as a System Resource)
- DTMF dialer
- Modulators
- Correlators

- Peak detectors
- Many other topologies possible

Analog blocks are provided in columns of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks. The number of blocks is dependant on the device family which is detailed in the table titled "PSoC Device Characteristics" on page 3.



**Analog System Block Diagram** 

## Additional System Resources

System Resources, some of which have been previously listed, provide additSNRional capability useful to complete systems. Additional resources include a multiplier, decimator, switch mode pump, low voltage detection, and power on reset. Brief statements describing the merits of each system resource are presented below.

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers.
- A multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate to assist in both general math as well as digital filters.
- The decimator provides a custom hardware filter for digital signal, processing applications including the creation of Delta Sigma ADCs.
- The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported.
- Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.3 voltage reference provides an absolute reference for the analog system, including ADCs and DACs.
- An integrated switch mode pump (SMP) generates normal operating voltages from a single 1.2V battery cell, providing a low cost boost converter.

## **PSoC Device Characteristics**

Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 3 analog blocks. The following table lists the resources available for specific PSoC device groups.

**PSoC Device Characteristics** 

| PSoC Part<br>Number | Digital<br>IO | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks |
|---------------------|---------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|
| CY8C29x66           | up to<br>64   | 4               | 16                | 12               | 4                 | 4                 | 12               |
| CY8C27x66           | up to<br>44   | 2               | 8                 | 12               | 4                 | 4                 | 12               |
| CY8C27x43           | up to<br>44   | 2               | 8                 | 12               | 4                 | 4                 | 12               |
| CY8C24x23           | up to<br>24   | 1               | 4                 | 12               | 2                 | 2                 | 6                |
| CY8C22x13           | up to<br>16   | 1               | 4                 | 8                | 1                 | 1                 | 3                |

## **Getting Started**

The quickest path to understanding the PSoC silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming information, reference the PSoC<sup>TM</sup> Mixed Signal Array Technical Reference Manual.

For up-to-date Ordering, Packaging, and Electrical Specification information, reference the latest PSoC device data sheets on the web at http://www.cypress.com/psoc.

## **Development Kits**

Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store at <a href="http://www.onfulfillment.com/cypressstore/">http://www.onfulfillment.com/cypressstore/</a> contains development kits, C compilers, and all accessories for PSoC development. Click on *PSoC (Programmable System-on-Chip)* to view a current list of available items.

## Tele-Training

Free PSoC "Tele-training" is available for beginners and taught by a live marketing or application engineer over the phone. Five training classes are available to accelerate the learning curve including introduction, designing, debugging, advanced design, advanced analog, as well as application-specific classes covering topics like PSoC and the LIN bus. For days and times of the tele-training, see <a href="http://www.cypress.com/support/training.cfm">http://www.cypress.com/support/training.cfm</a>.

## Consultants

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant, go to the following Cypress support web site: http://www.cypress.com/support/cypros.cfm.

## **Technical Support**

PSoC application engineers take pride in fast and accurate response. They can be reached with a 4-hour guaranteed response at http://www.cypress.com/support/login.cfm.

## **Application Notes**

A long list of application notes will assist you in every aspect of your design effort. To locate the PSoC application notes, go to http://www.cypress.com/design/results.cfm.

## **Development Tools**

The Cypress MicroSystems PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows 98, Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP. (Reference the PSoC Designer Functional Flow diagram below.)

PSoC Designer helps the customer to select an operating configuration for the PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs.

PSoC Designer also supports a high-level C language compiler developed specifically for the devices in the family.



**PSoC Designer Subsystems** 

## **PSoC Designer Software Subsystems**

### Device Editor

The Device Editor subsystem allows the user to select different onboard analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration allows for changing configurations at run time.

PSoC Designer sets up power-on initialization tables for selected PSoC block configurations and creates source code for an application framework. The framework contains software to operate the selected components and, if the project uses more than one operating configuration, contains routines to switch between different sets of PSoC block configurations at run time. PSoC Designer can print out a configuration sheet for given project configuration for use during application programming in conjunction with the Device Data Sheet. Once the framework is generated, the user can add application-specific code to flesh out the framework. It's also possible to change the selected components and regenerate the framework.

### Design Browser

The Design Browser allows users to select and import preconfigured designs into the user's project. Users can easily browse a catalog of preconfigured designs to facilitate time-to-design. Examples provided in the tools include a 300-baud modem, LIN Bus master and slave, fan controller, and magnetic card reader.

### Application Editor

In the Application Editor you can edit your C language and Assembly language source code. You can also assemble, compile, link, and build.

**Assembler.** The macro assembler allows the assembly code to be merged seamlessly with C code. The link libraries automatically use absolute addressing or can be compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compiler.** A C language compiler is available that supports Cypress MicroSystems' PSoC family devices. Even if you have never worked in the C language before, the product quickly allows you to create complete C programs for the PSoC family devices.

The embedded, optimizing C compiler provides all the features of C tailored to the PSoC architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

### Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

## Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

### Hardware Tools

### In-Circuit Emulator

A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of the parallel or USB port. The base unit is universal and will operate with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.



**PSoC Development Tool Kit** 

# User Modules and the PSoC Development Process

The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, buses, and to the IO pins. Iterative development cycles permit you to adapt the hardware as well as the software. This substantially lowers the risk of having to select a different part to meet the final design requirements.

To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. The standard User Module library contains over 50 common peripherals such as ADCs, DACs Timers, Counters, UARTs, and other not-so common peripherals such as DTMF Generators and Bi-Quad analog filter sections.

Each user module establishes the basic register settings that implement the selected function. It also provides parameters that allow you to tailor its precise configuration to your particular application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. User modules also provide tested software to cut your development time. The user module application programming interface (API) provides highlevel functions to control and respond to hardware events at run-time. The API also provides optional interrupt service routines that you can adapt as needed.

The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module.

The development process starts when you open a new project and bring up the Device Editor, a pictorial environment (GUI) for configuring the hardware. You pick the user modules you need for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, you build signal chains by interconnecting user modules to each other and the IO pins. At this stage, you also configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures

the device to your specification and provides the high-level user module API functions.



**User Module and Source Code Development Flows** 

The next step is to write your main program, and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that allows you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project-level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct, the linker builds a ROM file image suitable for programming.

The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the ROM image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.

## **Document Conventions**

## Acronyms Used

The following table lists the acronyms that are used in this document.

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| AC      | alternating current                                 |
| ADC     | analog-to-digital converter                         |
| API     | application programming interface                   |
| CPU     | central processing unit                             |
| CT      | continuous time                                     |
| DAC     | digital-to-analog converter                         |
| DC      | direct current                                      |
| EEPROM  | electrically erasable programmable read-only memory |
| FSR     | full scale range                                    |
| GPIO    | general purpose IO                                  |
| Ю       | input/output                                        |
| IPOR    | imprecise power on reset                            |
| LSb     | least-significant bit                               |
| LVD     | low voltage detect                                  |
| MSb     | most-significant bit                                |
| PC      | program counter                                     |
| POR     | power on reset                                      |
| PPOR    | precision power on reset                            |
| PSoC™   | Programmable System-on-Chip                         |
| PWM     | pulse width modulator                               |
| RAM     | random access memory                                |
| ROM     | read only memory                                    |
| SC      | switched capacitor                                  |
| SMP     | switch mode pump                                    |
| TBD     | to be determined                                    |

## Units of Measure

A units of measure table is located in the Electrical Specifications section. Table 3-1 on page 15 lists all the abbreviations used to measure the PSoC devices.

## Numeric Naming

Hexidecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexidecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (e.g., 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal.

## **Table of Contents**

For an in depth discussion and more information on your PSoC device, obtain the *PSoC Mixed Signal Array Technical Reference Manual.* This document encompasses and is organized into the following chapters and sections.

| 1. | Pin  | Information                                   | 8    |
|----|------|-----------------------------------------------|------|
|    | 1.1  | Pinouts                                       | 8    |
|    |      | 1.1.1 28-Pin Part Pinout                      |      |
|    |      | 1.1.2 44-Pin Part Pinout                      |      |
|    |      | 1.1.3 48-Pin Part Pinouts                     | 10   |
| 2. | Reg  | jister Reference                              | . 12 |
|    | 2.1  | Register Conventions                          | . 12 |
|    |      | 2.1.1 Abbreviations Used                      | . 12 |
|    | 2.2  | Register Mapping Tables                       | . 12 |
| 3. | Elec | ctrical Specifications                        | 15   |
|    | 3.1  | Absolute Maximum Ratings                      | 16   |
|    | 3.2  | Operating Temperature                         |      |
|    | 3.3  | DC Electrical Characteristics                 | 17   |
|    |      | 3.3.1 DC Chip-Level Specifications            |      |
|    |      | 3.3.2 DC General Purpose IO Specifications    | 17   |
|    |      | 3.3.3 DC Operational Amplifier Specifications |      |
|    |      | 3.3.4 DC Analog Output Buffer Specifications  |      |
|    |      | 3.3.5 DC Switch Mode Pump Specifications      |      |
|    |      | 3.3.6 DC Analog Reference Specifications      |      |
|    |      | 3.3.7 DC Analog PSoC Block Specifications     |      |
|    |      | 3.3.8 DC POR, SMP, and LVD Specifications     |      |
|    |      | 3.3.9 DC Programming Specifications           |      |
|    | 3.4  | AC Electrical Characteristics                 |      |
|    |      | 3.4.1 AC Chip-Level Specifications            |      |
|    |      | 3.4.2 AC General Purpose IO Specifications    |      |
|    |      | 3.4.3 AC Operational Amplifier Specifications |      |
|    |      | 3.4.4 AC Digital Block Specifications         |      |
|    |      | 3.4.5 AC Analog Output Buffer Specifications  |      |
|    |      | 3.4.6 AC External Clock Specifications        |      |
|    |      | 3.4.7 AC Programming Specifications           |      |
|    |      | 3.4.8 AC I2C Specifications                   | . 33 |
| 4. | Pac  | kaging Information                            | . 34 |
|    | 4.1  | Packaging Dimensions                          | 34   |
|    | 4.2  | Thermal Impedances                            | 37   |
|    | 4.3  | Capacitance on Crystal Pins                   |      |
| 5. | Ord  | ering Information                             | 38   |
|    | 5.1  | Ordering Code Definitions                     | 38   |
| 6. | Sale | es and Service Information                    | . 39 |
|    | 6.1  | Revision History                              | 39   |
|    | 6.2  | Convrights                                    |      |

# 1. Pin Information



This chapter describes, lists, and illustrates the CY8C27x66 PSoC device pins and pinout configurations.

## 1.1 Pinouts

The CY8C27x66 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital IO. However, Vss, Vdd, SMP, and XRES are not capable of Digital IO.

### 1.1.1 28-Pin Part Pinout

Table 1-1. 28-Pin Part Pinout (PDIP, SSOP, SOIC)

| Pin | Ту      | ре     | Pin   | Description                                    |  |  |  |
|-----|---------|--------|-------|------------------------------------------------|--|--|--|
| No. | Digital | Analog | Name  | Description                                    |  |  |  |
| 1   | 10      | ı      | P0[7] | Analog column mux input.                       |  |  |  |
| 2   | 10      | Ю      | P0[5] | Analog column mux input and column output.     |  |  |  |
| 3   | 10      | Ю      | P0[3] | Analog column mux input and column output.     |  |  |  |
| 4   | 10      | ı      | P0[1] | Analog column mux input.                       |  |  |  |
| 5   | 10      |        | P2[7] |                                                |  |  |  |
| 6   | Ю       |        | P2[5] |                                                |  |  |  |
| 7   | 10      | ı      | P2[3] | Direct switched capacitor block input.         |  |  |  |
| 8   | 10      | ı      | P2[1] | Direct switched capacitor block input.         |  |  |  |
| 9   | Pov     | wer    | SMP   | Switch Mode Pump (SMP) connection to           |  |  |  |
|     |         |        |       | external components required.                  |  |  |  |
| 10  | Ю       |        | P1[7] | I2C Serial Clock (SCL)                         |  |  |  |
| 11  | Ю       |        | P1[5] | I2C Serial Data (SDA)                          |  |  |  |
| 12  | 0       |        | P1[3] |                                                |  |  |  |
| 13  | 0       |        | P1[1] | Crystal (XTALin), I2C Serial Clock (SCL)       |  |  |  |
| 14  | Pov     | wer    | Vss   | Ground connection.                             |  |  |  |
| 15  | 0       |        | P1[0] | Crystal (XTALout), I2C Serial Data (SDA)       |  |  |  |
| 16  | Ю       |        | P1[2] |                                                |  |  |  |
| 17  | Ю       |        | P1[4] | Optional External Clock Input (EXTCLK)         |  |  |  |
| 18  | 10      |        | P1[6] |                                                |  |  |  |
| 19  | Inp     | out    | XRES  | Active high pin reset with internal pull down. |  |  |  |
| 20  | Ю       | ı      | P2[0] | Direct switched capacitor block input.         |  |  |  |
| 21  | 10      | ı      | P2[2] | Direct switched capacitor block input.         |  |  |  |
| 22  | Ю       |        | P2[4] | External Analog Ground (AGND)                  |  |  |  |
| 23  | 10      |        | P2[6] | External Voltage Reference (VREF)              |  |  |  |
| 24  | 10      | ı      | P0[0] | Analog column mux input.                       |  |  |  |
| 25  | Ю       | Ю      | P0[2] | Analog column mux input and column output.     |  |  |  |
| 26  | Ю       | Ю      | P0[4] | Analog column mux input and column output.     |  |  |  |
| 27  | Ю       | ı      | P0[6] | Analog column mux input.                       |  |  |  |
| 28  | Pov     | wer    | Vdd   | Supply voltage.                                |  |  |  |

**LEGEND**: A = Analog, I = Input, and O = Output.

### CY8C27466 28-Pin PSoC Device



## 1.1.2 44-Pin Part Pinout

Table 1-2. 44-Pin Part Pinout (TQFP)

| Pin | Ту      | pe     | Pin   |                                                                    |
|-----|---------|--------|-------|--------------------------------------------------------------------|
| No. | Digital | Analog | Name  | Description                                                        |
| 1   | IO      |        | P2[5] |                                                                    |
| 2   | Ю       | ı      | P2[3] | Direct switched capacitor block input.                             |
| 3   | Ю       | ı      | P2[1] | Direct switched capacitor block input.                             |
| 4   | Ю       |        | P4[7] | ·                                                                  |
| 5   | Ю       |        | P4[5] |                                                                    |
| 6   | Ю       |        | P4[3] |                                                                    |
| 7   | Ю       |        | P4[1] |                                                                    |
| 8   | Pov     | wer    | SMP   | Switch Mode Pump (SMP) connection to external components required. |
| 9   | Ю       |        | P3[7] |                                                                    |
| 10  | Ю       |        | P3[5] |                                                                    |
| 11  | Ю       |        | P3[3] |                                                                    |
| 12  | Ю       |        | P3[1] |                                                                    |
| 13  | Ю       |        | P1[7] | I2C Serial Clock (SCL)                                             |
| 14  | Ю       |        | P1[5] | I2C Serial Data (SDA)                                              |
| 15  | Ю       |        | P1[3] |                                                                    |
| 16  | Ю       |        | P1[1] | Crystal (XTALin), I2C Serial Clock (SCL)                           |
| 17  | Pov     | wer    | Vss   | Ground connection.                                                 |
| 18  | Ю       |        | P1[0] | Crystal (XTALout), I2C Serial Data (SDA)                           |
| 19  | Ю       |        | P1[2] |                                                                    |
| 20  | Ю       |        | P1[4] | Optional External Clock Input (EXTCLK)                             |
| 21  | Ю       |        | P1[6] |                                                                    |
| 22  | Ю       |        | P3[0] |                                                                    |
| 23  | Ю       |        | P3[2] |                                                                    |
| 24  | Ю       |        | P3[4] |                                                                    |
| 25  | Ю       |        | P3[6] |                                                                    |
| 26  | Inp     | out    | XRES  | Active high pin reset with internal pull down.                     |
| 27  | Ю       |        | P4[0] |                                                                    |
| 28  | Ю       |        | P4[2] |                                                                    |
| 29  | Ю       |        | P4[4] |                                                                    |
| 30  | Ю       |        | P4[6] |                                                                    |
| 31  | Ю       | ı      | P2[0] | Direct switched capacitor block input.                             |
| 32  | Ю       | ı      | P2[2] | Direct switched capacitor block input.                             |
| 33  | Ю       |        | P2[4] | External Analog Ground (AGND)                                      |
| 34  | Ю       |        | P2[6] | External Voltage Reference (VREF)                                  |
| 35  | Ю       | ı      | P0[0] | Analog column mux input.                                           |
| 36  | Ю       | Ю      | P0[2] | Analog column mux input and column output.                         |
| 37  | Ю       | 10     | P0[4] | Analog column mux input and column output.                         |
| 38  | Ю       | ı      | P0[6] | Analog column mux input.                                           |
| 39  | Pov     | wer    | Vdd   | Supply voltage.                                                    |
| 40  | Ю       | ı      | P0[7] | Analog column mux input.                                           |
| 41  | Ю       | IO     | P0[5] | Analog column mux input and column output.                         |
| 42  | Ю       | Ю      | P0[3] | Analog column mux input and column output.                         |
| 43  | Ю       | ı      | P0[1] | Analog column mux input.                                           |
| 44  | Ю       |        | P2[7] |                                                                    |

 $\textbf{LEGEND} \text{: } A = Analog, \ I = Input, \ and \ O = Output.$ 

### CY8C27566 44-Pin PSoC Device



### 1.1.3 48-Pin Part Pinouts

Table 1-3. 48-Pin Part Pinout (SSOP)

| Pin | Ту       | ре      | Pin   | Description                                                        |  |  |  |
|-----|----------|---------|-------|--------------------------------------------------------------------|--|--|--|
| No. | Digital  | Analog  | Name  | Description                                                        |  |  |  |
| 1   | IO       | I       | P0[7] | Analog column mux input.                                           |  |  |  |
| 2   | 10       | 10      | P0[5] | Analog column mux input and column output.                         |  |  |  |
| 3   | Ю        | 10      | P0[3] | Analog column mux input and column output.                         |  |  |  |
| 4   | Ю        | ı       | P0[1] | Analog column mux input.                                           |  |  |  |
| 5   | 0        |         | P2[7] |                                                                    |  |  |  |
| 6   | 0        |         | P2[5] |                                                                    |  |  |  |
| 7   | Ю        | ı       | P2[3] | Direct switched capacitor block input.                             |  |  |  |
| 8   | Ю        | I       | P2[1] | Direct switched capacitor block input.                             |  |  |  |
| 9   | Ю        |         | P4[7] |                                                                    |  |  |  |
| 10  | Ю        |         | P4[5] |                                                                    |  |  |  |
| 11  | Ю        |         | P4[3] |                                                                    |  |  |  |
| 12  | Ю        |         | P4[1] |                                                                    |  |  |  |
| 13  | Po       | wer     | SMP   | Switch Mode Pump (SMP) connection to external components required. |  |  |  |
| 14  | Ю        |         | P3[7] |                                                                    |  |  |  |
| 15  | Ю        |         | P3[5] |                                                                    |  |  |  |
| 16  | Ю        |         | P3[3] |                                                                    |  |  |  |
| 17  | Ю        |         | P3[1] |                                                                    |  |  |  |
| 18  | Ю        |         | P5[3] |                                                                    |  |  |  |
| 19  | Ю        |         | P5[1] |                                                                    |  |  |  |
| 20  | Ю        |         | P1[7] | I2C Serial Clock (SCL)                                             |  |  |  |
| 21  | Ю        |         | P1[5] | I2C Serial Data (SDA)                                              |  |  |  |
| 22  | Ю        |         | P1[3] |                                                                    |  |  |  |
| 23  | Ю        |         | P1[1] | Crystal (XTALin), I2C Serial Clock (SCL)                           |  |  |  |
| 24  |          | wer     | Vss   | Ground connection.                                                 |  |  |  |
| 25  | IO       |         | P1[0] | Crystal (XTALout), I2C Serial Data (SDA)                           |  |  |  |
| 26  | Ю        |         | P1[2] |                                                                    |  |  |  |
| 27  | Ю        |         | P1[4] | Optional External Clock Input (EXTCLK)                             |  |  |  |
| 28  | Ю        |         | P1[6] |                                                                    |  |  |  |
| 29  | Ю        |         | P5[0] |                                                                    |  |  |  |
| 30  | Ю        |         | P5[2] |                                                                    |  |  |  |
| 31  | Ю        |         | P3[0] |                                                                    |  |  |  |
| 32  | Ю        |         | P3[2] |                                                                    |  |  |  |
| 33  | 10       |         | P3[4] |                                                                    |  |  |  |
| 34  | 10       |         | P3[6] |                                                                    |  |  |  |
| 35  |          | put     | XRES  | Active high pin reset with internal pull down.                     |  |  |  |
| 36  | 10       |         | P4[0] |                                                                    |  |  |  |
| 37  | 10       |         | P4[2] |                                                                    |  |  |  |
| 38  | 10       |         | P4[4] |                                                                    |  |  |  |
| 39  | 10       |         | P4[6] | Direct switched conseils 11 1 1                                    |  |  |  |
| 40  | 10       | I       | P2[0] | Direct switched capacitor block input.                             |  |  |  |
| 41  | 10       | I       | P2[2] | Direct switched capacitor block input.                             |  |  |  |
| 42  | 10       |         | P2[4] | External Vallage Reference (VRFF)                                  |  |  |  |
| 43  | 10       |         | P2[6] | External Voltage Reference (VREF)                                  |  |  |  |
| 44  | 10<br>10 | 10      | P0[0] | Analog column mux input.                                           |  |  |  |
| 45  |          | 10      | P0[2] | Analog column mux input and column output.                         |  |  |  |
| 46  | IO       | IO<br>· | P0[4] | Analog column mux input and column output.                         |  |  |  |
| 47  | 10       | I       | P0[6] | Analog column mux input.                                           |  |  |  |
| 48  | Po       | wer     | Vdd   | Supply voltage.                                                    |  |  |  |

**LEGEND**: A = Analog, I = Input, and O = Output.

#### CY8C27666 48-Pin PSoC Device



Table 1-4. 48-Pin Part Pinout (MLF\*)

| Pin      | Ту      | pe      | Pin            |                                                                                        |
|----------|---------|---------|----------------|----------------------------------------------------------------------------------------|
| No.      | Digital | Analog  | Name           | Description                                                                            |
| 1        | Ю       | ı       | P2[3]          | Direct switched capacitor block input.                                                 |
| 2        | Ю       | I       | P2[1]          | Direct switched capacitor block input.                                                 |
| 3        | Ю       |         | P4[7]          |                                                                                        |
| 4        | Ю       |         | P4[5]          |                                                                                        |
| 5        | Ю       |         | P4[3]          |                                                                                        |
| 6        | 10      |         | P4[1]          |                                                                                        |
| 7        | Pov     | wer     | SMP            | Switch Mode Pump (SMP) connection to external components required.                     |
| 8        | 10      |         | P3[7]          |                                                                                        |
| 9        | Ю       |         | P3[5]          |                                                                                        |
| 10       | Ю       |         | P3[3]          |                                                                                        |
| 11       | IO      |         | P3[1]          |                                                                                        |
| 12       | Ю       |         | P5[3]          |                                                                                        |
| 13       | Ю       |         | P5[1]          |                                                                                        |
| 14       | Ю       |         | P1[7]          | I2C Serial Clock (SCL)                                                                 |
| 15       | IO      |         | P1[5]          | I2C Serial Data (SDA)                                                                  |
| 16       | IO      |         | P1[3]          | , ,                                                                                    |
| 17       | 10      |         | P1[1]          | Crystal (XTALin), I2C Serial Clock (SCL)                                               |
| 18       | Pov     | ver     | Vss            | Ground connection.                                                                     |
| 19       | IO      |         | P1[0]          | Crystal (XTALout), I2C Serial Data (SDA)                                               |
| 20       | IO      |         | P1[2]          |                                                                                        |
| 21       | IO      |         | P1[4]          | Optional External Clock Input (EXTCLK)                                                 |
| 22       | IO      |         | P1[6]          | Sphorial External clock input (Extractly)                                              |
| 23       | IO      |         | P5[0]          |                                                                                        |
| 24       | 10      |         | P5[2]          |                                                                                        |
| 25       | 10      |         | P3[0]          |                                                                                        |
| 26       | IO      |         | P3[2]          |                                                                                        |
| 27       | 10      |         | P3[4]          |                                                                                        |
| 28       | 10      |         | P3[6]          |                                                                                        |
| 29       |         | out     | XRES           | Active high pin reset with internal pull down.                                         |
| 30       | 10      | Jul     | P4[0]          | Active high pin reset with internal pull down.                                         |
| 31       | IO      |         | P4[2]          |                                                                                        |
| 32       | 10      |         | P4[4]          |                                                                                        |
| 33       | IO      |         | P4[6]          |                                                                                        |
| 34       | IO      | 1       | P2[0]          | Direct switched capacitor block input.                                                 |
| 35       | 10      | i       | P2[2]          | Direct switched capacitor block input.                                                 |
| 36       | 10      | '       | P2[4]          | External Analog Ground (AGND)                                                          |
| 37       | IO      |         |                | External Voltage Reference (VREF)                                                      |
| 38       | 10      | ı       | P2[6]<br>P0[0] | Analog column mux input.                                                               |
| 39       | 10      | IO      | P0[0]          | Analog column mux input.  Analog column mux input and column output.                   |
| 40       | 10      | 10      | P0[2]          | Analog column mux input and column output.  Analog column mux input and column output. |
| 41       | IO      | I       |                | Analog column mux input and column output.  Analog column mux input.                   |
| 42       |         | wer     | P0[6]          | · ·                                                                                    |
| 43       | IO      | wer I   | Vdd<br>P0[7]   | Supply voltage.  Analog column mux input.                                              |
|          |         |         |                |                                                                                        |
| 44       | 10      | 10      | P0[5]          | Analog column mux input and column output.                                             |
| 45<br>46 | 10      | IO<br>I | P0[3]          | Analog column mux input and column output.                                             |
| 46       | 10      | ı       | P0[1]          | Analog column mux input.                                                               |
| 47       | 10      |         | P2[7]          |                                                                                        |
| 48       | Ю       |         | P2[5]          |                                                                                        |

### $\textbf{LEGEND}\text{: } A = Analog, \ I = Input, \ and \ O = Output.$

### CY8C27666 48-Pin PSoC Device



<sup>\*</sup> The MLF package has a center pad that must be connected to the ground (Vss).

# 2. Register Reference



This chapter lists the registers of the CY8C27x66 PSoC device by way of mapping tables, in offset order. For detailed register information, reference the PSoC<sup>TM</sup> Mixed Signal Array Technical Reference Manual.

## 2.1 Register Conventions

### 2.1.1 Abbreviations Used

The register conventions specific to this section are listed in the following table.

| Convention | Description                       |
|------------|-----------------------------------|
| RW         | Read and write register or bit(s) |
| R          | Read register or bit(s)           |
| W          | Write register or bit(s)          |
| L          | Logical register or bit(s)        |
| С          | Clearable register or bit(s)      |
| #          | Access is bit specific            |

## 2.2 Register Mapping Tables

The PSoC device has a total register address space of 512 bytes. The register space is also referred to as IO space and is broken into two parts. The XOI bit in the Flag register determines which bank the user is currently in. When the XOI bit is set, the user is said to be in the "extended" address space or the "configuration" registers.

**Note** In the following register mapping tables, blank fields are Reserved and should not be accessed.

## Register Map Bank 0 Table: User Space

| Name                                                                 | Addr<br>(0,Hex)            | Access       | Name                                         | Addr<br>(0,Hex)      | Access         | Name                          | Addr<br>(0,Hex) | Access         | Name              | Addr<br>(0,Hex) | Access   |
|----------------------------------------------------------------------|----------------------------|--------------|----------------------------------------------|----------------------|----------------|-------------------------------|-----------------|----------------|-------------------|-----------------|----------|
|                                                                      |                            |              | ne                                           |                      | ess            |                               |                 |                |                   |                 |          |
| PRT0DR                                                               | 00                         | RW           |                                              | 40                   |                | ASC10CR0                      | 80              | RW             | RDI2RI            | C0              | RW       |
| PRT0IE<br>PRT0GS                                                     | 01                         | RW<br>RW     |                                              | 41                   |                | ASC10CR1                      | 81<br>82        | RW<br>RW       | RDI2SYN<br>RDI2IS | C1<br>C2        | RW<br>RW |
| PRT0DM2                                                              |                            |              |                                              |                      |                | ASC10CR2<br>ASC10CR3          |                 | RW             | RDI2LT0           | C2              | RW       |
| PRT1DR                                                               | 03                         | RW<br>RW     |                                              | 43                   |                | ASC10CR3<br>ASD11CR0          | 83<br>84        | RW             | RDI2LT1           | C4              | RW       |
| PRT1IE                                                               | 05                         | RW           |                                              | 45                   |                | ASD11CR0<br>ASD11CR1          | 85              | RW             | RDI2RO0           | C5              | RW       |
| PRT1GS                                                               | 06                         | RW           |                                              | 46                   |                | ASD11CR1                      | 86              | RW             | RDI2RO1           | C6              | RW       |
| PRT1DM2                                                              | 07                         | RW           |                                              | 47                   |                | ASD11CR3                      | 87              | RW             | RDIZITOT          | C7              | 1244     |
| PRT2DR                                                               | 08                         | RW           |                                              | 48                   |                | ASC12CR0                      | 88              | RW             | RDI3RI            | C8              | RW       |
| PRT2IE                                                               | 09                         | RW           |                                              | 49                   |                | ASC12CR1                      | 89              | RW             | RDI3SYN           | C9              | RW       |
| PRT2GS                                                               | 0A                         | RW           |                                              | 4A                   |                | ASC12CR2                      | 8A              | RW             | RDI3IS            | CA              | RW       |
| PRT2DM2                                                              | 0B                         | RW           |                                              | 4B                   |                | ASC12CR3                      | 8B              | RW             | RDI3LT0           | СВ              | RW       |
| PRT3DR                                                               | 0C                         | RW           |                                              | 4C                   |                | ASD13CR0                      | 8C              | RW             | RDI3LT1           | CC              | RW       |
| PRT3IE                                                               | 0D                         | RW           |                                              | 4D                   |                | ASD13CR1                      | 8D              | RW             | RDI3RO0           | CD              | RW       |
| PRT3GS                                                               | 0E                         | RW           |                                              | 4E                   |                | ASD13CR2                      | 8E              | RW             | RDI3RO1           | CE              | RW       |
| PRT3DM2                                                              | 0F                         | RW           |                                              | 4F                   |                | ASD13CR3                      | 8F              | RW             |                   | CF              |          |
| PRT4DR                                                               | 10                         | RW           |                                              | 50                   |                | ASD20CR0                      | 90              | RW             | CUR_PP            | D0              | RW       |
| PRT4IE                                                               | 11                         | RW           |                                              | 51                   |                | ASD20CR1                      | 91              | RW             | STK_PP            | D1              | RW       |
| PRT4GS                                                               | 12                         | RW           |                                              | 52                   |                | ASD20CR2                      | 92              | RW             |                   | D2              |          |
| PRT4DM2                                                              | 13                         | RW           |                                              | 53                   |                | ASD20CR3                      | 93              | RW             | IDX_PP            | D3              | RW       |
| PRT5DR                                                               | 14                         | RW           |                                              | 54                   |                | ASC21CR0                      | 94              | RW             | MVR_PP            | D4              | RW       |
| PRT5IE                                                               | 15                         | RW           |                                              | 55                   |                | ASC21CR1                      | 95              | RW             | MVW_PP            | D5              | RW       |
| PRT5GS                                                               | 16                         | RW           |                                              | 56                   |                | ASC21CR2                      | 96              | RW             | I2C_CFG           | D6              | RW       |
| PRT5DM2                                                              | 17                         | RW           |                                              | 57                   |                | ASC21CR3                      | 97              | RW             | I2C_SCR           | D7              | #        |
|                                                                      | 18                         |              |                                              | 58                   |                | ASD22CR0                      | 98              | RW             | I2C_DR            | D8              | RW       |
|                                                                      | 19                         |              |                                              | 59                   |                | ASD22CR1                      | 99              | RW             | I2C_MSCR          | D9              | #        |
|                                                                      | 1A                         |              |                                              | 5A                   |                | ASD22CR2                      | 9A              | RW             | INT_CLR0          | DA              | RW       |
|                                                                      | 1B                         |              |                                              | 5B                   |                | ASD22CR3                      | 9B              | RW             | INT_CLR1          | DB              | RW       |
|                                                                      | 1C                         |              |                                              | 5C                   |                | ASC23CR0                      | 9C              | RW             | INT_CLR2          | DC              | RW       |
|                                                                      | 1D                         |              |                                              | 5D                   |                | ASC23CR1                      | 9D              | RW             | INT_CLR3          | DD              | RW       |
|                                                                      | 1E                         |              |                                              | 5E                   |                | ASC23CR2                      | 9E              | RW             | INT_MSK3          | DE              | RW       |
|                                                                      | 1F                         | RW           |                                              | 5F                   |                | ASC23CR3                      | 9F              | RW             | INT_MSK2          | DF              | RW       |
| DBB00DR0                                                             | 20                         | #            | AMX_IN                                       | 60                   | RW             |                               | A0              |                | INT_MSK0          | E0              | RW       |
| DBB00DR1                                                             | 21                         | W            |                                              | 61                   |                |                               | A1              |                | INT_MSK1          | E1              | RW       |
| DBB00DR2                                                             | 22                         | RW           | ADE OD                                       | 62                   | D\A/           |                               | A2              |                | INT_VC            | E2              | RC       |
| DBB00CR0                                                             | 23                         | #            | ARF_CR                                       | 63                   | RW             |                               | A3              |                | RES_WDT           | E3              | W        |
| DBB01DR0<br>DBB01DR1                                                 | 24<br>25                   | #<br>W       | CMP_CR0<br>ASY_CR                            | 64<br>65             | #              |                               | A4              |                | DEC_DH<br>DEC_DL  | E4<br>E5        | RC<br>RC |
| DBB01DR1                                                             | 26                         | RW           | CMP CR1                                      | 66                   | #<br>RW        |                               | A5<br>A6        |                | DEC_DE<br>DEC_CR0 | E6              | RW       |
| DBB01CR0                                                             | 27                         | #            | CIVIF_CIXT                                   | 67                   | IXVV           |                               | A7              |                | DEC_CR1           | E7              | RW       |
| DCB02DR0                                                             | 28                         | #            |                                              | 68                   | -              | MUL1_X                        | A8              | W              | MUL0_X            | E8              | W        |
| DCB02DR1                                                             | 29                         | W            |                                              | 69                   |                | MUL1 Y                        | A9              | W              | MULO Y            | E9              | W        |
| DCB02DR2                                                             | 2A                         | RW           |                                              | 6A                   |                | MUL1 DH                       | AA              | R              | MULO DH           | EA              | R        |
| DCB02CR0                                                             | 2B                         | #            |                                              | 6B                   |                | MUL1_DL                       | AB              | R              | MULO DL           | EB              | R        |
| DCB03DR0                                                             | 2C                         | #            | TMP0 DR                                      | 6C                   | RW             | ACC1 DR1                      | AC              | RW             | ACC0_DR1          | EC              | RW       |
| DCB03DR1                                                             | 2D                         | W            | TMP1_DR                                      | 6D                   | RW             | ACC1 DR0                      | AD              | RW             | ACC0 DR0          | ED              | RW       |
| DCB03DR2                                                             | 2E                         | RW           | TMP2 DR                                      | 6E                   | RW             | ACC1_DR3                      | AE              | RW             | ACC0_DR3          | EE              | RW       |
| DCB03CR0                                                             | 2F                         | #            | TMP3 DR                                      | 6F                   | RW             | ACC1 DR2                      | AF              | RW             | ACC0 DR2          | EF              | RW       |
| DBB10DR0                                                             | 30                         | #            | ACB00CR3                                     | 70                   | RW             | RDI0RI                        | B0              | RW             | _                 | F0              |          |
| DBB10DR1                                                             | 31                         | W            | ACB00CR0                                     | 71                   | RW             | RDI0SYN                       | B1              | RW             |                   | F1              |          |
| DBB10DR2                                                             | 32                         | RW           | ACB00CR1                                     | 72                   | RW             | RDI0IS                        | B2              | RW             |                   | F2              |          |
| DBB10CR0                                                             | 33                         | #            | ACB00CR2                                     | 73                   | RW             | RDI0LT0                       | В3              | RW             |                   | F3              |          |
| DBB11DR0                                                             | 34                         | #            | ACB01CR3                                     | 74                   | RW             | RDIOLT1                       | B4              | RW             |                   | F4              |          |
| DBB11DR1                                                             | 35                         | W            | ACB01CR0                                     | 75                   | RW             | RDI0RO0                       | B5              | RW             |                   | F5              |          |
| DBB11DR2                                                             | 36                         | RW           | ACB01CR1                                     | 76                   | RW             | RDI0RO1                       | B6              | RW             |                   | F6              |          |
| DBB11CR0                                                             | 37                         | #            | ACB01CR2                                     | 77                   | RW             |                               | B7              |                | CPU_F             | F7              | RL       |
|                                                                      | 00                         | #            | ACB02CR3                                     | 78                   | RW             | RDI1RI                        | B8              | RW             |                   | F8              |          |
| DCB12DR0                                                             | 38                         |              |                                              | 79                   | RW             | RDI1SYN                       | B9              | RW             |                   | F9              |          |
| DCB12DR0<br>DCB12DR1                                                 | 39                         | W            | ACB02CR0                                     |                      |                |                               |                 |                |                   |                 |          |
| DCB12DR0<br>DCB12DR1<br>DCB12DR2                                     | 39<br>3A                   | RW           | ACB02CR1                                     | 7A                   | RW             | RDI1IS                        | BA              | RW             |                   | FA              |          |
| DCB12DR0<br>DCB12DR1<br>DCB12DR2<br>DCB12CR0                         | 39<br>3A<br>3B             | RW<br>#      | ACB02CR1<br>ACB02CR2                         | 7A<br>7B             | RW             | RDI1LT0                       | BB              | RW             |                   | FB              |          |
| DCB12DR0<br>DCB12DR1<br>DCB12DR2<br>DCB12CR0<br>DCB13DR0             | 39<br>3A<br>3B<br>3C       | RW<br>#<br># | ACB02CR1<br>ACB02CR2<br>ACB03CR3             | 7A<br>7B<br>7C       | RW<br>RW       | RDI1LT0<br>RDI1LT1            | BB<br>BC        | RW<br>RW       |                   | FB<br>FC        |          |
| DCB12DR0<br>DCB12DR1<br>DCB12DR2<br>DCB12CR0<br>DCB13DR0<br>DCB13DR1 | 39<br>3A<br>3B<br>3C<br>3D | #<br>#<br>W  | ACB02CR1<br>ACB02CR2<br>ACB03CR3<br>ACB03CR0 | 7A<br>7B<br>7C<br>7D | RW<br>RW<br>RW | RDI1LT0<br>RDI1LT1<br>RDI1RO0 | BB<br>BC<br>BD  | RW<br>RW<br>RW |                   | FB<br>FC<br>FD  |          |
| DCB12DR0<br>DCB12DR1<br>DCB12DR2<br>DCB12CR0<br>DCB13DR0             | 39<br>3A<br>3B<br>3C       | RW<br>#<br># | ACB02CR1<br>ACB02CR2<br>ACB03CR3             | 7A<br>7B<br>7C       | RW<br>RW       | RDI1LT0<br>RDI1LT1            | BB<br>BC        | RW<br>RW       | CPU_SCR1 CPU_SCR0 | FB<br>FC        | #        |

<sup>#</sup> Access is bit specific.

# Register Map Bank 1 Table: Configuration Space

| Name               | Addr<br>(1,Hex) | Access   | Name               | Addr<br>(1,Hex) | Access   | Name                 | Addr<br>(1,Hex) | Access   | Name                 | Addr<br>(1,Hex) | Access   |
|--------------------|-----------------|----------|--------------------|-----------------|----------|----------------------|-----------------|----------|----------------------|-----------------|----------|
| PRT0DM0            | 00              | RW       |                    | 40              |          | ASC10CR0             | 80              | RW       | RDI2RI               | C0              | RW       |
| PRT0DM1            | 01              | RW       |                    | 41              |          | ASC10CR1             | 81              | RW       | RDI2SYN              | C1              | RW       |
| PRT0IC0            | 02              | RW       |                    | 42              |          | ASC10CR2             | 82              | RW       | RDI2IS               | C2              | RW       |
| PRT0IC1            | 03              | RW       |                    | 43              |          | ASC10CR3             | 83              | RW       | RDI2LT0              | C3              | RW       |
| PRT1DM0            | 04              | RW       |                    | 44              |          | ASD11CR0             | 84              | RW       | RDI2LT1              | C4              | RW<br>RW |
| PRT1DM1<br>PRT1IC0 | 05<br>06        | RW<br>RW |                    | 45<br>46        |          | ASD11CR1<br>ASD11CR2 | 85<br>86        | RW<br>RW | RDI2RO0<br>RDI2RO1   | C5<br>C6        | RW       |
| PRT1IC1            | 07              | RW       |                    | 47              |          | ASD11CR2<br>ASD11CR3 | 87              | RW       | KDIZKOT              | C7              | KVV      |
| PRT2DM0            | 08              | RW       |                    | 48              |          | ASC12CR0             | 88              | RW       | RDI3RI               | C8              | RW       |
| PRT2DM1            | 09              | RW       |                    | 49              |          | ASC12CR1             | 89              | RW       | RDI3SYN              | C9              | RW       |
| PRT2IC0            | 0A              | RW       |                    | 4A              |          | ASC12CR2             | 8A              | RW       | RDI3IS               | CA              | RW       |
| PRT2IC1            | 0B              | RW       |                    | 4B              |          | ASC12CR3             | 8B              | RW       | RDI3LT0              | СВ              | RW       |
| PRT3DM0            | 0C              | RW       |                    | 4C              |          | ASD13CR0             | 8C              | RW       | RDI3LT1              | CC              | RW       |
| PRT3DM1            | 0D              | RW       |                    | 4D              |          | ASD13CR1             | 8D              | RW       | RDI3RO0              | CD              | RW       |
| PRT3IC0            | 0E              | RW       |                    | 4E              |          | ASD13CR2             | 8E              | RW       | RDI3RO1              | CE              | RW       |
| PRT3IC1            | 0F              | RW       |                    | 4F              |          | ASD13CR3             | 8F              | RW       |                      | CF              |          |
| PRT4DM0            | 10              | RW       |                    | 50              |          | ASD20CR0             | 90              | RW       | GDI_O_IN             | D0              | RW       |
| PRT4DM1            | 11              | RW       |                    | 51              |          | ASD20CR1             | 91              | RW       | GDI_E_IN             | D1              | RW       |
| PRT4IC0            | 12              | RW       |                    | 52              |          | ASD20CR2             | 92              | RW       | GDI_O_OU             | D2              | RW       |
| PRT4IC1<br>PRT5DM0 | 13<br>14        | RW<br>RW |                    | 53<br>54        |          | ASD20CR3<br>ASC21CR0 | 93<br>94        | RW<br>RW | GDI_E_OU             | D3<br>D4        | RW       |
| PRT5DM0            | 15              | RW       |                    | 55              |          | ASC21CR0             | 95              | RW       |                      | D5              |          |
| PRT5IC0            | 16              | RW       |                    | 56              |          | ASC21CR2             | 96              | RW       |                      | D6              |          |
| PRT5IC1            | 17              | RW       |                    | 57              |          | ASC21CR3             | 97              | RW       |                      | D7              |          |
|                    | 18              |          |                    | 58              |          | ASD22CR0             | 98              | RW       |                      | D8              |          |
|                    | 19              |          |                    | 59              |          | ASD22CR1             | 99              | RW       |                      | D9              |          |
|                    | 1A              |          |                    | 5A              |          | ASD22CR2             | 9A              | RW       |                      | DA              |          |
|                    | 1B              |          |                    | 5B              |          | ASD22CR3             | 9B              | RW       |                      | DB              |          |
|                    | 1C              |          |                    | 5C              |          | ASC23CR0             | 9C              | RW       |                      | DC              |          |
|                    | 1D              |          |                    | 5D              |          | ASC23CR1             | 9D              | RW       | OSC_GO_EN            | DD              | RW       |
|                    | 1E              |          |                    | 5E              |          | ASC23CR2             | 9E              | RW       | OSC_CR4              | DE              | RW       |
|                    | 1F              |          |                    | 5F              |          | ASC23CR3             | 9F              | RW       | OSC_CR3              | DF              | RW       |
| DBB00FN            | 20              | RW       | CLK_CR0            | 60              | RW       |                      | A0              |          | OSC_CR0              | E0              | RW       |
| DBB00IN<br>DBB00OU | 21              | RW<br>RW | CLK_CR1<br>ABF CR0 | 61<br>62        | RW<br>RW |                      | A1<br>A2        |          | OSC_CR1<br>OSC_CR2   | E1<br>E2        | RW<br>RW |
| DBB0000            | 23              | KVV      | AMD_CR0            | 63              | RW       |                      | A3              |          | VLT_CR               | E3              | RW       |
| DBB01FN            | 24              | RW       | AND_CITO           | 64              | IXVV     |                      | A4              |          | VLT CMP              | E4              | R        |
| DBB01IN            | 25              | RW       |                    | 65              |          |                      | A5              |          | VET_OWN              | E5              | 10       |
| DBB01OU            | 26              | RW       | AMD_CR1            | 66              | RW       |                      | A6              |          |                      | E6              |          |
|                    | 27              |          | ALT_CR0            | 67              | RW       |                      | A7              |          |                      | E7              |          |
| DCB02FN            | 28              | RW       | ALT_CR1            | 68              | RW       |                      | A8              |          | IMO_TR               | E8              | W        |
| DCB02IN            | 29              | RW       | CLK_CR2            | 69              | RW       |                      | A9              |          | ILO_TR               | E9              | W        |
| DCB02OU            | 2A              | RW       |                    | 6A              |          |                      | AA              |          | BDG_TR               | EA              | RW       |
|                    | 2B              |          |                    | 6B              |          |                      | AB              |          | ECO_TR               | EB              | W        |
| DCB03FN            | 2C              | RW       | TMP0_DR            | 6C              | RW       |                      | AC              |          |                      | EC              |          |
| DCB03IN            | 2D              | RW       | TMP1_DR            | 6D              | RW       |                      | AD              |          |                      | ED              |          |
| DCB03OU            | 2E              | RW       | TMP2_DR<br>TMP3_DR | 6E              | RW       |                      | AE              |          |                      | EE              |          |
| DBB10FN            | 2F<br>30        | RW       | ACB00CR3           | 6F<br>70        | RW<br>RW | RDI0RI               | AF<br>B0        | RW       |                      | EF<br>F0        |          |
| DBB10IN            | 31              | RW       | ACB00CR0           | 71              | RW       | RDI0SYN              | B1              | RW       |                      | F1              |          |
| DBB10IN            | 32              | RW       | ACB00CR1           | 72              | RW       | RDIOIS               | B2              | RW       |                      | F2              |          |
| 2221000            | 33              |          | ACB00CR1           | 73              | RW       | RDI0LT0              | B3              | RW       |                      | F3              |          |
| DBB11FN            | 34              | RW       | ACB01CR3           | 74              | RW       | RDIOLT1              | B4              | RW       |                      | F4              |          |
| DBB11IN            | 35              | RW       | ACB01CR0           | 75              | RW       | RDI0RO0              | B5              | RW       |                      | F5              |          |
| DBB11OU            | 36              | RW       | ACB01CR1           | 76              | RW       | RDI0RO1              | B6              | RW       |                      | F6              |          |
|                    | 37              |          | ACB01CR2           | 77              | RW       |                      | B7              |          | CPU_F                | F7              | RL       |
| DCB12FN            | 38              | RW       | ACB02CR3           | 78              | RW       | RDI1RI               | B8              | RW       |                      | F8              |          |
| DCB12IN            | 39              | RW       | ACB02CR0           | 79              | RW       | RDI1SYN              | B9              | RW       |                      | F9              |          |
| DCB12OU            | 3A              | RW       | ACB02CR1           | 7A              | RW       | RDI1IS               | BA              | RW       | FLS_PR1              | FA              | RW       |
|                    | 3B              |          | ACB02CR2           | 7B              | RW       | RDI1LT0              | BB              | RW       |                      | FB              |          |
| DCB13FN            | 3C              | RW       | ACB03CR3           | 7C              | RW       | RDI1LT1              | BC              | RW       |                      | FC              |          |
| DCB13IN            | 3D              | RW       | ACB03CR0           | 7D              | RW       | RDI1RO0              | BD              | RW       | CDLL COD4            | FD              | ш        |
| DCB13OU            | 3E<br>3F        | RW       | ACB03CR1           | 7E<br>7F        | RW       | RDI1RO1              | BE<br>BF        | RW       | CPU_SCR1<br>CPU_SCR0 | FE              | #        |
|                    | _               | L        | ACB03CR2           |                 | RW       | # Access is hit      |                 |          | CPU_SCKU             | FF              | #        |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.

# 3. Electrical Specifications



This chapter presents the DC and AC electrical specifications of the CY8C27x66 PSoC device. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at http://www.cypress.com/psoc.

Specifications are valid for -40  $^{o}$ C  $\leq$  T<sub>A</sub>  $\leq$  85  $^{o}$ C and T<sub>J</sub>  $\leq$  100  $^{o}$ C, except where noted.



5.25

4.75

SLIMO
Mode=0

3.60

SLIMO
Mode=1

93 kHz 6 MHz 12 MHz 24 MHz

IMO Frequency

Figure 3-1a. Voltage versus Operating Frequency

Figure 3-1b. Voltage versus IMO Frequency

The following table lists the units of measure that are used in this chapter.

Table 3-1: Units of Measure

| Symbol | Unit of Measure              | Symbol | Unit of Measure               |  |  |
|--------|------------------------------|--------|-------------------------------|--|--|
| °C     | degree Celsius               | μW     | micro watts                   |  |  |
| dB     | decibels                     | mA     | milli-ampere                  |  |  |
| fF     | femto farad                  | ms     | milli-second                  |  |  |
| Hz     | hertz                        | mV     | milli-volts                   |  |  |
| KB     | 1024 bytes                   | nA     | nano ampere                   |  |  |
| Kbit   | 1024 bits                    | ns     | nanosecond                    |  |  |
| kHz    | kilohertz                    | nV     | nanovolts                     |  |  |
| kΩ     | kilohm                       | Ω      | ohm                           |  |  |
| MHz    | megahertz                    | pA     | pico ampere                   |  |  |
| MΩ     | megaohm                      | pF     | pico farad                    |  |  |
| μΑ     | micro ampere                 | pp     | peak-to-peak                  |  |  |
| μF     | micro farad                  | ppm    | parts per million             |  |  |
| μН     | micro henry                  | ps     | picosecond                    |  |  |
| μs     | microsecond                  | sps    | samples per second            |  |  |
| μV     | micro volts                  | σ      | sigma: one standard deviation |  |  |
| μVrms  | micro volts root-mean-square | V      | volts                         |  |  |

# 3.1 Absolute Maximum Ratings

**Table 3-2: Absolute Maximum Ratings** 

| Symbol            | Description                                                   | Min       | Тур | Max       | Units | Notes                                                        |
|-------------------|---------------------------------------------------------------|-----------|-----|-----------|-------|--------------------------------------------------------------|
| T <sub>STG</sub>  | Storage Temperature                                           | -55       | -   | +100      | °C    | Higher storage temperatures will reduce data retention time. |
| T <sub>A</sub>    | Ambient Temperature with Power Applied                        | -40       | _   | +85       | °C    |                                                              |
| Vdd               | Supply Voltage on Vdd Relative to Vss                         | -0.5      | -   | +6.0      | V     |                                                              |
| V <sub>IO</sub>   | DC Input Voltage                                              | Vss - 0.5 | _   | Vdd + 0.5 | V     |                                                              |
| _                 | DC Voltage Applied to Tri-state                               | Vss - 0.5 | -   | Vdd + 0.5 | V     |                                                              |
| I <sub>MIO</sub>  | Maximum Current into any Port Pin                             | -25       | _   | +50       | mA    |                                                              |
| I <sub>MAIO</sub> | Maximum Current into any Port Pin Configured as Analog Driver | -50       | -   | +50       | mA    |                                                              |
| -                 | Static Discharge Voltage                                      | 2000      | -   | -         | V     |                                                              |
| _                 | Latch-up Current                                              | -         | _   | 200       | mA    |                                                              |

# 3.2 Operating Temperature

**Table 3-3: Operating Temperature** 

| Symbol         | Description          | Min | Тур | Max  | Units | Notes                                                                                                                                                                              |
|----------------|----------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient Temperature  | -40 | _   | +85  | °C    |                                                                                                                                                                                    |
| T <sub>J</sub> | Junction Temperature | -40 | _   | +100 |       | The temperature rise from ambient to junction is package specific. See "Thermal Impedances" on page 37. The user must limit the power consumption to comply with this requirement. |

## 3.3 DC Electrical Characteristics

## 3.3.1 DC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only or unless otherwise specified.

Table 3-4: DC Chip-Level Specifications

| Symbol              | Description                                                                                                                                        | Min  | Тур | Max  | Units | Notes                                                                                                                                     |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd                 | Supply Voltage                                                                                                                                     | 3.00 | _   | 5.25 | V     |                                                                                                                                           |
| I <sub>DD</sub>     | Supply Current                                                                                                                                     | -    | 8   | 14   | mA    | Conditions are 5.0V, 25 $^{\circ}$ C, 3 MHz, 48 MHz disabled. VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 0.366 kHz.                            |
| I <sub>DD3</sub>    | Supply Current                                                                                                                                     | _    | 5   | 9    | mA    | Conditions are Vdd = $3.3$ V, $T_A = 25$ °C, CPU = $3$ MHz, 48 MHz = Disabled, VC1 = $1.5$ MHz, VC2 = $93.75$ kHz, VC3 = $0.366$ Khz.     |
| I <sub>DDP</sub>    | Supply current when IMO = 6 MHz                                                                                                                    | _    | 2   | 3    | mA    | Conditions are Vdd = 3.3V, T <sub>A</sub> = 25 °C, CPU = 3<br>MHz, 48 MHz = Disabled, VC1 = 1.5 MHz, VC2<br>= 93.75 kHz, VC3 = 0.366 Khz. |
| I <sub>SB</sub>     | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and internal slow oscillator active. Lower 3/4 temperature range.                            | -    | 3   | 10   | μА    | Conditions are with internal slow speed oscillator, Vdd = 3.3V, -40 $^{\rm o}$ C <=T <sub>A</sub> <= 55 $^{\rm o}$ C.                     |
| I <sub>SBH</sub>    | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and internal slow oscillator active. Higher 1/4 temperature range (hot).                     | -    | 4   | 25   | μΑ    | Conditions are with internal slow speed oscillator, Vdd = 3.3V, 55 $^{\rm o}$ C < T <sub>A</sub> <= 85 $^{\rm o}$ C.                      |
| I <sub>SBXTL</sub>  | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, internal slow oscillator, and 32 kHz crystal oscillator active. Lower 3/4 temperature range. | _    | 4   | 12   | μΑ    | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. Vdd = 3.3V, -40 $^{o}$ C <= $T_{A}$ <= 55 $^{o}$ C.               |
| I <sub>SBXTLH</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and 32 kHz crystal oscillator active. Higher 1/4 temperature range (hot).                    | -    | 5   | 27   | μА    | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. Vdd = 3.3V, 55 $^{\circ}$ C < T <sub>A</sub> <= 85 $^{\circ}$ C.  |
| V <sub>REF</sub>    | Reference Voltage (Bandgap)                                                                                                                        | 1.28 | 1.3 | 1.32 | V     | Trimmed for appropriate Vdd.                                                                                                              |

## 3.3.2 DC General Purpose IO Specifications

Table 3-5: DC GPIO Specifications

| Symbol           | Description                       | Min       | Тур | Max  | Units | Notes                                                         |
|------------------|-----------------------------------|-----------|-----|------|-------|---------------------------------------------------------------|
| R <sub>PU</sub>  | Pull up Resistor                  | 4         | 5.6 | 8    | kΩ    |                                                               |
| R <sub>PD</sub>  | Pull down Resistor                | 4         | 5.6 | 8    | kΩ    |                                                               |
| V <sub>OH</sub>  | High Output Level                 | Vdd - 1.0 | =   | _    | V     | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 IO switching, 4 per side) |
| V <sub>OL</sub>  | Low Output Level                  | _         | _   | 0.75 | V     | IOL = 25 mA, Vdd = 4.75 to 5.25V (8 IO switching, 4 per side) |
| $V_{IL}$         | Input Low Level                   | -         | -   | 0.8  | ٧     | Vdd = 3.0 to 5.25                                             |
| V <sub>IH</sub>  | Input High Level                  | 2.1       | _   |      | ٧     | Vdd = 3.0 to 5.25                                             |
| V <sub>H</sub>   | Input Hysterisis                  | -         | 60  | -    | mV    |                                                               |
| I <sub>IL</sub>  | Input Leakage (Absolute Value)    | _         | 1   | _    | nA    | Gross tested to 1 μA.                                         |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input  | _         | 3.5 | 10   | pF    | Package and pin dependent. Temp = 25°C.                       |
| C <sub>OUT</sub> | Capacitive Load on Pins as Output | -         | 3.5 | 10   | pF    | Package and pin dependent. Temp = 25°C.                       |

## 3.3.3 DC Operational Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only or unless otherwise specified.

The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Capacitor PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Typical parameters apply to 5V at 25°C and are for design guidance only.

Table 3-6: 5V DC Operational Amplifier Specifications

| Symbol               | Description                                           | Min   | Тур  | Max       | Units | Notes                                   |
|----------------------|-------------------------------------------------------|-------|------|-----------|-------|-----------------------------------------|
| V <sub>OSOA</sub>    | Input Offset Voltage (absolute value) Low Power       | -     | 1.6  | 10        | mV    | Opamp bias = high.                      |
|                      | Input Offset Voltage (absolute value) Mid Power       | -     | 1.3  | 8         | mV    |                                         |
|                      | Input Offset Voltage (absolute value) High Power      | -     | 1.2  | 7.5       | mV    |                                         |
| TCV <sub>OSOA</sub>  | Average Input Offset Voltage Drift                    | -     | 7.0  | 35.0      | μV/ºC |                                         |
| I <sub>EBOA</sub>    | Input Leakage Current (Port 0 Analog Pins)            | -     | 200  | _         | pA    | Gross tested to 1 μA.                   |
| C <sub>INOA</sub>    | Input Capacitance (Port 0 Analog Pins)                | -     | 4.5  | 9.5       | pF    | Package and pin dependent. Temp = 25°C. |
| V <sub>CMOA</sub>    | Common Mode Voltage Range. All Cases, except highest. | 0.0   | -    | Vdd       | V     |                                         |
|                      | Power = High, Opamp Bias = High                       | 0.5   | -    | Vd d- 0.5 | V     |                                         |
| CMRR <sub>OA</sub>   | Common Mode Rejection Ratio                           | 60    | -    | -         | dB    |                                         |
| G <sub>OLOA</sub>    | Open Loop Gain                                        | 80    | -    | _         | dB    |                                         |
| V <sub>OHIGHOA</sub> | High Output Voltage Swing (worst case internal load)  | Vdd01 | -    | -         | V     |                                         |
| V <sub>OLOWOA</sub>  | Low Output Voltage Swing (worst case internal load)   | -     | -    | 0.1       | V     |                                         |
| I <sub>SOA</sub>     | Supply Current (including associated AGND buffer)     |       |      |           |       |                                         |
|                      | Power = Low                                           | _     | 150  | 200       | μΑ    |                                         |
|                      | Power = Low, Opamp Bias = High                        | -     | 300  | 400       | μΑ    |                                         |
|                      | Power = Medium                                        | _     | 600  | 800       | μΑ    |                                         |
|                      | Power = Medium, Opamp Bias = High                     | _     | 1200 | 1600      | μΑ    |                                         |
|                      | Power = High                                          | _     | 2400 | 3200      | μΑ    |                                         |
|                      | Power = High, Opamp Bias = High                       | _     | 4600 | 6400      | μΑ    |                                         |
| PSRR <sub>OA</sub>   | Supply Voltage Rejection Ratio                        | 60    | -    | _         | dB    |                                         |

**Important Note** Do not use the combination of Power = High and Opamp Bias = High for 3.3V operations.

Table 3-7: 3.3V DC Operational Amplifier Specifications

| Symbol               | Description                                          | Min   | Тур  | Max  | Units | Notes                                   |
|----------------------|------------------------------------------------------|-------|------|------|-------|-----------------------------------------|
| V <sub>OSOA</sub>    | Input Offset Voltage (absolute value) Low Power      | -     | 1.65 | 10   | mV    | Opamp bias = high.                      |
|                      | Input Offset Voltage (absolute value) Mid Power      | -     | 1.32 | 8    | mV    |                                         |
|                      | High Power is 5 Volt Only                            |       |      |      |       |                                         |
| TCV <sub>OSOA</sub>  | Average Input Offset Voltage Drift                   | -     | 7.0  | 35.0 | μV/°C |                                         |
| I <sub>EBOA</sub>    | Input Leakage Current (Port 0 Analog Pins)           | -     | 200  | -    | pA    | Gross tested to 1 μA.                   |
| C <sub>INOA</sub>    | Input Capacitance (Port 0 Analog Pins)               | -     | 4.5  | 9.5  | pF    | Package and pin dependent. Temp = 25°C. |
| V <sub>CMOA</sub>    | Common Mode Voltage Range                            | 0     | _    | Vdd  | V     |                                         |
| CMRR <sub>OA</sub>   | Common Mode Rejection Ratio                          | 60    | -    | _    | dB    |                                         |
| G <sub>OLOA</sub>    | Open Loop Gain                                       | 80    | -    | _    | dB    |                                         |
| V <sub>OHIGHOA</sub> | High Output Voltage Swing (worst case internal load) | Vdd01 | _    | _    | V     |                                         |
| $V_{OLOWOA}$         | Low Output Voltage Swing (worst case internal load)  | -     | _    | 0.1  | V     |                                         |
| I <sub>SOA</sub>     | Supply Current (including associated AGND buffer)    |       |      |      |       |                                         |
|                      | Power = Low                                          | -     | 150  | 200  | μΑ    |                                         |
|                      | Power = Low, Opamp Bias = High                       | -     | 300  | 400  | μΑ    |                                         |
|                      | Power = Medium                                       | -     | 600  | 800  | μΑ    |                                         |
|                      | Power = Medium, Opamp Bias = High                    | _     | 1200 | 1600 | μΑ    |                                         |
|                      | Power = High                                         | _     | 2400 | 3200 | μΑ    |                                         |
| PSRR <sub>OA</sub>   | Supply Voltage Rejection Ratio                       | 50    | -    | -    | dB    |                                         |

## 3.3.4 DC Analog Output Buffer Specifications

Table 3-8: 5V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                  | Min                                | Тур        | Max                                | Units    | Notes |
|----------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|-------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)                                        | _                                  | 3          | 12                                 | mV       |       |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                                           | -                                  | +6         | -                                  | μV/°C    |       |
| V <sub>CMOB</sub>    | Common-Mode Input Voltage Range                                              | 0.5                                | -          | Vdd - 1.0                          | V        |       |
| R <sub>OUTOB</sub>   | Output Resistance                                                            |                                    |            |                                    |          |       |
|                      | Power = Low                                                                  | _                                  | -          | 1                                  | Ω        |       |
|                      | Power = High                                                                 | _                                  | -          | 1                                  | Ω        |       |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.3<br>0.5 x Vdd + 1.3 |            | <br> -<br> -                       | V<br>V   |       |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High  | -                                  | -          | 0.5 x Vdd - 1.3<br>0.5 x Vdd - 1.3 | V<br>V   |       |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell (No Load) Power = Low Power = High        | -                                  | 1.1<br>2.6 | 2 5                                | mA<br>mA |       |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                                               | 40                                 | -          | _                                  | dB       |       |

Table 3-9: 3.3V DC Analog Output Buffer Specifications

| Symbol               | Description                                         | Min             | Тур | Max             | Units | Notes |
|----------------------|-----------------------------------------------------|-----------------|-----|-----------------|-------|-------|
| V <sub>OSOB</sub>    | Input Offset Voltage (Absolute Value)               | -               | 3   | 12              | mV    |       |
| TCV <sub>OSOB</sub>  | Average Input Offset Voltage Drift                  | _               | +6  | _               | μV/°C |       |
| V <sub>CMOB</sub>    | Common-Mode Input Voltage Range                     | 0.5             | -   | Vdd - 1.0       | V     |       |
| R <sub>OUTOB</sub>   | Output Resistance                                   |                 |     |                 |       |       |
|                      | Power = Low                                         | _               | _   | 10              | Ω     |       |
|                      | Power = High                                        | _               | _   | 10              | Ω     |       |
| V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1K ohms to Vdd/2) |                 |     |                 |       |       |
|                      | Power = Low                                         | 0.5 x Vdd + 1.0 | _   | _               | V     |       |
|                      | Power = High                                        | 0.5 x Vdd + 1.0 | -   | -               | V     |       |
| V <sub>OLOWOB</sub>  | Low Output Voltage Swing (Load = 1K ohms to Vdd/2)  |                 |     |                 |       |       |
|                      | Power = Low                                         | _               | _   | 0.5 x Vdd - 1.0 | V     |       |
|                      | Power = High                                        | -               | -   | 0.5 x Vdd - 1.0 | V     |       |
| I <sub>SOB</sub>     | Supply Current Including Bias Cell (No Load)        |                 |     |                 |       |       |
|                      | Power = Low                                         |                 | 0.8 | 1               | mA    |       |
|                      | Power = High                                        | _               | 2.0 | 8               | mA    |       |
| PSRR <sub>OB</sub>   | Supply Voltage Rejection Ratio                      | 60              | _   | -               | dB    |       |

## 3.3.5 DC Switch Mode Pump Specifications

Table 3-10: DC Switch Mode Pump (SMP) Specifications

| Symbol                    | Description                                        | Min  | Тур  | Max  | Units           | Notes                                                                                                                                                             |
|---------------------------|----------------------------------------------------|------|------|------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>PUMP</sub> 5V      | 5V Output voltage at Vdd from Pump                 | 4.75 | 5.0  | 5.25 | V               | Average, neglecting ripple. Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, and Schottky diode (see Figure 3-2). SMP trip voltage is set to 5.00V. |
| V <sub>PUMP</sub> 3V      | 3V Output voltage at Vdd from Pump                 | 3.00 | 3.25 | 3.60 | V               | Average, neglecting ripple. Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, and Schottky diode (see Figure 3-2). SMP trip voltage is set to 3.25V. |
| I <sub>PUMP</sub>         | Available Output Current                           |      |      |      |                 | Configuration with a 2 μH inductor, 10 μF capacitor, and                                                                                                          |
|                           | V <sub>BAT</sub> = 1.5V, V <sub>PUMP</sub> = 3.25V | 8    | -    | -    | mA              | Schottky diode (see Figure 3-2).                                                                                                                                  |
|                           | V <sub>BAT</sub> = 1.8V, V <sub>PUMP</sub> = 5.0V  | 5    | -    | -    | mA              |                                                                                                                                                                   |
| V <sub>BAT</sub> 5V       | Input Voltage Range from Battery                   | 1.8  | -    | 5.0  | V               | Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, and Schottky diode (see Figure 3-2). SMP trip voltage is set to 5.00V.                             |
| V <sub>BAT</sub> 3V       | Input Voltage Range from Battery                   | 1.0  | -    | 3.3  | V               | Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, and Schottky diode (see Figure 3-2). SMP trip voltage is set to 3.25V.                             |
| V <sub>BATSTART</sub>     | Minimum Input Voltage from Battery to Start Pump   | 1.1  | -    | -    | V               | Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, and Schottky diode (see Figure 3-2).                                                               |
| $\Delta V_{PUMP\_Line}$   | Line Regulation (over V <sub>BAT</sub> range)      | -    | 5    | -    | %V <sub>O</sub> | Configuration with a 2 $\mu H$ inductor, 10 $\mu F$ capacitor, and Schottky diode (see Figure 3-2).                                                               |
| $\Delta V_{PUMP\_Load}$   | Load Regulation                                    | -    | 5    | -    | %V <sub>O</sub> | Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, and Schottky diode (see Figure 3-2).                                                               |
| $\Delta V_{PUMP\_Ripple}$ | Output Voltage Ripple (depends on cap/load)        | _    | 25   | -    | mVpp            | Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, load is 5mA, and Schottky diode (see Figure 3-2).                                                  |
| _                         | Efficiency                                         | 35   | 50   | _    | %               | Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, load is 5mA, and Schottky diode (see Figure 3-2). SMP trip voltage is set to 3.25V.                |
| F <sub>PUMP</sub>         | Switching Frequency                                | -    | 1.4  | -    | MHz             | Configuration with a 2 $\mu$ H inductor, 10 $\mu$ F capacitor, and Schottky diode (see Figure 3-2).                                                               |
| DC <sub>PUMP</sub>        | Switching Duty Cycle                               | _    | 50   | -    | %               | Configuration with a 2 $\mu H$ inductor, 10 $\mu F$ capacitor, and Schottky diode (see Figure 3-2).                                                               |



Figure 3-2. Basic Switch Mode Pump Circuit

## 3.3.6 DC Analog Reference Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only or unless otherwise specified.

The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block.

Table 3-11: 5V DC Analog Reference Specifications

| Symbol           | Description                                               | Min                   | Тур           | Max                   | Units |
|------------------|-----------------------------------------------------------|-----------------------|---------------|-----------------------|-------|
| V <sub>BG5</sub> | Bandgap Voltage Reference 5V                              | 1.28                  | 1.30          | 1.32                  | V     |
| _                | AGND = Vdd/2 <sup>a</sup>                                 |                       |               |                       |       |
|                  | CT Block Power = High                                     | Vdd/2 - 0.017         | Vdd/2         | Vdd/2 + 0.017         | V     |
| -                | AGND = 2 x BandGap <sup>a</sup>                           |                       |               |                       |       |
|                  | CT Block Power = High                                     | 2.52                  | 2.60          | 2.72                  | V     |
| _                | AGND = P2[4] (P2[4] = Vdd/2) <sup>a</sup>                 |                       |               |                       |       |
|                  | CT Block Power = High                                     | P2[4] - 0.013         | P2[4]         | P2[4] + 0.013         | V     |
| -                | AGND = BandGap <sup>a</sup>                               |                       |               |                       |       |
|                  | CT Block Power = High                                     | 1.27                  | 1.3           | 1.33                  | V     |
| _                | AGND = 1.6 x BandGap <sup>a</sup>                         |                       |               |                       |       |
|                  | CT Block Power = High                                     | 2.03                  | 2.08          | 2.13                  | V     |
| _                | AGND Column to Column Variation (AGND=Vdd/2) <sup>a</sup> |                       |               |                       |       |
|                  | CT Block Power = High                                     | -0.034                | 0.000         | 0.034                 | V     |
| _                | RefHi = Vdd/2 + BandGap                                   |                       |               |                       |       |
|                  | Ref Control Power = High                                  | Vdd/2 + 1.218         | Vdd/2 + 1.3   | Vdd/2 + 1.382         | V     |
| _                | RefHi = 3 x BandGap                                       |                       |               |                       |       |
|                  | Ref Control Power = High                                  | 3.75                  | 3.9           | 4.05                  | V     |
| -                | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V)                |                       |               |                       |       |
|                  | Ref Control Power = High                                  | P2[6] + 2.478         | P2[6] + 2.6   | P2[6] + 2.722         | V     |
| _                | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)                   |                       |               |                       |       |
|                  | Ref Control Power = High                                  | P2[4] + 1.218         | P2[4] + 1.30  | P2[4] + 1.382         | V     |
| _                | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V)       |                       |               |                       |       |
|                  | Ref Control Power = High                                  | P2[4] + P2[6] - 0.058 | P2[4] + P2[6] | P2[4] + P2[6] + 0.058 | V     |
| _                | RefHi = 2 x BandGap                                       |                       |               |                       |       |
|                  | Ref Control Power = High                                  | 2.50                  | 2.60          | 2.70                  | V     |
| _                | RefHi = 3.2 x BandGap                                     | 4.00                  |               | 1.00                  | ļ.,   |
|                  | Ref Control Power = High                                  | 4.02                  | 4.16          | 4.29                  | V     |
| _                | RefLo = Vdd/2 – BandGap<br>Ref Control Power = High       | Vdd/0_4.000           | V/dd/0_4.00   | Vdd/2 - 1.231         | V     |
|                  | <u> </u>                                                  | Vdd/2 - 1.369         | Vdd/2 - 1.30  | Vuu/2 - 1.231         | V     |
| -                | RefLo = BandGap Ref Control Power = High                  | 1.20                  | 1.30          | 1.40                  | V     |
| _                | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V)                | 1.20                  | 1.30          | 1.40                  | V     |
| _                | Ref Control Power = High                                  | 2.489 - P2[6]         | 2.6 - P2[6]   | 2.711 - P2[6]         | V     |
| _                | RefLo = P2[4] – BandGap (P2[4] = Vdd/2)                   | 2.700 1 2[0]          | 2.0 1 2[0]    | 2.711 12[0]           | +     |
|                  | Ref Control Power = High                                  | P2[4] - 1.368         | P2[4] - 1.30  | P2[4] - 1.232         | V     |
| _                | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V)         |                       |               |                       |       |
|                  | Ref Control Power = High                                  | P2[4] - P2[6] - 0.042 | P2[4] - P2[6] | P2[4] - P2[6] + 0.042 | V     |

a. AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is 1.3V  $\pm$  0.02V.

Table 3-12: 3.3V DC Analog Reference Specifications

| Symbol            | Description                                               | Min                   | Тур                 | Max                      | Units |  |  |  |  |  |
|-------------------|-----------------------------------------------------------|-----------------------|---------------------|--------------------------|-------|--|--|--|--|--|
| V <sub>BG33</sub> | Bandgap Voltage Reference 3.3V                            | 1.28                  | 1.30                | 1.32                     | V     |  |  |  |  |  |
| _                 | AGND = Vdd/2 <sup>a</sup>                                 |                       |                     |                          |       |  |  |  |  |  |
|                   | CT Block Power = High                                     | Vdd/2 - 0.017         | Vdd/2 - 0.0         | Vdd/2 + 0.017            | V     |  |  |  |  |  |
| _                 | AGND = 2 x BandGap <sup>a</sup>                           | N. ( All I            | •                   | •                        | •     |  |  |  |  |  |
|                   | CT Block Power = High                                     | Not Allowed           |                     |                          |       |  |  |  |  |  |
| _                 | AGND = P2[4] (P2[4] = Vdd/2)                              |                       |                     |                          |       |  |  |  |  |  |
|                   | CT Block Power = High                                     | P2[4] - 0.009         | P2[4] + 0.0         | P2[4] + 0.009            | V     |  |  |  |  |  |
| -                 | AGND = BandGap <sup>a</sup>                               |                       |                     |                          |       |  |  |  |  |  |
|                   | CT Block Power = High                                     | 1.27                  | 1.30                | 1.33                     | V     |  |  |  |  |  |
| _                 | AGND = 1.6 x BandGap <sup>a</sup>                         |                       |                     |                          |       |  |  |  |  |  |
|                   | CT Block Power = High                                     | 2.03                  | 2.08                | 2.13                     | V     |  |  |  |  |  |
| _                 | AGND Column to Column Variation (AGND=Vdd/2) <sup>a</sup> |                       |                     |                          |       |  |  |  |  |  |
|                   | CT Block Power = High                                     | -0.034                | 0.000               | 0.034                    | mV    |  |  |  |  |  |
| _                 | RefHi = Vdd/2 + BandGap                                   | Not Allowed           | •                   |                          | •     |  |  |  |  |  |
|                   | Ref Control Power = High                                  | Not Allowed           | Not Allowed         |                          |       |  |  |  |  |  |
| -                 | RefHi = 3 x BandGap                                       | Not Allowed           |                     |                          |       |  |  |  |  |  |
|                   | Ref Control Power = High                                  | Not Allowed           |                     |                          |       |  |  |  |  |  |
| _                 | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V)                | Not Allowed           |                     |                          |       |  |  |  |  |  |
|                   | Ref Control Power = High                                  |                       |                     |                          |       |  |  |  |  |  |
| -                 | RefHi = P2[4] + BandGap (P2[4] = Vdd/2)                   | Not Allowed           |                     |                          |       |  |  |  |  |  |
|                   | Ref Control Power = High                                  |                       |                     | 1                        |       |  |  |  |  |  |
| _                 | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V)       | DOI 41 DOI 01 0 0 40  | DOL41 DOL01 0 0     | DOI 41 - DOI 01 - 0 0 40 | .,    |  |  |  |  |  |
| _                 | Ref Control Power = High  RefHi = 2 x BandGap             | P2[4] + P2[6] - 0.042 | P2[4] + P2[6] - 0.0 | P2[4] + P2[6] + 0.042    | V     |  |  |  |  |  |
| _                 | Ref Control Power = High                                  | 2.50                  | 2.60                | 2.70                     | V     |  |  |  |  |  |
| _                 | RefHi = 3.2 x BandGap                                     | 2.50                  | 2.00                | 2.70                     | V     |  |  |  |  |  |
|                   | Ref Control Power = High                                  | Not Allowed           |                     |                          |       |  |  |  |  |  |
| _                 | RefLo = Vdd/2 - BandGap                                   |                       |                     |                          |       |  |  |  |  |  |
|                   | Ref Control Power = High                                  | Not Allowed           |                     |                          |       |  |  |  |  |  |
| _                 | RefLo = BandGap                                           | NI All All All        |                     |                          |       |  |  |  |  |  |
|                   | Ref Control Power = High                                  | Not Allowed           |                     |                          |       |  |  |  |  |  |
| _                 | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V)                | Not Allowed           |                     |                          |       |  |  |  |  |  |
|                   | Ref Control Power = High                                  | NOT Allowed           |                     |                          |       |  |  |  |  |  |
| _                 | RefLo = P2[4] – BandGap (P2[4] = Vdd/2)                   | Not Allowed           |                     |                          |       |  |  |  |  |  |
|                   | Ref Control Power = High                                  | 140t / IIIOWCG        |                     |                          | _     |  |  |  |  |  |
| _                 | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V)         |                       |                     |                          |       |  |  |  |  |  |
|                   | Ref Control Power = High                                  | P2[4] - P2[6] - 0.036 | P2[4] - P2[6] + 0.0 | P2[4] - P2[6] + 0.036    | V     |  |  |  |  |  |

a. AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is  $1.3V \pm 0.02V$ .

## 3.3.7 DC Analog PSoC Block Specifications

Table 3-13: DC Analog PSoC Block Specifications

| Symbol          | Description                           | Min | Тур   | Max | Units | Notes |
|-----------------|---------------------------------------|-----|-------|-----|-------|-------|
| R <sub>CT</sub> | Resistor Unit Value (Continuous Time) | -   | 12.24 | -   | kΩ    |       |
| C <sub>SC</sub> | Capacitor Unit Value (Switch Cap)     | -   | 80    | _   | fF    |       |

## 3.3.8 DC POR, SMP, and LVD Specifications

Table 3-14: DC POR, SMP, and LVD Specifications

| Symbol              | Description                             | Min   | Тур   | Max                | Units | Notes |
|---------------------|-----------------------------------------|-------|-------|--------------------|-------|-------|
|                     | Vdd Value for PPOR Trip (positive ramp) |       |       |                    |       |       |
| V <sub>PPOR0R</sub> | PORLEV[1:0] = 00b                       |       | 2.908 |                    | V     |       |
| V <sub>PPOR1R</sub> | PORLEV[1:0] = 01b                       | _     | 4.394 | -                  | V     |       |
| V <sub>PPOR2R</sub> | PORLEV[1:0] = 10b                       |       | 4.548 |                    | V     |       |
|                     | Vdd Value for PPOR Trip (negative ramp) |       |       |                    |       |       |
| V <sub>PPOR0</sub>  | PORLEV[1:0] = 00b                       |       | 2.816 |                    | V     |       |
| V <sub>PPOR1</sub>  | PORLEV[1:0] = 01b                       | -     | 4.394 | -                  | V     |       |
| V <sub>PPOR2</sub>  | PORLEV[1:0] = 10b                       |       | 4.548 |                    | V     |       |
|                     | PPOR Hysteresis                         |       |       |                    |       |       |
| V <sub>PH0</sub>    | PORLEV[1:0] = 00b                       | -     | 92    | -                  | mV    |       |
| V <sub>PH1</sub>    | PORLEV[1:0] = 01b                       | -     | 0     | _                  | mV    |       |
| V <sub>PH2</sub>    | PORLEV[1:0] = 10b                       | _     | 0     | -                  | mV    |       |
|                     | Vdd Value for LVD Trip                  |       |       |                    |       |       |
| $V_{LVD0}$          | VM[2:0] = 000b                          | 2.863 | 2.921 | 2.979 <sup>a</sup> | V     |       |
| $V_{LVD1}$          | VM[2:0] = 001b                          | 2.963 | 3.023 | 3.083              | V     |       |
| $V_{LVD2}$          | VM[2:0] = 010b                          | 3.070 | 3.133 | 3.196              | V     |       |
| $V_{LVD3}$          | VM[2:0] = 011b                          | 3.920 | 4.00  | 4.080              | V     |       |
| $V_{LVD4}$          | VM[2:0] = 100b                          | 4.393 | 4.483 | 4.573              | V     |       |
| $V_{LVD5}$          | VM[2:0] = 101b                          | 4.550 | 4.643 | 4.736 <sup>b</sup> | V     |       |
| $V_{LVD6}$          | VM[2:0] = 110b                          | 4.632 | 4.727 | 4.822              | V     |       |
| V <sub>LVD7</sub>   | VM[2:0] = 111b                          | 4.718 | 4.814 | 4.910              | V     |       |
|                     | Vdd Value for SMP Trip                  |       |       |                    |       |       |
| V <sub>PUMP0</sub>  | VM[2:0] = 000b                          | 2.963 | 3.023 | 3.083              | V     |       |
| V <sub>PUMP1</sub>  | VM[2:0] = 001b                          | 3.033 | 3.095 | 3.157              | V     |       |
| V <sub>PUMP2</sub>  | VM[2:0] = 010b                          | 3.185 | 3.250 | 3.315              | V     |       |
| V <sub>PUMP3</sub>  | VM[2:0] = 011b                          | 4.110 | 4.194 | 4.278              | V     |       |
| V <sub>PUMP4</sub>  | VM[2:0] = 100b                          | 4.550 | 4.643 | 4.736              | V     |       |
| V <sub>PUMP5</sub>  | VM[2:0] = 101b                          | 4.632 | 4.727 | 4.822              | V     |       |
| V <sub>PUMP6</sub>  | VM[2:0] = 110b                          | 4.719 | 4.815 | 4.911              | V     |       |
| V <sub>PUMP7</sub>  | VM[2:0] = 111b                          | 4.900 | 5.000 | 5.100              | V     |       |

a. Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.

b. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.

## 3.3.9 DC Programming Specifications

**Table 3-15: DC Programming Specifications** 

| Symbol                | Description                                                                     | Min       | Тур | Max        | Units | Notes                                |
|-----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|--------------------------------------|
| I <sub>DDP</sub>      | Supply Current During Programming or Verify                                     | _         | 10  | 30         | mA    |                                      |
| V <sub>ILP</sub>      | Input Low Voltage During Programming or Verify                                  | -         | _   | 0.8        | V     |                                      |
| V <sub>IHP</sub>      | Input High Voltage During Programming or Verify                                 | 2.2       | -   | -          | V     |                                      |
| I <sub>ILP</sub>      | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | -         | -   | 0.2        | mA    | Driving internal pull-down resistor. |
| I <sub>IHP</sub>      | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | -         | -   | 1.5        | mA    | Driving internal pull-down resistor. |
| V <sub>OLV</sub>      | Output Low Voltage During Programming or Verify                                 | _         | _   | Vss + 0.75 | V     |                                      |
| V <sub>OHV</sub>      | Output High Voltage During Programming or Verify                                | Vdd - 1.0 | _   | Vdd        | V     |                                      |
| Flash <sub>ENPB</sub> | Flash Endurance (per block)                                                     | 50,000    | -   | -          | -     | Erase/write cycles per block.        |
| Flash <sub>ENT</sub>  | Flash Endurance (total) <sup>a</sup>                                            | 1,800,000 | -   | -          | -     | Erase/write cycles.                  |
| Flash <sub>DR</sub>   | Flash Data Retention                                                            | 10        | _   | _          | Years |                                      |

a. A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (and so forth to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles).

The PSoC devices use an adaptive algorithm to enhance endurance over the industrial temperature range (-40°C to +85°C ambient). Any temperature range within a 50°C span between 0°C and 85°C is considered constant with respect to endurance enhancements. For instance, if room temperature (25°C) is the nominal operating temperature, then the range from 0°C to 50°C can be approximated by the constant value 25 and a temperature sensor is not needed.

For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information.

## 3.4 AC Electrical Characteristics

## 3.4.1 AC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only or unless otherwise specified.

Note See the individual user module data sheets for information on maximum frequencies for user modules.

Table 3-16: AC Chip-Level Specifications

| Symbol                  | Description                                             | Min  | Тур    | Max                   | Units | Notes                                                        |
|-------------------------|---------------------------------------------------------|------|--------|-----------------------|-------|--------------------------------------------------------------|
| F <sub>IMO</sub>        | Internal Main Oscillator Frequency                      | 23.4 | 24     | 24.6 <sup>a</sup>     | MHz   | Trimmed. Utilizing factory trim values.                      |
| F <sub>CPU1</sub>       | CPU Frequency (5V Nominal)                              | 0.93 | 24     | 24.6 <sup>a,b</sup>   | MHz   |                                                              |
| F <sub>CPU2</sub>       | CPU Frequency (3.3V Nominal)                            | 0.93 | 12     | 12.3 <sup>b,c</sup>   | MHz   |                                                              |
| F <sub>48M</sub>        | Digital PSoC Block Frequency                            | 0    | 48     | 49.2 <sup>a,b,d</sup> | MHz   | Refer to the AC Digital Block Specifications below.          |
| F <sub>24M</sub>        | Digital PSoC Block Frequency                            | 0    | 24     | 24.6 <sup>b,e,d</sup> | MHz   |                                                              |
| F <sub>32K1</sub>       | Internal Low Speed Oscillator Frequency                 | 15   | 32     | 64                    | kHz   |                                                              |
| F <sub>32K2</sub>       | External Crystal Oscillator                             | -    | 32.768 | -                     | kHz   | Accuracy is capacitor and crystal dependent. 50% duty cycle. |
| F <sub>PLL</sub>        | PLL Frequency                                           | -    | 23.986 | -                     | MHz   | A multiple (x732) of crystal frequency.                      |
| Jitter24M2              | 24 MHz Period Jitter (PLL)                              | _    | _      | 600                   | ps    |                                                              |
| T <sub>PLLSLEW</sub>    | PLL Lock Time                                           | 0.5  | -      | 10                    | ms    |                                                              |
| T <sub>PLLSLEWLOW</sub> | PLL Lock Time for Low Gain Setting                      | 0.5  | -      | 50                    | ms    |                                                              |
| Tos                     | External Crystal Oscillator Startup to 1%               | -    | 250    | 500                   | ms    |                                                              |
| T <sub>OSACC</sub>      | External Crystal Oscillator Startup to 100 ppm          | _    | 300    | 600 <sup>f</sup>      | ms    |                                                              |
| Jitter32k               | 32 kHz Period Jitter                                    | _    | 100    |                       | ns    |                                                              |
| T <sub>XRST</sub>       | External Reset Pulse Width                              | 10   | -      | -                     | μs    |                                                              |
| DC24M                   | 24 MHz Duty Cycle                                       | 40   | 50     | 60                    | %     |                                                              |
| Step24M                 | 24 MHz Trim Step Size                                   | -    | 50     | -                     | kHz   |                                                              |
| Fout48M                 | 48 MHz Output Frequency                                 | 46.8 | 48.0   | 49.2 <sup>a,c</sup>   | MHz   | Trimmed. Utilizing factory trim values.                      |
| Jitter24M1              | 24 MHz Period Jitter (IMO)                              | -    | 600    |                       | ps    |                                                              |
| F <sub>MAX</sub>        | Maximum frequency of signal on row input or row output. | _    | -      | 12.3                  | MHz   |                                                              |
| T <sub>RAMP</sub>       | Supply Ramp Time                                        | 0    | _      | _                     | μs    |                                                              |

a. 4.75V < Vdd < 5.25V.

f. The crystal oscillator frequency is within 100 ppm of its final value by the end of the  $T_{osacc}$  period. Correct operation assumes a properly loaded 1 uW maximum drive level 32.768 kHz crystal.  $3.0V \le Vdd \le 5.5V$ ,  $-40\,^{\circ}C \le T_A \le 85\,^{\circ}C$ .



Figure 3-3. PLL Lock Timing Diagram

b. Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range.

c. 3.0V < Vdd < 3.6V.

d. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for 3.3V operation.

e. 3.0V < 5.25V.



Figure 3-4. PLL Lock for Low Gain Setting Timing Diagram



Figure 3-5. External Crystal Oscillator Startup Timing Diagram



Figure 3-6. 24 MHz Period Jitter (IMO) Timing Diagram



Figure 3-7. 32 kHz Period Jitter (ECO) Timing Diagram

## 3.4.2 AC General Purpose IO Specifications

Table 3-17: AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max | Units | Notes                          |
|-------------------|----------------------------------------------|-----|-----|-----|-------|--------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                     | 0   | _   | 12  | MHz   |                                |
| TRiseF            | Rise Time, Normal Strong Mode, Cload = 50 pF | 3   | -   | 18  | ns    | Vdd = 4.75 to 5.25V, 10% - 90% |
| TFallF            | Fall Time, Normal Strong Mode, Cload = 50 pF | 2   | -   | 18  | ns    | Vdd = 4.75 to 5.25V, 10% - 90% |
| TRiseS            | Rise Time, Slow Strong Mode, Cload = 50 pF   | 10  | 27  | -   | ns    | Vdd = 3 to 5.25V, 10% - 90%    |
| TFallS            | Fall Time, Slow Strong Mode, Cload = 50 pF   | 10  | 22  | -   | ns    | Vdd = 3 to 5.25V, 10% - 90%    |



Figure 3-8. GPIO Timing Diagram

## 3.4.3 AC Operational Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 3.0V to 3.6V and  $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at  $25^{\circ}C$  and are for design guidance only or unless otherwise specified.

Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block.

Table 3-18: 5V AC Operational Amplifier Specifications

| Symbol            | Description                                                          | Min  | Тур | Max  | Units    | Notes                                                                          |
|-------------------|----------------------------------------------------------------------|------|-----|------|----------|--------------------------------------------------------------------------------|
| T <sub>ROA</sub>  | Rising Settling Time to 0.1% for a 1V Step (10 pF load, Unity Gain)  |      |     |      |          | Specification maximums for low power and high opamp bias, medium power, and    |
|                   | Power = Low                                                          | _    | _   | 3.9  | μs       | medium power and high opamp bias levels                                        |
|                   | Power = Low, Opamp Bias = High                                       | _    |     |      | μs       | are between low and high power levels.                                         |
|                   | Power = Medium                                                       | _    |     |      | us       |                                                                                |
|                   | Power = Medium, Opamp Bias = High                                    | _    | _   | 0.72 | μs       |                                                                                |
|                   | Power = High                                                         | _    |     |      | μs       |                                                                                |
|                   | Power = High, Opamp Bias = High                                      | _    | _   | 0.62 | μs       |                                                                                |
| T <sub>SOA</sub>  | Falling Settling Time to 0.1% for a 1V Step (10 pF load, Unity Gain) |      |     |      |          | Specification maximums for low power and high opamp bias, medium power, and    |
|                   | Power = Low                                                          | _    | _   | 5.9  | μs       | medium power and high power levels                                             |
|                   | Power = Low, Opamp Bias = High                                       | _    |     |      | μs       | are between low and high power levels.                                         |
|                   | Power = Medium                                                       | _    |     |      | μs       |                                                                                |
|                   | Power = Medium, Opamp Bias = High                                    | _    | _   | 0.92 | μs       |                                                                                |
|                   | Power = High                                                         | _    |     |      | μs       |                                                                                |
|                   | Power = High, Opamp Bias = High                                      | _    | -   | 0.72 | μs       |                                                                                |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%) of a 1V Step (10 pF load, Unity Gain)  |      |     |      |          | Specification minimums for low power and high opamp bias, medium power, and    |
|                   | Power = Low                                                          | 0.15 | _   |      | V/μs     | medium power and high opamp bias levels are between low and high power levels. |
|                   | Power = Low, Opamp Bias = High                                       |      |     |      | V/μs     | are between low and high power levels.                                         |
|                   | Power = Medium                                                       |      |     |      | V/μs     |                                                                                |
|                   | Power = Medium, Opamp Bias = High                                    | 1.7  | _   |      | V/μs     |                                                                                |
|                   | Power = High                                                         |      |     |      | V/μs     |                                                                                |
|                   | Power = High, Opamp Bias = High                                      | 6.5  | -   |      | V/μs     |                                                                                |
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%) of a 1V Step (10 pF load, Unity Gain) |      |     |      |          | Specification minimums for low power and high opamp bias, medium power, and    |
|                   | Power = Low                                                          | 0.01 | -   |      | V/μs     | medium power and high opamp bias levels are between low and high power levels. |
|                   | Power = Low, Opamp Bias = High                                       |      |     |      | V/μs     | are between low and high power levels.                                         |
|                   | Power = Medium                                                       |      |     |      | V/μs     |                                                                                |
|                   | Power = Medium, Opamp Bias = High                                    | 0.5  | -   |      | V/μs     |                                                                                |
|                   | Power = High                                                         |      |     |      | V/μs     |                                                                                |
|                   | Power = High, Opamp Bias = High                                      | 4.0  | -   |      | V/μs     |                                                                                |
| $BW_{OA}$         | Gain Bandwidth Product                                               |      |     |      |          | Specification minimums for low power and                                       |
|                   | Power = Low                                                          | 0.75 | _   |      | MHz      | high opamp bias, medium power, and medium power and high opamp bias levels     |
|                   | Power = Low, Opamp Bias = High                                       |      |     |      | MHz      | are between low and high power levels.                                         |
|                   | Power = Medium                                                       |      |     |      | MHz      |                                                                                |
|                   | Power = Medium, Opamp Bias = High                                    | 3.1  | _   |      | MHz      |                                                                                |
|                   | Power = High                                                         |      |     |      | MHz      |                                                                                |
|                   | Power = High, Opamp Bias = High                                      | 5.4  | _   |      | MHz      |                                                                                |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium, Opamp Bias = High)                   | _    | 70  | -    | nV/rt-Hz |                                                                                |

Table 3-19: 3.3V AC Operational Amplifier Specifications

| Symbol            | Description                                                                          | Min  | Тур | Max  | Units    | Notes                                                                                                               |  |  |  |
|-------------------|--------------------------------------------------------------------------------------|------|-----|------|----------|---------------------------------------------------------------------------------------------------------------------|--|--|--|
| T <sub>ROA</sub>  | Rising Settling Time to 0.1% of a 1V Step (10 pF load, Unity Gain) Power = Low       | _    | _   | 3.92 | μs       | Specification maximums for low power and high opamp bias, medium power, and medium power and high opamp bias levels |  |  |  |
|                   | Power = Low, Opamp Bias = High                                                       | _    |     |      | μs       | are between low and high power levels.                                                                              |  |  |  |
|                   | Power = Medium                                                                       | _    |     |      | μs       |                                                                                                                     |  |  |  |
|                   | Power = Medium, Opamp Bias = High                                                    | _    | _   | 0.72 | μs       |                                                                                                                     |  |  |  |
|                   | Power = High (3.3 Volt High Bias Operation not supported)                            | _    | _   | _    | μs       |                                                                                                                     |  |  |  |
|                   | Power = High, Opamp Bias = High (3.3 Volt High Power, High Opamp Bias not supported) | _    | _   | _    | μs       |                                                                                                                     |  |  |  |
| T <sub>SOA</sub>  | Falling Settling Time to 0.1% of a 1V Step (10 pF load, Unity Gain)                  |      |     |      |          | Specification maximums for low power and high opamp bias, medium power, and                                         |  |  |  |
|                   | Power = Low                                                                          | _    | _   | 5.41 | μs       | medium power and high opamp bias levels are between low and high power levels.                                      |  |  |  |
|                   | Power = Low, Opamp Bias = High                                                       | _    |     |      | μs       | are between low and high power levels.                                                                              |  |  |  |
|                   | Power = Medium                                                                       | _    |     |      | μs       |                                                                                                                     |  |  |  |
|                   | Power = Medium, Opamp Bias = High                                                    | _    | _   | 0.72 | μs       |                                                                                                                     |  |  |  |
|                   | Power = High (3.3 Volt High Bias Operation not supported)                            | _    | _   | -    | μs       |                                                                                                                     |  |  |  |
|                   | Power = High, Opamp Bias = High (3.3 Volt High Power, High Opamp Bias not supported) | _    | _   | _    | μs       |                                                                                                                     |  |  |  |
| SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%) of a 1V Step (10 pF load, Unity Gain)                  |      |     |      |          | Specification minimums for low power and high opamp bias, medium power, and                                         |  |  |  |
|                   | Power = Low                                                                          | 0.31 | _   |      | V/μs     | medium power and high opamp bias levels                                                                             |  |  |  |
|                   | Power = Low, Opamp Bias = High                                                       |      |     |      | V/μs     | are between low and high power levels.                                                                              |  |  |  |
|                   | Power = Medium                                                                       |      |     |      | V/μs     |                                                                                                                     |  |  |  |
|                   | Power = Medium, Opamp Bias = High                                                    | 2.7  | _   |      | V/µs     |                                                                                                                     |  |  |  |
|                   | Power = High (3.3 Volt High Bias Operation not supported)                            | _    | _   | -    | V/μs     |                                                                                                                     |  |  |  |
|                   | Power = High, Opamp Bias = High (3.3 Volt High Power, High Opamp Bias not supported) | _    | _   | _    | V/μs     |                                                                                                                     |  |  |  |
| SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%) of a 1V Step (10 pF load, Unity Gain)                 |      |     |      |          | Specification minimums for low power and high opamp bias, medium power, and                                         |  |  |  |
|                   | Power = Low                                                                          | 0.24 | _   |      | V/μs     | medium power and high opamp bias levels are between low and high power levels.                                      |  |  |  |
|                   | Power = Low, Opamp Bias = High                                                       |      |     |      | V/μs     | are between low and high power levels.                                                                              |  |  |  |
|                   | Power = Medium                                                                       |      |     |      | V/μs     |                                                                                                                     |  |  |  |
|                   | Power = Medium, Opamp Bias = High                                                    | 1.8  | _   |      | V/μs     |                                                                                                                     |  |  |  |
|                   | Power = High (3.3 Volt High Bias Operation not supported)                            | _    | -   | -    | V/μs     |                                                                                                                     |  |  |  |
|                   | Power = High, Opamp Bias = High (3.3 Volt High Power, High Opamp Bias not supported) | _    | _   | _    | V/μs     |                                                                                                                     |  |  |  |
| BW <sub>OA</sub>  | Gain Bandwidth Product                                                               |      |     |      |          | Specification minimums for low power and                                                                            |  |  |  |
|                   | Power = Low                                                                          | 0.67 | -   |      | MHz      | high opamp bias, medium power, and medium power and high opamp bias levels                                          |  |  |  |
|                   | Power = Low, Opamp Bias = High                                                       |      |     |      | MHz      | are between low and high power levels.                                                                              |  |  |  |
|                   | Power = Medium                                                                       |      |     |      | MHz      |                                                                                                                     |  |  |  |
|                   | Power = Medium, Opamp Bias = High                                                    | 2.8  | _   |      | MHz      |                                                                                                                     |  |  |  |
|                   | Power = High (3.3 Volt High Bias Operation not supported)                            | _    | _   | _    | MHz      |                                                                                                                     |  |  |  |
|                   | Power = High, Opamp Bias = High (3.3 Volt High Power, High Opamp Bias not supported) | _    | _   | -    | MHz      |                                                                                                                     |  |  |  |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = Medium, Opamp Bias = High)                                   | _    | 70  | _    | nV/rt-Hz |                                                                                                                     |  |  |  |

## 3.4.4 AC Digital Block Specifications

Table 3-20: AC Digital Block Specifications

| Function             | Description                                | Min             | Тур | Max  | Units | Notes                |
|----------------------|--------------------------------------------|-----------------|-----|------|-------|----------------------|
| All                  | Maximum Block Clocking Frequency (> 4.75V) |                 |     | 49.2 |       | 4.75V < Vdd < 5.25V. |
| Functions            | Maximum Block Clocking Frequency (< 4.75V) |                 |     | 24.6 |       | 3.0V < Vdd < 4.75V.  |
| Timer                | Capture Pulse Width                        | 50 <sup>a</sup> | -   | _    | ns    |                      |
|                      | Maximum Frequency, No Capture              | -               | -   | 49.2 | MHz   | 4.75V < Vdd < 5.25V. |
|                      | Maximum Frequency, With Capture            | -               | -   | 24.6 | MHz   |                      |
| Counter              | Enable Pulse Width                         | 50 <sup>a</sup> | -   | _    | ns    |                      |
|                      | Maximum Frequency, No Enable Input         | _               | -   | 49.2 | MHz   | 4.75V < Vdd < 5.25V. |
|                      | Maximum Frequency, Enable Input            | _               | -   | 24.6 | MHz   |                      |
| Dead Band            | Kill Pulse Width:                          |                 |     |      |       |                      |
|                      | Asynchronous Restart Mode                  | 20              | -   | _    | ns    |                      |
|                      | Synchronous Restart Mode                   | 50 <sup>a</sup> | -   | _    | ns    |                      |
|                      | Disable Mode                               | 50 <sup>a</sup> | -   | _    | ns    |                      |
|                      | Maximum Frequency                          | -               | -   | 49.2 | MHz   | 4.75V < Vdd < 5.25V. |
| CRCPRS<br>(PRS Mode) | Maximum Input Clock Frequency              | -               | -   | 49.2 | MHz   | 4.75V < Vdd < 5.25V. |
| CRCPRS<br>(CRC Mode) | Maximum Input Clock Frequency              | -               | _   | 24.6 | MHz   |                      |
| SPIM                 | Maximum Input Clock Frequency              | -               | -   | 8.2  | MHz   |                      |
| SPIS                 | Maximum Input Clock Frequency              | _               | _   | 4.1  | ns    |                      |
|                      | Width of SS_ Negated Between Transmissions | 50 <sup>a</sup> | -   | _    | ns    |                      |
| Transmitter          | Maximum Input Clock Frequency              | -               | _   | 16.4 | MHz   |                      |
| Receiver             | Maximum Input Clock Frequency              | -               | 16  | 49.2 | MHz   | 4.75V < Vdd < 5.25V. |

a. 50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).

## 3.4.5 AC Analog Output Buffer Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only or unless otherwise specified.

Table 3-21: 5V AC Analog Output Buffer Specifications

| Symbol            | Description                                                     | Min  | Тур | Max | Units | Notes |
|-------------------|-----------------------------------------------------------------|------|-----|-----|-------|-------|
| T <sub>ROB</sub>  | Rising Settling Time to 0.1%, 1V Step, 100pF Load               |      |     |     |       |       |
|                   | Power = Low                                                     | -    | -   | 4   | μs    |       |
|                   | Power = High                                                    | -    | -   | 4   | μs    |       |
| T <sub>SOB</sub>  | Falling Settling Time to 0.1%, 1V Step, 100pF Load              |      |     |     |       |       |
|                   | Power = Low                                                     | -    | -   | 3.4 | μs    |       |
|                   | Power = High                                                    | -    | -   | 3.4 | μs    |       |
| SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load              |      |     |     |       |       |
|                   | Power = Low                                                     | 0.5  | -   | -   | V/μs  |       |
|                   | Power = High                                                    | 0.5  | -   | -   | V/μs  |       |
| SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load             |      |     |     |       |       |
|                   | Power = Low                                                     | 0.55 | -   | -   | V/μs  |       |
|                   | Power = High                                                    | 0.55 | -   | -   | V/μs  |       |
| BW <sub>OB</sub>  | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load |      |     |     |       |       |
|                   | Power = Low                                                     | 0.8  | -   | -   | MHz   |       |
|                   | Power = High                                                    | 0.8  | -   | -   | MHz   |       |
| BW <sub>OB</sub>  | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load   |      |     |     |       |       |
|                   | Power = Low                                                     | 300  | _   | _   | kHz   |       |
|                   | Power = High                                                    | 300  | -   | _   | kHz   |       |

Table 3-22: 3.3V AC Analog Output Buffer Specifications

| Symbol            | Description                                                     | Min | Тур | Max | Units | Notes |
|-------------------|-----------------------------------------------------------------|-----|-----|-----|-------|-------|
| T <sub>ROB</sub>  | Rising Settling Time to 0.1%, 1V Step, 100pF Load               |     |     |     |       |       |
|                   | Power = Low                                                     | -   | -   | 4.7 | μs    |       |
|                   | Power = High                                                    | -   | -   | 4.7 | μs    |       |
| T <sub>SOB</sub>  | Falling Settling Time to 0.1%, 1V Step, 100pF Load              |     |     |     |       |       |
|                   | Power = Low                                                     | -   | -   | 4   | μs    |       |
|                   | Power = High                                                    | -   | -   | 4   | μs    |       |
| SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100pF Load              |     |     |     |       |       |
|                   | Power = Low                                                     | .36 | -   | _   | V/μs  |       |
|                   | Power = High                                                    | .36 | _   | _   | V/μs  |       |
| SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100pF Load             |     |     |     |       |       |
|                   | Power = Low                                                     | .4  | -   | -   | V/μs  |       |
|                   | Power = High                                                    | .4  | _   | _   | V/μs  |       |
| BW <sub>OB</sub>  | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100pF Load |     |     |     |       |       |
|                   | Power = Low                                                     | 0.7 | -   | -   | MHz   |       |
|                   | Power = High                                                    | 0.7 | -   | _   | MHz   |       |
| BW <sub>OB</sub>  | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100pF Load   |     |     |     |       |       |
|                   | Power = Low                                                     | 200 | _   | _   | kHz   |       |
|                   | Power = High                                                    | 200 | _   | _   | kHz   |       |

## 3.4.6 AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only or unless otherwise specified.

Table 3-23: 5V AC External Clock Specifications

| Symbol              | Description            | Min  | Тур | Max   | Units | Notes |
|---------------------|------------------------|------|-----|-------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency              | 0    | _   | 24.24 | MHz   |       |
| -                   | High Period            | 20.6 | _   | _     | ns    |       |
| _                   | Low Period             | 20.6 | _   | _     | ns    |       |
| _                   | Power Up IMO to Switch | 150  | _   | -     | μs    |       |

Table 3-24: 3.3V AC External Clock Specifications

| Symbol  | Description                                                  | Min  | Тур | Max   | Units | Notes |
|---------|--------------------------------------------------------------|------|-----|-------|-------|-------|
| Foscext | Frequency with CPU Clock divide by 1 <sup>a</sup>            | 0    | _   | 12.12 | MHz   |       |
| Foscext | Frequency with CPU Clock divide by 2 or greater <sup>b</sup> | 0    | -   | 24.24 | MHz   |       |
| -       | High Period with CPU Clock divide by 1                       | 41.7 | _   | _     | ns    |       |
| -       | Low Period with CPU Clock divide by 1                        | 41.7 | _   | _     | ns    |       |
| _       | Power Up IMO to Switch                                       | 150  | _   | _     | μs    |       |

a. Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.

## 3.4.7 AC Programming Specifications

Table 3-25: AC Programming Specifications

| Symbol              | Description                              | Min | Тур | Max | Units | Notes |
|---------------------|------------------------------------------|-----|-----|-----|-------|-------|
| T <sub>RSCLK</sub>  | Rise Time of SCLK                        | 1   | -   | 20  | ns    |       |
| T <sub>FSCLK</sub>  | Fall Time of SCLK                        | 1   | -   | 20  | ns    |       |
| T <sub>SSCLK</sub>  | Data Set up Time to Falling Edge of SCLK | 40  | -   | -   | ns    |       |
| T <sub>HSCLK</sub>  | Data Hold Time from Falling Edge of SCLK | 40  | -   | -   | ns    |       |
| F <sub>SCLK</sub>   | Frequency of SCLK                        | 0   | -   | 8   | MHz   |       |
| T <sub>ERASEB</sub> | Flash Erase Time (Block)                 | -   | 15  | -   | ms    |       |
| T <sub>WRITE</sub>  | Flash Block Write Time                   | -   | 30  | -   | ms    |       |
| T <sub>DSCLK</sub>  | Data Out Delay from Falling Edge of SCLK | _   | -   | 45  | ns    |       |

b. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met.

## 3.4.8 AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only or unless otherwise specified.

Table 3-26: AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins

|                       |                                                                                              | Standard Mode Fast Mode |     |                  |     |       |       |
|-----------------------|----------------------------------------------------------------------------------------------|-------------------------|-----|------------------|-----|-------|-------|
| Symbol                | Description                                                                                  | Min                     | Max | Min              | Max | Units | Notes |
| F <sub>SCLI2C</sub>   | SCL Clock Frequency                                                                          | 0                       | 100 | 0                | 400 | kHz   |       |
| T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0                     | _   | 0.6              | _   | μs    |       |
| T <sub>LOWI2C</sub>   | LOW Period of the SCL Clock                                                                  | 4.7                     | -   | 1.3              | -   | μs    |       |
| T <sub>HIGHI2C</sub>  | HIGH Period of the SCL Clock                                                                 | 4.0                     | _   | 0.6              | _   | μs    |       |
| T <sub>SUSTAI2C</sub> | Set-up Time for a Repeated START Condition                                                   | 4.7                     | _   | 0.6              | _   | μs    |       |
| T <sub>HDDATI2C</sub> | Data Hold Time                                                                               | 0                       | _   | 0                | _   | μs    |       |
| T <sub>SUDATI2C</sub> | Data Set-up Time                                                                             | 250                     | _   | 100 <sup>a</sup> | _   | ns    |       |
| T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition                                                               | 4.0                     | _   | 0.6              | _   | μs    |       |
| T <sub>BUFI2C</sub>   | Bus Free Time Between a STOP and START Condition                                             | 4.7                     | _   | 1.3              | _   | μs    |       |
| T <sub>SPI2C</sub>    | Pulse Width of spikes are suppressed by the input filter.                                    | -                       | -   | 0                | 50  | ns    |       |

a. A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU;DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.



Figure 3-9. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus

# 4. Packaging Information



# 4.1 Packaging Dimensions

This chapter illustrates the packaging specifications for the CY8C27x66 PSoC device, along with the thermal impedances for each package and the typical package capacitance on crystal pins.



Figure 4-1. 28-Lead (300-Mil) Molded DIP



Figure 4-2. 28-Lead (210-Mil) SSOP





Figure 4-4. 44-Lead TQFP



Figure 4-5. 48-Lead (300-Mil) SSOP



Figure 4-6. 48-Lead (7x7 mm) MLF

# 4.2 Thermal Impedances

Table 4-1. Thermal Impedances per Package

| Package | Typical $	heta_{JA}$ * |
|---------|------------------------|
| 28 PDIP | 69 °C/W                |
| 28 SSOP | 96 °C/W                |
| 28SOIC  | TBD                    |
| 44 TQFP | 60 °C/W                |
| 48 SSOP | 69 °C/W                |
| 48 MLF  | 28 °C/W                |

<sup>\*</sup>  $T_J = T_A + POWER \times \theta_{JA}$ 

# 4.3 Capacitance on Crystal Pins

Table 4-2: Typical Package Capacitance on Crystal Pins

| Package | Package Capacitance |
|---------|---------------------|
| 28 PDIP | 3.5 pF              |
| 28 SSOP | 2.8 pF              |
| 28 SOIC | TBD                 |
| 44 TQFP | 2.6 pF              |
| 48 SSOP | 3.3 pF              |
| 48 MLF  | 1.8 pF              |

# 5. Ordering Information



The following table lists the CY8C27x66 PSoC Device family's key package features and ordering codes.

Table 5-1. CY8C27x66 PSoC Device Family Key Features and Ordering Information

| Package                                  | Ordering<br>Code  | Flash<br>(Kbytes) | RAM<br>(Bytes) | Switch Mode<br>Pump | Temperature<br>Range | Digital PSoC<br>Blocks<br>(Rows of 4) | Analog PSoC<br>Blocks<br>(Columns of 3) | Digital IO<br>Pins | Analog<br>Inputs | Analog<br>Outputs | XRES Pin |
|------------------------------------------|-------------------|-------------------|----------------|---------------------|----------------------|---------------------------------------|-----------------------------------------|--------------------|------------------|-------------------|----------|
| 28 Pin (300 Mil) DIP                     | CY8C27466-24PXI   | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 24                 | 12               | 4                 | Yes      |
| 28 Pin (210 Mil) SSOP                    | CY8C27466-24PVXI  | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 24                 | 12               | 4                 | Yes      |
| 28 Pin (210 Mil) SSOP<br>(Tape and Reel) | CY8C27466-24PVXIT | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 24                 | 12               | 4                 | Yes      |
| 28 Pin (300 Mil) SOIC                    | CY8C27466-24SXI   | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 24                 | 12               | 4                 | Yes      |
| 28 Pin (300 Mil) SOIC<br>(Tape and Reel) | CY8C27466-24SXIT  | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 24                 | 12               | 4                 | Yes      |
| 44 Pin TQFP                              | CY8C27566-24AXI   | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 40                 | 12               | 4                 | Yes      |
| 44 Pin TQFP<br>(Tape and Reel)           | CY8C27566-24AXIT  | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 40                 | 12               | 4                 | Yes      |
| 48 Pin (300 Mil) SSOP                    | CY8C27666-24PVXI  | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 44                 | 12               | 4                 | Yes      |
| 48 Pin (300 Mil) SSOP<br>(Tape and Reel) | CY8C27666-24PVXIT | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 44                 | 12               | 4                 | Yes      |
| 48 Pin MLF                               | CY8C27666-24LFXI  | 32                | 1K             | Yes                 | -40°C to +85°C       | 8                                     | 12                                      | 44                 | 12               | 4                 | Yes      |

## 5.1 Ordering Code Definitions



# 6. Sales and Service Information



To obtain information about Cypress MicroSystems or PSoC sales and technical support, reference the following information or go to the section titled "Getting Started" on page 4 in this document.

### **Cypress MicroSystems**

2700 162nd Street SW Building D Lynnwood, WA 98037

Phone: 800.669.0557 Facsimile: 425.787.4641

Web Sites: Company Information - http://www.cypress.com

Sales - http://www.cypress.com/aboutus/sales\_locations.cfm

Technical Support - http://www.cypress.com/support/login.cfm

## 6.1 Revision History

### Table 6-1. CY8C27x66 Data Sheet Revision History

| Document Number: 38-12019 |        |            |                  |                                                                                                                                                                                                                                                                                               |  |  |
|---------------------------|--------|------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                  | ECN#   | Issue Date | Origin of Change | Description of Change                                                                                                                                                                                                                                                                         |  |  |
| **                        | 133204 | 02/09/2004 | SFV              | New silicon and document (Revision **).                                                                                                                                                                                                                                                       |  |  |
| *A                        | 209441 | 03/15/2004 | SFV              | Changed block diagram on first page to match feature set description.                                                                                                                                                                                                                         |  |  |
| *B                        | 227242 | See ECN    | SFV              | Changes to Overview section, deleted 100-pin TQFP, added 28-pin SOIC, and significant changes to the Electrical Specifications section. Title changed to reflect removal of CY8C27x866, along with removal or registers x,18h - x,1Fh (in bank 0 and bank 1) from Register Reference chapter. |  |  |

## 6.2 Copyrights

© Cypress MicroSystems, Inc. 2004. All rights reserved. PSoC™ (Programmable System-on-Chip™) are trademarks of Cypress MicroSystems, Inc. All other trademarks or registered trademarks referenced herein are property of the respective corporations.

The information contained herein is subject to change without notice. Cypress MicroSystems assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress MicroSystems product. Nor does it convey or imply any license under patent or other rights. Cypress MicroSystems does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress MicroSystems products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress MicroSystems against all charges. Cypress MicroSystems products are not warranted nor intended to be used for medical, life-support, life-saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress MicroSystems.