# AU9381 USB Flash Disk Controller Technical Reference Manual Revision 1.2 © 1997-2003 Alcor Micro Corp. All Rights Reserved Copyright Notice Copyright 1997 - 2003 Alcor Micro Corp. All Rights Reserved. #### Trademark Acknowledgements The company and product names mentioned in this document may be the trademarks or registered trademarks of their manufacturers. #### Disclaimer Alcor Micro Corp. reserves the right to change this product without prior notice. Alcor Micro Corp. makes no warranty for the use of its products and bears no responsibility for any error that appear in this document. Specifications are subject to change without prior notice. #### **Contact Information:** Web site: http://www.alcormicro.com/ #### Taiwan Alcor Micro Corp. 4F-1, No 200 Kang Chien Rd., Nei Hu, Taipei, Taiwan, R.O.C. Phone: 886-2-8751-1984 Fax: 886-2-2659-7723 Santa Clara Office 2901 Tasman Drive, Suite 206 Santa Clara, CA 95054 USA Phone: (408) 845-9300 Fax: (408) 845-9086 Fax: (909) 944-0464 Los Angeles Office 9400 Seventh St., Bldg. A2 Rancho Cucamonga, CA 91730 USA Phone: (909) 483-9900 # **Table of Contents** | 1.0 | Introduction | 1 | |-----|----------------------------------------------------------|----| | | 1.1 Description | 1 | | | 1.2 Features | 1 | | 2.0 | Application Block Diagram | 3 | | 3.0 | Pin Assignment | 5 | | 4.0 | System Architecture and Reference Design | 9 | | | 4.1 AU9381 Block Diagram | 9 | | | 4.2 Sample Schematics | 10 | | 5.0 | Electrical Characteristics | 13 | | | 5.1 Recommended Operating Conditions | 13 | | | 5.2 General DC Characteristics | 13 | | | 5.3 DC Electrical Characteristic for 3.3 volts operation | 13 | | | 5.4 Crystal Oscillator Circuit Setup for Characteristics | 14 | | | 5.5 ESD Test Results | 15 | | | 5.6 Latch-Up Test Results | 16 | | 6.0 | Mechanical Information | 19 | | 7.0 | Appendix- A-64 Pin LQFP Package | 21 | | 8.0 | Errata | 27 | TABLE OF CONTENTS i ### 1.0 Introduction #### 1.1 Description The AU9381 is a highly integrated single chip USB flash disk controller. It provides the most cost effective bridge between USB enabled PC and NAND type flash memory. AU9381 can be used as a removable storage disk in enormous data exchange applications between PC, Macintosh, laptop and workstation. It can also be configured as a bootable disk for system repairing . The AU9381 can work with 1 to 8 NAND type flash memory chip with the combination of any popular flash memory type - 8M, 16M, 32M, 64M and 128M. Additional features include write protection switch, activity LED and password protected security . The AU9381 integrated 48MHz PLL, 3.3V regulator, power on reset circuit and a power switch for flash memory power control. #### 1.2 Features - Fully compliant with USB v1.1 specification and USB Device Class Definition for Mass Storage, Bulk-Transport v1.0 - Work with default driver from Windows ME, Windows 2000, Windows XP, Mac OS 9.1, and Mac OS X. Windows 98se is supported by vendor driver from Alcor. - Multiple FIFO implementation for concurrent bus operation - 64-pin package supports to 8 pieces NAND Flash memory chip; total capacity reaches to 2G byte when working with 1G bit mono dies chip. - 48-pin package supports to 4 pieces NAND Flash memory chip; total capacity reaches to 1G byte. - Support mixed different size NAND Flash - Vendor ID, product ID and strings can be customized by utility software from Alcor - Can be configured to support dual partitions with dynamic logic disk space allocation. - Security function supported with password protection - LED for bus activity monitoring - Runs at 12MHz, built-in 48 MHz PLL - Built-in 3.3V regulator - Built-in power switch and power management circuit to achieve 500uA suspend current required by USB specification. - Built-in power on reset circuit - Dedicated DMA engine to ensure highest throughput in read and write 48-pin LQFP package as standard package and 64-pin LQFP package for choice. # 2.0 Application Block Diagram Following is the application diagram of a typical flash disk product with AU9381. By connecting the flash disk to a desktop or notebook PC through USB bus, AU9381 is implemented as a bus-powered, full speed USB disk, which can be used as a bridge for data transfer between Desktop PC and Notebook PC. # 3.0 Pin Assignment The AU9381 is packed in 48-pin LQFP form factor. The figure on the following page shows the signal names for each of the pins on the chip. Accompanying the figure is the table that describes each of the pin signals. Table 3-1. Pin Descriptions | Pin | Pin Name | I/O Type | Description | |-----|----------|----------|--------------------------------------------------| | 1 | VCCA | PWR | 3.3V input for PLL | | 2 | GNDA | PWR | Ground | | 3 | XTAL1 | I | Crystal Oscillator Input (12MHz) | | 4 | XTAL2 | О | Crystal Oscillator Output (12MHz) | | 5 | VCC2FM | О | Connect to Flash Memory VCC | | 6 | VCC5V | PWR | 5V power supply | | 7 | VCCIO | PWR | Regulator 3.3V output/ IO 3.3V input | | 8 | RSTN | I | Hardware reset (Active Low) | | 9 | USB_DP | I/O | USB D+ | | 10 | USB_DM | I/O | USB D- | | 11 | GNDIO | PWR | Ground | | 12 | Reserved | | Reserved | | 13 | Reserved | | Reserved | | 14 | FMWPN | I | Connect to Flash Memory Write Protect | | 15 | FMWRN | О | Connect to Flash Memory Write Enable | | 16 | FMALE | 0 | Connect to Flash Memory Address Latch Enable | | 17 | FMCLE | О | Connect to Flash Memory Command Latch Enable | | 18 | FMCE1N | 0 | Connect to Flash Memory Chip1 Enable | | 19 | FMCE2N | 0 | Connect to Flash Memory Chip2 Enable | | 20 | FMRDN | 0 | Connect to Flash Memory Read Enable | | 21 | FMRBN | I | Connect to Flash Memory Ready/Busy Output | | 22 | GPON7 | 0 | General Purpose Output pin, used as activity LED | | 23 | Reserved | | Reserved | | 24 | NC | | | | 25 | GPON6 | О | Floating | | 26 | FMCE3N | 0 | Connect to Flash Memory Chip3 Enable | | 27 | FMCE4N | 0 | Connect to Flash Memory Chip4 Enable | | 28 | VCCK | PWR | Core 3.3V Input | | 29 | GNDK | PWR | Ground | | 30 | CT3 | | Connect to VCC | | 31 | CT4 | | Connect to ground | | 32 | CT2 | | Connect to ground | | 33 | CT1 | | Connect to ground | | 34 | Reserved | | Connect to ground | | 35 | Reserved | | Connect to ground | | 36 | NC | | | |----|----------|-----|----------------------------------| | 37 | Reserved | | Reserved | | 38 | FMDATA4 | I/O | Connect to Flash Memory Data IO4 | | 39 | FMDATA5 | I/O | Connect to Flash Memory Data IO5 | | 40 | FMDATA6 | I/O | Connect to Flash Memory Data IO6 | | 41 | FMDATA7 | I/O | Connect to Flash Memory Data IO7 | | 42 | FMDATA0 | I/O | Connect to Flash Memory Data IO0 | | 43 | FMDATA1 | I/O | Connect to Flash Memory Data IO1 | | 44 | FMDATA2 | I/O | Connect to Flash Memory Data IO2 | | 45 | FMDATA3 | I/O | Connect to Flash Memory Data IO3 | | 46 | Reserved | | Reserved | | 47 | Reserved | | Reserved | | 48 | Reserved | | Reserved | # 4.0 System Architecture and Reference Design ### 4.1 AU9381 Block Diagram Alcor Micro - AU9381 Flash Memory Card Reader Block Diagram #### 4.2 Sample Schematics Disclaimer: This schematic is for reference only. Alcor Micro Corp. makes no warranty for the use of its products and bears no responsibility for any error that appear in this document. Specifications are subject to change without notice. ## **5.0 Electrical Characteristics** ### **5.1 Recommended Operating Conditions** | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | |-----------|-----------------------|------|-----|----------|-------| | $V_{CC}$ | Power Supply | 4.75 | 5 | 5.25 | V | | $V_{IN}$ | Input Voltage | 0 | | $V_{CC}$ | V | | $T_{OPR}$ | Operating Temperature | 0 | | 85 | оС | | $T_{STG}$ | Storage Temperature | -40 | | 125 | оС | #### 5.2 General DC Characteristics | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|-----------------------------------|-------------------------|-----|-----|-----|-------| | $I_{\mathrm{IL}}$ | Input low current | no pull-up or pull-down | -1 | | 1 | μΑ | | $I_{IH}$ | Input high current | no pull-up or pull-down | -1 | | 1 | μΑ | | $I_{OZ}$ | Tri-state leakage current | | -10 | | 10 | μΑ | | $C_{IN}$ | Input capacitance | | | 5 | | ρF | | $C_{OUT}$ | Output capacitance | | | 5 | | ρF | | $C_{BID}$ | Bi-directional buffer capacitance | | | 5 | | ρF | ### 5.3 DC Electrical Characteristics for 3.3 volts operation | SYMBOL | PARAMETER | PARAMETER CONDITIONS N | | TYP | MAX | UNITS | |-------------|-------------------------------|-------------------------------------------|-----|----------|-----|-------| | $ m V_{IL}$ | Input Low Voltage | CMOS | | | 0.9 | V | | $V_{ m IH}$ | Input Hight Voltage | CMOS | 2.3 | | | V | | $V_{OL}$ | Output low voltage | $I_{OL}$ =4mA, 16mA | | | 0.4 | V | | $V_{OH}$ | Output high voltage | $I_{OH}$ =4mA,16mA | 2.4 | | | V | | $R_{\rm I}$ | Input Pull-up/down resistance | Vil=0 <sub>V</sub> or Vih=V <sub>CC</sub> | | 10k/200k | | ΚΩ | ### 5.4 Crystal Oscillator Circuit Setup for Characterization The following setup was used to measure the open loop voltage gain for crystal oscillator circuits. The feedback resistor serves to bias the circuit at its quiescent operating point and the AC coupling capacitor, Cs, is much larger than C1 and C2. #### 5.5 ESD Test Results **Test Description**: ESD Testing was performed on a Zapmaster system using the Human-Body –Model (HBM) and Machine-Model (MM), according to MIL\_STD 883 and EIAJ IC\_121 respectively. - Human-Body-Model stress devices by sudden application of a high voltage supplied by a 100 PF capacitor through 1.5 Kohm resistance. - Machine-Model stresses devices by sudden application of a high voltage supplied by a 200 PF capacitor through very low (0 ohm) resistance #### Test circuit & condition ■ Zap Interval : 1 second ■ Number of Zaps : 3 positive and 3 negative at room temperature ■ Critera: I-V Curve Tracing | Model | Model | S/S | TARGET | Results | |-------|---------------|-----|--------|---------| | HBM | Vdd, Vss, I/C | 15 | 4000V | Pass | | MM | Vdd, Vss, I/C | 15 | 200V | Pass | #### 5.6 Latch-Up Test Results **Test Description:** Latch-Up testing was performed at room ambient using an IMCS-4600 system which applies a stepped voltage to one pin per device with all other pins open except Vdd and Vss which were biased to 5 Volts and ground respectively. Testing was started at 5.0 V (Positive) or 0 V(Negative), and the DUT was biased for 0.5 seconds. If neither the PUT current supply nor the device current supply reached the predefined limit (DUT=0 mA , Icc=100 mA), then the voltage was increased by 0.1 Volts and the pin was tested again. This procedure was recommended by the JEDEC JC-40.2 CMOS Logic standardization committee. #### **Notes:** 1. DUT: Device Under Test. Test Circuit: Positive Input/ output Overvoltage /Overcurrent Test Circuit: Negative Input/ Output Overvoltage /Overcurrent **Supply Voltage test** #### Latch-Up Data | Model | Model | Voltage (v)/ Current (mA) | S/S | Results | |---------|-------|---------------------------|-----|---------| | Voltage | + | 11.0 | 5 | Pass | | | - | 11.0 | 3 | rass | | Current | + | 200 | 5 | | | | - | 200 | 3 | | | Vdd-Vxx | | 9.0 | 5 | Pass | **ELECTRICAL CHARACTERISTICS** # 6.0 Mechanical Information Following diagrams show the dimensions of the AU9381 48-pin LQFP and 64-pin LQFP. Measurements are in inches. | body size | | lead | A1 | A2 | L1 | h | , | ٩ | |-----------|----|-------|-----|-----|----|-----|-------|-----| | D1 | E1 | count | Ai | 7.2 | | , a | , | , | | 7 | 7 | 48 | 0.1 | 1.4 | 1 | 0.2 | 0.127 | 0.5 | | 10 | 10 | 64 | 0.1 | 1.4 | 1 | 0.2 | 0.127 | 0.5 | | A1 | stand-off | |----|----------------| | A2 | body thickness | | L1 | lead length | | b | lead width | | С | lead thickness | | е | lead pitch | # 7.0 APPENDIX-A-64 Pin LQFP Package #### 7.1 64 LQFP Pin assignment ### 7.2 64 LQFP Pin Descriptions | PIN | PIN Name | I/O Type | Description | |-----|----------|----------|--------------------------------------------------| | 1 | Reserved | | Reserved | | 2 | Reserved | | Reserved | | 3 | VCCA | PWR | Analog 3.3V input | | 4 | GNDA | PWR | Ground | | 5 | XTAL1 | I | Crystal Oscillator Input (12MHz) | | 6 | XTAL2 | 0 | Crystal Oscillator Output (12MHz) | | 7 | VCC2FM | О | Connect to Flash Memory VCC | | 8 | VCC5V | PWR | 5V power supply | | 9 | VCC3V | PWR | Regular 3.3V output/ IO 3.3V input | | 10 | RSTN | I | Hardware reset (Active Low) | | 11 | USB_DP | I/O | USB D+ | | 12 | USB_DM | I/O | USB D- | | 13 | GNDIO | PWR | Ground | | 14 | Reserved | | Reserved | | 15 | Reserved | | Reserved | | 16 | Reserved | | Reserved | | 17 | Reserved | | Reserved | | 18 | Reserved | | Reserved | | 19 | FMWPN | I | Connect to Flash Memory Write Protect | | 20 | FMWRN | О | Connect to Flash Memory Write Enable | | 21 | FMALE | 0 | Connect to Flash Memory Address Latch Enable | | 22 | FMCLE | О | Connect to Flash Memory Command Latch Enable | | 23 | FMCE1N | 0 | Connect to Flash Memory Chip1 Enable | | 24 | FMCE2N | О | Connect to Flash Memory Chip2 Enable | | 25 | FMRDN | 0 | Connect to Flash Memory Read Enable | | 26 | FMRBN | I | Connect to Flash Memory Ready/Busy Output | | 27 | GPON7 | 0 | General Purpose Output pin, used as activity LED | | 28 | EEPDATA | I/O | Connect to I2C Serial Data | | 29 | EEPCLK | 0 | Connect to I2C Serial Clock Input | | 30 | Reserved | | Reserved | | 31 | Reserved | | Reserved | | 32 | Reserved | | Reserved | | 33 | Reserved | | Reserved | | 34 | Reserved | | Reserved | | 35 | GPON6 | О | Floating | |----|----------|-----|--------------------------------------| | 36 | FMCE3N | О | Connect to Flash Memory Chip3 Enable | | 37 | FMCE4N | О | Connect to Flash Memory Chip4 Enable | | 38 | VCCK | PWR | Core 3.3V Input | | 39 | GNDK | PWR | Ground | | 40 | CT3 | I | Connect to VCC | | 41 | CT4 | I | Connect to VCC | | 42 | CT2 | I | Connect to ground | | 43 | CT1 | I | Connect to ground | | 44 | FMCDN | I | Flash Memory Mode: Connect to Gound | | 45 | GPI4 | I | Connect to ground. | | 46 | Reserved | | Reserved | | 47 | Reserved | | Reserved | | 48 | Reserved | | Reserved | | 49 | GPI3 | I | Connect to ground. | | 50 | GPI2 | I | Connect to ground. | | 51 | GPI1 | I | Connect to ground. | | 52 | GPI0 | I | Connect to ground. | | 53 | FMDATA4 | I/O | Connect to Flash Memory Data IO4 | | 54 | FMDATA5 | I/O | Connect to Flash Memory Data IO5 | | 55 | FMDATA6 | I/O | Connect to Flash Memory Data IO6 | | 56 | FMDATA7 | I/O | Connect to Flash Memory Data IO7 | | 57 | FMDATA0 | I/O | Connect to Flash Memory Data IO0 | | 58 | FMDATA1 | I/O | Connect to Flash Memory Data IO1 | | 59 | FMDATA2 | I/O | Connect to Flash Memory Data IO2 | | 60 | FMDATA3 | I/O | Connect to Flash Memory Data IO3 | | 61 | FMCE5N | О | Connect to Flash Memory Chip5 Enable | | 62 | FMCE6N | О | Connect to Flash Memory Chip6 Enable | | 63 | FMCE7N | О | Connect to Flash Memory Chip7 Enable | | 64 | FMCE8N | О | Connect to Flash Memory Chip8 Enable | ### 7.3 Sample Schematics Disclaimer: This schematic is for reference only. Alcor Micro Corp. makes no warranty for the use of its products and bears no responsibility for any error that appear in this document. Specifications are subject to change without notice. | Size<br>A | Document Number<br>Aug381 64 pin 8 flash memory demostration schematic | | | | | Rev<br><b>1.00</b> | |-----------|------------------------------------------------------------------------|-------|---|----|---|--------------------| | Date: | Wednesday, April 02, 2003 | Sheet | 2 | of | 3 | | Disclaimer: This schematic is for reference only. Alcor Micro Corp. makes no warranty for the use of its products and bears no responsibility for any error that appear in this document. Specifications are subject to change without notice. # 8.0 Errata #### **Record History** 03/26/2003 Alcor adds 64-pin LQFP information in appendix. Besides the standard 48 pin LQFP type package of Au9381, Alcor Micro provides another package type of 64 pin LQFP to support 8 pieces NAND type flash chips application. The features, functionality and application programs are all the same with 48-pin package form factor, customers can use this type package chips for their 8 pieces flash chips solution. 04/24/2003 48-pin Schematics: Pin name "VCC2CARD" changes to pin name "VCCFM". 64-pin Schematics: 26<sup>th</sup>-pin R4 resistance value changes from 470K to 47K because of mistyping.