

### **Features and Benefits**

- High speed, 4-phase chopper stabilization
  Low switchpoint drift throughout temperature range
- Low switchpoint and throughout temperature range
  Low sensitivity to thermal and mechanical stresses
- On-chip protection
- Supply transient protection
- Reverse battery protection
- On-board voltage regulator
- 3.0 to 24 V operation
- Solid-state reliability
- Robust EMC and ESD performance
- Industry leading ISO 7637-2 performance through use of proprietary, 40-V clamping structures

### Packages:





Approximate footprint

### Description

The A1244 is a two-wire Hall-effect latch. The devices are produced on the Allegro<sup>™</sup> advanced BiCMOS wafer fabrication process, which implements a patented high frequency, 4-phase, chopper-stabilization technique. This technique achieves magnetic stability over the full operating temperature range, and eliminates offsets inherent in devices with a single Hall element that are exposed to harsh application environments.

Two-wire latches are particularly advantageous in cost-sensitive applications because they require one less wire for operation versus the more traditional open-collector output switches. Additionally, the system designer inherently gains diagnostics because there is always output current flowing, which should be in either of two narrow ranges. Any current level not within these ranges indicates a fault condition.

The Hall-effect latch will be in the high output current state in the presence of a magnetic south polarity field of sufficient magnitude and will remain in this state until a sufficient north polarity field is present.

The device is offered in two package styles. The LH is a SOT-23W style, miniature low profile package for surfacemount applications. The UA is a 3-pin ultra-mini single inline package (SIP) for through-hole mounting. Both packages are lead (Pb) free, with 100% matte tin leadframe plating.

### **Functional Block Diagram**





#### **Selection Guide**

| Part Number     | Packing*                       | Package                    | Operating Ambient<br>Temperature, T <sub>A</sub><br>(°C) | Supply Current<br>at I <sub>CC(L)</sub><br>(mA) |
|-----------------|--------------------------------|----------------------------|----------------------------------------------------------|-------------------------------------------------|
| A1244LLHLX-I1-T | 13-in. reel, 10000 pieces/reel | 3-pin SOT23W surface mount | -40 to 150                                               | 5 to 6.9                                        |
| A1244LLHLX-I2-T | 13-in. reel, 10000 pieces/reel | 3-pin SOT23W surface mount | -40 to 150                                               | 2 to 5                                          |
| A1244LUA-I1-T   | Bulk, 500 pieces/bag           | 3-pin SIP through hole     | -40 to 150                                               | 5 to 6.9                                        |
| A1244LUA-I2-T   | Bulk, 500 pieces/bag           | 3-pin SIP through hole     | -40 to 150                                               | 2 to 5                                          |

\*Contact Allegro<sup>TM</sup> for additional packing options

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes   | Rating     | Unit |
|-------------------------------|----------------------|---------|------------|------|
| Forward Supply Voltage        | V <sub>cc</sub>      |         | 28         | V    |
| Reverse Supply Voltage        | V <sub>RCC</sub>     |         | -18        | V    |
| Magnetic Flux Density         | В                    |         | Unlimited  | G    |
| Operating Ambient Temperature | T <sub>A</sub>       | Range L | -40 to 150 | °C   |
| Maximum Junction Temperature  | T <sub>J</sub> (max) |         | 165        | °C   |
| Storage Temperature           | T <sub>stg</sub>     |         | –65 to 170 | °C   |

#### **Pin-out Diagrams**



LH Package 3-pin SOT23W



UA Package 3-pin SIP

#### **Terminal List Table**

| Nama | Nun            | nber | Function                      |  |
|------|----------------|------|-------------------------------|--|
| Name | Name LH UA Fun |      | Function                      |  |
| VCC  | 1              | 1    | Connects power supply to chip |  |
| NC   | 2              | _    | No connection                 |  |
| GND  | 3              | 2,3  | Ground                        |  |



### **ELECTRICAL CHARACTERISTICS** Valid at $T_A = -40^{\circ}$ C to 150°C, $T_J < T_J$ (max), $C_{BYP} = 0.01 \mu$ F, through operating supply voltage range; unless otherwise noted

| Characteristics                 | Symbol              | Test Conditions                                                 |                     | Min. | Тур.               | Max.                               | Unit  |
|---------------------------------|---------------------|-----------------------------------------------------------------|---------------------|------|--------------------|------------------------------------|-------|
| Supply Voltage <sup>1,2</sup>   | V <sub>CC</sub>     | Operating, T <sub>J</sub> ≤ 165 °C                              |                     | 3.0  | -                  | 24                                 | V     |
|                                 |                     | -11                                                             | B < B <sub>RP</sub> | 5    | -                  | 6.9                                | mA    |
| Supply Current                  | I <sub>CC(L)</sub>  | -12                                                             | B < B <sub>RP</sub> | 2    | -                  | 5                                  | mA    |
|                                 | I <sub>CC(H)</sub>  | B > B <sub>OP</sub>                                             |                     | 12   | -                  | 17                                 | mA    |
| Supply Zener Clamp Voltage      | V <sub>Z(sup)</sub> | $I_{CC(L)}(max) + 3 mA$ , $T_A = 25^{\circ}C$                   |                     | 28   | -                  | -                                  | V     |
| Supply Zener Clamp Current      | I <sub>Z(sup)</sub> | $V_{Z(sup)} = 28 V$                                             |                     | -    | -                  | I <sub>CC(L)</sub> (max)<br>+ 3 mA | mA    |
| Reverse Supply Current          | I <sub>RCC</sub>    | V <sub>RCC</sub> = -18 V                                        |                     | -    | -                  | -1.6                               | mA    |
| Output Slew Rate <sup>3</sup>   | di/dt               | No bypass capacitor, capacitance of probe $C_S = 20 \text{ pF}$ |                     | -    | 90                 | _                                  | mA/µs |
| Chopping Frequency              | f <sub>c</sub>      |                                                                 |                     | -    | 700                | -                                  | kHz   |
| Power-Up Time <sup>2,4,5</sup>  | t <sub>on</sub>     |                                                                 |                     | -    | -                  | 25                                 | μs    |
| Power-Up State <sup>4,6,7</sup> | POS                 | $t_{on} < t_{on}(max)$ , V <sub>CC</sub> slew rate > 25 mV/µs   |                     | -    | I <sub>CC(H)</sub> | -                                  | _     |

 $^{1}\mathrm{V}_{\mathrm{CC}}$  represents the generated voltage between the VCC pin and the GND pin.

<sup>2</sup>The V<sub>CC</sub> slew rate must exceed 600 mV/ms from 0 to 3 V. A slower slew rate through this range can affect device performance.

<sup>3</sup>Measured without bypass capacitor between VCC and GND. Use of a bypass capacitor results in slower current change.

<sup>4</sup>Power-Up Time is measured without and with bypass capacitor of 0.01  $\mu$ F, B < B<sub>RP</sub> – 10 G. Adding a larger bypass capacitor would cause longer Power-Up Time.

<sup>5</sup>Guaranteed by characterization and design.

<sup>6</sup>Power-Up State as defined is true only with a  $V_{CC}$  slew rate of 25 mV/µs or greater.

<sup>7</sup>For t >  $t_{on}$  and  $B_{RP} < B < B_{OP}$ , Power-Up State is not defined.

#### **MAGNETIC CHARACTERISTICS**<sup>1</sup> Valid at $T_A = -40^{\circ}$ C to 150°C, $T_J < T_J$ (max); unless otherwise noted

| Characteristics          | Symbol           | Test Conditions                   | Min. | Тур. | Max. | Unit <sup>2</sup> |
|--------------------------|------------------|-----------------------------------|------|------|------|-------------------|
| Magnetic Operating Point | B <sub>OP</sub>  |                                   | 5    | _    | 80   | G                 |
| Magnetic Release Point   | B <sub>RP</sub>  |                                   | -80  | _    | -5   | G                 |
| Hysteresis               | B <sub>HYS</sub> | B <sub>OP</sub> – B <sub>RP</sub> | 40   | _    | 110  | G                 |

<sup>1</sup>Relative values of B use the algebraic convention, where positive values indicate south magnetic polarity, and negative values indicate north magnetic polarity; therefore greater B values indicate a stronger south polarity field (or a weaker north polarity field, if present). <sup>2</sup> 1 G (gauss) = 0.1 mT (millitesla).



### THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information

#### **Application Information**

| Characteristic             | Symbol          | Test Conditions*                                                                                       |     | Units |
|----------------------------|-----------------|--------------------------------------------------------------------------------------------------------|-----|-------|
| Package Thermal Resistance | $R_{\theta JA}$ | Package LH, 1-layer PCB with copper limited to solder pads                                             |     | °C/W  |
|                            |                 | Package LH, 2-layer PCB with 0.463 in. <sup>2</sup> of copper area each side connected by thermal vias |     | °C/W  |
|                            |                 | Package UA, 1-layer PCB with copper limited to solder pads                                             | 165 | °C/W  |

\*Additional thermal information available on Allegro Web site.

Power Derating Curve









### **Characteristic Performance**

A1244-I1 Average Supply Current (Low) versus Temperature 7.0 Supply Current, I<sub>CC(L)</sub> (mA) 6.5 V<sub>CC</sub> = 24 V 6.0 V<sub>CC</sub> = 3.0 V 5.5 5.0 -60 -40 -20 100 120 140 0 20 40 60 80 160 Ambient Temperature, T<sub>A</sub> (°C)

A1244-I1,I2 Average Supply Current (High) versus Temperature



7.0 Supply Current, I<sub>CC(L)</sub> (mA) T<sub>A</sub> = 150°C 6.5 6.0 T<sub>A</sub> = 25°C  $T_A = -40^{\circ}C$ 5.5 5.0 18 22 6 10 14 26 2 Supply Voltage, V<sub>CC</sub> (V)

A1244-I1,I2

Average Supply Current (High) versus Supply Voltage

A1244-I1 Average Supply Current (Low) versus Supply Voltage



Supply Voltage, V<sub>CC</sub> (V)



# Chopper-Stabilized, Two Wire Hall-Effect Latch



A1244-I1,I2 Average Release Point versus Temperature

A1244-I1,I2



A1244-I1,I2 Average Switchpoint Hysteresis versus Temperature



A1244-I1,I2 Average Operate Point versus Supply Voltage



A1244-I1,I2 Average Release Point versus Supply Voltage



A1244-I1,I2

### Average Switchpoint Hysteresis versus Supply Voltage





### **Functional Description**

The A1244 output,  $I_{CC}$ , switches high after the magnetic field at the Hall sensor IC exceeds the operate point threshold,  $B_{OP}$ . When the magnetic field is reduced to below the release point threshold,  $B_{RP}$ , the device output goes low. This is shown in figure 1. The difference between the magnetic operate and release points is called the hysteresis of the device,  $B_{HYS}$ . This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise.



Figure 1. Hysteresis for the A1244. On the horizontal axis, the B+ direction indicates increasing south polarity magnetic field strength, and the B– direction indicates decreasing south polarity field strength (including the case of increasing north polarity).







### **Chopper Stabilization Technique**

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall sensor IC. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges. Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses. This offset reduction technique is based on a signal modulation-demodulation process. The undesired offset signal is separated from the magnetic fieldinduced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field-induced signal to recover



Chopper-Stabilized, Two Wire

Hall-Effect Latch

its original spectrum at base band, while the DC offset becomes a high-frequency signal. The magnetic-sourced signal then can pass through a low-pass filter, while the modulated DC offset is suppressed. The chopper stabilization technique uses a 350 kHz high frequency clock. For demodulation process, a sample and hold technique is used, where the sampling is performed at twice the chopper frequency. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling. This technique is made possible through the use of a BiCMOS process, which allows the use of low-offset, low-noise amplifiers in combination with high-density logic integration and sampleand-hold circuits.



Figure 3. Chopper stabilization circuit (Dynamic Quadrature Offset Cancellation)



#### **Power Derating**

The device must be operated below the maximum junction temperature of the device,  $T_J(max)$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating  $T_J$ . (Thermal data is also available on the Allegro MicroSystems Web site.)

The Package Thermal Resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the Effective Thermal Conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature,  $T_A$ , and air motion are significant external factors, damped by overmolding.

The effect of varying power levels (Power Dissipation,  $P_D$ ), can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_J$ , at  $P_D$ .

$$P_{\rm D} = V_{\rm IN} \times I_{\rm IN} \tag{1}$$

$$\Delta T = P_D \times R_{\theta JA} \tag{2}$$

$$T_{J} = T_{A} + \Delta T \tag{3}$$

For example, given common conditions such as:  $T_A = 25^{\circ}C$ ,  $V_{CC} = 12 \text{ V}$ ,  $I_{CC} = 4 \text{ mA}$ , and  $R_{\theta JA} = 140 \text{ }^{\circ}C/W$ , then:

$$P_D = V_{CC} \times I_{CC} = 12 \text{ V} \times 4 \text{ mA} = 48 \text{ mW}$$
$$\Delta T = P_D \times R_{\theta JA} = 48 \text{ mW} \times 140 \text{ °C/W} = 7 \text{ °C}$$
$$T_J = T_A + \Delta T = 25 \text{ °C} + 7 \text{ °C} = 32 \text{ °C}$$

A worst-case estimate,  $P_D(max)$ , represents the maximum allowable power level ( $V_{CC}(max)$ ,  $I_{CC}(max)$ ), without exceeding  $T_J(max)$ , at a selected  $R_{\theta JA}$  and  $T_A$ . *Example*: Reliability for  $V_{CC}$  at  $T_A$ =150°C, package LH, using a low-K PCB.

Observe the worst-case ratings for the device, specifically:  $R_{\theta JA}=110 \text{ °C/W}, T_J(max)=165 \text{ °C}, V_{CC}(max)=24 \text{ V}, \text{ and } I_{CC}(max)=17 \text{ mA}.$ 

Calculate the maximum allowable power level,  $P_D(max)$ . First, invert equation 3:

$$\Delta T_{max} = T_{I}(max) - T_{A} = 165 \circ C - 150 \circ C = 15 \circ C$$

This provides the allowable increase to  $T_J$  resulting from internal power dissipation. Then, invert equation 2:

$$P_D(max) = \Delta T_{max} \div R_{\theta JA} = 15^{\circ}C \div 110^{\circ}C/W = 136 \text{ mW}$$

Finally, invert equation 1 with respect to voltage:

$$V_{CC(est)} = P_D(max) \div I_{CC}(max) = 136 \text{ mW} \div 17 \text{ mA} = 8 \text{ V}$$

The result indicates that, at  $T_A$ , the application and device can dissipate adequate amounts of heat at voltages  $\leq V_{CC(est)}$ .

Compare  $V_{CC(est)}$  to  $V_{CC}(max)$ . If  $V_{CC(est)} \le V_{CC}(max)$ , then reliable operation between  $V_{CC(est)}$  and  $V_{CC}(max)$  requires enhanced  $R_{\theta JA}$ . If  $V_{CC(est)} \ge V_{CC}(max)$ , then operation between  $V_{CC(est)}$  and  $V_{CC}(max)$  is reliable under these conditions.



# Chopper-Stabilized, Two Wire Hall-Effect Latch

### Package LH, 3-Pin SOT23W





# Chopper-Stabilized, Two Wire Hall-Effect Latch

Package UA, 3-Pin SIP





11

#### **Revision History**

| Revision | Revision Date | Description of Revision |  |  |
|----------|---------------|-------------------------|--|--|
| Rev. 1   | July 12, 2012 | Update package drawing  |  |  |
|          |               |                         |  |  |

Copyright ©2011-2013, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

<u>Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.</u>

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

