# Am9518/AmZ8068 Data Ciphering Processor # DISTINCTIVE CHARACTERISTICS - Encrypts and decrypts data Implements National Bureau of Standards standard data encryption algorithm. - High-Speed Operation Am9518 and AmZ8068 throughput over 1.3 and 1.7M bytes per second, respectively. Operates at data rates fast enough for disk controllers, high-speed DMA, telecommunication channels. - Supports three ciphering options Electronic Code Book for disk applications. Chain Block Cipher for high-speed telecommunications. Cipher Feedback for low-to-medium speed, byte-oriented communications. - Three separate key registers on-chip Separate registers for encryption key, decryption key and master key improve system security and throughput by eliminating need to reload keys frequently. • Three separate data ports provide flexible interf- ace, improved security The DCP utilizes a master port, slave port and key port. Functions of the three ports can be programmed by the user to provide for simple interface to AmZ8000 and Am2900 systems and to provide total hardware separation of encrypted data, clear data and keys. # **GENERAL DESCRIPTION** The Am9518/AmZ8068 Data Ciphering Processor is an Nchannel silicon gate LSI product containing the circuitry necessary to encrypt and decrypt data using the National Bureau of Standards encryption algorithm. It is designed to be used in a variety of environments, including dedicated controllers, communication concentrators, terminals and peripheral task processors in general processor systems. The DCP provides a high throughput rate using Cipher Feedback, Electronic Code Book or Cipher Block Chain operating modes. Separate ports for key input, clear data and enciphered data enhance security. The system communicates with the DCP using commands entered in the master port and through auxiliary control lines. Once set up, data can flow through the DCP at high speeds because input, output and ciphering activities are all performed concurrently. External DMA control can easily be used to enhance throughput in some system configurations. This device is designed to interface directly to the AmZ8000 CPU bus and, with a minimum of external logic, to the 2900, MC68000, 8086, 8085, and 8051 families of processors. 00618B # CONNECTION DIAGRAM Top View D-40 ODOUS! Note: Pin 1 is marked for orientation Also available in PLCC. See Section 7 for pinout details. # DCP DATA FLOW OPTIONS Single-Port Configuration, Multiplexed Control # **Dual-Port Configuration, Multiplexed Control** AF002240 **Dual-Port Configuration, Direct Control** # **ORDERING INFORMATION** AMD products are available in several packages and operating ranges. The order number is formed by a combination of the following: Device number, speed option (if applicable), package type, operating range and screening option (if desired). 40-pin Package — D = Cerdip P = Plastic L = Leadless Chip Carrier J = Plastic Leaded Chip Carrier Temperature C = Commercial 0°C to 70°C I = Industrial -40°C to 85°C Valid Combinations Consult the local AMD sales office to confirm availability of specific valid combinations, check for newly released valid combinations and/or obtain additional data on AMD's standard military grade product. Export of this device from the United States is subject to control by the U.S. Department of State, # PIN DESCRIPTION | Pin No. | Name | 1/0 | Description | |-----------------|----------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 40 | Vcc | | +5V Power Supply. | | 1, 20 | Vss | | Ground (2 pins). | | 14 | CLK | ı | (Clock, TTL levels). An external timing source is input via the CLK pin. The Master and Slave Port Data Strobe signals, MDS, SDS and also AUX <sub>5</sub> -S/S in Direct Control Mode (C/K HIGH) must change synchronously with this clock input. In addition, the Auxiliary, Master and Slave Port Flag output: (AFLG, MFLG and SFLG) will change synchronously with the clock. When using the DCP with the Amz8000 in multiplexed control mode, the clock input must agree in frequency and phase with the processor clock; however, the DCP does not require the high voltage levels of the processor clock. | | 13 | C/₹ | t . | (Control/Key Mode Control). This input is the primary control over the operating characteristics of the DCP. A LOW input on C/K places the DCP into Multiplexed Control Mode, enabling programmed access to internal registers through the Master Port and enabling input of keys through the Auxiliary Port. A HIGH input on C/K specifies operation in Direct Control Mode, wherein several of the Auxiliary Port pins become direct control/status signals which can be driven/sensed by high-speed controller logic (such as the Am29116 or Am2901/Am2903-based processors), and access to internal registers through the Master Port is limited to the Input or Output Register. | | 16-19,<br>21-24 | MP <sub>0</sub> -MP <sub>7</sub> | 1/0 | (Master Port Bus). These eight bidirectional lines are used to specify internal register addresses in Multiplexed Control Mode (see C/K) and to input and output data. The Master Port provides software access to the Status, Command and Mode Registers, as well as the Input and Output Registers. The three-state Master Port outputs will be enabled only when the Master Port is selected by Master Port Chip Select (MCS) LOW, with Master Port Read/Write (MR/W) HIGH, and strobed by Master Port Data Strobe (MCS) LOW. MP <sub>0</sub> is the low-order bit. Data and key information is entered into this port with the most significant byte first. | | 25 | MCS | ı | (Master Port Chip Select). This active LOW input signal is used to select the Master Port. In Multiplexed Control Mode (C/R low), the level on MGS is latched internally on the rising edge of Master Port Address Strobe (MAS). This latched level is retained as long as MAS is HIGH; when MAS is LOW, the latch becomes invisible and the internal signal will follow the MCS input. In Direct Control Mode (C/K HIGH), no tatching of Master Port Chip Select occurs; the level on MCS is passed directly to the internal select circuitry irrespective of state of Address Strobe (MAS). | | 27 | MAS | | (Master Port Address Strobe). In Multiplexed Control Mode (C/K low), an active LOW signal on this pin indicates the presence of valid address and chip select information at the Master Port. This information will be latched internally on the rising edge of Address Strobe. When C/K is HIGH (Direct Control Mode), MAS may be HIGH or LOW without affecting DCP operation, except that, irregardless of C/K state, if both Master Port Address Strobe (MAS) and Data Strobe (MDS) are LOW simultaneously, the DCP will be reset to ECB mode and all flags inactive. | | 26 | MDS | ı | (Master Port Data Strobe). This active LOW input is used in coincidence with a valid Master Port Chip Select (MCS) to indicate that valid data is present on MP <sub>0</sub> -MP <sub>7</sub> for an input operation or that data is to be placed on MP <sub>0</sub> -MP <sub>7</sub> during output. Master Port Data Strobe and Address Strobe (MAS) are normally mutually exclusive; if both go LOW simultaneously, the DCP is reset to ECB mode and all flags inactive. | | 28 | MR/W | ı | (Master Port Read/Write). This input signal indicates to the DCP whether the current Master Port operation is a read (HIGH) or a write (LOW), thereby indicating that data is to be transferred from or to an internal register, respectively. MR/W is not latched internally and must be held stable while Master Port Data Strobe (MDS) is LOW. | | 15 | MFLG | 0 | (Master Port Flag). This active LOW flag is used to indicate the need for a data transfer into or out of the Master Port during normal ciphering operation. Depending upon control bits written to the Mode Register (see Register Description), the Master Port will be associated with either the Input Register or the Output Register. | | | | | If data is to be transferred through the Master Port to the Input Register, the MFLG reflects the contents of the input Register; after any Start command is entered, MFLG will go active (LOW) whenever the Input Register is not full. MFLG is forced HIGH by any command other than a Start. Conversely, if the Master Port is associated with the Output Register, MFLG reflects the contents of the Output Register (except in Single Port configuration; see Detailed Description). MFLG will go active (LOW) whenever the Output Register is not empty. In Single Port Configuration, the Master Port Flag reflects the contents of the Input Register, while the Slave Port Flag (SFLG) is associated with the Output Register. | # PIN DESCRIPTION (Cont.) | | | | PIN DESCRIPTION (Cont.) | | | | | | | | |----------------|------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Pin No. | Name | 1/0 | Description | | | | | | | | | 2-5,<br>30-36 | SP <sub>0</sub> -SP <sub>7</sub> | 1/0 | (Slave Port Bus, Bidirectional). The Slave Port provides a second data input/output interface to the DCP allowing overlapped input, output and ciphering operations. The tri-state Slave Port outputs will be driver only when Slave Port Chip Select (SCS) and Slave Port Data Strobe (SDS) are both LOW and SFLG = 0 and the internal Port Control Configuration allows output to the Slave Port. SP <sub>0</sub> is the LOW order bit. Data entered or retrieved through this port is most significant byte first. | | | | | | | | | 30 | SCS | 1 | (Slave Port Chip Select). This active LOW signal is logically combined with Slave Port Data Strobe (SDS) to facilitate Slave Port data transfers in a bus environment. SCS is not latched internally and may be tied permanently LOW without impairing Slave Port operation. | | | | | | | | | 29 | SDS | f | (Slave Port Data Strobe). This active LOW input, in coincidence with Slave Port Chip Select (SCS) LOW indicates to the DCP that valid data is on the SP <sub>D</sub> -SP <sub>7</sub> lines for an input operation, or that data is to be driven onto the SP <sub>D</sub> -SP <sub>7</sub> lines for output. The direction of data flow is determined by control bits in the Mode Register (see Register Description). | | | | | | | | | 31 | SFLG | 0 | (Slave Port Flag). This active LOW output indicates the state of either the Input Register or the Output Register, depending on control bits in the Mode Register. In Single Port Configuration, SFLG will go active whenever the Output Register is not empty during normal processing. In Dual Port Configuration, SFLG will reflect the content of whichever register is associated with the Slave Port. If the Input Register is assigned to the Slave Port, SFLG will go active whenever the Input Register is not full; once any of the Star commands has been entered. SFLG will be forced inactive if any other command is entered. Conversely, if the Slave Port is assigned to the Output Register, SFLG will go active whenever the Output Register is no empty. | | | | | | | | | 6-9,<br>32, 35 | AUX <sub>0</sub> -AUX <sub>7</sub> | 1/0 | (Auxiliary Port Bus, Bidirectional). When the DCP is operated in Multiplexed Control Mode (C/K LOW) these eight lines form a key-byte input port which may be used to enter the Master and Session Keys. Ir fact, this port is the only path available for entering the Master Key. (Session Keys may alternatively be entered via the Master Port.) AUX <sub>0</sub> is the low-order bit, and is considered to be the parity bit in key bytes. The most significant byte is entered first. | | | | | | | | | | | | When the DCP is operated in Direct Control Mode (C/K HIGH), the Auditary Port's key-entry function is disabled and five of the eight lines become direct control/status lines for interfacing to high-speed microprogrammed controllers. In this case, AUX <sub>0</sub> , AUX <sub>1</sub> and AUX <sub>4</sub> have no function, and the other pins are defined as follows below. | | | | | | | | | 34 | AUX <sub>5</sub> -S/S | I | (Start/Stop). When this pin goes LOW (Stop), the DCP will follow the sequence that would normally occur were a Stop command to be entered. Conversely, when this pin goes HIGH, a sequence equivalent to a Start Encryption or Start Decryption command will be followed. At the time AUX <sub>5</sub> -S/S goes HIGH, the leve on AUX <sub>6</sub> -E/D (see below) selects either the Start Encryption or Start Decryption interpretation. | | | | | | | | | 32 | AUX <sub>7</sub> -K/D | 1 | (Key/Data). When this signal goes HIGH, the DCP initiates a key-data input sequence as if a Load Clear E or D Key through Master Port command had been entered. The level on AUX <sub>6</sub> -E/D will determine whether the subsequently entered clear-key bytes are written into the E Key Register (E/D HIGH) or the D Key Register (E/D LOW). | | | | | | | | | | | | AUX7-K/\(\tilde{D}\) and AUX5-S/\(\tilde{S}\) are mutually exclusive control lines; when one goes active (HIGH), the other must be and remain inactive (LOW) until the first returns to an inactive state. In addition, both lines must be inactive (LOW) whenever a transition occurs on C/\(\tilde{K}\) (entering or exiting Direct Control Mode). | | | | | | | | | 33 | AUX <sub>6</sub> -E/D̄ | I | (Encrypt/Decrypt). When AUX <sub>5</sub> -S/S goes HIGH, initiating a normal data ciphering operation, this input specifies whether the ciphering algorithm is to encrypt (E/D HIGH) or decrypt (LOW). | | | | | | | | | | | | When AUX7-K/D̄ goes HIGH, initiating entry of key bytes, the level on AUX6-E/D̄ specifies whether the bytes are to be written into the E Key Register (E/D̄ HIGH) or the D Key Register (E/D̄ LOW). | | | | | | | | | | | | The AUX <sub>6</sub> -E/D input is not latched internally, and must be held constant whenever one or more of AUX <sub>5</sub> -S/S, AUX <sub>7</sub> -K/D, AUX <sub>2</sub> -BSY, or AUX <sub>3</sub> -CP are active. Failure to maintain the proper level on AUX <sub>6</sub> -E/D during loading or ciphering operations will result in scrambled data in the internal registers. | | | | | | | | | 8 | AUX <sub>2</sub> -BSY | 0 | (Busy). This active LOW status output gives a hardware indication that the ciphering algorithm is in operation. AUX2-BSY is driven by the BSY bit in the Status Register (see Register Description), such that when the BSY bit is "1" (active), AUX2-BSY is LOW. | | | | | | | | | 9 | AUX3-C₽ | 0 | (Command Pending). This active LOW status output gives a hardware indication that the DCP is ready to accept input of key bytes following a LOW-to-HIGH transition on AUX7-K/D. AUX3-CP is driven by the CF bit in the Status Register, such that when the CP bit is "1" (active), AUX3-CP is LOW. | | | | | | | | | 11 | ASTB | I | (Auxiliary Port Strobe). The rising (trailing) edge of ASTB strobes the key data on pins AUX <sub>0</sub> -AUX <sub>7</sub> into the appropriate internal key register in Multiplexed Control Mode (C/K LOW). This input is ignored unless AFLG and C/K are both LOW. One byte of key data is entered on each ASTB, the most significant byte first | | | | | | | | | 10 | AFLG | 0 | (Auxiliary Port Flag). This active LOW output signal indicates that the DCP is expecting key data to be entered on pins AUX <sub>2</sub> -AUX <sub>7</sub> . This can occur only when C/K is LOW and a Load Key Through AUX Por command has been entered. AFLG will remain active (LOW) during input of all eight bytes, and will go inactive with the leading edge of the eighth strobe (ASTB). | | | | | | | | | 12 | PAR | 0 | (Parity). The DCP checks all key bytes for correct (odd) parity as they are entered through either the Master Port (Multiplexed or Direct Control Mode) or the Auxiliary Port (Multiplexed Control Mode only), If any key byte contains even parity, the PAR bit in the Status Register is set to "1," and PAR goes LOW. (See Parity Checking of Keys.) Least significant bit of key data is the parity. | | | | | | | | # **DETAILED DESCRIPTION** The overall design of the DCP, as shown in the block diagram, is optimized for high data throughput. Data bytes can be transferred through both the Master and Slave ports, and key bytes can be written through both the Auxiliary and Master ports. Three 8-bit buses, Input, Output and C Bus, carry data and key bytes between the ports and the internal registers. Three 56-bit, write-only key registers are provided for the Master (M) Key, the Encryption (E) Key and the Decryption (D) Key. Parity checking is provided on incoming key bytes. Two 64-bit registers are provided for Initializing Vectors (IVE and IVD) required for chained (feedback) ciphering modes. Three 8-bit registers (Mode, Command and Status) are accessible through the Master Port for interfacing to a host microprocessor, such as the AmZ8000. # Algorithm Processing The DCP's algorithm processing unit (see the block diagram) is designed to encrypt and decrypt data according to the National Bureau of Standards Data Encryption Standard (DES), as specified in Federal Information Processing Standards Publication 46. The DES specifies a method for encrypting 64-bit blocks of clear data ("plain text") into corresponding 64-bit blocks of "cipher text." The DCP offers three ciphering methods selected by the Cipher Type field of the Mode Register: Electronic Code Book (ECB), Cipher Block Chain (CBC) and Cipher Feedback (CFB). These methods are implemented in accordance with Federal Information Processing Standards Publication 46. Electronic Code Book (ECB) is a straightforward implementation of the DES: 64 bits of clear data in, 64 bits of cipher text out, with no cryptographic dependence between blocks. Cipher Block Chain (CBC) also operates on blocks of 64 bits, but includes a feedback step which chains consecutive blocks so that repetitive data in the plain text (such as ASCII blanks) does not yield repetitive cipher text; CBC also provides an error extension characteristic valuable in protecting against fraudulent data insertions and deletions. Cipher Feedback (CFB) is an additive stream cipher method in which the DES generates a pseudorandom binary stream which is then exclusive-OR'd with the clear data to form the cipher text. The cipher text is then fed back to form a portion of the next DES input block. The DCP implements 8-bit cipher feedback, with data input, output, and feedback paths being one byte wide. This method is useful for low speed, characterat-a-time serial communications. # **Multiple Key Registers** The DCP provides the necessary registers to implement a multiple-key or Master-Key system. In such an arrangement, a single Master Key, stored in the DCP M Key Register, is used only to encrypt session keys for transmission to remote DES equipment and to decrypt session keys received from such equipment. The M Key Register may be loaded (with plain text) only through the Auxiliary Port, using the Load Clear Master Key command. (See Commands.) In addition to the M Key Register, the DCP contains two session key registers: the E Key Register, used to encrypt clear text, and the D Key Register, used to decrypt cipher text. All three registers are loaded by writing commands like Load Clear E Key through Master Port into the Command Register, and then writing the eight bytes of key data to the port when the Command Pending = "1" in the Status Register. (See Commands.) # Operating Modes: Multiplexed Control vs. Direct Control The DCP can be operated in either of two basic interfacing modes determined by the logic level on the $C/\overline{K}$ input pin. In Multiplexed Control Mode ( $C/\overline{K}$ LOW), the DCP is internally configured to allow a host CPU to directly address five of the internal control/status/data registers and thereby control the device via mode and command values written to these registers. Also, in Multiplexed Control Mode, the Auxiliary Port is enabled for key-byte input. If the logic level on $C/\overline{K}$ is brought HIGH, the DCP enters Direct Control Mode, and the Auxiliary Port pins are converted into direct hardware status or control signals that are capable of instructing the DCP to perform a functionally complete subset of its cipher processing at very high throughputs. This operating mode is particularly well-suited for ciphering data for high-speed peripheral devices such as magnetic disk or tape. ### **Data Flow** Bits $M_2$ , $M_3$ of the Mode Register control the flow of data into and out of the DCP through the Master and Slave Ports. Three basic configurations are provided: Single Port and two Dual Port configurations. # Single Port Configuration The simplest configuration occurs when the Mode Register configuration bits are set to Master Port only. Under this operating configuration, the Encrypt/Decrypt bit (M<sub>4</sub>) controls the processing of data. Data to be encrypted or decrypted is written to the Master Port Input Register address. To facilitate monitoring of the Input Register status, the MFLG signal goes LOW when the Input Register is not full. Data is read by the host CPU through the Master Port Output Register address. Pin SFLG goes LOW when the Output Register is not empty. Thus, MFLG is redefined as a Master Output Flag and SFLG is redefined as a Master Output Flag. # **Dual Port, Master Port Clear Configuration** In the dual port configurations, both the Master and Slave Ports are used for data entry and removal. In the Master Port Clear configuration, clear text for encryption can be entered only through the Master Port, and clear text resulting from decryption can be read out only through the Master Port. Cipher text can be handled only through the Slave Port. The actual direction of data flow is controlled either by the Encrypt/Decrypt bit ( $M_4$ ) in the Mode Register, or by the Start Encryption or Start Decryption commands. If encryption is specified, clear data will flow through the Master Port to the Input Register, and cipher data will be available at the Slave Port when it is ready to be read out of the Output Register. For decryption, the process is reversed, cipher data being written to the Input Register through the Slave Port and Clear data being read from the Output Register through the Master Port. # Dual Port, Slave Port Clear Configuration This configuration is identical to the previously described Dual Port, Master Port Clear configuration, except that the direction of ciphering is reversed. That is, all data flowing in or out of the Master Port is cipher text, and all data at the Slave Port is clear text. # Master Port Read/Write Timing The DCP's Master Port is designed to operate directly with the multiplexed address-data bus of the AmZ8000 processor. Several features of the Master Port logic should be stressed. - The level on Master Port Chip Select (MCS) is latched internally on the rising (trailing) edge of Master Port Address Strobe (MAS), thus relieving external address decode circuitry of the responsibility for latching chip select at address time. - The levels on MP<sub>1</sub>, MP<sub>2</sub> are also latched internally on the rising edge of MAS, and are subsequently decoded to enable reading and writing of the DCP's internal registers (Mode, Command, Status, Input and Output). Again, this eliminates the need for external address latching and decoding. Data transfers through the Master Port are controlled by the levels and transitions on Master Port Data Strobe (MDS) and Master Port Read/Write (MR/W), the former controlling the timing and the latter controlling the transfer direction. Note that data transfers do not disturb either the chip-select or address latches, so that once the DCP and a particular register have been selected, any number of reads or writes of that register can be accomplished without intervening address cycles. This feature could greatly speed up loading keys and data, given the necessary transfer control external # Loading Keys and Initializing Vector (IV) Registers Because the key and initializing vector registers are not directly addressable through any of the DCP's ports, keys and vector data must be loaded (and, in the case of vectors, read out) via "command data sequences" (see Commands). Most of the commands recognized by the DCP are of this type: a Load or Read command is written to the Command Register through the Master Port; the command processor responds by asserting the Command Pending output; the user then either written eight bytes of key or vector data through the Master or Auxiliary Port, as appropriate to the specific command, or reads eight bytes of vector data from the Master Port. In Direct Control Mode, only the E Key and D Key registers can be loaded; the M Key and IV Registers are inaccessible. Loading the E and D Key registers is accomplished by asserting the proper state on the AUX6-E/D input (HIGH for E Key, LOW for D Key) and then raising the AUX7-K/D input, indicating that key loading is required. The command processor will attach the proper key register to the Master Port and assert the AUX3-CP (Command Pending) signal (active LOW). The eight key bytes may then be written to the Master Port. In Multiplexed Control Mode, all key and vector registers are writable, and all but the Master (M) Key Register may be loaded with encrypted, as well as clear, data. If the operation is a Load Encrypted command, the subsequent data written to the Master or Auxiliary Port (as appropriate) is routed first to the Input Register and decrypted before being written into the specified key or vector register. ## Parity Checking of Keys Key bytes are considered to contain seven bits of key information and one parity bit. By DES designation, the low-order bit is the parity bit. The parity checking circuit is enabled whenever a byte is written to one of three key registers. The output of the parity detection circuit is connected to pin $\overline{PAR}$ , and the state of this pin is reflected in Status Register bit PAR (S3). Status Register bit PAR goes to "1" whenever a byte with even parity (an even number of "1s") is detected. In addition to the PAR bit, the Status Register has a Latched Parity Bit (LPAR, S4) which is set to "1" whenever the Status Register PAR bit goes to "1." Once set, the LPAR bit is not cleared until a reset occurs or a new Load Key command is issued. When an encrypted key is entered, the parity detect logic operates only after the decrypted key is available. The encrypted data is not checked for parity. The PAR signal will reflect the state of the decrypted bytes on a byte-to-byte basis, as they are clocked through the parity check logic on their way to the Key Register. Thus, the time PAR indicates the status of a byte of decrypted key data may be as short as four clock cycles. The LPAR bit in the Status Register will indicate if any erroneous bytes of data were entered. # Initialization The DCP can be reset in several ways: 1. By the "Software Reset" command. - By a hardware reset, which occurs whenever both MAS and MDS go LOW simultaneously. - 3. By writing to the Mode Register. - 4. By aborting any command. All these sequences are the same internally, except that loading the Mode Register does not subsequently reset the Mode Register. Once a reset process starts, the DCP is unable to respond to further commands for approximately five clock cycles. If a power-up hardware reset is used, the leading edge of the reset signal should not occur until approximately 1 ms after $V_{CC}$ has reached normal operating voltage. This delay time is needed for internal signals to stabilize. # **Register Description** The registers in the DCP which can be directly addressed through the Master Port are shown with their addresses in Figure 1. A brief description of these registers and others not directly accessible is given below. # **Command Register** Data written to the 8-bit, write-only Command Register through the Master Port is interpreted as an instruction. A detailed description of each command is given under Detailed Description, and the commands and their binary representations are summarized in Figure 2. # Status Register The bit assignments in the read-only Status Register are shown in Figure 4. The PAR, AFLG, SFLG and MFLG bits indicate the status of the like-named output pins, as do the bits Busy and Command Pending when the DCP is in Direct Control Mode (C/K HIGH). In each case, the output signal will be active LOW when the corresponding status bit is a "1." The Parity bit indicates the parity of the most recently entered key byte. The LPAR bit, on the other hand, indicates whether any key byte with even parity has been encountered since the last Reset or Load Key command. The Busy bit will be a "1" whenever the ciphering algorithm unit is actively encrypting or decrypting data, either as a response to a command, such as Load Encrypted Key (in which case the Command Pending bit will be a "1"), or in the ciphering of regular text (indicated by the Start/Stop bit being a "1"). The Busy bit will remain a "1" even after ciphering is complete if the ciphered data cannot be transferred to the Output Register because that register still contains output from a previous ciphering cycle. Busy will be "0" at all other times, including if no ciphering is possible because no data has been written to the Input Register. The Command Pending bit will be set to "1" by any command whose execution requires the transfer of data to or from a non-addressable internal register, such as when writing key bytes to the E Key Register or reading bytes from the IVE Register. Thus, Command Pending will be set following all commands except the three Start commands, the Stop command and the Software Reset command. Command Pending will return to "0" after all eight bytes have been transferred following Load Clear, Read Clear or Read Encrypted commands and after data has been transferred, decrypted and loaded into the desired register following Load Encrypted commands. | C/K | MP2 | MP1 | MR/W | MCS | Register Addressed | |-----|-----|-----|------|-----|----------------------| | 0 | X | 0 | 0 | 0 | Input Register | | 0 | х | 0 | 1 | 0 | Output Register | | 0 | 0 | 1 | 0 | 0 | Command Register | | 0 | 0 | 1 | 1 | 0 | Status Register | | 0 | 1 | 1 | X | 0 | Mode Register | | Х | × | Х | × | 1 | No Register Accessed | | 1 | × | х | 0 | 0 | Input Register | | 1 | X | х | 1 | 0 | Output Register | Figure 1. Master Port Register Addresses | Hex<br>Code | Command | |-------------|---------------------------------------------| | 90 | Load Clear M Key through Auxiliary Port | | 91 | Load Clear E Key through Auxiliary Port | | 92 | Load Clear D Key through Auxiliary Port | | 11 | Load Clear E Key through Master Port | | 12 | Load Clear D Key through Master Port | | B1 | Load Encrypted E Key through Auxiliary Port | | B2 | Load Encrypted D Key through Auxiliary Port | | 31 | Load Encrypted E Key through Master Port | | 32 | Load Encrypted D Key through Master Port | | 85 | Load Clear IVE through Master Port | | 84 | Load Clear IVD through Master Port | | A5 | Load Encrypted IVE through Master Port | | A4 | Load Encrypted IVD through Master Port | | 8D | Read Clear IVE through Master Port | | 8C | Read Clear IVD through Master Port | | A9 | Read Encrypted IVE through Master Port | | A8 | Read Encrypted IVD through Master Port | | 39 | Encrypt with Master Key | | 41 | Start Encryption | | 40 | Start Decryption | | C0 | Start | | E0 | Stop | | 00 | Software Reset | Figure 2. Command Codes in Multiplexed Control Mode | | | Pins | | | |----|---------|---------|---------|-----------------------------------------| | C/ | AUX7-K/ | AUX6-E/ | AUX5-S/ | Command<br>Initiated | | Н | L | L | t | Start Decryption | | Н | L | Н | t | Start Encryption | | Н | L | Х | ı | Stop | | н | t | L | L | Load D Key Clear<br>through Master Port | | Н | t | н | L | Load E Key Clear<br>through Master Port | | н | ı | х | L | End Load Key<br>Command | | Н | Н | X | Н | Not Allowed | | L | Data | Data | Data | AUX Pins Become<br>Key-Byte Inputs | Figure 3. Implicit Command Sequences in Direct Control Mode Figure 4. Status Register Bit Assignments The Start/Stop bit is set to "1" when one of the Start commands is entered, and is reset to "0" whenever a reset occurs or when a new command other than a Start is entered. # Mode Register Bit assignments in this 5-bit read/write register are shown in Figure 5. The Cipher Type bits $(M_1,\,M_0)$ indicate to the DCP which ciphering algorithm is to be used. On reset, the Cipher Type defaults to Electronic Code Book. Configuration bits $(M_3, M_2)$ indicate which data ports are to be associated with the Input and Output Registers and flags. When these bits are set to the Single Port, Master-only configuration $(M_3, M_2 = 10)$ the Slave Port is disabled, and no manipulation of Slave Port Chip Select $(\overline{SCS})$ or Data Strobe $(\overline{SDS})$ can result in data movement through the Slave Port; all data transfers are accomplished through the Master Port, as described more fully in Detailed Description. Both $\overline{MFLG}$ and $\overline{SFLG}$ are used in this configuration; $\overline{MFLG}$ gives the status of the Input Register and $\overline{SFLG}$ the Output Register. When the Configuration Bits are set to one of the Dual Port configurations ( $M_3$ , $M_2$ = 00 or 01), both the Master and Slave Ports are available for input and output. When $M_3$ , $M_2$ = 01 (the default configuration), the Master Port handles clear data while the Slave Port handles encrypted data. Configuration $M_3$ , $M_2$ = 00 reverses this assignment. Actual data direction at any particular moment is controlled by the Encrypt/Decrypt bit. The Encrypt/Decrypt bit (M<sub>4</sub>) instructs the DCP algorithm processor to encrypt or decrypt the data from the Input Register using the ciphering method specified by the Cipher Type bits. The Encrypt/Decrypt bit also controls data flow within the DCP. For example, when the configuration bits are "01" (Dual Port, Master Clear, Slave encrypted) and the Encrypt/Decrypt bit is "1" (encrypt), clear data will flow into the DCP through the Master Port, and encrypted data will flow out through the Slave Port. When the Encrypt/Decrypt bit is set to "0" (decrypt), data flow reverses. Figure 5. Mode Register Bit Assignments # Input Register The 64-bit, write-only Input Register is organized to appear to the user as eight bytes of push down storage. A status circuit monitors the number of bytes that have been stored. The register is considered empty when the data stored in it has been or is being processed; it is considered full when one byte of data has been entered in Cipher Feedback or when eight bytes of data have been entered in the Electronic Code Book or Cipher Block Chain. If the user attempts to write data into the Input Register when it is full, the Input Register will disregard the attempt; no data in the register will be destroyed. ## **Output Register** The 64-bit, read-only Output Register is organized to appear to the user as eight bytes of pop-up storage. A status circuit detects the number of bytes stored in the Output Register. The register is considered empty when all the data stored in it has been read out by the host CPU, and is considered full if it still contains one or more bytes of output data. If a user attempts to read data from the Output Register when it is empty, the buffers driving the output bus will remain in a three-state condition. The following multibyte registers cannot be directly addressed, but are loaded or read in response to commands written to the Command Register. (See Commands.) # M, E, D Key Registers There are three 64-bit, write-only key registers in the DCP: the Master (M) Key Register; the Encrypt (E) Key Register; and the Decrypt (D) Key Register. The Master Key can be loaded only with clear data through the Auxiliary Port. The Encrypt and Decrypt Keys can be loaded in any of four ways: (1) as clear data through the Auxiliary Port; (2) as clear data through the Master Port; (3) as encrypted data through the Auxiliary Port; or (4) as encrypted data through the Master Port. In the last two cases, the encrypted data is first routed to the Input Register, decrypted using the M Key, and finally written to the target key register from the Output Register. # Initializing Vector Registers Two 64-bit registers are provided to store feedback values for Cipher Feedback and Chained Block ciphering methods. One Initializing Vector (IVE) register is used during encryption; the other (IVD) during decryption. Both registers can be loaded with either clear or encrypted data through the Master Port (in the latter case, the data is decrypted before being loaded into the IV register), and both may be read out either clear or encrypted through the Master Port. (See Commands.) | Encrypt/<br>Decrypt<br>M4 | | ort<br>uration<br>M2 | Input<br>Register<br>Flag | Output<br>Register<br>Flag | |---------------------------|---|----------------------|---------------------------|----------------------------| | 0 | 0 | 0 | MFLG | SFLG | | 0 | 0 | 1 | SFLG | MFLG | | 0 | 1 | 1 0 | MFLG | SFLG | | 1 | 0 | 0 | SFLG | MFLG | | 1 | 0 | 1 1 | MFLG | SFLG | | 1 | 1 | 0 | MFLG | SFLG | Figure 6. Association of Master Port Flag (MFLG) and Slave Port Flag (SFLG) with Input and Output Registers # Commands All operations of the DCP result from command inputs, which are entered in Multiplexed Control Mode by writing a command byte to the Command Register. Command inputs are entered in Direct Control Mode by raising and lowering the logic levels on the AUX7-K/D̄, AUX6-E/D̄ and AUX5-S/S̄ pins. Figure 2 shows all commands that may be given in Multiplexed Control Mode. Figure 3 shows that subset executable in Direct Control Mode. # Load Clear M Key Through Auxiliary Port (90 Hex) Load Clear E Key Through Auxiliary Port (91) # Load Clear D Key Through Auxiliary Port (92) These commands override the data flow specifications set in the Mode Register and cause the Master (M), Encrypt (E), or Decrypt (D) Key Register to be loaded with eight bytes written to the Auxiliary Port. After the Load command is written to the Command Register, the Auxiliary Port Flag (AFLG) will go active (LOW) and the corresponding bit in the Status Register (S<sub>2</sub>) will go to "1," indicating that the device is able to accept key bytes at the Auxiliary Port pins. Additionally, the Command Pending bit (S<sub>6</sub>) will go to "1" during the entire loading process. Each byte is written by placing an active LOW signal on the Auxiliary Port Strobe (ĀSTĒ) once data has been set up on the Auxiliary Port pins. The actual write process occurs on the rising (trailing) edge of ĀSTĒ. (See Switching Characteristics for exact set up, strobe width, and hold times.) The Auxiliary Port Flag (AFLG) will go inactive immediately after the eighth strobe goes active (LOW). However, the Command Pending bit (Sg) will remain "1" for several more clock cycles, until the key loading process is completed. All key bytes are checked for correct (odd) parity as they are entered (see Parity Checking). # Load Clear E Key Through Master Port (11 Hex) Load Clear D Key Through Master Port (12) These commands are available in both multiplexed control and direct control modes. They override the data flow specifications set in the Mode Register and attach the Master Port inputs to the Encrypt (E) or Decrypt (D) Key Register, as appropriate, until eight key bytes have been written. In Multiplexed Control Mode, the command is initiated by writing the Load command to the Command Register. In Direct Control Mode, the command is initiated by raising the AUX<sub>7</sub>-K/D̄ control input while the AUX<sub>5</sub>-S/S̄ input is LOW. In this later case, the level on AUX<sub>6</sub>-E/D̄ determines which key register is written (HIGH = E Register). Once the command has been recognized, the Command Pending bit (S<sub>6</sub> in the Status Register) will go to "1" and in Direct Control Mode AUX<sub>3</sub>- $\overline{\text{CP}}$ will go active (LOW), indicating that key entry may proceed. The host system then writes exactly eight bytes to the Master Port (at the Input Register address in Multiplexed Control Mode). When the key register has been loaded, Command Pending will return to "0," and in Direct Control Mode, the AUX<sub>3</sub>-CP output will go inactive, indicating that the DCP can accept the next command. # Load Encrypted E Key Through Auxiliary Port (B1 Hex) Load Encrypted D Key Through Auxiliary Port (B2) Execution of these commands (in Multiplexed Control Mode only) is similar to the Load Clear E (D) Key Through Auxiliary Port, except that key bytes are first decrypted using the Electronic Code Book algorithm and the Master (M) key, and then loaded into the appropriate key register, after having passed through the parity check logic (see Parity Checking). The Command Pending bit $(S_6)$ will be "1" during the entire decrypt-and-load operation. In addition, the Busy bit $(S_5)$ will be "1" during the actual decryption process. # Load Encrypted E Key Through Master Port (31 Hex) Load Encrypted D Key Through Master Port (32) These commands (in Multiplexed Control Mode only) are similar in effect to Load Clear E (D) Key Through Master Port, except that key bytes are initially decrypted using the Electronic Code Book algorithm and the Master (M) Key, and then loaded byte-by-byte into the target key register, after having passed through the parity check logic (see Parity Checking). The Command Pending bit (S<sub>6</sub>) will be "1" during the entire decrypt-and-load operation. In addition, the Busy bit (S<sub>5</sub>) will be "1" during the actual decryption process. # Load Clear IVE Register Through Master Port (85 hex) Load Clear IVD Register Through Master Port (84) These commands (in Multiplexed Control Mode only) are virtually identical to Load Clear E (or D) Key Through Master Port except that the data written to the Input Register address is routed to the Encryption Initializing Vector (IVE) or Decryption Initializing Vector (IVD) Register instead of a key register, and no parity checking occurs. Command Pending (Se) is a "1" during the entire loading process. # Load Encrypted IVE Register Through Master Port (A5 Hex) ### Load Encrypted IVD Register Through Master Port (A4) These commands are analogous to the Load Encrypted E (or D) Key Through Master Port commands. The data flow specifications set in the Mode Register are overridden, and the eight vector bytes are decrypted using the Decryption (D) Key and the Electronic Code Book algorithm. The resulting clear vector bytes are loaded into the target Initializing Vector register, and no parity checking occurs. The Busy bit (S<sub>5</sub>) does not go to "1" during the decryption process, but Command Pending (S<sub>6</sub>) will be "1" during the entire decryption-and-load operation. # Read Clear IVE Register Through Master Port (8D Hex) Read Clear IVD Register Through Master Port (8C) The effect of these commands (in Multiplexed Control Mode only) is to override the data flow specifications set in the Mode Register and to connect the appropriate initializing Vector Register to the Master Port at the Output Register address. In this state, each IV register appears as eight bytes of FIFO storage. The first byte of data will be available 6 clocks after loading the command register. The command pending bit will be set to "1" and will remain a "1" until sometime after the eighth byte is read out. The host system has the responsibility to read out exactly eight bytes. # Read Encrypted IVE Register Through Master Port (A9 Hex) # Read Encrypted IVD Register Through Master Port (A8) The effect of these commands (in Multiplexed Control Mode only) is to override the specifications set in the Mode Register and to encrypt the contents of the specified Initializing Vector Register using the Electronic Code Book algorithm and the Encrypt (E) Key. The resulting cipher text is placed in the Output Register, from which it can be read out as eight bytes, through the Master Port. During the actual encryption process, the Busy bit (S<sub>5</sub>) will be "1." When Busy goes to "0," the encrypted vector bytes are ready to be read out. Command Pending (S<sub>6</sub>) will be "1" during the entire encryption-andoutput process, and will go to "0" when the eighth byte is read out. The host system is responsible for reading out exactly eight bytes. ### Encrypt with Master (M) Key (39 Hex) This command, in Multiplexed Control Mode only, overrides the data flow specifications set in the Mode Register and causes the DCP to accept eight bytes from the Master Port written to the Input Register. When eight bytes have been received, the DCP encrypts the input using the Master (M) Key. The encrypted data is loaded into the Output Register where it may be read out through the Master Port. The Command Pending (S6) and Busy (S5) bits are used to sense the three phases of this operation. Command Pending goes to "1" as soon as the Input Register can accept data. When exactly eight bytes have been entered, the Busy bit will go to "1" until the encryption process is complete. When Busy goes to "0," the encrypted data is available to be read out. Command Pending will return to "0" when the eighth byte has been read. # Start Encryption (41 Hex) ### Start Decryption (40) # Start (C0) The three "Start" commands begin normal data ciphering by setting the Start/Stop bit (S<sub>7</sub>) in the Status Register to "1." The Start Encryption and Start Decryption commands explicitly specify the ciphering direction by forcing the Encrypt/Decrypt bit (M<sub>4</sub>) in the Mode Register to "1" of "0," respectively; whereas, Start uses the current state of the Encrypt/Decrypt bit, as specified in a previous Mode Register lead. When a Start command has been entered, the Port Status Flag (MFLG or SFLG) associated with the Input Register will become active (LOW), indicating that data may be written to the Input Register to begin ciphering. In Direct Control Mode, the Start command is issued by raising the level on the AUX5-S/ $\bar{S}$ input (see Figure 3). The ciphering direction is specified by the level on AUX6-E/ $\bar{D}$ . If AUX6-E/ $\bar{D}$ is high when AUX5-S/ $\bar{S}$ goes HIGH, the command is Start Encryption; if AUX6-E/ $\bar{D}$ is low, it is Start Decryption. # Stop (E0 Hex) The Stop command clears the Start/Stop bit (S<sub>7</sub>) in the Status Register to "0." This causes the input flag (MFLG or SFLG) to become inactive and inhibits the loading of any further input into the algorithm unit. If ciphering is in progress (Busy bit (S<sub>5</sub>) is "1" or AUX<sub>2</sub>-BSY is active), it will finish and any data in the Output Register will remain accessible: In Direct Control Mode, the Stop command is implied when the signal level on the AUX $_5$ -S/ $\overline{S}$ input goes from HIGH to LOW (see Figure 3). # Software Reset (00) This command has the same effect as a hardware reset (MAS and MDS low): it forces the DCP back to its default configuration, and all processing flags go into inactive mode. The default configuration includes setting the Mode Register to Electronic Code Book cipher type, and Dual Port Configuration with Master Port clear. Slave Port encrypted. # **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150 | °C | |-----------------------------------|----| | Voltage on Any Pin | | | with Respect to Ground0.5 to +7.0 | 0٧ | | Power Dissipation1.5 | W | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. # **OPERATING RANGES** | Grade | TA | Vcc | Vss | |------------|---------------|--------|-----| | Commercial | 0°C to 70°C | 5V ±5% | ٥V | | Industrial | -40°C to 85°C | 5V ±5% | 0V | Operating ranges define those limits over which the functionality of the device is guaranteed. # Am9518/AmZ8068 DC CHARACTERISTICS over operating range unless otherwise specified $T_A = 0$ to 70°C, $V_{CC} = +5.0V \pm 5\%$ , $V_{SS} = 0V$ | Parameters | Description | Test Conditions | Min | Тур | Max | Units | |-----------------|------------------------|-----------------------------------------------------------|------|-----|------|-------| | V <sub>IL</sub> | Input Low Voltage | | -0.5 | | .8 | Volts | | V <sub>IH</sub> | Input High Voltage | | 2.2 | | Vcc | Volts | | VOL | Output Low Voltage | I <sub>OL</sub> = 3.2mA | | | .40 | Volts | | VOH | Output High Voltage | I <sub>OH</sub> = -400μA | 2.4 | | | Volts | | lı | Input Leakage Current | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | | ± 10 | μΑ | | loz | Output Leakage Current | V <sub>SS</sub> + .40 ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | | ± 10 | μΑ | | lcc | Supply Current (AVER.) | | | 150 | 250 | mA | # SWITCHING TEST INPUT WAVEFORM # Am9518/AmZ8068 SWITCHING CHARACTERISTICS The table below specifies the guaranteed performance of this device over the Commercial Operating Range of 0 to $\pm$ 70°C with V<sub>CC</sub> from 4.75 to 5.25V. All data are in nanoseconds. Switching tests are made with inputs and outputs measured at 0.8V for a LOW and 2.0V for a HIGH. Outputs are fully loaded, with $C_L \ge$ =50pF. See Switching Waveform figures for graphic illustration of timing parameters. # SWITCHING CHARACTERISTICS over operating range (Note 1) | | | | | Am9518 | | | AmZ8068 | | | |----------|---------------------------------------------------------------|----------------------------------------------------------|-----|----------|------|-----|---------|------|-------| | Number | Parameters | Description | Min | Тур | Max | Min | Тур | Max | Unite | | Clock | | | | | | | | | | | 1 | TWH | Clock Width (HIGH) | 150 | | | 115 | | | ns | | 2 | TWL | Clock Width (LOW) | 150 | | | 115 | | | ns | | 3 | TC | Clock HIGH to Next Clock HIGH (Clock Cycle) | 320 | | 1000 | 250 | | 1000 | ns | | Reset | | | | | | | | | | | 5 | 5 TG1LG1H MDS · MAS LOW to MDS · MAS HIGH (Reset Pulse Width) | | тс | | | тс | | | ns | | 6 | TCHG1H | Clock HIGH to MDS - MAS HIGH | 0 | | 50 | 0 | | 50 | ns | | Direct C | Control Mode | | | | | | | | | | 9 | TNLMH | S/Š LOW to C/K HIGH (Setup) | 3TC | | | этс | | | ns | | 10 | TKLMH | K/D LOW to C/K HIGH (Setup) | 3TC | | | 3TC | | | ns | | 11 | TMHNH | C/K HIGH to S/S HIGH | 6TC | | | 6TC | - | | ns | | 12 | ТМНКН | C/K HIGH to K/D HIGH | 6TC | | | 6TC | | | ns | | 14 | TEVKH | E/D VALID to K/D HIGH (Setup) | 3TC | | | 3TC | | | ns | | 15 | TKHRL | K/D HIGH to CP LOW | | | 300 | | | 300 | ns | | 17 | TKLEX | K/D LOW to E/D INVALID (Hold) | TC | <u> </u> | | TC | | | ns | | 19 | TCLNV | Clock LOW to S/S VALID | 20 | | 80 | 20 | | 80 | ns | | 20 | TEVNH | E/D VALID to S/S HIGH (Setup) | 3TC | | | 3TC | | | ns | | 21 | TNHF1L | S/S HIGH to MFLG (SFLG) LOW (Port Input Flag) | | | 300 | | | 230 | ns | | 22 | TCHF1L | Clock HIGH to MFLG (SFLG) LOW (Port Input Flag) (Note 2) | | | 300 | | | 230 | ns | | 24 | TCHBL | Clock HIGH to BSY LOW | | | 400 | | | 300 | ns | | 25 | TCLBH | Clock LOW to BSY HIGH | 7 | | 300 | | | 230 | ns | | 27 | TCHF1L | Clock HIGH to MFLG (SFLG) LOW (Port Output Flag) | | | 300 | | | 230 | ns | | 28 | TNLF1H | S/S LOW to MFLG (SFLG) HIGH (Port Input Flag) (Note 3) | | | 300 | | | 230 | ns | | Multiple | xed Control M | ode — Master Port | | | | | | | | | 32 | TWA | MAS Width (LOW) | 115 | | | 80 | | | ns | | 34 | TSILAH | MCS LOW to MAS HIGH (Setup) | 0 | | | 0 | | | nş | | 35 | TAHS1H | MAS HIGH to MCS HIGH (Hold) | 60 | | | 60 | | | ns | | 36 | TD1VAH | Address-in VALID to MAS HIGH (Address Setup Time) | 90 | | | 55 | | | ns | | 37 | TAHD1X | MAS HIGH to Address-in INVALID (Address Hold Time) | 60 | | | 60 | | | ns | # SWITCHING CHARACTERISTICS over operating range unless otherwise specified | | | | | | Am95 | 18 | AmZ8068 | | | | | |----------|----------------|-------------------------------------------------------|---------------------------------------------------------------|-----------------------------------|------|-----------|---------|-----|----------|-------|--| | Number | Parameters | Desc | ription | Min | Тур | Max | Min | Тур | Max | Units | | | Master | (Slave) Port | Read/Write | | | | | | | | | | | 40 | TS1LG1L | MCS (SCS) LOW to MDS (S<br>(Note 4) | SDS) LOW (Select Setup) | 100 | | | 100 | | | ns | | | 41 | TG1HS1H | MDS (SDS) HIGH to MCS (<br>(Note 4) | | | | | 25 | | | ns | | | 42 | TWVG1L | MR/W VALID to MDS LOW | (Setup) | 100 | | | 100 | | | ns | | | 43 | TG1HWX | MOS HIGH to MR/W INVAL | .ID (Hold) | 25 | | | 25 | | | ns | | | | | MDS (SDS) LOW to | Width - Write, Data Read | 160 | | 1000 | 125 | | 1000 | | | | 44 | TG1LG1H | MDS (SDS) HIGH | Width - Status Register<br>Read | 300 | | 1000 | 200 | | 1000 | ns | | | 45 | TCLG1H | Clock LOW to MDS (SDS) | HIGH (Note 11) | 0 | | TWL - 100 | 0 | | TWL - 65 | | | | 46 | TGIHG1L | MDS (SDS) HIGH to MDS (<br>Recovery Time) | SDS) LOW (Data Strobe | 160 | | | 125 | | | ns | | | | | | | Setup Time - Key Load<br>(Note 8) | 160 | | | 125 | | | | | 47 | TD1VG1H | Write-Data VALID MDS (SDS) HIGH | Setup Time - Data Write | 160 | | | 125 | | | ns | | | | inso (oso) man | Setup Time - Command/<br>Mode Register Write | 160 | | | 125 | | | | | | | 48 | TG1HD1X | MDS (SDS) HIGH to Write-E<br>(Hold Time - All Writes) | MDS (SDS) HIGH to Write-Data INVALID (Hold Time - All Writes) | | | | 25 | | | ns | | | 49 | TG1LQ1V | MDS (SDS) LOW to<br>Read-Data VALID | Read Access Time -<br>Status Register | | | 300 | | | 200 | ns | | | | | | Read Access Time - Data | | | 150 | | | 120 | | | | 50 | TG1HQ1V | MOS (SOS) HIGH to Read-I<br>Time) | Data INVALID (Read Hold | 5 | | | 5 | | | ns | | | 51 | TG1LF1H | MDS (SDS) LOW to MFLG<br>(Note 5) | (SFLG) HIGH (Last Strobe) | | | 160 | | | 125 | ns | | | 52 | TG1LRH | MOS HIGH to CP HIGH | Last Strobe, Key Load | | | TC + 500 | | | TC + 500 | ns | | | 53 | TG1HNL | MOS (SOS) HIGH to S/S LO | OW (Hold Time) (Note 9) | 4TC | | | 4TC | | | ns | | | 54 | TG1HPV | MDS HIGH to PAR VALID ( | Key Write) | | | 250 | | | 200 | ns | | | Auxiliar | y Port Key E | | | | | | | | | | | | 61 | TG3LG3H | ASTB LOW to ASTB HIGH | (Width) | 160 | | | 160 | | | ns | | | 62 | TCLG3H | Clock LOW to ASTB HIGH | | 0 | | 50 | 0 | | 50 | ns | | | 63 | TG3HG3L | ASTB HIGH to Next ASTB | <u> </u> | 320 | | | 250 | | | ns | | | 64 | TD3VG3H | Write-Data VALID to ASTB | HIGH (Data Setup Time) | 300 | | | 200 | | | ns | | | 65 | TG3HD3X | ASTB HIGH to Write-Data If | NVALID (Data Hold Time) | 80 | | | 80 | | | ns | | | 66 | TG3HPV | ASTB HIGH to PAR VALID | | | | 300 | | | 200 | ns | | | 67 | TG3LF3H | ASTB LOW to AFLG HIGH | (Last Strobe) | | | 300 | | | 230 | ns | | Notes: 1. All input transition times assumed ≤ 20ns. - 2. Parameter TCHF1L applies to all input blocks except the first (when S/S first goes HIGH). - 3. When $S/\overline{S}$ goes inactive (LOW) in direct control mode, the flag associated with the input port will turn off. - 4. Direct control mode only. - 5. In Cipher Feedback, the port flag (MFLG or SFLG) will go inactive following the leading edge of the first data strobe (MDS or SDS); in all other modes and operations, the flags go inactive on the eighth data strobe. - 6. Do not remove K/D until CP is inactive (HIGH). - 7. Do not change E/D until MFLG (SFLG) is inactive (HIGH). - 8, 300ns Min if parity check is needed. - 9. In Cipher Feedback mode, $\overline{BSY}$ must be inactive before S/ $\overline{S}$ goes LOW. - 10. AFLG must go active (LOW) before ASTB goes active (LOW). - 11. This limit is valid when the clock frequency is 4MHz. At slower clock rates, the range is wider. # Parameter Naming Convention for DCP ### Name: T A [N] B C [N] D A C Signal names (see below) ВD Signal States: H High L Low Valid Х Not Valid Z High Impedance (N) Optional Port number (modifies signal name): > 1 = Master Port 2 = Slave Port 3 = AUX (Key) Port # Signal Name Characters Address Strobe В BSY Ċ Clock D٠ Data in (or address at Master Port) D1, D2, D3 E/D Flag (MFLG, SFLG, AFLG) Data Strobe (MDS, SDS, ASTB) G\* K M K/D C/K (Mode) S/S (Start) N P PAR Q\* Data Out (Master or Slave Port) ĈÊ R S\* Chip Select (Master or Slave Port) MR/W \*Modified by Port number. Example: D1 = Data In, Master Port; F2 = SFLG; G3 = ASTB; Q2 = Data Out, Slave Port; S1 = MCS. # SWITCHING WAVEFORMS **CLOCK AND RESET** Pipelining Scheme A: Minimum Timing Operation # Clecks: 8 18 5 8 In 1 Flags Algorithm Flags Out 1 S In 2 Flags Algorithm Flags Out 2 In 3 Flags Out 3 Note: In This Scheme, the Reading Out of Output Block in Leads the Writing in of Imput Block in + 2 by 5 Clock Cycles S 8 In 1 Flags Out 3 Flags Out 3 S 8 In 5 Flags Algorithm Flags Out 4 DF001300 For n blocks, total time = $(n + 1) \times 18 + 3$ 00618B MINIMUM 8085 TO Am9518/AmZ8068 INTERFACE CLK AF002260 CLK