

### STV8162

+5 V, +5 V and +8 V triple voltage regulator with disable and reset functions

#### **Features**

- Input voltage range between 7 V and 18 V
- Output currents up to 600 mA
- Fixed precision output 1 voltage of 5 V ± 2%
- Fixed precision output 2 voltage of 5 V ± 2%
- Fixed precision output 3 voltage of 8 V ± 2%
- Output 1 with reset facility
- Outputs 2 and 3 can be disabled by digital input
- Short circuit protection on each output
- Thermal protection
- Low dropout voltages

#### **Description**

The STV8162 and STV8162D are monolithic triple positive voltage regulators designed to provide three fixed precision output voltages of 5 V, 5 V and 8 V for currents up to 0.6 A.

An internal reset circuit generates a reset pulse when the voltage of output 1 drops below the regulated voltage value.

Outputs 2 and 3 can be disabled by a digital input.

Short-circuit and thermal projections are included in all versions.





Tak 15 1. **Device summary** 

| Order code | Packaging |
|------------|-----------|
| STV8162    | Tray      |
| STV8162D   | Tray      |



Contents STV8162

## **Contents**

| 1   | Description                              |
|-----|------------------------------------------|
| 2   | Electrical characteristics4              |
| 3   | Circuit description                      |
| 4   | Application diagrams                     |
| 5   | Power dissipation and layout indications |
| 6   | Package mechanical data                  |
| 7   | Revision history                         |
| Obs | Electrical characteristics               |

STV8162 Description

## 1 Description

Figure 2. STV8162 block diagram



Figure 3. STV8162D block diagram



47/

Electrical characteristics STV8162

## 2 Electrical characteristics

Table 2. Absolute maximum ratings

| Symbol              | Parameter                                          | Value              | Unit |
|---------------------|----------------------------------------------------|--------------------|------|
| $V_{IN}$            | DC input voltage at pins INPUT1, INPUT2 and INPUT3 | 20                 | ٧    |
| V <sub>DIS</sub>    | Disable input voltage at pin DISABLE               | 20                 | ٧    |
| V <sub>RST</sub>    | Output voltage at pin RESET                        | 20                 | ٧    |
| I <sub>OUTPUT</sub> | Output currents                                    | Internally limited |      |
| P <sub>t</sub>      | Power dissipation                                  | Internally limited |      |
| T <sub>STG</sub>    | Storage temperature                                | -65 to +150        | °C   |
| T <sub>J</sub>      | Junction temperature                               | 0 to +150          | °C   |

Table 3. Thermal data

| Symbol            | Para                                                     | Parameter           |           |      |  |
|-------------------|----------------------------------------------------------|---------------------|-----------|------|--|
| R <sub>thJC</sub> | Junction-to-case thermal resistance                      | STV8162<br>STV8162D | 3<br>15   | °C/W |  |
| R <sub>thJA</sub> | Junction-to-ambient<br>thermal resistance <sup>(1)</sup> | STV8162<br>STV8162D | ≥10<br>56 | °C/W |  |
| $T_J$             | Maximum recommended junction temperature                 |                     | 140       | °C   |  |
| T <sub>OPER</sub> | Operating free air temperatu                             | 0 to +70            | °C        |      |  |

<sup>1.</sup> Mounted on board. For more information, refer to Section 5.

Table 4. Electrical characteristics

| Symbol            | Parameter       | Test conditions                                                     | Min. | Тур. | Max. | Unit |
|-------------------|-----------------|---------------------------------------------------------------------|------|------|------|------|
| V <sub>OUT1</sub> | Output voltage  | I <sub>OUT1</sub> = 10 mA                                           | 4.90 | 5.00 | 5.10 | ٧    |
| V <sub>OUT2</sub> | Output voltage  | I <sub>OUT2</sub> = 10 mA                                           | 4.90 | 5.00 | 5.10 | ٧    |
| V <sub>OUT3</sub> | Output voltage  | I <sub>OUT3</sub> = 10 mA                                           | 7.84 | 8.00 | 8.16 | ٧    |
| V <sub>OUT1</sub> | Output voltage  | 7 V < V <sub>IN1</sub> < 12 V<br>5 mA < I <sub>OUT1</sub> < 600 mA  | 4.80 |      | 5.20 | ٧    |
| V <sub>OUT2</sub> | Output voltage  | 7 V < V <sub>IN2</sub> < 12 V<br>5 mA < I <sub>OUT2</sub> < 600 mA  | 4.80 |      | 5.20 | ٧    |
| V <sub>OUT3</sub> | Output voltage  | 10 V < V <sub>IN3</sub> < 15 V<br>5 mA < I <sub>OUT3</sub> < 600 mA | 7.68 |      | 8.32 | ٧    |
| V <sub>IO1</sub>  | Dropout voltage | I <sub>OUT1</sub> = 0.6 A                                           |      | 1    | 1.4  | ٧    |
| V <sub>IO2</sub>  | Dropout voltage | I <sub>OUT2</sub> = 0.6 A                                           |      | 1    | 1.4  | ٧    |
| V <sub>IO3</sub>  | Dropout voltage | I <sub>OUT3</sub> = 0.6 A                                           |      | 1    | 1.4  | ٧    |

Table 4. Electrical characteristics (continued)

| Symbol                                                      | Parameter                                                             | Test conditions                                                                                                                                                            | Min.                      | Тур.   | Max.   | U        |
|-------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------|--------|----------|
| V <sub>OUT1LI</sub>                                         | Line regulation                                                       | 7 V < V <sub>IN1</sub> < 12 V,<br>I <sub>OUT1</sub> = 200 mA                                                                                                               |                           |        | 50     | mV       |
| V <sub>OUT2LI</sub>                                         | Line regulation                                                       | 7 V < V <sub>IN2</sub> < 12 V,<br>I <sub>OUT2</sub> = 200 mA                                                                                                               |                           |        | 50     | mV       |
| V <sub>OUT3LI</sub>                                         | Line regulation                                                       | 10 V < V <sub>IN3</sub> < 15 V,<br>I <sub>OUT3</sub> = 200 mA                                                                                                              |                           |        | 80     | mV       |
| V <sub>OUT1LO</sub>                                         | Load regulation                                                       | 5 mA < I <sub>OUT1</sub> < 600 mA                                                                                                                                          |                           |        | 100    | mV       |
| V <sub>OUT2LO</sub>                                         | Load regulation                                                       | 5 mA < I <sub>OUT2</sub> < 600 mA                                                                                                                                          |                           |        | 100    | m۷       |
| V <sub>OUT3LO</sub>                                         | Load regulation                                                       | 5 mA < I <sub>OUT3</sub> < 600 mA                                                                                                                                          |                           |        | 160    | m۷       |
| IQ                                                          | Quiescent current  I <sub>OUT1</sub> = 10 mA Outputs 2 and 3 disabled |                                                                                                                                                                            |                           | 2.2    | 3.0    | mA       |
| V <sub>O1RST</sub>                                          | Reset threshold voltage K = V <sub>OUT1</sub>                         |                                                                                                                                                                            | K-0.4                     | K-0.25 | K-0.10 | ٧        |
| V <sub>RTH</sub>                                            | Reset threshold hysteresis                                            | See circuit description.                                                                                                                                                   | 30                        | 75     | 120    | m۷       |
| t <sub>RD</sub>                                             | Reset pulse delay                                                     | Reset pulse delay  C <sub>e</sub> = 100 nF See circuit description.                                                                                                        |                           | 25     | Cil    | ms       |
| $V_{RL}$                                                    | Saturation voltage in reset condition                                 | I <sub>RESET</sub> = 5 mA                                                                                                                                                  | I <sub>RESET</sub> = 5 mA |        | 0.4    | ٧        |
| I <sub>RH</sub>                                             | Leakage current in normal condition, at RESET pin                     | V <sub>RESET</sub> = 10 V                                                                                                                                                  | 3                         |        | 10     | μΑ       |
| K <sub>OUT1</sub><br>K <sub>OUT2</sub><br>K <sub>OUT3</sub> | Output voltage thermal drift                                          | $\begin{aligned} T_{J} &= 0 \text{ to } \frac{125^{\circ}\text{C}}{\text{V}_{OUT}} \cdot 10^{6} \\ K_{OUT} &= \frac{\Delta V_{OUT}}{\Delta T \cdot V_{OUT}} \end{aligned}$ |                           | 100    |        | ppr<br>C |
| I <sub>OUT1SC</sub>                                         | Short circuit output current                                          | V <sub>IN1</sub> = 7 V                                                                                                                                                     | 0.8                       | 1.3    | 1.8    | Α        |
| I <sub>OUT2SC</sub>                                         | Short circuit output current                                          | V <sub>IN1</sub> = 7 V                                                                                                                                                     | 0.8                       | 1.3    | 1.8    | Α        |
| I <sub>OUT3SC</sub>                                         | Short circuit output current                                          | V <sub>IN3</sub> = 10 V                                                                                                                                                    | 0.8                       | 1.3    | 1.8    | Α        |
| V <sub>DISH</sub>                                           | Voltage high level at DISABLE pi                                      | in (Outputs 2 and 3 active)                                                                                                                                                | 2                         |        |        | ٧        |
| V <sub>DISL</sub>                                           | Voltage low level at DISABLE pir                                      | n (Outputs 2 and 3 disabled)                                                                                                                                               |                           |        | 0.8    | ٧        |
| I <sub>DIS</sub>                                            | Bias current at DISABLE pin                                           | 0 V < V <sub>DISABLE</sub> < 7 V                                                                                                                                           | -100                      |        | 2      | μΑ       |
| T <sub>JSD</sub>                                            | Junction temperature for thermal shutdown                             |                                                                                                                                                                            |                           | 150    |        | °C       |
| UOD                                                         | Thermal shutdown temperature I                                        |                                                                                                                                                                            | 15                        |        | °C     |          |

Circuit description STV8162

### 3 Circuit description

The STV8162 and STV8162D are triple-voltage regulators with reset and disable functions.

The three regulation parts are supplied from a single voltage reference circuit trimmed by zener zapping during EWS testing. Since the supply voltage of this voltage reference is connected to pin INPUT1 (V<sub>IN1</sub>), the second and third regulators will not work if pin INPUT1 is not supplied.

The output stages are designed using a Darlington configuration with a typical dropout voltage of 1.0 V.

In all applications, all three inputs must be polarized. If outputs 2 or 3 are not used, the corresponding inputs must be connected to Input 1.

The disable circuit will switch off pins OUTPUT2 and OUTPUT3 if a voltage less than 0.8 V is applied to pin DISABLE.

The reset circuit checks the voltage at pin OUTPUT1. If this voltage drops below  $V_{OUT1}$ -0.25 V (4.75 V Typ.), the "a" comparator (*Figure 4*) rapidly discharges the external capacitor (Ce) and the reset output immediately switches to low. When the voltage at pin OUTPUT1 exceeds  $V_{OUT1}$ -0.175 V (4.825 V Typ.), the  $V_{Ce}$  voltage increases linearly to the reference voltage ( $V_{REF}$  = 2.5 V) corresponding to a reset pulse delay ( $t_{RD}$ )as shown in *Figure 5*.

$$t_{RD} = \frac{C_e \times 2.5V}{10\mu A}$$

Afterwards, the reset output returns to high. To avoid glitches in the reset output, the second comparator "b" has a large hysteresis (1.9 V).

47/

## 4 Application diagrams

Figure 4. Reset diagram



Figure 5. Internal reset diagram



Figure 6. STV8162 typical application



Application diagrams STV8162

Figure 7. STV8162D typical application



8/14

## 5 Power dissipation and layout indications

The power is mainly dissipated by the three device buffers. It can be calculated by the equation:

 $P = (V_{IN1} - V_{OUT1}) \times I_{OUT1} + (V_{IN2} - V_{OUT2}) \times I_{OUT2} + (V_{IN3} - V_{OUT3}) \times I_{OUT3}$ 

The following table lists the different  $R_{thJA}$  values of these packages with or without a heat sink and the corresponding maximum power dissipation assuming:

- Maximum ambient temperature = 70° C
- Maximum junction temperature = 140° C

Table 5. Power dissipation

| Device    | e Heat Sink R <sub>thJA</sub> in °C/V |          | P <sub>MAX</sub> in W |
|-----------|---------------------------------------|----------|-----------------------|
| STV8162   | No                                    | 50       | 1.4                   |
| 31 00102  | Yes                                   | 15       | 4.6                   |
| STV8162D  | No                                    | 56 to 40 | 1.25 to 1.75          |
| 31 401020 | Yes                                   | 32       | 2.2                   |

Figure 8. Thermal resistance (junction-to-ambient) of DIP18 package without heatsink



Figure 9. Metal plate mounted near STV8162D for heatsinking



# 6 Package mechanical data

Figure 10. 11-pin plastic Clipwatt package



Table 6. 11-pin plastic Clipwatt package dimensions

|       | Dim.   |       | mm    | <i>U</i> ( <i>b</i> )2 |       | Inches |       |
|-------|--------|-------|-------|------------------------|-------|--------|-------|
|       | Dilli. | Min.  | Тур.  | Max.                   | Min.  | Тур.   | Max.  |
|       | Α      |       | .15   | 3.20                   |       |        | 0.126 |
|       | В      |       |       | 1.05                   |       |        | 0.041 |
|       | С      | 40    | 0.15  |                        |       | 0.006  |       |
|       | D      | 400   | 1.50  |                        |       | 0.059  |       |
|       | E      | 0.49  | 0.55  |                        | 0.019 | 0.002  |       |
|       | F      | 0.80  |       | 0.91                   | 0.031 |        | 0.036 |
|       | G      | 1.57  | 1.70  | 1.83                   | 0.062 | 0.067  | 0.072 |
| -1050 | H1     |       | 12.00 |                        |       | 0.480  |       |
| Oh,   | H2     |       | 18.60 |                        |       | 0.732  |       |
|       | НЗ     | 19.85 |       |                        | 0.781 |        |       |
|       | L      |       | 17.90 |                        |       | 0.700  |       |
|       | L1     |       | 14.45 |                        |       | 0.569  |       |
|       | L2     | 10.70 | 11.00 | 11.20                  | 0.421 | 0.433  | 0.441 |
|       | L3     |       | 5.50  |                        |       | 0.217  |       |

Table 6. 11-pin plastic Clipwatt package dimensions (continued)

| Dim.   | mm   |                |      | Inches |       |      |  |
|--------|------|----------------|------|--------|-------|------|--|
| Dilli. | Min. | Тур.           | Max. | Min.   | Тур.  | Max. |  |
| М      |      | 2.54           |      |        | 0.100 |      |  |
| M1     | 2.54 |                |      | 0.100  |       |      |  |
|        |      | Number of pins |      |        |       |      |  |
| N      |      |                |      | 11     |       |      |  |

Figure 11. 18-pin plastic dual in-line power package



Table 7. 18-pin pastic dual in-line power package dimensions

|        | Dim  |       | mm    |       |       | Inches |       |  |
|--------|------|-------|-------|-------|-------|--------|-------|--|
| 10     | Dim. | Min.  | Тур.  | Max.  | Min.  | Тур.   | Max.  |  |
| SUSOIL | Α    |       |       | 5.33  |       |        | 0.210 |  |
|        | A1   | 0.38  |       |       | 0.015 |        |       |  |
| Ob     | A2   | 2.92  | 3.30  | 4.95  | 0.115 | 0.130  | 0.195 |  |
|        | b    | 0.36  | 0.46  | 0.56  | 0.014 | 0.018  | 0.022 |  |
|        | b2   | 1.14  | 1.52  | 1.78  | 0.045 | 0.060  | 0.070 |  |
|        | b3   | 0.76  | 0.99  | 1.14  | 0.030 | 0.039  | 0.045 |  |
|        | С    | 0.20  | 0.25  | 0.36  | 0.008 | 0.010  | 0.014 |  |
|        | D    | 22.35 | 22.86 | 23.37 | 0.880 | 0.900  | 0.920 |  |

Table 7. 18-pin pastic dual in-line power package dimensions (continued)

| Dim.   | mm   |      |       | Inches |       |       |
|--------|------|------|-------|--------|-------|-------|
| Dilli. | Min. | Тур. | Max.  | Min.   | Тур.  | Max.  |
| D1     | 0.13 |      |       | 0.005  |       |       |
| е      |      | 2.54 |       |        | 0.100 |       |
| еВ     |      |      | 10.92 |        |       | 0.430 |
| E      | 7.62 | 7.87 | 8.26  | 0.300  | 0.310 | 0.325 |
| E1     | 6.10 | 6.35 | 7.11  | 0.240  | 0.250 | 0.280 |
| L      | 2.92 | 3.30 | 3.81  | 0.115  | 0.130 | 0.150 |

#### **Environmentally-friendly packages** 6.1

In order to meet environmental requirements, ST offers these devices in different grades of and a available at the production of the product ECOPACK® packages, depending on their level of environmental compliance.

ECOPACK specifications, grade definitions and product status are available at: www.st.com.

STV8162 Revision history

# 7 Revision history

Table 8. Document revision history

| Date             | Revision | Changes                                 |
|------------------|----------|-----------------------------------------|
| January 2000     | 0.2      | Initial release.                        |
| November<br>2002 | 0.3      | Addition of PDIP18 pakage               |
| 04-Mar-2009      | 2.0      | New template applied, Section 6.1 added |

Obsolete Product(s) - Obsolete Product(s)

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2009 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com