

September 2010

# FSL127H Green Mode Fairchild Power Switch (FPS™)

#### **Features**

- Built-in 5ms Soft-Start Function
- Internal Avalanche-Rugged 700V SenseFET
- Low Audio Noise
- High-Voltage Startup
- Fixed PWM Frequency at 100KHz
- Linearly Decreasing PWM Frequency to 18KHz
- Peak-Current-Mode Control
- Cycle-by-Cycle Current Limiting
- Leading-Edge Blanking (LEB)
- Synchronized Slope Compensation
- Internal Open-Loop Protection (OLP)
- V<sub>DD</sub> Under-Voltage Lockout (UVLO)
- V<sub>DD</sub> Over-Voltage Protection (OVP)
- Constant Power Limit (Full AC Input Range)
- Internal OTP Sensor with Hysteresis

# **Applications**

General-purpose switch-mode power supplies and flyback power converters, including:

- SMPS for VCR, SVR, STB, DVD & VCD Player, Printer, Facsimile, & Scanner
- Adapter for Camcorder

### **Description**

The highly integrated FSL127H consists of a current mode Pulse Width Modulator (PWM) and an avalancherugged 700V SenseFET. It is specifically designed for high-performance offline Switch Mode Power Supplies (SMPS) with minimal external components.

The integrated PWM controller features include a proprietary green-mode function that provides off-time modulation to linearly decrease the switching frequency at light-load conditions to minimize standby power consumption. To avoid acoustic noise problems, the minimum PWM frequency is set above 18KHz. This green-mode function enables the power supply to meet international power conservation requirements. With the internal high-voltage startup circuitry, the power loss due to bleeding resistors is also eliminated. To further reduce power consumption, the PWM controller is manufactured using the BiCMOS process, which allows an operating current of only 3.5mA.

The FSL127H built-in synchronized slope compensation achieves stable peak-current-mode control. The proprietary external line compensation ensures constant output power limit over a wide AC input voltage range, from  $90V_{AC}$  to  $264V_{AC}$ .

The FSL127H provides many protection functions. In addition to cycle-by-cycle current limiting, the internal open-loop protection circuit ensures safety when an open-loop or output short-circuit failure occurs. PWM output is disabled until  $V_{DD}$  drops below the UVLO lower limit, when the controller starts up again. As long as  $V_{DD}$  exceeds ~28V, the internal OVP circuit is triggered.

Compared to a discrete MOSFET and controller or RCC switching converter solution, the FSL127H reduces total component count, design size, and weight while increasing efficiency, productivity, and system reliability. These devices provide a basic platform well suited for design of cost-effective flyback converters.

# **Ordering Information**

| Part Number | SenseFET  | Operating<br>Temperature Range | Package                                                     | Packing Method |
|-------------|-----------|--------------------------------|-------------------------------------------------------------|----------------|
| FSL127HNY   | 2.0A 700V |                                | 8-Pin Dual In-Line Package (MDIP), JEDEC MS-001, .300" Wide | Tube           |

# **Application Diagram**



Figure 1. Typical Flyback Application

# Output Power Table(1)

| Product | 230V <sub>AC</sub> ± 15% <sup>(2)</sup> |                           | % <sup>(2)</sup> 85-265V <sub>AC</sub> |                           |
|---------|-----------------------------------------|---------------------------|----------------------------------------|---------------------------|
| Product | Adapter <sup>(3)</sup>                  | Open Frame <sup>(4)</sup> | Adapter <sup>(3)</sup>                 | Open Frame <sup>(4)</sup> |
| FSL127H | 14W                                     | 20W                       | 11W                                    | 16W                       |

#### Notes:

- 1. The maximum output power can be limited by junction temperature.
- 2. 230 V<sub>AC</sub> or 100/115 V<sub>AC</sub> with doublers.
- 3. Typical continuous power in a non-ventilated enclosed adapter with sufficient drain pattern as a heat sink, at T<sub>A</sub>=50°C ambient.
- Maximum practical continuous power in an open-frame design with sufficient drain pattern as a heat sink, at T<sub>A</sub>=50°C ambient.

## **Internal Block Diagram**



Figure 2. Internal Block Diagram

# **Pin Configuration**



F – Fairchild Logo

Z – Plant Code

X – 1-Digit Year Code

Y – 1-Digit Week Code TT – 2-Digit Die Run Code

T – Package Type (N: DIP)

P – Y: Green Package

M – Manufacture Flow Code

Figure 3. Pin Configuration

# **Pin Definitions**

| Pin# | Name            | Description                                                                                                                                                                                                     |  |  |
|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1    | GND             | Ground. SenseFET source terminal on primary side and internal control ground.                                                                                                                                   |  |  |
| 2    | $V_{DD}$        | ver Supply. The internal protection circuit disables PWM output as long as $V_{\text{DD}}$ exceeds the P trigger point.                                                                                         |  |  |
| 3    | FB              | <b>Feedback</b> . The signal from the external compensation circuit is fed into this pin. The PWM duty cycle is determined in response to the signal on this pin and the current-sense signal on the SENSE pin. |  |  |
| 4    | V <sub>IN</sub> | <b>Line-Voltage Detection</b> . The line-voltage detection is used for constant output power limit. It is suggested to add a low pass filter to filter out line ripple on bulk capacitor.                       |  |  |
| 5    | HV              | Startup. For startup, this pin is pulled high to the line input or bulk capacitor via resistors.                                                                                                                |  |  |
| 6    | Drain           | SenseFET Drain. High-voltage power SenseFET drain connection.                                                                                                                                                   |  |  |
| 7    | Drain           | SenseFET Drain. High-voltage power SenseFET drain connection.                                                                                                                                                   |  |  |
| 8    | Drain           | SenseFET Dain. High-voltage power SenseFET drain connection.                                                                                                                                                    |  |  |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol             | Paramete                                                                      | er                                   | Min. | Max. | Unit  |
|--------------------|-------------------------------------------------------------------------------|--------------------------------------|------|------|-------|
| V <sub>DRAIN</sub> | Drain Pin Voltage <sup>(5,6)</sup>                                            |                                      |      | 700  | V     |
| I <sub>DM</sub>    | Drain Current Pulsed <sup>(7)</sup>                                           |                                      |      | 8    | Α     |
| E <sub>AS</sub>    | Single Pulsed Avalanche Energy <sup>(8)</sup>                                 |                                      |      | 140  | mJ    |
| $V_{VDD}$          | DC Supply Voltage                                                             |                                      |      | 30   | V     |
| V <sub>FB</sub>    | FB Pin Input Voltage                                                          |                                      | -0.3 | 7.0  | V     |
| V <sub>VIN</sub>   | VIN Pin Input Voltage                                                         | -0.3                                 | 7.0  | V    |       |
| V <sub>HV</sub>    | HV Pin Input Voltage                                                          |                                      | 700  | V    |       |
| P <sub>D</sub>     | Power Dissipation (T <sub>A</sub> <50°C)                                      |                                      |      | 1.5  | W     |
| $\theta_{JA}$      | Junction-to-Air Thermal Resistance                                            |                                      |      | 80   | °C/W  |
| Ψ <sub>JT</sub>    | Junction-to-Top Thermal Resistance <sup>(9)</sup>                             |                                      |      | 35   | °C/W  |
| TJ                 | Operating Junction Temperature                                                |                                      |      | +150 | °C    |
| T <sub>STG</sub>   | Storage Temperature Range                                                     |                                      | -55  | +150 | °C    |
| $T_L$              | Lead Temperature (Wave Soldering or                                           | r IR, 10 Seconds)                    |      | +260 | °C    |
| TOD.               | Flectrostatic Discharge Capability                                            | Human Body Model:<br>JESD22-A114     |      | 4.5  | 14) / |
| ESD                | Electrostatic Discharge Capability,<br>All Pins Except HV Pin <sup>(10)</sup> | Charged Device Model:<br>JESD22-C101 |      | 1.5  | - kV  |

#### Notes:

- 5. All voltage values, except differential voltages, are given with respect to the network ground terminal.
- Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
- 7. Non-repetitive rating: pulse width is limited by maximum junction temperature.
- 8. L = 51mH, starting  $T_J = 25$ °C.
- 9. Measured on the package top surface.
- 10. All pins including HV pin: HBM=500V, CDM=1250V.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

|   | Symbol         | Parameter                     | Min. | Тур. | Max. | Unit |
|---|----------------|-------------------------------|------|------|------|------|
| ĺ | T <sub>A</sub> | Operating Ambient Temperature | -40  |      | +105 | °C   |

### **Electrical Characteristics**

 $V_{\text{DD}}\text{=}15V$  and  $T_{A}\text{=}25^{\circ}C$  unless otherwise specified.

| Symbol                                           | Parameter                                                     | Conditions                                                              | Min. | Тур. | Max. | Unit           |
|--------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|----------------|
| SenseFET S                                       | Section <sup>(11)</sup>                                       | ı                                                                       |      | 1    |      |                |
| $BV_{DSS}$                                       | Drain- Source Breakdown Voltage                               | V <sub>GS</sub> = 0V                                                    | 700  |      |      | V              |
|                                                  |                                                               | V <sub>DS</sub> = 700V, V <sub>GS</sub> = 0V                            |      | 0.5  | 50.0 |                |
| I <sub>DSS</sub> Zero-Gate-Voltage Drain Current |                                                               | V <sub>DS</sub> = 560V, V <sub>GS</sub> = 0V,<br>T <sub>A</sub> = 125°C |      | 1    | 200  | μA             |
| R <sub>DS(ON)</sub>                              | Drain-Source On-State Resistance <sup>(12)</sup>              | $V_{GS} = 10V, I_D = 0.5A$                                              |      | 6.0  | 7.2  | Ω              |
| C <sub>ISS</sub>                                 | Input Capacitance                                             | $V_{GS} = 0V$ , $V_{DS} = 25V$ , $f = 1MHz$                             |      | 550  | 715  | pF             |
| Coss                                             | Output Capacitance                                            | $V_{GS} = 0V$ , $V_{DS} = 25V$ , $f = 1MHz$                             |      | 38   | 50   | pF             |
| C <sub>RSS</sub>                                 | Reverse Transfer Capacitance                                  | $V_{GS} = 0V$ , $V_{DS} = 25V$ , $f = 1MHz$                             |      | 17   | 26   | pF             |
| t <sub>d(on)</sub>                               | Turn-On Delay Time                                            | V <sub>DS</sub> = 350V, I <sub>D</sub> = 1.0A                           |      | 20   | 50   | ns             |
| t <sub>r</sub>                                   | Rise Time                                                     | V <sub>DS</sub> = 350V, I <sub>D</sub> = 1.0A                           |      | 15   | 40   | ns             |
| $t_{d(off)}$                                     | Turn-Off Delay Time                                           | V <sub>DS</sub> = 350V, I <sub>D</sub> = 1.0A                           |      | 55   | 120  | ns             |
| t <sub>f</sub>                                   | Fall Time                                                     | V <sub>DS</sub> = 350V, I <sub>D</sub> = 1.0A                           |      | 25   | 60   | ns             |
| V <sub>DD</sub> Section                          |                                                               |                                                                         |      |      |      |                |
| V <sub>OP</sub>                                  | Continuously Operating Voltage                                |                                                                         |      |      | 22   | V              |
| $V_{\text{DD-ON}}$                               | Start Threshold Voltage                                       |                                                                         | 11   | 12   | 13   | V              |
| V <sub>DD-OFF</sub>                              | Minimum Operating Voltage                                     |                                                                         | 7    | 8    | 9    | V              |
| I <sub>DD-ST</sub>                               | Startup Current                                               | V <sub>DD-ON</sub> – 0.16V                                              |      |      | 30   | μA             |
| I <sub>DD-OP</sub>                               | Operating Supply Current                                      | $V_{DD} = 15V, V_{FB} = 3V$                                             | 3.0  | 3.5  | 4.0  | mA             |
| I <sub>DD-BM</sub>                               | Green-Mode Operating Supply Current                           | $V_{FB} = V_{ZDC}$                                                      |      | 2    |      | mA             |
| I <sub>DD-OLP</sub>                              | Internal Sink Current                                         | V <sub>TH-OLP</sub> +0.1V                                               | 30   | 60   | 90   | μA             |
| V <sub>TH-OLP</sub>                              | I <sub>DD-OLP</sub> Off Voltage                               |                                                                         | 5    | 6    | 7    | V              |
| V <sub>DD-OVP</sub>                              | V <sub>DD</sub> Over-Voltage Protection                       |                                                                         | 27   | 28   | 29   | V              |
| t <sub>D-VDDOVP</sub>                            | V <sub>DD</sub> Over-Voltage Protection<br>Debounce Time      |                                                                         | 75   | 130  | 200  | μs             |
| HV Section                                       |                                                               |                                                                         |      | 1    | y ·  |                |
| I <sub>HV</sub>                                  | Maximum Current Drawn from HV Pin                             | HV 120 $V_{DC}$ ,<br>$V_{DD} = 0V$ with 10 $\mu$ F                      | 1.5  | 3.5  | 5.0  | mA             |
| I <sub>HV-LC</sub>                               | Leakage Current After Startup                                 | HV = 700V,<br>V <sub>DD</sub> = V <sub>DD-OFF</sub> +1V                 |      | 1    | 20   | μА             |
| Oscillator S                                     | Section                                                       | •                                                                       |      |      |      | $ \mathbb{N} $ |
| fosc                                             | Frequency in Nominal Mode                                     | Center Frequency                                                        | 94   | 100  | 106  | kHz            |
| f <sub>OSC-G</sub>                               | Green-Mode Frequency                                          | . ,                                                                     | 14   | 18   | 22   | kHz            |
| D <sub>MAX</sub>                                 | Maximum Duty Cycle                                            |                                                                         |      | 85   |      | %              |
| f <sub>DV</sub>                                  | Frequency Variation vs. V <sub>DD</sub> Deviation             | V <sub>DD</sub> = 9V to 22V                                             |      |      | 5    | %              |
| f <sub>DT</sub>                                  | Frequency Variation vs. Temperature Deviation <sup>(11)</sup> | $T_A = -40 \text{ to } +105^{\circ}\text{C}$                            |      |      | 5    | %              |

Continued on the following page...

# **Electrical Characteristics** (Continued)

V<sub>DD</sub>=15V and T<sub>A</sub>=25°C unless otherwise specified.

| Symbol                  | Parameter                                            | Conditions                   | Min. | Тур.  | Max. | Unit |
|-------------------------|------------------------------------------------------|------------------------------|------|-------|------|------|
| V <sub>IN</sub> Section |                                                      |                              | •    | •     |      | I.   |
| V <sub>IN-ON</sub>      | PWM Turn-on Threshold Voltage                        |                              | 0.98 | 1.03  | 1.08 | V    |
| $V_{\text{IN-RL}}$      | Release Latch Voltage                                |                              | 0.60 | 0.70  | 0.80 | V    |
| V <sub>IN-H</sub>       | Pull HIGH Latch Trigger Level                        | ull HIGH Latch Trigger Level |      |       |      | V    |
| t <sub>IN-H</sub>       | Pull HIGH Latch Debounce Time                        |                              | 120  |       | μs   |      |
| V <sub>IN-L</sub>       | Pull LOW Auto Recovery Trigger Level                 | 0.2                          | 0.3  | 0.4   | V    |      |
| Feedback Ir             | nput Section                                         |                              |      | II.   |      | I    |
| A <sub>V</sub>          | FB Voltage to Current-Sense Attenuation              |                              |      | 1/4.0 |      | V/V  |
| Z <sub>FB</sub>         | Input Impedance                                      |                              |      | 9.5   |      | kΩ   |
| V <sub>FB-OPEN</sub>    | Output High Voltage                                  |                              | 5    |       |      | V    |
| $V_{FB-OLP}$            | FB Open-Loop Trigger Level                           |                              | 4.4  | 4.6   | 4.8  | V    |
| t <sub>D-OLP</sub>      | Delay Time of FB Pin Open-loop                       |                              | 50   | 56    | 59   | ms   |
| $V_{FB-N}$              | Green-Mode Entry FB Voltage                          |                              | 2.3  | 2.5   | 2.7  | V    |
| $V_{FB-G}$              | Green-Mode Ending FB Voltage V <sub>FB-N</sub> - 0.1 |                              |      |       |      | V    |
| $V_{FB-ZDC}$            | Zero Duty Cycle FB Voltage                           |                              | 1.9  | 2.1   | 2.3  | V    |



Figure 4. V<sub>FB</sub> vs. PWM Frequency

| Symbol                                     | Parameter                                          | Conditions             | Min. | Тур. | Max. | Unit     |
|--------------------------------------------|----------------------------------------------------|------------------------|------|------|------|----------|
| Current-Sense S                            | ection                                             |                        |      |      | 71   | $\sim 1$ |
| I <sub>LIM</sub> at V <sub>IN</sub> = 1.2V | Peak Current Limit                                 | V <sub>IN</sub> = 1.2V | 0.51 | 0.61 | 0.71 | Α        |
| I <sub>LIM</sub> at V <sub>IN</sub> = 3.6V | Peak Current Limit                                 | V <sub>IN</sub> = 3.6V | 0.44 | 0.54 | 0.64 | Α        |
| t <sub>SS</sub>                            | Period During Soft-Start Time <sup>(11)</sup>      |                        | 4.5  | 5.0  | 5.5  | ms       |
| Over-Temperature Protection Section (OTP)  |                                                    |                        |      |      |      |          |
| T <sub>OTP</sub>                           | Protection Junction Temperature <sup>(11,13)</sup> |                        |      | 142  |      | °C       |

#### Notes:

- 11. These parameters, although guaranteed, are not 100% tested in production.
- 12. Pulse test: pulse width  $\leq 300 \mu s$ , duty  $\leq 2\%$ .
- 13. When activated, the output is disabled and the latch is turned off.

# **Typical Characteristics**





Figure 5. I<sub>DD-ST</sub> vs. Temperature



Figure 6. I<sub>DD-OP</sub> vs. Temperature



Figure 7. V<sub>DD-ON</sub> vs. Temperature



Figure 8. V<sub>DD-OFF</sub> vs. Temperature



Figure 9. V<sub>TH-OLP</sub> vs. Temperature

Figure 10. V<sub>DD-OVP</sub> vs. Temperature

# **Typical Characteristics**





Figure 11. I<sub>HV</sub> vs. Temperature



Figure 12. fosc vs. Temperature



Figure 13. fosc-g vs. Temperature



Figure 14. V<sub>IN-ON</sub> vs. Temperature



Figure 15. V<sub>IN-RL</sub> vs. Temperature

Figure 16. V<sub>IN-H</sub> vs. Temperature

# **Typical Characteristics**





Figure 17. V<sub>IN-L</sub> vs. Temperature



Figure 18. V<sub>FB-N</sub> vs. Temperature



Figure 19. V<sub>FB-OLP</sub> vs. Temperature



Figure 20. t<sub>D-OLP</sub> vs. Temperature



Figure 21. V<sub>FB-ZDC</sub> vs. Temperature

Figure 22. I<sub>DD-BM</sub> vs. Temperature

### **Functional Description**

### **Startup Operation**

For startup, the HV pin is connected to the line input or bulk capacitor through the external resistor  $R_{\text{HV}},$  as shown in Figure 23. Typical startup current drawn from the HV pin is 3.5mA and it charges the  $V_{\text{DD}}$  capacitor through the resistor  $R_{\text{HV}}.$  The startup current turns off when the  $V_{\text{DD}}$  capacitor voltage reaches  $V_{\text{DD-ON}}.$  The  $V_{\text{DD}}$  capacitor maintains  $V_{\text{DD}}$  until the auxiliary winding of the transformer provides the operating current.



Figure 23. Startup Circuit

### **Slope Compensation**

FSL127H is designed for flyback power converter. The peak-current-mode control is used to optimize system performance. Slope compensation is added to stabilize the current loop. The FSL127H inserts a synchronized, positively sloped ramp at each switching cycle.

### **Soft Start**

The FSL127H has internal soft-start circuit that slowly increases the SenseFET current after startup. The typical soft-start time is 5ms, during which the  $V_{\text{Limit}}$  level is increased in six steps to smoothly establish the required output voltage, as shown in Figure 24. It also helps prevent transformer saturation and reduces stress on the secondary diode during startup.



Figure 24. Soft-Start Function

### **Green-Mode Operation**

The FSL127H uses feedback voltage (VFB) as an indicator of the output load and modulates the PWM frequency, as shown in Figure 25, such that the switching frequency decreases as load decreases. In heavy load conditions, the switching frequency is 100kHz. Once  $V_{FB}$  decreases below  $V_{FB-N}$  (2.5V), the PWM frequency starts to linearly decrease from 100kHz to 18kHz to reduce the switching losses. As V<sub>FB</sub> decreases below V<sub>FB-G</sub> (2.4V), the switching frequency is fixed at 18kHz and FSL127H enters "deep" green mode to reduce the standby power consumption. As V<sub>FB</sub> decreases below V<sub>FB-ZDC</sub> (2.1V), FSL127H enters burst-mode operation. When  $V_{FB}$  drops below  $V_{FB-ZDC}$ , FSL127H stops switching and the output voltage starts to drop, which causes the feedback voltage to rise. Once V<sub>FB</sub> rises above V<sub>FB-ZDC</sub>, switching resumes. Burst mode alternately enables and disables switching, thereby reducing switching loss to improve power saving, as shown in Figure 26.



Figure 25. PWM Frequency



Figure 26. Burst Mode Operation

#### **Constant Power Control**

To limit the output power of the converter constantly, high/low line compensation is included. Sensing the converter input voltage through the VIN pin, the high/low line compensation function generates a relative peak-current-limit threshold voltage for constant power control, as shown in Figure 27.



Figure 27. Constant Power Control

#### **Protections**

The FSL127H provides protection functions to prevent the power supply and the load from being damaged. The protection features include:

#### **Latch / Auto Recovery Function**

The FSL127H provides additional protections by the VIN pin, such as pull-HIGH latch and pull-LOW auto recovery that depend on the application. As shown in Figure 28, when  $V_{\text{IN}}$  level is higher than 4.7V, FSL127H is latched until the  $V_{\text{DD}}$  is discharged. FSL127H is in auto recovery when the  $V_{\text{IN}}$  level is lower than 0.3V.



Figure 28. VIN Pin Function

#### Open-Loop / Overload Protection (OLP)

When the upper branch of the voltage divider for the shunt regulator (KA431 shown) is broken, as shown in Figure 29, or over-current or output short occurs; there is no current flowing through the opto-coupler transistor, which pulls up the feedback voltage to 6V. When the feedback voltage is above 4.6V for longer than 56ms, OLP is triggered. This protection is also triggered when the SMPS output drops below the nominal value longer than 56ms due to the overload condition.





Figure 29. OLP Operation

#### **V<sub>DD</sub> Over-Voltage Protection (OVP)**

 $V_{DD}$  over-voltage protection prevents IC damage caused by over voltage on the  $V_{DD}$  pin. The OVP is triggered when  $V_{DD}$  reaches 28V. It has a debounce time (typically 130 $\mu$ s) to prevent false trigger by switching noise.

### **Over-Temperature Protection (OTP)**

The SenseFET and the control IC are integrated, making it easier to detect the temperature of the SenseFET. When the temperature exceeds approximately 142°C, thermal shutdown is activated.

# **Typical Application Circuit**

| Application | Fairchild Devices | Input Voltage Range   | Output            |
|-------------|-------------------|-----------------------|-------------------|
| Adapter     | FSL127H           | 90~264V <sub>AC</sub> | 12V/0.85A (10.2W) |

#### **Features**

- High efficiency (>76.74% at full load) meeting Energy Star V2.0 regulation with enough margin
- Standby power <100mW at no-load condition</li>
- Provides full protection functions, including:

| OVP   | ОТР   | OLP          | VIN-H | VIN-L        |
|-------|-------|--------------|-------|--------------|
| Latch | Latch | Auto Restart | Latch | Auto Restart |





Figure 30. Measured Standby Power

Figure 31. Over-Current Protection



Figure 32. Schematic of Typical Application Circuit

# **Typical Application Circuit** (Continued)

## **Transformer Specification**

Core: EE16Bobbin: EE16



Figure 33. Transformer Diagram

| NO  | TERMINAL |    | WIDE               | To  |
|-----|----------|----|--------------------|-----|
| NO. | S        | F  | - WIRE Ts          |     |
| W1  | 5        | 4  | 2UEW 0.3*1         | 13  |
| W2  | 2        | 1  | 2UEW 0.26*1        | 75  |
| W3  | 4        |    | COPPER SHIELD      | 1.2 |
| W4  | 8        | 10 | TEX-E 0.35*1       | 13  |
|     |          |    | CORE ROUNDING TAPE | 3   |

Primary-Side Inductance=880µH ±5%

Primary-Side Effective Leakage<20µH ±5%

# **Physical Dimensions**





NOTES: UNLESS OTHERWISE SPECIFIED

- A) THIS PACKAGE CONFORMS TO JEDEC MS-001 VARIATION BA
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS.
- D) DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994
- E) DRAWING FILENAME AND REVSION: MKT-N08FREV2.

Figure 34. 8-pin Dual In-Line Package (DIP)

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/.





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ F-PFST FRFET® Auto-SPM™ Build it Now™ Global Power Resource<sup>SM</sup> Green FPS™ CorePLUS™ CorePOWER™ Green FPS™ e-Series™ CROSSVOLT™ G*max*™ CTL™ GTO™. Current Transfer Logic™ IntelliMAX™ DEUXPEED® ISOPLANAR™ Dual Cool™ MegaBuck™ EcoSPARK® MICROCOUPLER™ EfficientMax™ MicroFET\*\* ESBC™ MicroPak™ F MicroPak2™

MicroPel™ MicroPak™ MicroPak?™ MillerDrive™ MotionMax™ Motion-SPM™ OptoHiT™ OPTOLOGIC® OPTOPLANAR®

PDP SPM™

Power-SPM™ PowerTrench® PowerXS™

Programmable Active Droop™

QFET<sup>®</sup> QS™ Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™

SmartMax™
SMART START™
SPM®
STEALTH™
SuperFET®
SuperSOT™.3
SuperSOT™.8
SuperSOT™.8
SuperGOT™.8
SuperGOT™.8
SupreMOS®
SyncFET™
Sync-Lock™

The Power Franchise

The Wer

franchise
TinyBoost™
TinyBoost™
TinyCalc™
TinyCalc™
TinyCopt©
TinyPower™
TinyPower™
TinyPower™
TinyPower™
TriFault Detect™
TRUECURRENT™

µSerDes™

SYSTEM \*\*

SerDes\*
UHC\*
Ultra FRFET\*\*
UniFET\*\*
VCX\*\*
VisualMax\*\*
XS\*\*

#### DISCLAIMER

Fairchild®

FAST®

FPS™

FastvCore™

FETBench™

FlashVVriter®

Fairchild Semiconductor®

FACT Quiet Series™ FACT®

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                           |
|--------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                        |
| Preliminary              | First Production      | Data sheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                     |

Rev. 150

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.