

# EZ-Color™ HB LED Controller

## **Features**

- HB LED Controller
  - □ Configurable Dimmers Support up to 2 Independent LED Channels
  - □ 8-32 Bits of Resolution per Channel
  - □ Dynamic Reconfiguration Enables LED Controller plus other Features; Battery Charging, Motor Control
- Visual Embedded Design
  - □ LED-Based Drivers
    - Binning Compensation
    - Temperature Feedback
    - · Optical Feedback
    - DMX512
- PrISM Modulation Technology
  - □ Reduces Radiated EMI
  - □ Reduces Low Frequency Blinking
- Powerful Harvard Architecture Processor
  - □ M8C Processor Speeds to 24 MHz
  - □ 3.0 to 5.25V Operating Voltage
  - Operating Voltages down to 1.0V using On-Chip Switch Mode Pump (SMP)
  - □ Industrial Temperature Range: -40°C to +85°C
- Flexible On-Chip Memory
  - □ 4K Flash Program Storage 50,000 Erase/Write Cycles
  - □ 256 Bytes SRAM Data Storage
  - □ In-System Serial Programming (ISSP)
  - □ Partial Flash Updates
  - □ Flexible Protection Modes
  - □ EEPROM Emulation in Flash
- Advanced Peripherals (PSoC Blocks)
  - □ 4 Digital PSoC Blocks Provide:
    - 8 to 32-Bit Timers, Counters, and PWMs
    - Full-Duplex UART
    - Multiple SPI Masters or Slaves
    - · Connectable to all GPIO Pins
  - ☐ 4 Rail-to-Rail Analog PSoC Blocks Provide:
    - Up to 14-Bit ADCs
    - Up to 9-Bit DACs
    - Programmable Gain Amplifiers
    - Programmable Filters and Comparators
  - □ Complex Peripherals by Combining Blocks

- Programmable Pin Configurations
  - □ 25 mA Sink, 10 mA Source on all GPIO
  - Pull up, Pull down, High Z, Strong, or Open Drain Drive Modes on all GPIO
  - Up to 12 Analog Inputs on GPIO
  - ☐ Four 30 mA Analog Outputs on GPIO
  - □ Configurable Interrupt on all GPIO
- Complete Development Tools
  - □ Free Development Software
    - PSoC Designer™
  - □ Full featured, In-Circuit Emulator and Programmer
  - □ Full Speed Emulation
  - □ Complex Breakpoint Structure
  - □ 128 KBytes Trace Memory

## Logic Block Diagram



## CY8CLED02



## Contents

| Features                          | 1 |
|-----------------------------------|---|
| Logic Block Diagram               | 1 |
| Contents                          | 2 |
| EZ-Color™ Functional Overview     | 3 |
| Target Applications               | 3 |
| The PSoC Core                     | 3 |
| The Digital System                | 3 |
| The Analog System                 | 4 |
| Additional System Resources       | 4 |
| EZ-Color Device Characteristics   | 5 |
| Getting Started                   | 5 |
| Development Kits                  |   |
| Training                          |   |
| Cypros Consultants                |   |
| Technical Support                 |   |
| Application Notes                 |   |
| Development Tools                 |   |
| PSoC Designer Software Subsystems |   |
| In-Circuit Emulator               |   |
| Document Conventions              |   |
| Acronyms Used                     |   |
| Units of Measure                  |   |
| Numeric Naming                    |   |
| Pin Information                   |   |
| Pinouts                           |   |
|                                   |   |

| Register Reference                      | 10 |
|-----------------------------------------|----|
| Register Conventions                    | 10 |
| Register Mapping Tables                 |    |
| Electrical Specifications               | 13 |
| Absolute Maximum Ratings                | 14 |
| Operating Temperature                   |    |
| DC Electrical Characteristics           |    |
| AC Electrical Characteristics           | 22 |
| Packaging Information                   | 31 |
| Thermal Impedances                      |    |
| Solder Reflow Peak Temperature          | 34 |
| Development Tool Selection              | 35 |
| Software Tools                          | 35 |
| Hardware Tools                          | 35 |
| Evaluation Tools                        | 35 |
| Device Programmers                      | 36 |
| Accessories (Emulation and Programming) | 36 |
| Ordering Information                    | 37 |
| Key Device Features                     | 37 |
| Ordering Code Definitions               |    |
| Document History Page                   | 38 |
| Sales, Solutions, and Legal Information | 39 |
| Worldwide Sales and Design Support      | 39 |
| Products                                |    |
| PSoC Solutions                          | 39 |



## EZ-Color™ Functional Overview

Cypress's EZ-Color family of devices offers the ideal control solution for High Brightness LED applications requiring intelligent dimming control. EZ-Color devices combine the power and flexibility of PSoC (Programmable System-on-Chip $^{TM}$ ); with Cypress' PrISM (precise illumination signal modulation) drive technology providing lighting designers a fully customizable and integrated lighting solution platform.

The EZ-Color family supports a range of independent LED channels from 4 channels at 32 bits of resolution each, up to 16 channels at 8 bits of resolution each. This enables lighting designers the flexibility to choose the LED array size and color quality. PSoC Designer software, with lighting specific drivers, can significantly cut development time and simplify implementation of fixed color points through temperature, optical, and LED binning compensation. EZ-Color's virtually limitless analog and digital customization enables the simple integration of features in addition to intelligent lighting, such as Battery Charging, Image Stabilization, and Motor Control during the development process. These features, along with Cypress's best-in-class quality and design support, make EZ-Color the ideal choice for intelligent HB LED control applications.

#### Target Applications

- LCD Backlight
- Large Signs
- General Lighting
- Architectural Lighting
- Camera/Cell Phone Flash
- Flashlights

#### The PSoC Core

The PSoC Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and an IMO (internal main oscillator) and an ILO (internal low speed oscillator). The CPU core, called the M8C, is a powerful, four MIPS, 8-bit Harvard architecture microprocessor with speeds up to 24 MHz.

System Resources provide additional capability, such as digital clocks to increase the flexibility of the PSoC; I2C functionality for implementing an I2C master, slave, or multi-master; an internal voltage reference that provides an absolute value of 1.3V to a number of PSoC subsystems; a switch mode pump (SMP) that generates normal operating voltages off a single battery cell; and various system resets supported by the M8C.

The Digital System is composed of an array of digital blocks, which can be configured into any number of digital peripherals. The digital blocks can be connected to the GPIO through a series of global busses that can route any signal to any pin, freeing designers from the constraints of a fixed peripheral controller.

The Analog System consists of four analog blocks, supporting comparators, and analog-to-digital conversion up to 10 bits of precision.

## The Digital System

The Digital System is composed of four digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user modules. Digital peripheral configurations include those listed below.

- PrISM (8 to 32 bit)
- PWMs (8 to 32 bit)
- PWMs with dead band (8 to 32 bit)
- Counters (8 to 32 bit)
- Timers (8 to 32 bit)
- UART 8 bit with selectable parity
- SPI master and slave
- I2C slave, master, multi-master (1 available as a System Resource)
- Cyclical redundancy checker/generator (8 to 32 bit)
- IrDA (up to 4)
- Generators (8 to 32 bit)

Connect the digital blocks to any GPIO through a series of global busses that can route any signal to any pin. The busses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by device family. This allows you the optimum choice of system resources for your application. Family resources are shown in the table titled EZ-Color Device Characteristics.

Figure 1. Digital System Block Diagram





## The Analog System

The analog system is composed of four configurable blocks that enable creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common EZ-Color analog functions (most available as user modules) are listed below.

- Analog-to-digital converters (single or dual, with 10-bit resolution)
- Pin-to-pin comparators (1)
- Single-ended comparators (up to 2) with absolute (1.3V) reference or 8-bit DAC reference
- 1.3V reference (as a System Resource)

In most PSoC based devices, analog blocks are provided in columns of three, which includes one CT (continuous time) and two SC (switched capacitor) blocks. This particular EZ-Color device provides limited functionality Type "E" analog blocks. Each column contains one CT block and one SC block.

Figure 2. Analog System Block Diagram



## **Additional System Resources**

System resources, some of which have been previously listed, provide additional capability useful to complete systems. Additional resources include:

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital blocks as clock dividers.
- The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported.
- Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor.
- An internal 1.3 voltage reference provides an absolute reference for the analog system, including ADCs and DACs.
- An integrated switch mode pump (SMP) generates normal operating voltages from a single 1.2V battery cell, providing a low cost boost converter.



#### **EZ-Color Device Characteristics**

Depending on your EZ-Color device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 4 analog blocks. The following table lists the resources available for specific EZ-Color device groups. The device covered by this data sheet is shown in the highlighted row of the table

**Table 1. EZ-Color Device Characteristics** 

| Part Number | LED<br>Channels | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | CapSense |
|-------------|-----------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------|----------|
| CY8CLED02   | 2               | 16             | 1               | 4                 | 8                | 0                 | 2                 | 4                | 256 Bytes    | 4K            | No       |
| CY8CLED04   | 4               | 56             | 1               | 4                 | 48               | 2                 | 2                 | 6                | 1K           | 16K           | Yes      |
| CY8CLED08   | 8               | 44             | 2               | 8                 | 12               | 4                 | 4                 | 12               | 256 Bytes    | 16K           | No       |
| CY8CLED16   | 16              | 44             | 4               | 16                | 12               | 4                 | 4                 | 12               | 2K           | 32K           | No       |

## **Getting Started**

The quickest path to understanding the EZ-Color silicon is by reading this data sheet and using the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the EZ-Color integrated circuit and presents specific pin, register, and electrical specifications.

For up-to-date ordering, packaging, and electrical specification information, reference the latest device data sheets on the web at http://www.cypress.com.

#### **Development Kits**

PSoC Development Kits are available online from Cypress at <a href="http://www.cypress.com">http://www.cypress.com</a> and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

#### Training

Free technical training (on demand, webinars, and workshops) is available online at <a href="http://www.cypress.com">http://www.cypress.com</a>. The training covers a wide variety of topics and skill levels to assist you in your designs.

## **Cypros Consultants**

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to <a href="http://www.cypress.com">http://www.cypress.com</a> and refer to CYPros Consultants.

## **Technical Support**

For assistance with technical issues, search Knowledge Base articles and forums at http://www.cypress.com. If you cannot find an answer to your question, call technical support at 1-800-541-4736.

#### **Application Notes**

Application notes are an excellent introduction to the wide variety of possible PSoC designs and are available at http://www.cypress.com.

Document Number: 001-13704 Rev. \*E

Page 5 of 44



## **Development Tools**

PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE runs on Windows XP or Windows Vista.

This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and built-in support for third-party assemblers and C compilers.

PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family.

#### **PSoC Designer Software Subsystems**

#### System-Level View

A drag-and-drop visual embedded system design environment based on PSoC Express. In the system level view you create a model of your system inputs, outputs, and communication interfaces. You define when and how an output device changes state based upon any or all other system devices. Based upon the design, PSoC Designer automatically selects one or more PSoC Mixed-Signal Controllers that match your system requirements.

PSoC Designer generates all embedded code, then compiles and links it into a programming file for a specific PSoC device.

#### Chip-Level View

The chip-level view is a more traditional Integrated Development Environment (IDE). Choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration allows for changing configurations at run time.

#### Hybrid Designs

You can begin in the system-level view, allow it to choose and configure your user modules, routing, and generate code, then switch to the chip-level view to gain complete control over on-chip resources. All views of the project share a common code editor, builder, and common debug, emulation, and programming tools.

#### Code Generation Tools

PSoC Designer supports multiple third party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers allow assembly code to merge seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices.

The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started.

#### **In-Circuit Emulator**

A low cost, high functionality In-Circuit Emulator (ICE) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation.



## **Pin Information**

#### **Pinouts**

This section describes, lists, and illustrates the CY8CLED02 EZ-Color device pins and pinout configurations. The CY8CLED02 device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O. However, Vss, Vdd, SMP, and XRES are not capable of Digital I/O.

8-Pin Part Pinout

Table 2. 8-Pin Part Pinout (SOIC)

| Pin | Ty      | /pe    | Pin   | Description                        |  |  |  |  |
|-----|---------|--------|-------|------------------------------------|--|--|--|--|
| No. | Digital | Analog | Name  | Description                        |  |  |  |  |
| 1   | I/O     | ı      | P0[5] | Analog column mux input.           |  |  |  |  |
| 2   | I/O     | ı      | P0[3] | Analog column mux input.           |  |  |  |  |
| 3   | I/O     |        | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK  |  |  |  |  |
| 4   | Po      | wer    | Vss   | Ground connection.                 |  |  |  |  |
| 5   | I/O     |        | P1[0] | I2C Serial Data (SDA), ISSP-SDATA. |  |  |  |  |
| 6   | I/O     | ı      | P0[2] | Analog column mux input.           |  |  |  |  |
| 7   | I/O     | ı      | P0[4] | Analog column mux input.           |  |  |  |  |
| 8   | Power   |        | Vdd   | Supply voltage.                    |  |  |  |  |

Figure 3. 8-Pin EZ-Color Device



**LEGEND**: A = Analog, I = Input, and O = Output.

16-Pin Part Pinout

Table 3. 16-Pin Part Pinout (SOIC)

| Pin | Ту      | pe     | Name  | Description                                                        |
|-----|---------|--------|-------|--------------------------------------------------------------------|
| No. | Digital | Analog | Name  | Description                                                        |
| 1   | I/O     | -      | P0[7] | Analog column mux input.                                           |
| 2   | I/O     | I      | P0[5] | Analog column mux input.                                           |
| 3   | I/O     | -      | P0[3] | Analog column mux input.                                           |
| 4   | I/O     | I      | P0[1] | Analog column mux input.                                           |
| 5   | Po      | wer    | SMP   | Switch Mode Pump (SMP) connection to required external components. |
| 6   | Po      | wer    | Vss   | Ground connection.                                                 |
| 7   | I/O     |        | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK.                                 |
| 8   | Po      | wer    | Vss   | Ground connection.                                                 |
| 9   | I/O     |        | P1[0] | I2C Serial Data (SDA), ISSP-SDATA.                                 |
| 10  | I/O     |        | P1[2] |                                                                    |
| 11  | I/O     |        | P1[4] | Optional External Clock Input (EXTCLK).                            |
| 12  | I/O     | I      | P0[0] | Analog column mux input.                                           |
| 13  | I/O     | I      | P0[2] | Analog column mux input.                                           |
| 14  | I/O     | I      | P0[4] | Analog column mux input.                                           |
| 15  | I/O     | I      | P0[6] | Analog column mux input.                                           |
| 16  | Po      | wer    | Vdd   | Supply voltage.                                                    |

**LEGEND** A = Analog, I = Input, and O = Output.

Figure 4. 16-Pin EZ-Color Device





## 24-Pin Part Pinout

Table 4. 24-Pin Part Pinout (QFN)[2]

| Pin | Ty      | /pe    | Name  | Decerintien                                                        |  |  |  |
|-----|---------|--------|-------|--------------------------------------------------------------------|--|--|--|
| No. | Digital | Analog | Name  | Description                                                        |  |  |  |
| 1   | I/O     | I      | P0[1] | Analog column mux input.                                           |  |  |  |
| 2   | Po      | wer    | SMP   | Switch Mode Pump (SMP) connection to required external components. |  |  |  |
| 3   | Po      | wer    | Vss   | Ground connection.                                                 |  |  |  |
| 4   | I/O     |        | P1[7] | I2C Serial Clock (SCL).                                            |  |  |  |
| 5   | I/O     |        | P1[5] | I2C Serial Data (SDA).                                             |  |  |  |
| 6   | I/O     |        | P1[3] |                                                                    |  |  |  |
| 7   | I/O     |        | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK <sup>[1]</sup> .                 |  |  |  |
| 8   |         |        | NC    | No connection.                                                     |  |  |  |
| 9   | Po      | wer    | Vss   | Ground connection.                                                 |  |  |  |
| 10  | I/O     |        | P1[0] | I2C Serial Data (SDA), ISSP-SDATA <sup>[1]</sup> .                 |  |  |  |
| 11  | I/O     |        | P1[2] |                                                                    |  |  |  |
| 12  | I/O     |        | P1[4] | Optional External Clock Input (EXTCLK).                            |  |  |  |
| 13  | I/O     |        | P1[6] |                                                                    |  |  |  |
| 14  | In      | put    | XRES  | Active high external reset with internal pull down.                |  |  |  |
| 15  |         |        | NC    | No connection.                                                     |  |  |  |
| 16  | I/O     | ı      | P0[0] | Analog column mux input.                                           |  |  |  |
| 17  | I/O     | ı      | P0[2] | Analog column mux input.                                           |  |  |  |
| 18  | I/O     | ı      | P0[4] | Analog column mux input.                                           |  |  |  |
| 19  | I/O     | ı      | P0[6] | Analog column mux input.                                           |  |  |  |
| 20  | Po      | wer    | Vdd   | Supply voltage.                                                    |  |  |  |
| 21  | Po      | wer    | Vss   | Ground connection.                                                 |  |  |  |
| 22  | I/O     | ı      | P0[7] | Analog column mux input.                                           |  |  |  |
| 23  | I/O     | ı      | P0[5] | Analog column mux input.                                           |  |  |  |
| 24  | I/O     | I      | P0[3] | Analog column mux input.                                           |  |  |  |

A,I,P0[1]
SWP
Vss
3
QFN
166
P0[0],A,I
P0[0],A,I
P0[0],A,I
P0[0],A,I
VXRES
P1[3]
F1[3]
F1[3]
F1[3]
F1[4]
F1[5]
F1[6]
F1[6]
F1[6]
F1[6]
F1[7]
F1[7

Figure 5. 24-Pin EZ-Color Device

**LEGEND** A = Analog, I = Input, and O = Output.

## Notes

<sup>1.</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset).

<sup>2.</sup> The center pad on the QFN package should be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floated and not connected to any other signal.



## **Register Reference**

## **Register Conventions**

This section lists the registers of the CY8CLED02 EZ-Color device.

The register conventions specific to this section are listed in the following table.

**Table 5. Register Conventions** 

| Convention | Description                  |
|------------|------------------------------|
| R          | Read register or bit(s)      |
| W          | Write register or bit(s)     |
| L          | Logical register or bit(s)   |
| С          | Clearable register or bit(s) |
| #          | Access is bit specific       |

## **Register Mapping Tables**

The device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1.

**Note** In the following register mapping tables, blank fields are Reserved and should not be accessed.



Table 6. Register Map Bank 0: User Space

| Name       | Addr (0.Hex) |     | User Space<br>Name | Addr (0,Hex) | Access   | Name      | Addr (0,Hex) | Access | Name      | Addr (0,Hex) | Access                                           |
|------------|--------------|-----|--------------------|--------------|----------|-----------|--------------|--------|-----------|--------------|--------------------------------------------------|
| PRT0DR     | 00           | RW  |                    | 40           | - 100000 | ASE10CR0  | 80           | RW     |           | C0           |                                                  |
| PRT0IE     | 01           | RW  |                    | 41           |          |           | 81           |        |           | C1           |                                                  |
| PRT0GS     | 02           | RW  |                    | 42           |          |           | 82           |        |           | C2           |                                                  |
| PRT0DM2    | 03           | RW  |                    | 43           |          |           | 83           |        |           | C3           |                                                  |
| PRT1DR     | 04           | RW  |                    | 44           |          | ASE11CR0  | 84           | RW     |           | C4           |                                                  |
| PRT1IE     | 05           | RW  |                    | 45           |          | 7.0211010 | 85           | 1000   |           | C5           |                                                  |
| PRT1GS     | 06           | RW  |                    | 46           |          |           | 86           |        |           | C6           |                                                  |
| PRT1DM2    |              | RW  |                    |              |          |           | 87           |        |           | C7           |                                                  |
| FKI IDIVIZ | 07           | KVV |                    | 47           |          |           |              |        |           |              |                                                  |
|            | 08           |     |                    | 48           |          |           | 88           |        |           | C8           |                                                  |
|            | 09           |     |                    | 49           |          |           | 89           |        |           | C9           |                                                  |
|            | 0A           |     |                    | 4A           |          |           | 8A           |        |           | CA           |                                                  |
|            | 0B           |     |                    | 4B           |          |           | 8B           |        |           | СВ           |                                                  |
|            | 0C           |     |                    | 4C           |          |           | 8C           |        |           | CC           |                                                  |
|            | 0D           |     |                    | 4D           |          |           | 8D           |        |           | CD           |                                                  |
|            | 0E           |     |                    | 4E           |          |           | 8E           |        |           | CE           |                                                  |
|            | 0F           |     |                    | 4F           |          |           | 8F           |        |           | CF           |                                                  |
|            | 10           |     |                    | 50           |          |           | 90           |        |           | D0           |                                                  |
|            | 11           |     |                    | 51           |          |           | 91           |        |           | D1           |                                                  |
|            | 12           |     |                    | 52           |          |           | 92           |        |           | D2           |                                                  |
|            | 13           |     |                    | 53           |          |           | 93           |        |           | D3           | 1                                                |
|            | 14           |     |                    | 54           |          |           | 94           |        |           | D4           | <del>                                     </del> |
|            | 15           |     |                    | 55           |          |           | 95           |        |           | D5           |                                                  |
|            | 16           |     |                    | 56           |          |           | 96           |        | I2C CFG   | D6           | RW                                               |
|            | 17           |     |                    | 57           |          |           | 97           |        | I2C_SCR   | D7           | #                                                |
|            | 18           |     |                    | 58           |          |           | 98           |        | I2C_DR    | D8           | RW                                               |
|            | 19           |     |                    | 59           |          |           | 99           |        | I2C_MSCR  | D8           |                                                  |
|            |              |     |                    |              |          |           |              |        |           | DA           | #                                                |
|            | 1A           |     |                    | 5A           |          |           | 9A           |        | INT_CLR0  |              | RW                                               |
|            | 1B           |     |                    | 5B           |          |           | 9B           |        | INT_CLR1  | DB           | RW                                               |
|            | 1C           |     |                    | 5C           |          |           | 9C           |        |           | DC           |                                                  |
|            | 1D           |     |                    | 5D           |          |           | 9D           |        | INT_CLR3  | DD           | RW                                               |
|            | 1E           |     |                    | 5E           |          |           | 9E           |        | INT_MSK3  | DE           | RW                                               |
|            | 1F           |     |                    | 5F           |          |           | 9F           |        |           | DF           |                                                  |
| DBB00DR0   | 20           | #   | AMX_IN             | 60           | RW       |           | A0           |        | INT_MSK0  | E0           | RW                                               |
| DBB00DR1   | 21           | W   |                    | 61           |          |           | A1           |        | INT_MSK1  | E1           | RW                                               |
| DBB00DR2   | 22           | RW  | PWM_CR             | 62           | RW       |           | A2           |        | INT_VC    | E2           | RC                                               |
| DBB00CR0   | 23           | #   |                    | 63           |          |           | A3           |        | RES_WDT   | E3           | W                                                |
| DBB01DR0   | 24           | #   | CMP_CR0            | 64           | #        |           | A4           |        |           | E4           |                                                  |
| DBB01DR1   | 25           | W   | _                  | 65           |          |           | A5           |        |           | E5           |                                                  |
| DBB01DR2   | 26           | RW  | CMP_CR1            | 66           | RW       |           | A6           |        | DEC_CR0   | E6           | RW                                               |
| DBB01CR0   | 27           | #   |                    | 67           |          |           | A7           |        | DEC_CR1   | E7           | RW                                               |
| DCB02DR0   | 28           | #   | ADC0_CR            | 68           | #        |           | A8           |        | 220_0     | E8           |                                                  |
| DCB02DR1   | 29           | W   | ADC1 CR            | 69           | #        |           | A9           |        |           | E9           |                                                  |
| DCB02DR2   | 2A           | RW  | ABO1_OR            | 6A           | m .      |           | AA           |        |           | EA           |                                                  |
| DCB02CR0   | 2B           | #   |                    | 6B           |          |           | AB           |        |           | EB           |                                                  |
| DCB02CR0   | 2C           | #   | TMP DR0            | 6C           | RW       |           | AC           |        |           | EC           |                                                  |
| DCB03DR0   | 2D           |     | TMP_DR0            | 6D           | RW       |           | AD           |        |           | ED           |                                                  |
|            |              | W   |                    |              |          |           |              |        |           |              | <b></b>                                          |
| DCB03DR2   | 2E           | RW  | TMP_DR2            | 6E           | RW       |           | AE           |        |           | EE           |                                                  |
| DCB03CR0   | 2F           | #   | TMP_DR3            | 6F           | RW       |           | AF           |        |           | EF           |                                                  |
|            | 30           |     |                    | 70           |          | RDI0RI    | B0           | RW     |           | F0           |                                                  |
|            | 31           |     |                    | 71           |          | RDI0SYN   | B1           | RW     |           | F1           |                                                  |
|            | 32           |     | ACE00CR1           | 72           | RW       | RDI0IS    | B2           | RW     |           | F2           |                                                  |
|            | 33           |     | ACE00CR2           | 73           | RW       | RDI0LT0   | B3           | RW     |           | F3           |                                                  |
|            | 34           |     |                    | 74           |          | RDI0LT1   | B4           | RW     |           | F4           |                                                  |
|            | 35           |     |                    | 75           |          | RDI0RO0   | B5           | RW     |           | F5           |                                                  |
|            | 36           |     | ACE01CR1           | 76           | RW       | RDI0RO1   | B6           | RW     |           | F6           | 1                                                |
|            | 37           |     | ACE01CR2           | 77           | RW       |           | B7           |        | CPU_F     | F7           | RL                                               |
|            | 38           |     |                    | 78           |          |           | B8           |        |           | F8           | 1                                                |
|            | 39           |     |                    | 79           |          |           | B9           |        |           | F9           | <del>                                     </del> |
|            | 3A           |     |                    | 7A           |          |           | BA           |        |           | FA           | <del>                                     </del> |
|            | 3B           |     |                    | 7B           |          |           | BB           |        |           | FB           | <del>                                     </del> |
|            | 3C           |     |                    | 7C           |          |           | BC           |        |           | FC           | 1                                                |
|            | 3D           |     |                    | 7D           |          |           | BD           |        |           | FD           |                                                  |
|            | 3D           |     |                    |              |          |           |              |        | ODLL CODA |              | ,,                                               |
|            |              |     |                    | 7E           | Ì        |           | BE           |        | CPU_SCR1  | FE           | #                                                |
|            | 3F           |     |                    | 7F           |          |           | BF           |        | CPU_SCR0  | FF           | #                                                |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.



Table 7. Register Map Bank 1: Configuration Space

| Name    | Addr (1,Hex) | Access | Name      | Addr (1,Hex) | Access | Name     | Addr (1,Hex) | Access | Name      | Addr (1,Hex) | Access   |
|---------|--------------|--------|-----------|--------------|--------|----------|--------------|--------|-----------|--------------|----------|
| PRT0DM0 | 00           | RW     |           | 40           |        | ASE10CR0 | 80           | RW     |           | C0           |          |
| PRT0DM1 | 01           | RW     |           | 41           |        |          | 81           |        |           | C1           |          |
| PRT0IC0 | 02           | RW     |           | 42           |        |          | 82           |        |           | C2           |          |
| PRT0IC1 | 03           | RW     |           | 43           |        |          | 83           |        |           | C3           |          |
| PRT1DM0 | 04           | RW     |           | 44           |        | ASE11CR0 | 84           | RW     |           | C4           |          |
| PRT1DM1 | 05           | RW     |           | 45           |        |          | 85           |        |           | C5           |          |
| PRT1IC0 | 06           | RW     |           | 46           |        |          | 86           |        |           | C6           |          |
| PRT1IC1 | 07           | RW     |           | 47           |        |          | 87           |        |           | C7           |          |
| _       | 08           |        |           | 48           |        |          | 88           |        |           | C8           |          |
|         | 09           |        |           | 49           |        |          | 89           |        |           | C9           |          |
|         | 0A           |        |           | 4A           |        |          | 8A           |        |           | CA           |          |
|         | 0B           |        |           | 4B           |        |          | 8B           |        |           | СВ           |          |
|         | 0C           |        |           | 4C           |        |          | 8C           |        |           | CC           |          |
|         | 0D           |        |           | 4D           |        |          | 8D           |        |           | CD           |          |
|         | 0E           |        |           | 4E           |        |          | 8E           |        |           | CE           |          |
|         | 0F           |        |           | 4F           |        |          | 8F           |        |           | CF           |          |
|         | 10           |        |           | 50           |        |          | 90           |        | GDI_O_IN  | D0           | RW       |
|         | 11           |        |           | 51           |        |          | 91           |        | GDI_E_IN  | D1           | RW       |
|         | 12           |        |           | 52           |        |          | 92           |        | GDI_O_OU  | D2           | RW       |
|         | 13           |        |           | 53           |        |          | 93           |        | GDI_E_OU  | D3           | RW       |
|         | 14           |        |           | 54           |        |          | 94           |        |           | D4           | <b>†</b> |
|         | 15           |        |           | 55           |        |          | 95           |        |           | D5           | <b>†</b> |
|         | 16           |        |           | 56           |        |          | 96           |        |           | D6           |          |
|         | 17           |        |           | 57           |        |          | 97           |        |           | D7           |          |
|         | 18           |        |           | 58           |        |          | 98           |        |           | D8           |          |
|         | 19           |        |           | 59           |        |          | 99           |        |           | D9           |          |
|         | 1A           |        |           | 5A           |        |          | 9A           |        |           | DA           |          |
|         | 1B           |        |           | 5B           |        |          | 9B           |        |           | DB           |          |
|         | 1C           |        |           | 5C           |        |          | 9C           |        |           | DC           |          |
|         | 1D           |        |           | 5D           |        |          | 9D           |        | OSC_GO_EN | DD           | RW       |
|         | 1E           |        |           | 5E           |        |          | 9E           |        | OSC_CR4   | DE           | RW       |
|         | 1F           |        |           | 5F           |        |          | 9F           |        | OSC_CR3   | DF           | RW       |
| DBB00FN | 20           | RW     | CLK_CR0   | 60           | RW     |          | A0           |        | OSC_CR0   | E0           | RW       |
| DBB00IN | 21           | RW     | CLK_CR1   | 61           | RW     |          | A1           |        | OSC_CR1   | E1           | RW       |
| DBB00OU | 22           | RW     | ABF_CR0   | 62           | RW     |          | A2           |        | OSC_CR2   | E2           | RW       |
|         | 23           |        | AMD_CR0   | 63           | RW     |          | A3           |        | VLT_CR    | E3           | RW       |
| DBB01FN | 24           | RW     | CMP_GO_EN | 64           | RW     |          | A4           |        | VLT_CMP   | E4           | R        |
| DBB01IN | 25           | RW     |           | 65           |        |          | A5           |        | ADC0_TR   | E5           | RW       |
| DBB01OU | 26           | RW     | AMD_CR1   | 66           | RW     |          | A6           |        | ADC1_TR   | E6           | RW       |
|         | 27           |        | ALT_CR0   | 67           | RW     |          | A7           |        |           | E7           |          |
| DCB02FN | 28           | RW     |           | 68           |        |          | A8           |        | IMO_TR    | E8           | W        |
| DCB02IN | 29           | RW     |           | 69           |        |          | A9           |        | ILO_TR    | E9           | W        |
| DCB02OU | 2A           | RW     |           | 6A           |        |          | AA           |        | BDG_TR    | EA           | RW       |
|         | 2B           |        | CLK_CR3   | 6B           | RW     |          | AB           |        | ECO_TR    | EB           | W        |
| DCB03FN | 2C           | RW     | TMP_DR0   | 6C           | RW     |          | AC           |        |           | EC           |          |
| DCB03IN | 2D           | RW     | TMP_DR1   | 6D           | RW     |          | AD           |        |           | ED           |          |
| DCB03OU | 2E           | RW     | TMP_DR2   | 6E           | RW     |          | AE           |        |           | EE           |          |
|         | 2F           |        | TMP_DR3   | 6F           | RW     |          | AF           |        |           | EF           |          |
|         | 30           |        |           | 70           |        | RDI0RI   | B0           | RW     |           | F0           |          |
|         | 31           |        |           | 71           |        | RDI0SYN  | B1           | RW     |           | F1           |          |
|         | 32           |        | ACE00CR1  | 72           | RW     | RDI0IS   | B2           | RW     |           | F2           |          |
|         | 33           |        | ACE00CR2  | 73           | RW     | RDI0LT0  | B3           | RW     |           | F3           |          |
|         | 34           |        |           | 74           |        | RDI0LT1  | B4           | RW     |           | F4           |          |
|         | 35           |        |           | 75           |        | RDI0RO0  | B5           | RW     |           | F5           |          |
|         | 36           |        | ACE01CR1  | 76           | RW     | RDI0RO1  | B6           | RW     |           | F6           |          |
|         | 37           |        | ACE01CR2  | 77           | RW     |          | B7           |        | CPU_F     | F7           | RL       |
|         | 38           |        |           | 78           |        |          | B8           |        |           | F8           |          |
|         | 39           |        |           | 79           |        |          | B9           |        |           | F9           |          |
|         | 3A           |        |           | 7A           |        |          | BA           |        | FLS_PR1   | FA           | RW       |
|         | 3B           |        |           | 7B           |        |          | BB           |        |           | FB           |          |
|         | 3C           |        |           | 7C           |        |          | BC           |        |           | FC           |          |
|         | 3D           |        |           | 7D           |        |          | BD           |        |           | FD           |          |
|         | 3E           |        |           | 7E           |        |          | BE           |        | CPU_SCR1  | FE           | #        |
|         | 3F           |        |           | 7F           |        |          | BF           |        | CPU_SCR0  | FF           | #        |

Blank fields are Reserved and should not be accessed.

# Access is bit specific.



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8CLED02 EZ-Color device. For the most up to date electrical specifications, confirm that you have the most recent data sheet by going to the web at <a href="http://www.cypress.com">http://www.cypress.com</a>.

Specifications are valid for -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C and T<sub>J</sub>  $\leq$  100°C, except where noted.

Refer to Table 21 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode.

Figure 6. Voltage versus CPU Frequency, and Voltage versus IMO Frequency







## **Absolute Maximum Ratings**

**Table 8. Absolute Maximum Ratings** 

| Symbol                | Description                            | Min                     | Тур | Max                     | Units | Notes                                                                                                                                                                           |
|-----------------------|----------------------------------------|-------------------------|-----|-------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>      | Storage Temperature                    | -55                     | 25  | +100                    | °C    | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C degrade reliability. |
| T <sub>BAKETEMP</sub> | Bake Temperature                       | -                       | 125 | See<br>package<br>label | °C    |                                                                                                                                                                                 |
| T <sub>BAKETIME</sub> | Bake Time                              | See<br>package<br>label | -   | 72                      | Hours |                                                                                                                                                                                 |
| T <sub>A</sub>        | Ambient Temperature with Power Applied | -40                     | _   | +85                     | °C    |                                                                                                                                                                                 |
| Vdd                   | Supply Voltage on Vdd Relative to Vss  | -0.5                    | _   | +6.0                    | V     |                                                                                                                                                                                 |
| V <sub>IO</sub>       | DC Input Voltage                       | Vss - 0.5               | _   | Vdd + 0.5               | V     |                                                                                                                                                                                 |
| V <sub>IOZ</sub>      | DC Voltage Applied to Tri-state        | Vss - 0.5               | _   | Vdd + 0.5               | V     |                                                                                                                                                                                 |
| I <sub>MIO</sub>      | Maximum Current into any Port Pin      | -25                     | _   | +50                     | mA    |                                                                                                                                                                                 |
| ESD                   | Electro Static Discharge Voltage       | 2000                    | -   |                         | V     | Human Body Model ESD.                                                                                                                                                           |
| LU                    | Latch up Current                       | _                       | _   | 200                     | mA    |                                                                                                                                                                                 |

## **Operating Temperature**

**Table 9. Operating Temperature** 

| Symbol         | Description          | Min | Тур | Max  | Units | Notes                                                                                                                                                                            |
|----------------|----------------------|-----|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient Temperature  | -40 | -   | +85  | °C    |                                                                                                                                                                                  |
| Тл             | Junction Temperature | -40 | П   | +100 | °C    | The temperature rise from ambient to junction is package specific. See Thermal Impedances on page 33. The user must limit the power consumption to comply with this requirement. |



## **DC Electrical Characteristics**

## DC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 10. DC Chip-Level Specifications

| Symbol             | Description                                                                                                             | Min                         | Тур       | Max                         | Units | Notes                                                                                                                           |
|--------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------|-----------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| Vdd                | Supply Voltage                                                                                                          | 2.40                        | -         | 5.25                        | V     | See DC POR and LVD specifications, Table 18 on page 19.                                                                         |
| I <sub>DD</sub>    | Supply Current, IMO = 24 MHz                                                                                            | _                           | 3         | 4                           | mA    | Conditions are Vdd = 5.0V, 25°C, CPU = 3 MHz, SYSCLK doubler disabled. VC1 = 1.5 MHz, VC2 = 93.75 kHz, VC3 = 0.366 kHz.         |
| I <sub>DD3</sub>   | Supply Current, IMO = 6 MHz                                                                                             | _                           | 1.2       | 2                           | mA    | Conditions are Vdd = 3.3V, 25°C,<br>CPU = 3 MHz, clock doubler disabled.<br>VC1 = 375 kHz, VC2 = 23.4 kHz,<br>VC3 = 0.091 kHz.  |
| I <sub>DD27</sub>  | Supply Current, IMO = 6 MHz                                                                                             | _                           | 1.1       | 1.5                         | mA    | Conditions are Vdd = 2.55V, 25°C,<br>CPU = 3 MHz, clock doubler disabled.<br>VC1 = 375 kHz, VC2 = 23.4 kHz,<br>VC3 = 0.091 kHz. |
| I <sub>SB27</sub>  | Sleep (Mode) Current with POR, LVD, Sleep<br>Timer, WDT, and internal slow oscillator<br>active. Mid temperature range. | _                           | 2.6       | 4                           | μА    | Vdd = 2.55V, 0°C to 40°C.                                                                                                       |
| I <sub>SB</sub>    | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and internal slow oscillator active.                              | _                           | 2.8       | 5                           | μА    | $Vdd = 3.3V, -40^{\circ}C \le T_A \le 85^{\circ}C.$                                                                             |
| V <sub>REF</sub>   | Reference Voltage (Bandgap)                                                                                             | 1.28                        | 1.30      | 1.32                        | V     | Trimmed for appropriate Vdd.<br>Vdd = 3.0V to 5.25V.                                                                            |
| V <sub>REF27</sub> | Reference Voltage (Bandgap)                                                                                             | 1.16                        | 1.30      | 1.330                       | V     | Trimmed for appropriate Vdd.<br>Vdd = 2.4V to 3.0V.                                                                             |
| AGND               | Analog Ground                                                                                                           | V <sub>REF</sub><br>- 0.003 | $V_{REF}$ | V <sub>REF</sub><br>+ 0.003 | V     |                                                                                                                                 |



## DC General Purpose I/O Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 11. 5V and 3.3V DC GPIO Specifications

| Symbol           | Description                       | Min       | Тур | Max  | Units    | Notes                                                                                                                                                                                  |
|------------------|-----------------------------------|-----------|-----|------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull up Resistor                  | 4         | 5.6 | 8    | kΩ       |                                                                                                                                                                                        |
| R <sub>PD</sub>  | Pull down Resistor                | 4         | 5.6 | 8    | kΩ       |                                                                                                                                                                                        |
| V <sub>OH</sub>  | High Output Level                 | Vdd - 1.0 | -   | ı    | <b>V</b> | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 80 mA maximum combined IOH budget.  |
| V <sub>OL</sub>  | Low Output Level                  | _         | -   | 0.75 | V        | IOL = 25 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). 150 mA maximum combined IOL budget. |
| I <sub>OH</sub>  | High Level Source Current         | 10        | _   | _    | mA       | VOH = Vdd-1.0V. See the limitations of the total current in the Note for VOH.                                                                                                          |
| I <sub>OL</sub>  | Low Level Sink Current            | 25        | _   | _    | mA       | VOL = 0.75V. See the limitations of the total current in the Note for VOL.                                                                                                             |
| V <sub>IL</sub>  | Input Low Level                   | _         | _   | 0.8  | V        | Vdd = 3.0 to 5.25.                                                                                                                                                                     |
| V <sub>IH</sub>  | Input High Level                  | 2.1       | _   | _    | V        | Vdd = 3.0 to 5.25.                                                                                                                                                                     |
| $V_{H}$          | Input Hysteresis                  | _         | 60  | _    | mV       |                                                                                                                                                                                        |
| I <sub>IL</sub>  | Input Leakage (Absolute Value)    | _         | 1   | _    | nA       | Gross tested to 1 μA.                                                                                                                                                                  |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input  | _         | 3.5 | 10   | pF       | Package and pin dependent. Temp = 25°C.                                                                                                                                                |
| C <sub>OUT</sub> | Capacitive Load on Pins as Output | _         | 3.5 | 10   | pF       | Package and pin dependent. Temp = 25°C.                                                                                                                                                |



The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 2.4V to 3.0V and  $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ . Typical parameters apply to 2.7V at 25°C and are for design guidance only.

Table 12. 2.7V DC GPIO Specifications

| Symbol           | Description                       | Min       | Тур | Max  | Units | Notes                                                                                              |
|------------------|-----------------------------------|-----------|-----|------|-------|----------------------------------------------------------------------------------------------------|
| R <sub>PU</sub>  | Pull up Resistor                  | 4         | 5.6 | 8    | kΩ    |                                                                                                    |
| R <sub>PD</sub>  | Pull down Resistor                | 4         | 5.6 | 8    | kΩ    |                                                                                                    |
| V <sub>OH</sub>  | High Output Level                 | Vdd - 0.4 | -   | _    | V     | IOH = 2.5 mA (6.25 typical), Vdd = 2.4 to 3.0V (16 mA maximum, 50 mA typical combined IOH budget). |
| V <sub>OL</sub>  | Low Output Level                  | _         | -   | 0.75 | V     | IOL = 10 mA, Vdd = 2.4 to 3.0V (90 mA maximum combined IOL budget).                                |
| I <sub>OH</sub>  | High Level Source Current         | 2.5       | _   | _    | mA    | VOH = Vdd-0.4V. See the limitations of the total current in the Note for VOH.                      |
| I <sub>OL</sub>  | Low Level Sink Current            | 10        | _   | _    | mA    | VOL = 0.75V. See the limitations of the total current in the Note for VOL.                         |
| $V_{IL}$         | Input Low Level                   | _         | _   | 0.75 | V     | Vdd = 2.4 to 3.0.                                                                                  |
| V <sub>IH</sub>  | Input High Level                  | 2.0       | _   | _    | V     | Vdd = 2.4 to 3.0.                                                                                  |
| V <sub>H</sub>   | Input Hysteresis                  | _         | 60  | -    | mV    |                                                                                                    |
| I <sub>IL</sub>  | Input Leakage (Absolute Value)    | _         | 1   | _    | nA    | Gross tested to 1 μA.                                                                              |
| C <sub>IN</sub>  | Capacitive Load on Pins as Input  | _         | 3.5 | 10   | pF    | Package and pin dependent. Temp = 25°C.                                                            |
| C <sub>OUT</sub> | Capacitive Load on Pins as Output | _         | 3.5 | 10   | pF    | Package and pin dependent. Temp = 25°C.                                                            |

## DC Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 13. 5V DC Amplifier Specifications

| Symbol              | Description                                | Min | Тур | Max     | Units | Notes                                   |
|---------------------|--------------------------------------------|-----|-----|---------|-------|-----------------------------------------|
| V <sub>OSOA</sub>   | Input Offset Voltage (absolute value)      | _   | 2.5 | 15      | mV    |                                         |
| TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift         | _   | 10  | _       | μV/°C |                                         |
| I <sub>EBOA</sub>   | Input Leakage Current (Port 0 Analog Pins) | -   | 200 | _       | pА    | Gross tested to 1 μA.                   |
| C <sub>INOA</sub>   | Input Capacitance (Port 0 Analog Pins)     | -   | 4.5 | 9.5     | pF    | Package and pin dependent. Temp = 25°C. |
| V <sub>CMOA</sub>   | Common Mode Voltage Range                  | 0.0 | _   | Vdd - 1 | V     |                                         |
| G <sub>OLOA</sub>   | Open Loop Gain                             | 80  | I   | _       | dB    |                                         |
| I <sub>SOA</sub>    | Amplifier Supply Current                   | _   | 10  | 30      | μΑ    |                                         |

Document Number: 001-13704 Rev. \*E Page 16 of 44



Table 14. 3.3V DC Amplifier Specifications

| Symbol              | Description                                | Min | Тур | Max     | Units | Notes                                   |
|---------------------|--------------------------------------------|-----|-----|---------|-------|-----------------------------------------|
| V <sub>OSOA</sub>   | Input Offset Voltage (absolute value)      | _   | 2.5 | 15      | mV    |                                         |
| TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift         | _   | 10  | _       | μV/°C |                                         |
| I <sub>EBOA</sub>   | Input Leakage Current (Port 0 Analog Pins) | _   | 200 | _       | pА    | Gross tested to 1 μA.                   |
| C <sub>INOA</sub>   | Input Capacitance (Port 0 Analog Pins)     | _   | 4.5 | 9.5     | pF    | Package and pin dependent. Temp = 25°C. |
| $V_{CMOA}$          | Common Mode Voltage Range                  | 0   | _   | Vdd - 1 | V     |                                         |
| G <sub>OLOA</sub>   | Open Loop Gain                             | 80  | _   | _       | dB    |                                         |
| I <sub>SOA</sub>    | Amplifier Supply Current                   | _   | 10  | 30      | μΑ    |                                         |

Table 15. 2.7V DC Amplifier Specifications

| Symbol              | Description                                | Min | Тур | Max     | Units | Notes                                      |
|---------------------|--------------------------------------------|-----|-----|---------|-------|--------------------------------------------|
| V <sub>OSOA</sub>   | Input Offset Voltage (absolute value)      | _   | 2.5 | 15      | mV    |                                            |
| TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift         | -   | 10  | _       | μV/°C |                                            |
| I <sub>EBOA</sub>   | Input Leakage Current (Port 0 Analog Pins) | _   | 200 | _       | pА    | Gross tested to 1 μA.                      |
| C <sub>INOA</sub>   | Input Capacitance (Port 0 Analog Pins)     | _   | 4.5 | 9.5     | pF    | Package and pin dependent.<br>Temp = 25°C. |
| V <sub>CMOA</sub>   | Common Mode Voltage Range                  | 0   | _   | Vdd - 1 | V     |                                            |
| G <sub>OLOA</sub>   | Open Loop Gain                             | 80  | _   | _       | dB    |                                            |
| I <sub>SOA</sub>    | Amplifier Supply Current                   | _   | 10  | 30      | μΑ    |                                            |

#### DC Low Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only.

Table 16. DC Low Power Comparator Specifications

| Symbol              | Description                                        | Min | Тур | Max     | Units | Notes |
|---------------------|----------------------------------------------------|-----|-----|---------|-------|-------|
| V <sub>REFLPC</sub> | Low power comparator (LPC) reference voltage range | 0.2 | _   | Vdd - 1 | V     |       |
| I <sub>SLPC</sub>   | LPC supply current                                 | _   | 10  | 40      | μΑ    |       |
| V <sub>OSLPC</sub>  | LPC voltage offset                                 | _   | 2.5 | 30      | mV    |       |

Document Number: 001-13704 Rev. \*E Page 17 of 44



## DC Switch Mode Pump Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 17. DC Switch Mode Pump (SMP) Specifications

| Symbol                    | Description                                                                                                                               | Min         | Тур         | Max         | Units           | Notes                                                                                                                                                                     |  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| V <sub>PUMP5V</sub>       | 5V Output Voltage from Pump                                                                                                               | 4.75        | 5.0         | 5.25        | V               | Configuration of footnote. [3] Average, neglecting ripple. SMP trip voltage is set to 5.0V.                                                                               |  |
| V <sub>PUMP3V</sub>       | 3.3V Output Voltage from Pump                                                                                                             | 3.00        | 3.25        | 3.60        | V               | Configuration of footnote. [3] Average, neglecting ripple. SMP trip voltage is set to 3.25V.                                                                              |  |
| V <sub>PUMP2V</sub>       | 2.6V Output Voltage from Pump                                                                                                             | 2.45        | 2.55        | 2.80        | V               | Configuration of footnote. [3] Average, neglecting ripple. SMP trip voltage is set to 2.55V.                                                                              |  |
| I <sub>PUMP</sub>         | Available Output Current $V_{BAT} = 1.8V$ , $V_{PUMP} = 5.0V$ $V_{BAT} = 1.5V$ , $V_{PUMP} = 3.25V$ $V_{BAT} = 1.3V$ , $V_{PUMP} = 2.55V$ | 5<br>8<br>8 | _<br>_<br>_ | _<br>_<br>_ | mA<br>mA<br>mA  | Configuration of footnote. <sup>[3]</sup> SMP trip voltage is set to 5.0V. SMP trip voltage is set to 3.25V. SMP trip voltage is set to 2.55V.                            |  |
| V <sub>BAT5V</sub>        | Input Voltage Range from Battery                                                                                                          | 1.8         | _           | 5.0         | V               | Configuration of footnote. [3] SMP trip voltage is set to 5.0V.                                                                                                           |  |
| V <sub>BAT3V</sub>        | Input Voltage Range from Battery                                                                                                          | 1.0         | -           | 3.3         | V               | Configuration of footnote. [3] SMP trip voltage is set to 3.25V.                                                                                                          |  |
| V <sub>BAT2V</sub>        | Input Voltage Range from Battery                                                                                                          | 1.0         | _           | 2.8         | V               | Configuration of footnote. [3] SMP trip voltage is set to 2.55V.                                                                                                          |  |
| V <sub>BATSTART</sub>     | Minimum Input Voltage from Battery to Start Pump                                                                                          | 1.2         | _           | -           | V               | Configuration of footnote. [3] $0^{\circ}C \le T_A \le 100.1.25V$ at $T_A = -40^{\circ}C$ .                                                                               |  |
| $\Delta V_{PUMP\_Line}$   | Line Regulation (over Vi range)                                                                                                           | _           | 5           | _           | %V <sub>O</sub> | Configuration of footnote. [3] V <sub>O</sub> is the "Vdd Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 18 on page 19. |  |
| $\Delta V_{PUMP\_Load}$   | Load Regulation                                                                                                                           | -           | 5           | _           | %V <sub>O</sub> | Configuration of footnote. [3] V <sub>O</sub> is the "Vdd Value for PUMP Trip" specified by the VM[2:0] setting in the DC POR and LVD Specification, Table 18 on page 19. |  |
| $\Delta V_{PUMP\_Ripple}$ | Output Voltage Ripple (depends on cap/load)                                                                                               | _           | 100         | -           | m∨pp            | Configuration of footnote. [3] Load is 5 mA.                                                                                                                              |  |
| E <sub>3</sub>            | Efficiency                                                                                                                                | 35          | 50          | -           | %               | Configuration of footnote. [3] Load is 5 mA. SMP trip voltage is set to 3.25V.                                                                                            |  |
| E <sub>2</sub>            | Efficiency                                                                                                                                | 35          | 80          | _           | %               | For I load = 1mA, $V_{PUMP}$ = 2.55V, $V_{BAT}$ = 1.3V, 10 $\mu$ H inductor, 1 $\mu$ F capacitor, and Schottky diode.                                                     |  |
| F <sub>PUMP</sub>         | Switching Frequency                                                                                                                       | _           | 1.3         | _           | MHz             |                                                                                                                                                                           |  |
| DC <sub>PUMP</sub>        | Switching Duty Cycle                                                                                                                      | _           | 50          | _           | %               |                                                                                                                                                                           |  |

#### Note

Page 18 of 44

<sup>3.</sup>  $L_1 = 2$  mH inductor,  $C_1 = 10$  mF capacitor,  $D_1 = S$ chottky diode. See Figure 7 on page 19.





Figure 7. Basic Switch Mode Pump Circuit

## DC POR and LVD Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 18. DC POR and LVD Specifications

| Symbol             | Description             | Min  | Тур  | Max                 | Units | Notes                              |
|--------------------|-------------------------|------|------|---------------------|-------|------------------------------------|
|                    | Vdd Value for PPOR Trip |      |      |                     |       | Vdd must be greater than or equal  |
| V <sub>PPOR0</sub> | PORLEV[1:0] = 00b       |      | 2.36 | 2.40                | V     | to 2.5V during startup, reset from |
| V <sub>PPOR1</sub> | PORLEV[1:0] = 01b       | _    | 2.82 | 2.95                | V     | the XRES pin, or reset from        |
| $V_{PPOR2}$        | PORLEV[1:0] = 10b       |      | 4.55 | 4.70                | V     | Watchdog.                          |
|                    | Vdd Value for LVD Trip  |      |      |                     |       |                                    |
| $V_{LVD0}$         | VM[2:0] = 000b          | 2.40 | 2.45 | 2.51 <sup>[4]</sup> | V     |                                    |
| V <sub>LVD1</sub>  | VM[2:0] = 001b          | 2.85 | 2.92 | 2.99 <sup>[5]</sup> | V     |                                    |
| V <sub>LVD2</sub>  | VM[2:0] = 010b          | 2.95 | 3.02 | 3.09                | V     |                                    |
| V <sub>LVD3</sub>  | VM[2:0] = 011b          | 3.06 | 3.13 | 3.20                | V     |                                    |
| $V_{LVD4}$         | VM[2:0] = 100b          | 4.37 | 4.48 | 4.55                | V     |                                    |
| V <sub>LVD5</sub>  | VM[2:0] = 101b          | 4.50 | 4.64 | 4.75                | V     |                                    |
| V <sub>LVD6</sub>  | VM[2:0] = 110b          | 4.62 | 4.73 | 4.83                | V     |                                    |
| $V_{LVD7}$         | VM[2:0] = 111b          | 4.71 | 4.81 | 4.95                | V     |                                    |
|                    | Vdd Value for PUMP Trip |      |      |                     |       |                                    |
| $V_{PUMP0}$        | VM[2:0] = 000b          | 2.45 | 2.55 | 2.62 <sup>[6]</sup> | V     |                                    |
| V <sub>PUMP1</sub> | VM[2:0] = 001b          | 2.96 | 3.02 | 3.09                | V     |                                    |
| $V_{PUMP2}$        | VM[2:0] = 010b          | 3.03 | 3.10 | 3.16                | V     |                                    |
| V <sub>PUMP3</sub> | VM[2:0] = 011b          | 3.18 | 3.25 | $3.32^{[7]}$        | V     |                                    |
| $V_{PUMP4}$        | VM[2:0] = 100b          | 4.54 | 4.64 | 4.74                | V     |                                    |
| V <sub>PUMP5</sub> | VM[2:0] = 101b          | 4.62 | 4.73 | 4.83                | V     |                                    |
| V <sub>PUMP6</sub> | VM[2:0] = 110b          | 4.71 | 4.82 | 4.92                | V     |                                    |
| V <sub>PUMP7</sub> | VM[2:0] = 111b          | 4.89 | 5.00 | 5.12                | V     |                                    |

- 4. Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.
- Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.
   Always greater than 50 mV above V<sub>LVD0</sub>.
   Always greater than 50 mV above V<sub>LVD0</sub>.
   Always greater than 50 mV above V<sub>LVD3</sub>.



#### DC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

**Table 19. DC Programming Specifications** 

| Symbol                | Description                                                                     | Min                   | Тур | Max        | Units | Notes                                                                                         |
|-----------------------|---------------------------------------------------------------------------------|-----------------------|-----|------------|-------|-----------------------------------------------------------------------------------------------|
| V <sub>DDP</sub>      | V <sub>DD</sub> for programming and erase                                       | 4.5                   | 5.0 | 5.5        | V     | This specification applies to the functional requirements of external programmer tools        |
| V <sub>DDLV</sub>     | Low V <sub>DD</sub> for verify                                                  | 3.0                   | 3.1 | 3.2        | V     | This specification applies to the functional requirements of external programmer tools        |
| V <sub>DDHV</sub>     | High V <sub>DD</sub> for verify                                                 | 5.1                   | 5.2 | 5.3        | V     | This specification applies to the functional requirements of external programmer tools        |
| V <sub>DDIWRITE</sub> | Supply voltage for flash write operations                                       | 3.0                   | -   | 5.25       | V     | This specification applies<br>to this device when it is<br>executing internal flash<br>writes |
| I <sub>DDP</sub>      | Supply Current During Programming or Verify                                     | _                     | 5   | 25         | mA    |                                                                                               |
| $V_{ILP}$             | Input Low Voltage During Programming or Verify                                  | _                     | _   | 0.8        | V     |                                                                                               |
| V <sub>IHP</sub>      | Input High Voltage During Programming or Verify                                 | 2.2                   | _   | -          | V     |                                                                                               |
| I <sub>ILP</sub>      | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _                     | -   | 0.2        | mA    | Driving internal pull down resistor.                                                          |
| I <sub>IHP</sub>      | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _                     | -   | 1.5        | mA    | Driving internal pull down resistor.                                                          |
| V <sub>OLV</sub>      | Output Low Voltage During Programming or Verify                                 | _                     | -   | Vss + 0.75 | V     |                                                                                               |
| V <sub>OHV</sub>      | Output High Voltage During Programming or Verify                                | Vdd - 1.0             | -   | Vdd        | V     |                                                                                               |
| Flash <sub>ENPB</sub> | Flash Endurance (per block)                                                     | 50,000 <sup>[8]</sup> | -   | _          | -     | Erase/write cycles per block.                                                                 |
| Flash <sub>ENT</sub>  | Flash Endurance (total) <sup>[9]</sup>                                          | 1,800,000             | -   | -          | _     | Erase/write cycles.                                                                           |
| Flash <sub>DR</sub>   | Flash Data Retention                                                            | 10                    | -   | -          | Years |                                                                                               |

#### DC PC Specifications

Table 20 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and  $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , 3.0 V to 3.6 V and  $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , or 2.4 V to 3.0 V and  $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V, 3.3 V, or 2.7 V at 25  $^{\circ}\text{C}$  and are for design guidance only.

Table 20. DC I<sup>2</sup>C Specifications<sup>[10]</sup>

| Symbol             | Description      | Min                 | Тур | Max                    | Units | Notes                                                 |
|--------------------|------------------|---------------------|-----|------------------------|-------|-------------------------------------------------------|
| V <sub>ILI2C</sub> | Input low level  | -                   | -   | $0.3 \times V_{DD}$    | V     | $3.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$   |
|                    |                  | _                   | _   | 0.25 × V <sub>DD</sub> | V     | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ |
| V <sub>IHI2C</sub> | Input high level | $0.7 \times V_{DD}$ | _   | _                      | V     | $3.0 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$  |

#### Notes

- 8. The 50,000 cycle Flash endurance per block will only be guaranteed if the Flash is operating within one voltage range. Voltage ranges are 2.4V to 3.0V, 3.0V to 3.6V, and 4.75V to 5.25V.
- 9. A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information.
- 10. All GPIO meet the DC GPIO V<sub>IL</sub> and V<sub>IH</sub> specifications mentioned in section DC General Purpose I/O Specifications on page 15. The I<sup>2</sup>C GPIO pins also meet

Document Number: 001-13704 Rev. \*E Page 20 of 44



## **AC Electrical Characteristics**

#### AC Chip-Level Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 21. 5-V and 3.3-V AC Chip-Level Specifications

| Symbol                 | Description                                             | Min    | Тур  | Max                     | Units | Notes                                                                                                                                                                    |
|------------------------|---------------------------------------------------------|--------|------|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO24</sub>     | IMO frequency for 24 MHz                                | 23.4   | 24   | 24.6 <sup>[11,12]</sup> | MHz   | Trimmed for 5 V or 3.3 V operation using factory trim values. Refer to Figure 6 on page 12. SLIMO mode = 0.                                                              |
| F <sub>IMO6</sub>      | IMO frequency for 6 MHz                                 | 5.5    | 6    | 6.5 <sup>[11,12]</sup>  | MHz   | Trimmed for 3.3 V operation using factory trim values. See Figure 6 on page 12. SLIMO mode = 1.                                                                          |
| F <sub>CPU1</sub>      | CPU frequency (5 V nominal)                             | 0.0937 | 24   | 24.6 <sup>[11]</sup>    | MHz   | 12 MHz only for SLIMO mode = 0.                                                                                                                                          |
| F <sub>CPU2</sub>      | CPU frequency (3.3 V nominal)                           | 0.0937 | 12   | 12.3 <sup>[12]</sup>    | MHz   | SLIMO Mode = 0.                                                                                                                                                          |
| F <sub>BLK5</sub>      | Digital PSoC block frequency (5 V nominal)              | 0      | 48   | 49.2 <sup>[11,13]</sup> | MHz   | Refer to the section AC Digital Block Specifications on page 25.                                                                                                         |
| F <sub>BLK33</sub>     | Digital PSoC block frequency (3.3 V nominal)            | 0      | 24   | 24.6 <sup>[13]</sup>    | MHz   |                                                                                                                                                                          |
| F <sub>32K1</sub>      | ILO frequency                                           | 15     | 32   | 64                      | kHz   |                                                                                                                                                                          |
| F <sub>32K_U</sub>     | ILO untrimmed frequency                                 | 5      | -    | 100                     | kHz   | After a reset and before the M8C starts to run, the ILO is not trimmed. See the system resets section of the PSoC Technical Reference Manual for details on this timing. |
| t <sub>XRST</sub>      | External reset pulse width                              | 10     | _    | _                       | μs    |                                                                                                                                                                          |
| DC24M                  | 24 MHz duty cycle                                       | 40     | 50   | 60                      | %     |                                                                                                                                                                          |
| DC <sub>ILO</sub>      | ILO duty cycle                                          | 20     | 50   | 80                      | %     |                                                                                                                                                                          |
| Step24M                | 24 MHz trim step size                                   | -      | 50   | _                       | kHz   |                                                                                                                                                                          |
| Fout48M                | 48 MHz output frequency                                 | 46.8   | 48.0 | 49.2 <sup>[11,12]</sup> | MHz   | Trimmed. Using factory trim values.                                                                                                                                      |
| F <sub>MAX</sub>       | Maximum frequency of signal on row input or row output. | _      | -    | 12.3                    | MHz   |                                                                                                                                                                          |
| SR <sub>POWER_UP</sub> | Power supply slew rate                                  | _      | -    | 250                     | V/ms  | V <sub>DD</sub> slew rate during power-up.                                                                                                                               |
| t <sub>POWERUP</sub>   | Time from end of POR to CPU executing code              | -      | 16   | 100                     | ms    | Power-up from 0 V. See the system resets section of the PSoC Technical Reference Manual.                                                                                 |
| t <sub>jit_IMO</sub>   | 24-MHz IMO cycle-to-cycle jitter (RMS) [14]             | _      | 200  | 700                     | ps    |                                                                                                                                                                          |
|                        | 24-MHz IMO long term N cycle-to-cycle jitter (RMS) [14] | I      | 300  | 900                     | ps    | N = 32                                                                                                                                                                   |
|                        | 24-MHz IMO period jitter (RMS) [14]                     | _      | 100  | 400                     | ps    |                                                                                                                                                                          |

Document Number: 001-13704 Rev. \*E Page 21 of 44

<sup>11. 4.75</sup> V < V<sub>DD</sub> < 5.25 V.
12. 3.0 V < V<sub>DD</sub> < 3.6 V. Refer to the application note, Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation – AN2012 for more information on trimming for operation at 3.3 V.

<sup>13.</sup> See the individual user module datasheets for information on maximum frequencies for user modules.

<sup>14.</sup> Refer to the application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information on jitter specifications.



Table 22. 2.7-V AC Chip-Level Specifications

| Symbol                 | Description                                                        | Min   | Тур | Max                     | Units | Notes                                                                                                                                                                    |
|------------------------|--------------------------------------------------------------------|-------|-----|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO12</sub>     | IMO frequency for 12 MHz                                           | 11.5  | 12  | 12.7 <sup>[15,16]</sup> | MHz   | Trimmed for 2.7 V operation using factory trim values. See Figure 6 on page 12. SLIMO mode = 1.                                                                          |
| F <sub>IMO6</sub>      | IMO frequency for 6 MHz                                            | 5.5   | 6   | 6.5 <sup>[15,16]</sup>  | MHz   | Trimmed for 2.7 V operation using factory trim values. See Figure 6 on page 12. SLIMO mode = 1.                                                                          |
| F <sub>CPU1</sub>      | CPU frequency (2.7 V nominal)                                      | 0.093 | 3   | 3.15 <sup>[15]</sup>    | MHz   | 24 MHz only for<br>SLIMO mode = 0.                                                                                                                                       |
| F <sub>BLK27</sub>     | Digital PSoC block frequency (2.7 V nominal)                       | 0     | 12  | 12.5 <sup>[15,16]</sup> | MHz   | Refer to the section AC Digital Block Specifications on page 25.                                                                                                         |
| F <sub>32K1</sub>      | ILO frequency                                                      | 8     | 32  | 96                      | kHz   |                                                                                                                                                                          |
| F <sub>32K_U</sub>     | ILO untrimmed frequency                                            | 5     | -   | 100                     | kHz   | After a reset and before the M8C starts to run, the ILO is not trimmed. See the system resets section of the PSoC Technical Reference Manual for details on this timing. |
| t <sub>XRST</sub>      | External reset pulse width                                         | 10    | _   | _                       | μs    |                                                                                                                                                                          |
| DC <sub>ILO</sub>      | ILO duty cycle                                                     | 20    | 50  | 80                      | %     |                                                                                                                                                                          |
| F <sub>MAX</sub>       | Maximum frequency of signal on row input or row output             | -     | _   | 12.3                    | MHz   |                                                                                                                                                                          |
| SR <sub>POWER_UP</sub> | Power supply slew rate                                             | _     | _   | 250                     | V/ms  | V <sub>DD</sub> slew rate during power-up.                                                                                                                               |
| t <sub>POWERUP</sub>   | Time from end of POR to CPU executing code                         | -     | 16  | 100                     | ms    | Power-up from 0 V. See the system resets section of the PSoC Technical Reference Manual.                                                                                 |
| t <sub>jit_IMO</sub>   | 12-MHz IMO cycle-to-cycle jitter (RMS) <sup>[17]</sup>             | -     | 400 | 1000                    | ps    |                                                                                                                                                                          |
|                        | 12-MHz IMO long term N cycle-to-cycle jitter (RMS) <sup>[17]</sup> | -     | 600 | 1300                    | ps    | N = 32                                                                                                                                                                   |
|                        | 12-MHz IMO period jitter (RMS) <sup>[17]</sup>                     | _     | 100 | 500                     | ps    |                                                                                                                                                                          |

## Notes

<sup>15.2.4</sup> V < V<sub>DD</sub> < 3.0 V.
16. Refer to the application note Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation – AN2012 for more information on maximum frequency for user modules.

<sup>17.</sup> Refer to the application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information on jitter specifications.



## AC GPIO Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 23. 5V and 3.3V AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max | Units | Notes                         |
|-------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                     | 0   | _   | 12  | MHz   | Normal Strong Mode            |
| TRiseF            | Rise Time, Normal Strong Mode, Cload = 50 pF | 3   | _   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TFallF            | Fall Time, Normal Strong Mode, Cload = 50 pF | 2   | _   | 18  | ns    | Vdd = 4.5 to 5.25V, 10% - 90% |
| TRiseS            | Rise Time, Slow Strong Mode, Cload = 50 pF   | 10  | 27  | _   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |
| TFallS            | Fall Time, Slow Strong Mode, Cload = 50 pF   | 10  | 22  | _   | ns    | Vdd = 3 to 5.25V, 10% - 90%   |

Table 24. 2.7V AC GPIO Specifications

| Symbol            | Description                                  | Min | Тур | Max | Units | Notes                        |
|-------------------|----------------------------------------------|-----|-----|-----|-------|------------------------------|
| F <sub>GPIO</sub> | GPIO Operating Frequency                     | 0   | _   | 3   | MHz   | Normal Strong Mode           |
| TRiseF            | Rise Time, Normal Strong Mode, Cload = 50 pF | 6   | _   | 50  | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |
| TFallF            | Fall Time, Normal Strong Mode, Cload = 50 pF | 6   | _   | 50  | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |
| TRiseS            | Rise Time, Slow Strong Mode, Cload = 50 pF   | 18  | 40  | 120 | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |
| TFallS            | Fall Time, Slow Strong Mode, Cload = 50 pF   | 18  | 40  | 120 | ns    | Vdd = 2.4 to 3.0V, 10% - 90% |

GPIO Pin

TRiseF TRallF TFallS

Figure 8. GPIO Timing Diagram

## AC Amplifier Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , 3.0V to 3.6V and  $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at  $25^{\circ}C$  and are for design guidance only. Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block.

Table 25. 5V and 3.3V AC Amplifier Specifications

| Symbol             | Description                                                         | Min | Тур | Max | Units | Notes |
|--------------------|---------------------------------------------------------------------|-----|-----|-----|-------|-------|
| T <sub>COMP1</sub> | Comparator Mode Response Time, 50 mVpp Signal Centered on Reference | -   | -   | 100 | ns    |       |
| COIVII Z           | Comparator Mode Response Time, 2.5V Input, 0.5V Overdrive           | -   | -   | 300 | ns    |       |

Document Number: 001-13704 Rev. \*E Page 23 of 44



## Table 26. 2.7V AC Amplifier Specifications

| Symbol             | Description                                                   | Min | Тур | Max | Units | Notes |
|--------------------|---------------------------------------------------------------|-----|-----|-----|-------|-------|
| T <sub>COMP1</sub> | Comparator Mode Response Time, 50 mVpp Signal Centered on Ref | -   | -   | 600 | ns    |       |
| T <sub>COMP2</sub> | Comparator Mode Response Time, 1.5V Input, 0.5V Overdrive     | -   | -   | 300 | ns    |       |

## AC Low Power Comparator Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only.

Table 27. AC Low Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Max | Units | Notes                                      |
|-------------------|-------------------|-----|-----|-----|-------|--------------------------------------------|
| T <sub>RLPC</sub> | LPC response time | _   | _   | 50  | μS    | ≥ 50 mV overdrive comparator               |
|                   |                   |     |     |     |       | reference set within V <sub>REFLPC</sub> . |



## AC Digital Block Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 28. 5-V and 3.3-V AC Digital Block Specifications

| Function                | Description                                      | Min                | Тур | Max  | Unit | Notes                                                                                     |
|-------------------------|--------------------------------------------------|--------------------|-----|------|------|-------------------------------------------------------------------------------------------|
| All functions           | Block input clock frequency                      | •                  |     |      |      |                                                                                           |
|                         | V <sub>DD</sub> ≥ 4.75 V                         | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | _                  | _   | 24.6 | MHz  |                                                                                           |
| Timer                   | Input clock frequency                            |                    |     |      |      |                                                                                           |
|                         | No capture, V <sub>DD</sub> ≥ 4.75 V             | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | No capture, V <sub>DD</sub> < 4.75 V             | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | With capture                                     | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | Capture pulse width                              | 50 <sup>[18]</sup> | _   | -    | ns   |                                                                                           |
| Counter                 | Input clock frequency                            | ı                  | I   |      |      |                                                                                           |
|                         | No enable input, V <sub>DD</sub> ≥ 4.75 V        | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | No enable input, V <sub>DD</sub> < 4.75 V        | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | With enable input                                | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | Enable input pulse width                         | 50 <sup>[18]</sup> | _   | _    | ns   |                                                                                           |
| Dead Band               | Kill pulse width                                 |                    | I   |      |      |                                                                                           |
|                         | Asynchronous restart mode                        | 20                 | _   | _    | ns   |                                                                                           |
|                         | Synchronous restart mode                         | 50 <sup>[18]</sup> | _   | _    | ns   |                                                                                           |
|                         | Disable mode                                     | 50 <sup>[18]</sup> | _   | _    | ns   |                                                                                           |
|                         | Input clock frequency                            | 1                  | I   |      |      |                                                                                           |
|                         | V <sub>DD</sub> ≥ 4.75 V                         | _                  | _   | 49.2 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | _                  | _   | 24.6 | MHz  |                                                                                           |
| CRCPRS                  | Input clock frequency                            |                    |     |      |      |                                                                                           |
| (PRS                    | V <sub>DD</sub> ≥ 4.75 V                         | _                  | _   | 49.2 | MHz  |                                                                                           |
| Mode)                   | V <sub>DD</sub> < 4.75 V                         | -                  | _   | 24.6 | MHz  |                                                                                           |
| CRCPRS<br>(CRC<br>Mode) | Input clock frequency                            | -                  | _   | 24.6 | MHz  |                                                                                           |
| SPIM                    | Input clock frequency                            | _                  | -   | 8.2  | MHz  | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. |
| SPIS                    | Input clock (SCLK) frequency                     | _                  | _   | 4.1  | MHz  | The input clock is the SPI SCLK in SPIS mode.                                             |
|                         | Width of SS_negated between transmissions        | 50 <sup>[18]</sup> | -   | _    | ns   |                                                                                           |
| Transmitter             | Input clock frequency                            |                    |     |      |      | The baud rate is equal to the input clock frequency                                       |
|                         | $V_{DD} \ge 4.75 \text{ V}, 2 \text{ stop bits}$ | _                  | _   | 49.2 | MHz  | divided by 8.                                                                             |
|                         | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit             | _                  | _   | 24.6 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | -                  | _   | 24.6 | MHz  |                                                                                           |
| Receiver                | Input clock frequency                            |                    | •   |      |      | The baud rate is equal to the input clock frequency                                       |
|                         | $V_{DD} \ge 4.75 \text{ V}, 2 \text{ stop bits}$ | _                  | _   | 49.2 | MHz  | divided by 8.                                                                             |
|                         | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit             | _                  | -   | 24.6 | MHz  |                                                                                           |
|                         | V <sub>DD</sub> < 4.75 V                         | _                  | _   | 24.6 | MHz  |                                                                                           |

#### Note

Document Number: 001-13704 Rev. \*E Page 25 of 44

<sup>18.50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).



Table 29. 2.7-V AC Digital Block Specifications

| Function                | Description                                    | Min                 | Тур | Max  | Units | Notes                                                                                     |
|-------------------------|------------------------------------------------|---------------------|-----|------|-------|-------------------------------------------------------------------------------------------|
| All<br>Functions        | Block Input Clock Frequency                    |                     |     | 12.7 | MHz   | 2.4V < Vdd < 3.0V.                                                                        |
| Timer                   | Capture Pulse Width                            | 100 <sup>[19]</sup> | _   | _    | ns    |                                                                                           |
|                         | Input Clock Frequency, With or Without Capture | _                   | _   | 12.7 | MHz   |                                                                                           |
| Counter                 | Enable Input Pulse Width                       | 100                 | -   | _    | ns    |                                                                                           |
|                         | Input Clock Frequency, No Enable Input         | _                   | _   | 12.7 | MHz   |                                                                                           |
|                         | Input Clock Frequency, Enable Input            | _                   | _   | 12.7 | MHz   |                                                                                           |
| Dead Band               | Kill Pulse Width:                              |                     |     |      |       |                                                                                           |
|                         | Asynchronous Restart Mode                      | 20                  | _   | _    | ns    |                                                                                           |
|                         | Synchronous Restart Mode                       | 100                 | -   | _    | ns    |                                                                                           |
|                         | Disable Mode                                   | 100                 | -   | _    | ns    |                                                                                           |
|                         | Input Clock Frequency                          | _                   | -   | 12.7 | MHz   |                                                                                           |
| CRCPRS<br>(PRS<br>Mode) | Input Clock Frequency                          | _                   | _   | 12.7 | MHz   |                                                                                           |
| CRCPRS<br>(CRC<br>Mode) | Input Clock Frequency                          | _                   | _   | 12.7 | MHz   |                                                                                           |
| SPIM                    | Input Clock Frequency                          | _                   | _   | 6.35 | MHz   | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. |
| SPIS                    | Input Clock (SCLK) Frequency                   | _                   | -   | 4.1  | MHz   |                                                                                           |
|                         | Width of SS_ Negated Between Transmissions     | 100                 | -   | _    | ns    |                                                                                           |
| Transmitter             | Input Clock Frequency                          | _                   | -   | 12.7 | MHz   | The baud rate is equal to the input clock frequency divided by 8.                         |
| Receiver                | Input Clock Frequency                          | _                   | -   | 12.7 | MHz   | The baud rate is equal to the input clock frequency divided by 8.                         |

## AC External Clock Specifications

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 30. 5V AC External Clock SpecificationsC

| Symbol              | Description            | Min   | Тур | Max  | Units | Notes |
|---------------------|------------------------|-------|-----|------|-------|-------|
| F <sub>OSCEXT</sub> | Frequency              | 0.093 | _   | 24.6 | MHz   |       |
| _                   | High Period            | 20.6  | -   | 5300 | ns    |       |
| _                   | Low Period             | 20.6  | -   | -    | ns    |       |
| _                   | Power Up IMO to Switch | 150   | -   | -    | μS    |       |

#### Note

Document Number: 001-13704 Rev. \*E Page 26 of 44

<sup>19.100</sup> ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period).



Table 31. 3.3V AC External Clock Specifications

| Symbol              | Description                                     | Min   | Тур | Max  | Units | Notes                                                                                                                                                                                                                   |
|---------------------|-------------------------------------------------|-------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1            | 0.093 | ı   | 12.3 | MHz   | Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.                                                      |
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.186 | -   | 24.6 | MHz   | If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. |
| _                   | High Period with CPU Clock divide by 1          | 41.7  | -   | 5300 | ns    |                                                                                                                                                                                                                         |
| _                   | Low Period with CPU Clock divide by 1           | 41.7  | -   | _    | ns    |                                                                                                                                                                                                                         |
| _                   | Power Up IMO to Switch                          | 150   | -   | _    | μS    |                                                                                                                                                                                                                         |

Table 32. 2.7V AC External Clock Specifications

| Symbol              | Description                                     | Min   | Тур | Max   | Units | Notes                                                                                                                                                                                                                  |
|---------------------|-------------------------------------------------|-------|-----|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 1            | 0.093 | -   | 6.06  | MHz   | Maximum CPU frequency is 3 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements.                                                      |
| F <sub>OSCEXT</sub> | Frequency with CPU Clock divide by 2 or greater | 0.186 | -   | 12.12 | MHz   | If the frequency of the external clock is greater than 3 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. |
| _                   | High Period with CPU Clock divide by 1          | 83.4  | -   | 5300  | ns    |                                                                                                                                                                                                                        |
| _                   | Low Period with CPU Clock divide by 1           | 83.4  | _   | _     | ns    |                                                                                                                                                                                                                        |
| _                   | Power Up IMO to Switch                          | 150   | _   | _     | μS    |                                                                                                                                                                                                                        |



## AC Programming Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

**Table 33. AC Programming Specifications** 

| Symbol                        | Description                                | Min | Тур | Max                 | Units | Notes                                                               |
|-------------------------------|--------------------------------------------|-----|-----|---------------------|-------|---------------------------------------------------------------------|
| T <sub>RSCLK</sub>            | Rise Time of SCLK                          | 1   | _   | 20                  | ns    |                                                                     |
| T <sub>FSCLK</sub>            | Fall Time of SCLK                          | 1   | -   | 20                  | ns    |                                                                     |
| T <sub>SSCLK</sub>            | Data Set up Time to Falling Edge of SCLK   | 40  | -   | _                   | ns    |                                                                     |
| T <sub>HSCLK</sub>            | Data Hold Time from Falling Edge of SCLK   | 40  | -   | _                   | ns    |                                                                     |
| F <sub>SCLK</sub>             | Frequency of SCLK                          | 0   | -   | 8                   | MHz   |                                                                     |
| T <sub>ERASEB</sub>           | Flash Erase Time (Block)                   | _   | 10  | _                   | ms    |                                                                     |
| T <sub>WRITE</sub>            | Flash Block Write Time                     | _   | 80  | _                   | ms    |                                                                     |
| T <sub>DSCLK3</sub>           | Data Out Delay from Falling Edge of SCLK   | _   | -   | 50                  | ns    | $3.0 \le Vdd \le 3.6$                                               |
| T <sub>DSCLK2</sub>           | Data Out Delay from Falling Edge of SCLK   | _   | -   | 70                  | ns    | $2.4 \le Vdd \le 3.0$                                               |
| T <sub>ERASEA</sub>           | Flash Erase Time (Bulk)                    | _   | 20  | _                   | ms    | Erase all blocks and protection fields at once.                     |
| T <sub>PROGRA</sub>           | Flash Block Erase + Flash Block Write Time | _   | _   | 180 <sup>[20]</sup> | ms    | $0^{\circ}\text{C} \le \text{T}_{\text{J}} \le 100^{\circ}\text{C}$ |
| T <sub>PROGRA</sub><br>M_COLD | Flash Block Erase + Flash Block Write Time | _   | -   | 360 <sup>[20]</sup> | ms    | $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 0°C                           |

## AC I<sup>2</sup>C Specifications

The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, 3.0V to 3.6V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, or 2.4V to 3.0V and -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C and are for design guidance only.

Table 34. AC Characteristics of the I2C SDA and SCL Pins for Vcc . 3.0V

| Cumbal                | Description                                                                                  | Standar | d-Mode | Fast-l              | Mode | Units | Notes |
|-----------------------|----------------------------------------------------------------------------------------------|---------|--------|---------------------|------|-------|-------|
| Symbol                | Description                                                                                  | Min     | Max    | Min                 | Max  | Units |       |
| F <sub>SCLI2C</sub>   | SCL Clock Frequency                                                                          | 0       | 100    | 0                   | 400  | kHz   |       |
| T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0     | 1      | 0.6                 | -    | μS    |       |
| T <sub>LOWI2C</sub>   | LOW Period of the SCL Clock                                                                  | 4.7     | _      | 1.3                 | _    | μS    |       |
| T <sub>HIGHI2C</sub>  | HIGH Period of the SCL Clock                                                                 | 4.0     | _      | 0.6                 | _    | μS    |       |
| T <sub>SUSTAI2C</sub> | Set-up Time for a Repeated START Condition                                                   | 4.7     | _      | 0.6                 | _    | μS    |       |
| T <sub>HDDATI2C</sub> | Data Hold Time                                                                               | 0       | _      | 0                   | _    | μS    |       |
| T <sub>SUDATI2C</sub> | Data Set-up Time                                                                             | 250     | _      | 100 <sup>[21]</sup> | _    | ns    |       |
| T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition                                                               | 4.0     | _      | 0.6                 | _    | μS    |       |
| T <sub>BUFI2C</sub>   | Bus Free Time Between a STOP and START Condition                                             | 4.7     | _      | 1.3                 | _    | μS    |       |
| T <sub>SPI2C</sub>    | Pulse Width of spikes are suppressed by the input filter.                                    | _       | -      | 0                   | 50   | ns    |       |

#### Note

Document Number: 001-13704 Rev. \*E Page 28 of 44

<sup>20.</sup> For the full industrial range, the user must employ a Temperature Sensor User Module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information.



Table 35. 2.7V AC Characteristics of the I2C SDA and SCL Pins (Fast-Mode not Supported)

| Symbol                | Decarintion                                                                                  | Description Standard-Mode Fast-Mode |     | Mode    | Units | Notes  |       |
|-----------------------|----------------------------------------------------------------------------------------------|-------------------------------------|-----|---------|-------|--------|-------|
| Syllibol              | Description                                                                                  |                                     | Max | Min Max |       | Ullits | Notes |
| F <sub>SCLI2C</sub>   | SCL Clock Frequency                                                                          | 0                                   | 100 | -       | _     | kHz    |       |
| T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0                                 | _   | -       | -     | μS     |       |
| T <sub>LOWI2C</sub>   | T <sub>LOWI2C</sub> LOW Period of the SCL Clock                                              |                                     | _   | _       | _     | μS     |       |
| T <sub>HIGHI2C</sub>  | HIGH Period of the SCL Clock                                                                 | 4.0                                 | _   | _       | _     | μS     |       |
| T <sub>SUSTAI2C</sub> | 0 1 7 1 5 1 1074 57 0 10                                                                     |                                     | _   | -       | _     | μS     |       |
| T <sub>HDDATI2C</sub> | 6                                                                                            |                                     | _   | -       | _     | μS     |       |
| T <sub>SUDATI2C</sub> | UDATI2C Data Set-up Time                                                                     |                                     | _   | _       | _     | ns     |       |
| T <sub>SUSTOI2C</sub> | Set-up Time for STOP Condition                                                               | 4.0                                 | _   | -       | _     | μS     |       |
| T <sub>BUFI2C</sub>   | Bus Free Time Between a STOP and START Condition                                             | 4.7                                 | _   | -       | -     | μS     |       |
| T <sub>SPI2C</sub>    | Pulse Width of spikes are suppressed by the input filter.                                    | -                                   | _   | _       | _     | ns     |       |

Figure 9. Definition for Timing for Fast-/Standard-Mode on the I<sup>2</sup>C Bus



#### Note

Document Number: 001-13704 Rev. \*E

<sup>21.</sup> A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU-DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released.



## **Packaging Information**

This section illustrates the packaging specifications for the CY8CLED02 EZ-Color device, along with the thermal impedances for each package and minimum solder reflow peak temperature.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at <a href="http://www.cypress.com">http://www.cypress.com</a>.

Figure 10. 8-Pin (150-Mil) SOIC



- DIMENSIONS IN INCHESIMM) MIN. MAX
- 2. PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME
- 3. REFERENCE JEDEC MS-012
- 4. PACKAGE WEIGHT 0.07gms

| PART #  |                |  |  |  |  |  |  |
|---------|----------------|--|--|--|--|--|--|
| \$08.15 | STANDARD PKG.  |  |  |  |  |  |  |
| SZ08.15 | LEAD FREE PKG. |  |  |  |  |  |  |





Figure 11. 16-Pin (150-Mil) SOIC



DIMENSIONS IN INCHES[MM] MIN. MAX.

REFERENCE JEDEC MS-012 PACKAGE WEIGHT 0.15gms

|   | PART #  |                |  |  |  |  |  |  |
|---|---------|----------------|--|--|--|--|--|--|
| ſ | S16.15  | STANDARD PKG.  |  |  |  |  |  |  |
|   | SZ16.15 | LEAD FREE PKG. |  |  |  |  |  |  |



51-85068 \*C



Figure 12. 24-Pin (4x4) QFN

SIDE VIEW



- 1. W HATCH IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC#: MO-220
- 3. PACKAGE WEIGHT: 0.042g
- 4. ALL DIMENSIONS ARE IN MM [MIN/MAX]
- 5. PACKAGE CODE

| PART # | DESCRIPTION |  |  |  |  |
|--------|-------------|--|--|--|--|
| LF24A  | STANDARD    |  |  |  |  |
| LY24A  | LEAD FREE   |  |  |  |  |

51-85203 \*B

## **Important Note**

- For information on the preferred dimensions for mounting QFN packages, see the following Application Note at "Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages" available at http://www.amkor.com.
- Pinned vias for thermal conduction are not required for the low-power device.



## **Thermal Impedances**

Table 36. Thermal Impedances per Package

| Package                | Typical θ <sub>JA</sub> <sup>[22]</sup> |
|------------------------|-----------------------------------------|
| 8 SOIC                 | 186°C/W                                 |
| 16 SOIC                | 125°C/W                                 |
| 24 QFN <sup>[23]</sup> | 40°C/W                                  |

## **Solder Reflow Peak Temperature**

Following is the minimum solder reflow peak temperature to achieve good solderability.

Table 37. Solder Reflow Peak Temperature

| Package | Maximum Peak Temperature | Time at Maximum Temperature |
|---------|--------------------------|-----------------------------|
| 8 SOIC  | 260 °C                   | 20 s                        |
| 16 SOIC | 260 °C                   | 20 s                        |
| 24 QFN  | 260 °C                   | 20 s                        |

Notes

22. T<sub>J</sub> = T<sub>A</sub> + POWER x θ<sub>JA</sub>

23. To achieve the thermal impedance specified for the QFN package, refer to "Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages" available at http://www.amkor.com.



## **Development Tool Selection**

This section presents the development tools available for all current PSoC based devices including the CY8CLED02 EZ-Color family.

#### **Software Tools**

#### PSoC Designer

At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at http://www.cypress.com and includes a free C compiler.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free ofcharge at http://www.cypress.com.

#### **Hardware Tools**

#### In-Circuit Emulator

A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices.

The emulator consists of a base unit that connects to the PC by way of the USB port. The base unit is universal and will operate with all PSoC based devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the device on the target board and performs full speed (24 MHz) operation.

#### I2C to USB Bridge

The I2C to USB Bridge is a quick and easy link from any design or application's I2C bus to a PC via USB for design testing, debugging and communication.

#### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress Online Store.

#### CY3261A-RGB EZ-Color RGB Kit

The CY3261A-RGB board is a preprogrammed HB LED color mix board with seven pre-set colors using the CY8CLED16 EZ-Color HB LED Controller. The board is accompanied by a CD containing the color selector software application, PSoC Designer, PSoC Programmer, and a suite of documents, schematics, and firmware examples. The color selector software application can be installed on a host PC and is used to control the EZ-Color HB LED controller using the included USB cable. The application enables you to select colors via a CIE 1931 chart or by entering coordinates. The kit includes:

- Training Board (CY8CLED16)
- One mini-A to mini-B USB Cable

- PSoC Designer CD-ROM
- Design Files and Application Installation CD-ROM

To program and tune this kit via PSoC Designer you must use a Mini Programmer Unit (CY3217 Kit) and a CY3240-I2CUSB kit.

#### CY3263-ColorLock Evaluation Kit

The CY3263-ColorLock evaluation board demonstrates the ability of the EZ-Color device to use real-time optical feedback to control three primary, high brightness LEDs and create accurate, mixed-color output. The kit includes:

- CY3263-ColorLock Evaluation Board
- Tools CD, which includes:
  - □ PSoC Programmer
  - ☐ .NET Framework 2.0 (for Windows 2000 and Windows XP)
  - □ PSoC Designer
  - □ ColorLock Express Pack
  - □ CY3263-ColorLock EZ-Color Kit CD
  - □ ColorLock Monitor Application
  - Kit Documents (Quick Start, Kit Guide, Release Note, Application Note, Data Sheets, Schematics, and Layouts)
  - □ Firmware
- Retractable USB Cable (A to Mini-B)
- PSoC MiniProg Programmer
- Power Supply Adapter

#### CY3265-RGB EZ-Color Evaluation Kit

The CY3265-RGB evaluation board demonstrates the ability of the EZ-Color device to use real-time temperature feedback to control three primary, high brightness LEDs and create accurate, mixed-color output. There are three variations of the kit available, depending on the LED manufacturer of the LEDs on the board: CY3265C-RGB (Cree LEDs), CY3265N-RGB (Nichia LEDs), or CY3265O-RGB (OSRAM LEDs). The kit includes:

- CY3265C-RGB Evaluation Board
- Tools CD, which includes:
  - □ PSoC Programmer
  - □ PSoC Designer
  - □ .NET Framework 2.0 (Windows XP 32 bit)
- Kit Documents (Quick Start, Kit Guide, Release Note, Application Note, Data Sheets, Schematics, and Layouts) Firmware
- Blue PCA Enclosure/Case
- 12V 1A Power Supply
- Retractable USB Cable (A to Mini-B)
- PSoC MiniProg Programmer
- Quick Start Guide

Document Number: 001-13704 Rev. \*E Page 34 of 44



#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows a user to program PSoC based devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes:

- MiniProg Programming Unit
- MiniEval Socket Programming and Evaluation Board
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample
- 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation Board with LCD Module
- MiniProg Programming Unit
- 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2)
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

#### **Device Programmers**

All device programmers are sold at the Cypress Online Store.

#### CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular Programmer Base
- 3 Programming Module Cards
- MiniProg Programming Unit
- PSoC Designer Software CD
- Getting Started Guide
- USB 2.0 Cable

CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

Note CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 Programmer Unit
- PSoC ISSP Software CD
- 110 ~ 240V Power Supply, Euro-Plug Adapter
- USB 2.0 Cable

## **Accessories (Emulation and Programming)**

Table 38. Emulation and Programming Accessories

| Part #           | Pin<br>Package | Flex-Pod Kit <sup>[24]</sup> | Foot Kit <sup>[25]</sup> | Adapter <sup>[26]</sup>   |
|------------------|----------------|------------------------------|--------------------------|---------------------------|
| CY8CLED02-8SXI   | 8 SOIC         | CY3250-LED02                 |                          | Adapters can be found at  |
| CY8CLED02-16SXI  | 16 SOIC        | CY3250-LED02                 | CY3250-16SOIC-FK         | http://www.emulation.com. |
| CY8CLED02-24LFXI | 24 QFN         | CY3250-LED02QFN              | CY3250-24QFN-FK          |                           |

#### Notes

<sup>24.</sup> Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods.

<sup>25.</sup> Foot kit includes surface mount feet that can be soldered to the target PCB.

<sup>26.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at <a href="http://www.emulation.com">http://www.emulation.com</a>.



## **Ordering Information**

## **Key Device Features**

The following table lists the CY8CLED02 EZ-Color devices' key package features and ordering codes.

Table 39. Device Key Features and Ordering Information

| Package                                  | Ordering<br>Code  | Flash<br>(Bytes) | RAM<br>(Bytes) | Switch Mode<br>Pump | Temperature<br>Range | Digital<br>Blocks | Analog<br>Blocks | Digital I/O<br>Pins | Analog<br>Inputs | Analog<br>Outputs | XRES Pin |
|------------------------------------------|-------------------|------------------|----------------|---------------------|----------------------|-------------------|------------------|---------------------|------------------|-------------------|----------|
| 8 Pin (150-Mil) SOIC                     | CY8CLED02-8SXI    | 4 K              | 256            | No                  | -40 °C to +85 °C     | 4                 | 4                | 6                   | 4                | 0                 | No       |
| 8 Pin (150-Mil) SOIC<br>(Tape and Reel)  | CY8CLED02-8SXIT   | 4 K              | 256            | No                  | -40 °C to +85 °C     | 4                 | 4                | 6                   | 4                | 0                 | No       |
| 16 Pin (150-Mil) SOIC                    | CY8CLED02-16SXI   | 4 K              | 256            | Yes                 | -40 °C to +85 °C     | 4                 | 4                | 12                  | 8                | 0                 | No       |
| 16 Pin (150-Mil) SOIC<br>(Tape and Reel) | CY8CLED02-16SXIT  | 4 K              | 256            | Yes                 | -40 °C to +85 °C     | 4                 | 4                | 12                  | 8                | 0                 | No       |
| 24 Pin (4x4) QFN                         | CY8CLED02-24LFXI  | 4 K              | 256            | Yes                 | -40 °C to +85 °C     | 4                 | 4                | 16                  | 8                | 0                 | Yes      |
| 24 Pin (4x4) QFN<br>(Tape and Reel)      | CY8CLED02-24LFXIT | 4 K              | 256            | Yes                 | -40 °C to +85 °C     | 4                 | 4                | 16                  | 8                | 0                 | Yes      |

## **Ordering Code Definitions**





## **Acronyms**

## **Acronyms Used**

Table 40 lists the acronyms that are used in this document.

Table 40. Acronyms Used in this Datasheet

| Acronym | Description                                         | Acronym           | Description                                   |
|---------|-----------------------------------------------------|-------------------|-----------------------------------------------|
| AC      | alternating current                                 | LPC               | low power comparator                          |
| ADC     | analog-to-digital converter                         | MIPS              | million instructions per second               |
| API     | application programming interface                   | PCB               | printed circuit board                         |
| CMOS    | complementary metal oxide semiconductor             | PDIP              | plastic dual-in-line package                  |
| CPU     | central processing unit                             | POR               | power on reset                                |
| CRC     | cyclic redundancy check                             | PPOR              | precision power on reset                      |
| CT      | continuous time                                     | PRS               | pseudo-random sequence                        |
| DAC     | digital-to-analog converter                         | PSoC®             | Programmable System-on-Chip                   |
| DC      | direct current                                      | PWM               | pulse width modulator                         |
| EEPROM  | electrically erasable programmable read-only memory | QFN               | quad flat no leads                            |
| GPIO    | general purpose I/O                                 | SC                | switched capacitor                            |
| ICE     | in-circuit emulator                                 | SLIMO             | slow IMO                                      |
| IDE     | integrated development environment                  | SMP               | switch mode pump                              |
| ILO     | internal low speed oscillator                       | SOIC              | small-outline integrated circuit              |
| IMO     | internal main oscillator                            | SPI <sup>TM</sup> | serial peripheral interface                   |
| I/O     | input/output                                        | SRAM              | static random access memory                   |
| IrDA    | infrared data association                           | SROM              | supervisory read only memory                  |
| ISSP    | in-system serial programming                        | UART              | universal asynchronous reciever / transmitter |
| LCD     | liquid crystal display                              | USB               | universal serial bus                          |
| LVD     | low voltage detect                                  | WDT               | watchdog timer                                |
| LED     | light-emitting diode                                | XRES              | external reset                                |

## **Reference Documents**

Design Aids – Reading and Writing PSoC<sup>®</sup> Flash – AN2015 (001-40459)

Adjusting PSoC<sup>®</sup> Trims for 3.3 V and 2.7 V Operation – AN2012 (001-17397)

Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 (001-14503)

Application Notes for Surface Mount Assembly of Amkor's MicroLeadFrame (MLF) Packages – available at http://www.amkor.com.

Document Number: 001-13704 Rev. \*E Page 37 of 44



#### **Document Conventions**

#### Units of Measure

Table 41 lists the unit sof measures.

Table 41. Units of Measure

| Symbol | Unit of Measure | Symbol | Unit of Measure         |
|--------|-----------------|--------|-------------------------|
| dB     | decibels        | μH     | microhenry              |
| °C     | degree Celsius  | μs     | microsecond             |
| μF     | microfarad      | ms     | millisecond             |
| pF     | picofarad       | ns     | nanosecond              |
| kHz    | kilohertz       | ps     | picosecond              |
| MHz    | megahertz       | μV     | microvolts              |
| kΩ     | kilohm          | mV     | millivolts              |
| μΑ     | microampere     | mVpp   | millivolts peak-to-peak |
| mA     | milliampere     | V      | volts                   |
| nA     | nanoampere      | W      | watt                    |
| рА     | pikoampere      | mm     | millimeter              |
| mH     | millihenry      | %      | percent                 |

#### **Numeric Conventions**

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimals.

## **Glossary**

active high

- 1. A logic signal having its asserted state as the logic 1 state.
- 2. A logic signal having the logic 1 state as the higher voltage of the two states.

analog blocks

The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.

analog-to-digital (ADC)

A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation.

Application programming interface (API)

A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications.

asynchronous

A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.

bandgap reference A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.

bandwidth

- 1. The frequency range of a message or information processing system measured in hertz.
- 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum.

Document Number: 001-13704 Rev. \*E



bias

- 1. A systematic deviation of a value from a reference value.
- 2. The amount by which the average of a set of values departs from a reference value.
- 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device.

block

- 1. A functional unit that performs a single function, such as an oscillator.
- A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or an analog PSoC block.

buffer

- A storage area for data that is used to compensate for a speed difference, when transferring data from one device to another. Usually refers to an area reserved for IO operations, into which data is read, or from which data is written.
- 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device.
- 3. An amplifier used to lower the output impedance of a system.

bus

- 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns.
- 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0].
- 3. One or more conductors that serve as a common connection for a group of related devices.

clock

The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks.

comparator

An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements.

compiler

A program that translates a high level language, such as C, into machine language.

configuration space

In PSoC devices, the register space accessed when the XIO bit, in the CPU\_F register, is set to '1'.

crystal oscillator

An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components.

cyclic redundancy check (CRC)

A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression.

data bus

A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions.

debugger

A hardware and software system that allows you to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory.

dead band

A period of time when neither of two or more signals are in their active state or in transition.

digital blocks

The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI.

Document Number: 001-13704 Rev. \*E



digital-to-analog (DAC)

A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-

to-digital (ADC) converter performs the reverse operation.

duty cycle The relationship of a clock period high time to its low time, expressed as a percent.

emulator Duplicates (provides an emulation of) the functions of one system with a different system, so that

the second system appears to behave like the first system.

External Reset (XRES)

An active high signal that is driven into the PSoC device. It causes all operation of the CPU and

blocks to stop and return to a pre-defined state.

Flash An electrically programmable and erasable, non-volatile technology that provides you the

programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means

that the data is retained when power is OFF.

Flash block The smallest amount of Flash ROM space that may be programmed at one time and the smallest

amount of Flash space that may be protected. A Flash block holds 64 bytes.

frequency The number of cycles or events per unit of time, for a periodic function.

gain The ratio of output current, voltage, or power to input current, voltage, or power, respectively.

Gain is usually expressed in dB.

I<sup>2</sup>C A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an

Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5V and pulled high with resistors. The bus operates at 100

kbits/second in standard mode and 400 kbits/second in fast mode.

ICE The in-circuit emulator that allows you to test the project in a hardware environment, while

viewing the debugging device activity in a software environment (PSoC Designer).

input/output (I/O) A device that introduces data into or extracts data from a system.

interrupt A suspension of a process, such as the execution of a computer program, caused by an event

external to that process, and performed in such a way that the process can be resumed.

interrupt service routine (ISR)

jitter

A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in

the program where it left normal program execution.

 A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams.

2. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles.

low-voltage detect A circuit that senses V<sub>DD</sub> and provides an interrupt to the system when V<sub>DD</sub> falls lower than a selected threshold. (LVD)

M8C An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the Flash, SRAM, and register space.

Document Number: 001-13704 Rev. \*E Page 40 of 44



master device A device that controls the timing for data exchanges between two devices. Or when devices are

cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the

slave device.

microcontroller An integrated circuit chip that is designed primarily for control systems and products. In addition

to a CPU, a microcontroller typically includes memory, timing circuits, and IO circuitry. The reason

for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a

microprocessor.

mixed-signal The reference to a circuit containing both analog and digital techniques and components.

modulator A device that imposes a signal on a carrier.

noise 1. A disturbance that affects a signal and that may distort the information carried by the signal.

2. The random variations of one or more characteristics of any entity such as voltage, current, or data.

oscillator A circuit that may be crystal controlled and is used to generate a clock frequency.

parity A technique for testing transmitting data. Typically, a binary digit is added to the data to make the

sum of all the digits of the binary data either always even (even parity) or always odd (odd parity).

Phase-locked loop (PLL)

An electronic circuit that controls an **oscillator** so that it maintains a constant phase angle relative to a reference signal.

pinouts The pin number assignment: the relation between the logical inputs and outputs of the PSoC

device and their physical counterparts in the printed circuit board (PCB) package. Pinouts

involve pin numbers as a link between schematic and PCB design (both being computer generated

files) and may also involve pin names.

port A group of pins, usually eight.

Power on reset (POR)

A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is

one type of hardware reset.

PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on-

Chip™ is a trademark of Cypress.

PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology.

pulse width modulator (PWM)

An output in the form of duty cycle which varies as a function of the applied measurand

RAM An acronym for random access memory. A data-storage device from which data can be read out

and new data can be written in.

register A storage device with a specific capacity, such as a bit or byte.

reset A means of bringing a system back to a know state. See hardware reset and software reset.

ROM An acronym for read only memory. A data-storage device from which data can be read out, but

new data cannot be written in.



serial 1. Pertaining to a process in which all events occur one after the other.

2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or

channel.

settling time The time it takes for an output signal or value to stabilize after the input has changed from one

value to another.

shift register A memory storage device that sequentially shifts a word either left or right to output a stream of

serial data.

slave device A device that allows another device to control the timing for data exchanges between two

devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external

interface. The controlling device is called the master device.

SRAM An acronym for static random access memory. A memory device where you can store and

retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell,

it remains unchanged until it is explicitly altered or until power is removed from the device.

SROM An acronym for supervisory read only memory. The SROM holds code that is used to boot the

device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be

accessed in normal user code, operating from Flash.

stop bit A signal following a character or block that prepares the receiving device to receive the next

character or block.

synchronous 1. A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.

2. A system whose operation is synchronized by a clock signal.

tri-state A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does

not drive any value in the Z state and, in many respects, may be considered to be disconnected

from the rest of the circuit, allowing another output to drive the same net.

UART A UART or universal asynchronous receiver-transmitter translates between parallel bits of data

and serial bits.

user modules Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and

configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high

level API (Application Programming Interface) for the peripheral function.

user space The bank 0 space of the register map. The registers in this bank are more likely to be modified

during normal program execution and not just during initialization. Registers in bank 1 are most

likely to be modified only during the initialization phase of the program.

V<sub>DD</sub> A name for a power net meaning "voltage drain." The most positive power supply signal. Usually

5 V or 3.3 V.

V<sub>SS</sub> A name for a power net meaning "voltage source." The most negative power supply signal.

watchdog timer A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified

period of time.



# **Document History Page**

|          | Document Title: CY8CLED02 EZ-Color <sup>TM</sup> HB LED Controller Document Number: 001-13704 |                    |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|----------|-----------------------------------------------------------------------------------------------|--------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Revision | ECN#                                                                                          | Submission<br>Date | Origin of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| **       | 1383443                                                                                       | See ECN            | SFVTMP3/AESA        | New document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| *A       | 2732564                                                                                       | 07/09/2009         | CGX                 | Converted from Preliminary to Final                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
| *B       | 2794355                                                                                       | 10/28/2009         | XBM                 | Added "Contents" on page 2 Updated "Development Tools" on page 6. Corrected FCPU1 and FCPU2 parameters in Table 21, "5-V and 3.3-V AC Chip-Level Specifications," on page 21 and Table 22, "2.7-V AC Chip-Level Specifications," on page 22                                                                                                                                                                                                                                                                                             |  |  |  |  |
| *C       | 2850593                                                                                       | 01/14/2010         | FRE                 | Updated DC GPIO, AC Chip-Level, and AC Programming Specifications as follows: Modified FIMO6 and TWRITE specifications. Replaced TRAMP (time) specification with SRPOWER_UP (slew rate) specification. Added note to Flash Endurance specification. Added IOH, IOL, DCILO, F32K_U, TPOWERUP, TERASEALL, TPROGRAM_HOT, and TPROGRAM_COLD specifications. Corrected the Pod Kit part numbers. Updated Development Tool Selection. Updated copyright and Sales, Solutions, and Legal Information URLs. Updated 24-Pin QFN package diagram. |  |  |  |  |
| *D       | 2903043                                                                                       | 04/01/2010         | NJF                 | Updated Cypress website links Added T <sub>BAKETEMP</sub> and T <sub>BAKETIME</sub> parameters Updated package diagrams Removed sections "Third Party Tools" and "Build a PSoC Emulator"                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| *E       | 3111554                                                                                       | 12/15/10           | NJF                 | Added DC I <sup>2</sup> C Specifications table. Added F <sub>32K U</sub> max limit. Added Tjit_IMO specification, removed existing jitter specifications. Updated Units of Measure, Acronyms, Glossary, and References sections. Updated solder reflow specifications. No specific changes were made to AC Digital Block Specifications table and I <sup>2</sup> C Timing Diagram. They were updated for clearer understanding.                                                                                                         |  |  |  |  |



## Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Wireless/RF

Automotive
Clocks & Buffers
Interface

Lighting & Power Control

Memory
Optical & Image Sensing
PSoC
Touch Sensing
USB Controllers

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface

cypress.com/go/powerpsoc cypress.com/go/plc

cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

## **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2007-2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-13704 Rev. \*E

Revised December 15, 2010

Page 44 of 44

PSoC Designer™ and EZ-Color™ are trademarks and PSoC® is a registered trademark of Cypress Semiconductor Corporation.

Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors.