## Data Sheet

## FEATURES

## Low power dissipation

AD7988-5: $\mathbf{3 . 5} \mathbf{~ m W}$ @ 500 kSPS
AD7988-1: $700 \mu \mathrm{~W}$ @ 100 kSPS
16-bit resolution with no missing codes
Throughput: 100 kSPS/500 kSPS options
INL: $\pm 0.6$ LSB typical, $\pm 1.25$ LSB maximum
SINAD: $\mathbf{9 1 . 5 ~ d B ~ @ ~} 10$ kHz
THD: -114 dB @ $\mathbf{1 0} \mathbf{~ k H z}$
Pseudo differential analog input range
0 V to $\mathrm{V}_{\text {REF }}$ with $\mathrm{V}_{\text {REF }}$ from 2.5 V to 5.5 V
Any input range and easy to drive with the ADA4841-1
No pipeline delay
Single-supply 2.5 V operation with $1.8 \mathrm{~V} / 2.5 \mathrm{~V} / 3 \mathrm{~V} / 5 \mathrm{~V}$ logic interface
SPI-/QSPI-/MICROWIRE ${ }^{\text {mm }}$-/DSP-compatible serial interface
Daisy-chain multiple ADCs
10-lead MSOP and 10-lead, $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP (QFN), same space as SOT-23
Wide operating temperature range: $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$

## APPLICATIONS

Battery-powered equipment
Low power data acquisition systems
Portable medical instruments
ATE equipment
Data acquisitions
Communications

## GENERAL DESCRIPTION

The AD7988-1/AD7988-5 are 16-bit, successive approximation, analog-to-digital converters (ADC) that operate from a single power supply, VDD. The AD7988-1 offers a 100 kSPS throughput, and the AD7988-5 offers a 500 kSPS throughput. They are low power, 16 -bit sampling ADCs with a versatile serial interface port. On the CNV rising edge, they sample an analog input, $\mathrm{IN}+$, between 0 V to $\mathrm{V}_{\text {ref }}$ with respect to a ground sense, $\mathrm{IN}-$. The reference voltage, REF, is applied externally and can be set independent of the supply voltage, VDD.
The SPI-compatible serial interface also features the ability to daisy-chain several ADCs on a single 3-wire bus using the SDI input. It is compatible with $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3 \mathrm{~V}$, or 5 V logic using the separate supply, VIO.

The AD7988-1/AD7988-5 generics are housed in a 10-lead MSOP or a $10-$ lead LFCSP (QFN) with operation specified from $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

Table 1. MSOP, LFCSP (QFN) 14-/16-/18-Bit PulSAR ${ }^{\circ}$ ADCs


[^0]

Figure 1.

Rev. B
Information fumished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## TABLE OF CONTENTS

Features ..... 1
Applications. ..... 1
General Description .....  1
Typical Application Diagram ..... 1
Revision History ..... 2
Specifications ..... 3
Timing Specifications ..... 5
Absolute Maximum Ratings ..... 7
ESD Caution ..... 7
Pin Configurations and Function Descriptions ..... 8
Terminology ..... 9
Typical Performance Characteristics ..... 10
Theory of Operation ..... 14
Circuit Information ..... 14
Converter Operation ..... 14
Typical Connection Diagram ..... 15
REVISION HISTORY
5/12-Rev. A to Rev. B
Changes to Table 3 .....  4
Updated Outline Dimensions ..... 22
2/12—Rev. 0 to Rev. A
Added LFCSP Thermal Impedance Values. .....  7
Updated Outline Dimensions ..... 23
Changes to Ordering Guide ..... 23
2/12—Revision 0: Initial Version
Analog Inputs ..... 16
Driver Amplifier Choice ..... 16
Voltage Reference Input ..... 17
Power Supply ..... 17
Digital Interface ..... 17
$\overline{\mathrm{CS}}$ Mode, 3-Wire ..... 18
$\overline{\mathrm{CS}}$ Mode 4-Wire ..... 19
Chain Mode ..... 20
Applications Information ..... 21
Interfacing to Blackfin ${ }^{\circledR}$ DSP ..... 21
Layout ..... 21
Evaluating the Performance of the AD7988-x ..... 21
Outline Dimensions ..... 22
Ordering Guide ..... 23

AD7988-1/AD7988-5

## SPECIFICATIONS

$\mathrm{VDD}=2.5 \mathrm{~V}, \mathrm{VIO}=2.3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 2.

\begin{tabular}{|c|c|c|c|c|c|}
\hline Parameter \& Test Conditions/Comments \& Min \& Typ \& Max \& Unit \\
\hline RESOLUTION \& \& 16 \& \& \& Bits \\
\hline \begin{tabular}{l}
ANALOG INPUT \\
Voltage Range Absolute Input Voltage \\
Analog Input CMRR Leakage Current at \(25^{\circ} \mathrm{C}\) Input Impedance
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{IN}+-\mathrm{IN}- \\
\& \mathrm{IN}+ \\
\& \mathrm{IN}- \\
\& \mathrm{f}_{\mathrm{I}}=1 \mathrm{kHz} \\
\& \text { Acquisition phase }
\end{aligned}
\] \& \begin{tabular}{l}
0 \\
-0.1 \\
-0.1 \\
See t
\end{tabular} \& \begin{tabular}{l}
60 \\
1 \\
nalog I
\end{tabular} \& \begin{tabular}{l}
\[
\begin{aligned}
\& V_{\text {REF }} \\
\& V_{\text {REF }}+0.1 \\
\& +0.1
\end{aligned}
\] \\
uts section
\end{tabular} \& \[
\begin{aligned}
\& \mathrm{V} \\
\& \mathrm{~V} \\
\& \mathrm{~V} \\
\& \mathrm{~dB} \\
\& \mathrm{nA}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
ACCURACY \\
No Missing Codes Differential Linearity Error \\
Integral Linearity Error \\
Transition Noise \\
Gain Error, \(\mathrm{T}_{\text {min }}\) to \(\mathrm{T}_{\text {max }}{ }^{2}\) \\
Gain Error Temperature Drift Zero Error, \(\mathrm{T}_{\text {min }}\) to \(\mathrm{T}_{\text {Max }}{ }^{2}\) Zero Temperature Drift Power Supply Sensitivity
\end{tabular} \& \[
\begin{aligned}
\& V_{\text {REF }}=5 \mathrm{~V} \\
\& \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V} \\
\& \mathrm{~V}_{\text {REF }}=5 \mathrm{~V} \\
\& \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V} \\
\& \mathrm{~V}_{\text {REF }}=5 \mathrm{~V} \\
\& \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}
\end{aligned}
\]
\[
\mathrm{VDD}=2.5 \mathrm{~V} \pm 5 \%
\] \& \begin{tabular}{l}
16 \\
-0.9
\[
-1.25
\]
\[
-0.5
\]
\end{tabular} \& \[
\begin{aligned}
\& \pm 0.4 \\
\& \pm 0.55 \\
\& \pm 0.6 \\
\& \pm 0.65 \\
\& 0.6 \\
\& 1.0 \\
\& \pm 2 \\
\& \pm 0.35 \\
\& \pm 0.08 \\
\& 0.54 \\
\& \pm 0.1
\end{aligned}
\] \& \[
\begin{aligned}
\& +0.9 \\
\& +1.25 \\
\& \\
\& +0.5
\end{aligned}
\] \& \begin{tabular}{l}
Bits \\
LSB \({ }^{1}\) \\
LSB \({ }^{1}\) \\
LSB \({ }^{1}\) \\
LSB \({ }^{1}\) \\
LSB \({ }^{1}\) \\
LSB \({ }^{1}\) \\
LSB \({ }^{1}\) \\
ppm \(/{ }^{\circ} \mathrm{C}\) \\
mV \\
ppm \(/{ }^{\circ} \mathrm{C}\) LSB \({ }^{1}\)
\end{tabular} \\
\hline THROUGHPUT
AD7988-1
Conversion Rate
Transient Response
AD7988-5
Conversion Rate
Transient Response \& ```
VIO }\geq2.3\textrm{V}\mathrm{ up to }8\mp@subsup{5}{}{\circ}\textrm{C},\textrm{VIO}\geq3.3\textrm{V}\mathrm{ above }8\mp@subsup{5}{}{\circ}\textrm{C}\mathrm{ up to
125}\mp@subsup{}{}{\circ}\textrm{C
Full-scale step
VIO }\geq2.3\textrm{V}\mathrm{ up to }8\mp@subsup{5}{}{\circ}\textrm{C},\textrm{VIO}\geq3.3\textrm{V}\mathrm{ above }8\mp@subsup{5}{}{\circ}\textrm{C}\mathrm{ up to
125}\mp@subsup{}{}{\circ}\textrm{C
Full-scale step
``` \& 0

0 \&  \& \[
$$
\begin{aligned}
& 100 \\
& 500 \\
& 500 \\
& 400
\end{aligned}
$$

\] \& | kSPS |
| :--- |
| ns |
| kSPS |
| ns | <br>


\hline | AC ACCURACY |
| :--- |
| Dynamic Range |
| Oversampled Dynamic Range Signal-to-Noise Ratio, SNR |
| Spurious-Free Dynamic Range, SFDR |
| Total Harmonic Distortion, THD |
| Signal-to-(Noise + Distortion), SINAD | \& \[

$$
\begin{aligned}
& V_{\text {REF }}=5 \mathrm{~V} \\
& \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V} \\
& \mathrm{fo}_{\mathrm{o}}=10 \mathrm{kSPS} \\
& \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V} \\
& \mathrm{f}_{\mathrm{N}}=10 \mathrm{kHz}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V} \\
& \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz} \\
& \mathrm{f}_{\mathrm{N}}=10 \mathrm{kHz} \\
& \mathrm{f}_{\mathrm{N}}=10 \mathrm{kHz}, \mathrm{~V}_{\text {REF }}=5 \mathrm{~V} \\
& \mathrm{f}_{\mathrm{IN}}=10 \mathrm{kHz}, \mathrm{~V}_{\text {REF }}=2.5 \mathrm{~V}
\end{aligned}
$$

\] \& 90 \& \[

$$
\begin{aligned}
& 92 \\
& 87 \\
& 111 \\
& 91 \\
& 86.5 \\
& -110 \\
& -114 \\
& 91.5 \\
& 87.0
\end{aligned}
$$
\] \& \& $d B^{3}$

$d B^{3}$
$d B^{3}$
$d B^{3}$
$d^{3}$
$d B^{3}$
$d B^{3}$
$d B^{3}$
$d B^{3}$ <br>
\hline
\end{tabular}

[^1]$\mathrm{VDD}=2.5 \mathrm{~V}, \mathrm{VIO}=2.3 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}_{\text {ReF }}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Test Conditions/Comments | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE <br> Voltage Range Load Current | $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ | 2.4 | 250 | 5.1 | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| SAMPLING DYNAMICS -3 dB Input Bandwidth Aperture Delay | $\mathrm{VDD}=2.5 \mathrm{~V}$ |  | $\begin{aligned} & 10 \\ & 2.0 \end{aligned}$ |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{~ns} \end{aligned}$ |
| DIGITAL INPUTS <br> Logic Levels <br> VIL <br> $\mathrm{V}_{\mathrm{IH}}$ <br> $V_{\text {IL }}$ <br> $\mathrm{V}_{\text {IH }}$ <br> IL <br> $\mathrm{I}_{\mathrm{H}}$ | $\begin{aligned} & \mathrm{VIO}>3 \mathrm{~V} \\ & \mathrm{VIO}>3 \mathrm{~V} \\ & \mathrm{VIO} \leq 3 \mathrm{~V} \\ & \mathrm{VIO} \leq 3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -0.3 \\ & 0.7 \times \mathrm{VIO} \\ & -0.3 \\ & 0.9 \times \mathrm{VIO} \\ & -1 \\ & -1 \end{aligned}$ |  | $\begin{aligned} & 0.3 \times \mathrm{VIO} \\ & \mathrm{VIO}+0.3 \\ & 0.1 \times \mathrm{VIO} \\ & \mathrm{VIO}+0.3 \\ & +1 \\ & +1 \end{aligned}$ | V <br> V <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| DIGITAL OUTPUTS <br> Data Format <br> Pipeline Delay <br> Vol <br> $V_{\text {oh }}$ | $\begin{aligned} & \mathrm{I}_{\text {SINK }}=500 \mu \mathrm{~A} \\ & \mathrm{I}_{\text {source }}=-500 \mu \mathrm{~A} \end{aligned}$ | Serial 16 bits straight binary Conversion results available immediately after completed conversion$0.4$$\text { VIO - } 0.3$ |  |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| POWER SUPPLIES <br> VDD <br> VIO <br> VIO Range <br> Standby Current ${ }^{1,2}$ <br> AD7988-1 Power Dissipation <br> AD7988-5 Power Dissipation Energy per Conversion | Specified performance <br> VDD and $\mathrm{VIO}=2.5 \mathrm{~V}, 25^{\circ} \mathrm{C}$ <br> 10 kSPS throughput <br> 100 kSPS throughput <br> 500 kSPS throughput | $\begin{aligned} & 2.375 \\ & 2.3 \\ & 1.8 \end{aligned}$ | $\begin{aligned} & 2.5 \\ & \\ & 0.35 \\ & 70 \\ & 700 \\ & \\ & 3.5 \\ & 7.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.625 \\ & 5.5 \\ & 5.5 \\ & \\ & \\ & 1 \\ & 5 \end{aligned}$ | V <br> V <br> V <br> nA <br> $\mu \mathrm{W}$ <br> $\mu \mathrm{W}$ <br> mW <br> mW <br> $\mathrm{nJ} /$ sample |
| TEMPERATURE RANGE Specified Performance | $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

[^2]
## Data Sheet

## TIMING SPECIFICATIONS

$\mathrm{VDD}=2.37 \mathrm{~V}$ to $2.63 \mathrm{~V}, \mathrm{VIO}=3.3 \mathrm{~V}$ to $5.5 \mathrm{~V},-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ unless otherwise stated. See Figure 2 and Figure 3 for load conditions.
Table 4.

| Parameter | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| AD7988-1 |  |  |  |  |  |
| Throughput Rate |  |  |  | 100 | kHz |
| Conversion Time: CNV Rising Edge to Data Available | tconv |  |  | 9.5 | $\mu \mathrm{s}$ |
| Acquisition Time | $\mathrm{tace}_{\text {Ace }}$ | 500 |  |  | ns |
| Time Between Conversions | tcrc | 10 |  |  | $\mu \mathrm{s}$ |
| AD7988-5 |  |  |  |  |  |
| Throughput Rate |  |  |  | 500 | kHz |
| Conversion Time: CNV Rising Edge to Data Available | tconv |  |  | 1.6 | $\mu \mathrm{s}$ |
| Acquisition Time | $\mathrm{t}_{\text {Ace }}$ | 400 |  |  | ns |
| Time Between Conversions | tcre | 2 |  |  | $\mu \mathrm{s}$ |
| CNV Pulse Width ( $\overline{C S}$ Mode) | tcnve | 500 |  |  | ns |
| SCK Period ( $\overline{\mathrm{CS}}$ Mode) | $\mathrm{t}_{\text {ck }}$ |  |  |  |  |
| VIO Above 4.5 V |  | 10.5 |  |  | ns |
| VIO Above 3 V |  | 12 |  |  | ns |
| VIO Above 2.7 V |  | 13 |  |  | ns |
| VIO Above 2.3 V |  | 15 |  |  | ns |
| SCK Period (Chain Mode) | $\mathrm{t}_{\text {ck }}$ |  |  |  |  |
| VIO Above 4.5 V |  | 11.5 |  |  | ns |
| VIO Above 3 V |  | 13 |  |  | ns |
| VIO Above 2.7 V |  | 14 |  |  | ns |
| VIO Above 2.3 V |  | 16 |  |  | ns |
| SCK Low Time | $\mathrm{t}_{\text {cckl }}$ | 4.5 |  |  | ns |
| SCK High Time | $\mathrm{tsckH}^{\text {che }}$ | 4.5 |  |  | ns |
| SCK Falling Edge to Data Remains Valid | thsio | 3 |  |  | ns |
| SCK Falling Edge to Data Valid Delay | tssdo |  |  |  |  |
| VIO Above 4.5 V |  |  |  | 9.5 | ns |
| VIO Above 3 V |  |  |  | 11 | ns |
| VIO Above 2.7 V |  |  |  | 12 | ns |
| VIO Above 2.3 V |  |  |  | 14 | ns |
| CNV or SDI Low to SDO D15 MSB Valid ( $\overline{C S}$ Mode) | ten |  |  |  |  |
| VIO Above 3V |  |  |  | 10 | ns |
| VIO Above 2.3V |  |  |  | 15 | ns |
| CNV or SDI High or Last SCK Falling Edge to SDO High Impedance ( $\overline{C S}$ Mode) | $\mathrm{t}_{\text {DIS }}$ |  |  | 20 | ns |
| SDI Valid Setup Time from CNV Rising Edge | tssoicnv | 5 |  |  | ns |
| SDI Valid Hold Time from CNV Rising Edge ( $\overline{\mathrm{CS}}$ Mode) | thsoicnv | 2 |  |  | ns |
| SDI Valid Hold Time from CNV Rising Edge (Chain Mode) | thsoicnv | 0 |  |  | ns |
| SCK Valid Setup Time from CNV Rising Edge (Chain Mode) | tssckcnv | 5 |  |  | ns |
| SCK Valid Hold Time from CNV Rising Edge (Chain Mode) | thsckenv | 5 |  |  | ns |
| SDI Valid Setup Time from SCK Falling Edge (Chain Mode) | tssilick | 2 |  |  | ns |
| SDI Valid Hold Time from SCK Falling Edge (Chain Mode) | thsolisk | 3 |  |  | ns |



Figure 2. Load Circuit for Digital Interface Timing

${ }^{1}{ }^{1}$ OR $\mathrm{VIO} \leq 3.0 \mathrm{~V}, \mathrm{X}=90$ AND $\mathrm{Y}=10$; FOR VIO > 3.0V X = 70, AND $\mathrm{Y}=30$. ${ }^{2}$ MINIMUM $V_{I H}$ AND MAXIMUM $V_{I L}$ USED. SEE DIGITAL INPUTS SPECIFICATIONS IN TABLE 3.

Figure 3. Voltage Levels for Timing

## AD7988-1/AD7988-5

## ABSOLUTE MAXIMUM RATINGS

Table 5.

| Parameter | Rating |
| :---: | :---: |
| Analog Inputs |  |
| IN+, ${ }^{1} \mathrm{IN}-^{1}$ to GND | -0.3 V to $\mathrm{V}_{\text {REF }}+0.3 \mathrm{~V}$ or $\pm 130 \mathrm{~mA}$ |
| Supply Voltage |  |
| REF, VIO to GND | -0.3 V to +6 V |
| VDD to GND | -0.3 V to +3 V |
| VDD to VIO | +3 V to -6V |
| Digital Inputs to GND | -0.3 V to $\mathrm{VIO}+0.3 \mathrm{~V}$ |
| Digital Outputs to GND | -0.3 V to $\mathrm{VIO}+0.3 \mathrm{~V}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| $\theta_{\mathrm{JA}}$ Thermal Impedance |  |
| 10-Lead MSOP | $200^{\circ} \mathrm{C} / \mathrm{W}$ |
| 10-Lead LFCSP | $80^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {」 }}$ Thermal Impedance |  |
| 10-Lead MSOP | $44^{\circ} \mathrm{C} / \mathrm{W}$ |
| 10-Lead LFCSP | $15^{\circ} \mathrm{C} / \mathrm{W}$ |
| Reflow Soldering | JEDEC Standard (J-STD-020) |

[^3]Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. 10-Lead MSOP Pin Configuration


Figure 5. 10-Lead LFCSP (QFN) Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. | Mnemonic | Type ${ }^{1}$ | Description |
| :---: | :---: | :---: | :---: |
| 1 | REF | AI | Reference Input Voltage. The $\mathrm{V}_{\text {REF }}$ range is from 2.4 V to 5.1 V . It is referred to the GND pin. The GND pin should be decoupled closely to the REF pin with a $10 \mu \mathrm{~F}$ capacitor. |
| 2 | VDD | P | Power Supply. |
| 3 | IN+ | AI | Analog Input. It is referred to $\mathrm{IN}-$. The voltage range, for example, the difference between $\mathrm{IN}+$ and $\mathrm{IN}-$, is 0 V to $\mathrm{V}_{\text {REF }}$. |
| 4 | IN- | AI | Analog Input Ground Sense. Connect to the analog ground plane or to a remote sense ground. |
| 5 | GND | P | Power Supply Ground. |
| 6 | CNV | DI | Convert Input. This input has multiple functions. On its leading edge, it initiates the conversions and selects the interface mode of the part: chain mode or $\overline{C S}$ mode. In $\overline{C S}$ mode, the SDO pin is enabled when CNV is low. In chain mode, the data should be read when CNV is high. |
| 7 | SDO | DO | Serial Data Output. The conversion result is output on this pin. It is synchronized to SCK. |
| 8 | SCK | DI | Serial Data Clock Input. When the part is selected, the conversion result is shifted out by this clock. |
| 9 | SDI | DI | Serial Data Input. This input provides multiple features. It selects the interface mode of the ADC as follows: <br> Chain mode is selected if this pin is low during the CNV rising edge. In this mode, SDI is used as a data input to daisy-chain the conversion results of two or more ADCs onto a single SDO line. The digital data level on SDI is output on SDO with a delay of 16 SCK cycles. <br> $\overline{\mathrm{CS}}$ mode is selected if SDI is high during the CNV rising edge. In this mode, either SDI or CNV can enable the serial output signals when low. |
| 10 | VIO EP | P | Input/Output Interface Digital Power. Nominally at the same supply as the host interface ( $1.8 \mathrm{~V}, 2.5 \mathrm{~V}, 3 \mathrm{~V}$, or 5 V ). <br> Exposed Pad. The exposed pad can be connected to GND. |

${ }^{1} \mathrm{AI}=$ analog input, $\mathrm{DI}=$ digital input, $\mathrm{DO}=$ digital output, and $\mathrm{P}=$ power.

## TERMINOLOGY

## Integral Nonlinearity Error (INL)

INL refers to the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs $1 / 2$ LSB before the first code transition. Positive full scale is defined as a level $11 / 2$ LSB beyond the last code transition. The deviation is measured from the middle of each code to the true straight line (see Figure 30).

## Differential Nonlinearity Error (DNL)

In an ideal ADC, code transitions are 1 LSB apart. DNL is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes are guaranteed.

## Offset Error

The first transition should occur at a level $1 / 2$ LSB above analog ground ( $38.1 \mu \mathrm{~V}$ for the 0 V to 5 V range). The offset error is the deviation of the actual transition from that point.

## Gain Error

The last transition (from $111 \ldots 10$ to $111 \ldots 11$ ) should occur for an analog voltage $11 / 2$ LSB below the nominal full scale ( 4.999886 V for the 0 V to 5 V range). The gain error is the deviation of the actual level of the last transition from the ideal level after the offset is adjusted out.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the difference, in decibels (dB), between the rms amplitude of the input signal and the peak spurious signal.

## Effective Number of Bits (ENOB)

ENOB is a measurement of the resolution with a sine wave input. It is related to SINAD by the following formula:

$$
E N O B=\left(S I N A D_{\mathrm{dB}}-1.76\right) / 6.02
$$

and is expressed in bits.

## Noise-Free Code Resolution

Noise-free code resolution is the number of bits beyond which it is impossible to distinctly resolve individual codes. It is calculated as

Noise-Free Code Resolution $=\log _{2}\left(2^{\mathrm{N}} /\right.$ Peak-to-Peak Noise $)$ and is expressed in bits.

## Effective Resolution

Effective resolution is calculated as
Effective Resolution $=\log _{2}\left(2^{\mathrm{N}} /\right.$ RMS Input Noise $)$
and is expressed in bits.
Total Harmonic Distortion (THD)
THD is the ratio of the rms sum of the first five harmonic components to the rms value of a full-scale input signal and is expressed in dB.

## Dynamic Range

Dynamic range is the ratio of the rms value of the full scale to the total rms noise measured with the inputs shorted together. The value for dynamic range is expressed in dB . It is measured with a signal at -60 dBFS to include all noise sources and DNL artifacts.

## Signal-to-Noise Ratio (SNR)

SNR is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, excluding harmonics and dc. The value for SNR is expressed in dB.

## Signal-to-(Noise + Distortion) Ratio (SINAD)

SINAD is the ratio of the rms value of the actual input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. The value for SINAD is expressed in dB .

## Aperture Delay

Aperture delay is the measure of the acquisition performance. It is the time between the rising edge of the CNV input and when the input signal is held for a conversion.

## Transient Response

Transient response is the time required for the ADC to accurately acquire its input after a full-scale step function is applied.

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{VDD}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {REF }}=5.0 \mathrm{~V}, \mathrm{VIO}=3.3 \mathrm{~V}$, unless otherwise noted.


Figure 6. AD7988-5 FFT Plot, $V_{\text {REF }}=5 \mathrm{~V}$


Figure 7. AD7988-5 FFT Plot, $V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 8. AD7988-1 FFT Plot, $V_{\text {REF }}=5 \mathrm{~V}$


Figure 9. AD7988-1 FFT Plot, $V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 10. Integral Nonlinearity vs. Code, $V_{\text {REF }}=5 \mathrm{~V}$


Figure 11. Integral Nonlinearity vs. Code, $V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 12. Differential Nonlinearity vs. Code, $V_{R E F}=5 \mathrm{~V}$


Figure 13. Differential Nonlinearity vs. Code, $V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 14. Histogram of a DC Input at the Code Center, $V_{R E F}=5 \mathrm{~V}$


Figure 15. Histogram of a DC Input at the Code Transition, $V_{\text {REF }}=2.5 \mathrm{~V}$


Figure 16. SNR, SINAD, and ENOB vs. Reference Voltage


Figure 17. Histogram of a DC Input at the Code Center, $V_{R E F}=2.5 \mathrm{~V}$


Figure 18. SNR vs. Input Level


Figure 19. THD, SFDR vs. Reference Voltage


Figure 20. SINAD vs. Frequency


Figure 21. SNR vs. Temperature


Figure 22. Operating Currents vs. Supply (AD7988-5)


Figure 23. Operating Currents vs. Supply (AD7988-1)


Figure 24. THD vs. Frequency


Figure 25. THD vs. Temperature


Figure 26. Operating Currents vs. Temperature (AD7988-5)


Figure 27. Operating Currents vs. Temperature (AD7988-1)


Figure 28. Power-Down Currents vs. Temperature

## THEORY OF OPERATION



Figure 29. ADC Simplified Schematic

## CIRCUIT INFORMATION

The AD7988-1/AD7988-5 devices are fast, low power, singlesupply, precise 16 -bit ADCs that use a successive approximation architecture.

The AD7988-1 is capable of converting 100,000 samples per second ( 100 kSPS ), whereas the AD7988-5 is capable of a throughput of 500 kSPS , and they power down between conversions. When operating at 10 kSPS , for example, the ADC consumes $70 \mu \mathrm{~W}$ typically, ideal for battery-powered applications.
The AD7988-x provides the user with on-chip track-and-hold and does not exhibit any pipeline delay or latency, making it ideal for multiple multiplexed channel applications.
The AD7988-x can be interfaced to any 1.8 V to 5 V digital logic family. It is housed in a 10 -lead MSOP or a tiny 10 -lead LFCSP (QFN) that combines space savings and allows flexible configurations.

## CONVERTER OPERATION

The AD7988-x is a successive approximation ADC based on a charge redistribution DAC. Figure 29 shows the simplified schematic of the ADC. The capacitive DAC consists of two identical arrays of 16 binary weighted capacitors, which are connected to the two comparator inputs.

During the acquisition phase, terminals of the array tied to the comparator's input are connected to GND via SW+ and SW-. All independent switches are connected to the analog inputs. Therefore, the capacitor arrays are used as sampling capacitors and acquire the analog signal on the $\mathrm{IN}+$ and IN - inputs. When the acquisition phase is completed and the CNV input goes high, a conversion phase is initiated. When the conversion phase begins, SW+ and SW- are opened first. The two capacitor arrays are then disconnected from the inputs and connected to the GND input. Therefore, the differential voltage between the IN+ and INinputs captured at the end of the acquisition phase are applied to the comparator inputs, causing the comparator to become unbalanced. By switching each element of the capacitor array between GND and REF, the comparator input varies by binary weighted voltage steps ( $\mathrm{V}_{\text {ReF }} / 2, \mathrm{~V}_{\text {REF }} / 4 \ldots \mathrm{~V}_{\text {REF }} / 65,536$ ). The control logic toggles these switches, starting with the MSB, to bring the comparator back into a balanced condition. After the completion of this process, the part returns to the acquisition phase and the control logic generates the ADC output code.

Because the AD7988-x has an on-board conversion clock, the serial clock, SCK, is not required for the conversion process.

## Transfer Functions

The ideal transfer characteristic for the AD7988-x is shown in Figure 30 and Table 7.


Figure 30. ADC Ideal Transfer Function

Table 7. Output Codes and Ideal Input Voltages

|  | Analog Input |  |
| :--- | :--- | :--- |
| Description | $\mathbf{V}_{\text {REF }}=\mathbf{5}$ V | Digital Output Code (Hex) |
| FSR - 1 LSB | 4.999924 V | $\mathrm{FFFF}^{1}$ |
| Midscale + 1 LSB | 2.500076 V | 8001 |
| Midscale | 2.5 V | 8000 |
| Midscale - 1 LSB | 2.499924 V | 7 FFF |
| -FSR + 1 LSB | $76.3 \mu \mathrm{~V}$ | 0001 |
| -FSR | 0 V | $0000^{2}$ |

${ }^{1}$ This is also the code for an overranged analog input $\left(\mathrm{V}_{\mathbb{N}+}-\mathrm{V}_{\mathbb{N}-}\right.$ above $\left.\mathrm{V}_{\text {REF }}-\mathrm{V}_{\text {GND }}\right)$.
${ }^{2}$ This is also the code for an underranged analog input $\left(\mathrm{V}_{\mathrm{IN}_{+}}-\mathrm{V}_{\mathrm{IN}_{-}}\right.$below $\left.\mathrm{V}_{G N D}\right)$.

## TYPICAL CONNECTION DIAGRAM

Figure 31 shows an example of the recommended connection diagram for the AD7988-x when multiple supplies are available.


[^4]
## ANALOG INPUTS

Figure 32 shows an equivalent circuit of the input structure of the AD7988-x.

The two diodes, D 1 and D 2 , provide ESD protection for the analog inputs, IN+ and IN-. Care must be taken to ensure that the analog input signal never exceeds the supply rails by more than 0.3 V , because this causes these diodes to become forwardbiased and start conducting current. These diodes can handle a forward-biased current of 130 mA maximum. For instance, these conditions may eventually occur when the input buffer's supplies are different from VDD. In such a case (for example, an input buffer with a short circuit), the current limitation can be used to protect the part.


Figure 32. Equivalent Analog Input Circuit
The analog input structure allows the sampling of the true differential signal between $\mathrm{IN}+$ and IN -. By using these differential inputs, signals common to both inputs are rejected.
During the acquisition phase, the impedance of the analog inputs (IN+ and $\mathrm{IN}-$ ) can be modeled as a parallel combination of Capacitor Cpin and the network formed by the series connection of $\mathrm{R}_{\mathrm{IN}}$ and $\mathrm{C}_{\mathrm{IN} .} \mathrm{C}_{\text {pin }}$ is primarily the pin capacitance. $\mathrm{R}_{\mathrm{IN}}$ is typically $400 \Omega$ and is a lumped component made up of serial resistors and the on resistance of the switches. Civ is typically 30 pF and is mainly the ADC sampling capacitor. During the conversion phase, when the switches are opened, the input impedance is limited to $C_{\text {PiN. }} \mathrm{R}_{\mathbb{I N}}$ and $\mathrm{C}_{\mathrm{IN}}$ make a one-pole, low-pass filter that reduces undesirable aliasing effects and limits the noise.
When the source impedance of the driving circuit is low, the AD7988-x can be driven directly. Large source impedances significantly affect the ac performance, especially THD. The dc performances are less sensitive to the input impedance. The maximum source impedance depends on the amount of THD that can be tolerated. The THD degrades as a function of the source impedance and the maximum input frequency.

## DRIVER AMPLIFIER CHOICE

Although the AD7988-x is easy to drive, the driver amplifier needs to meet the following requirements:

- The noise generated by the driver amplifier must be kept as low as possible to preserve the SNR and transition noise performance of the AD7988-x. The noise coming from the driver is filtered by the AD7988-x analog input circuit's one-pole, low-pass filter made by $\mathrm{R}_{\mathrm{IN}}$ and $\mathrm{C}_{\mathrm{IN}}$ or by the external filter, if one is used. Because the typical noise of the AD7988-x is $47.3 \mu \mathrm{~V} \mathrm{rms}$, the SNR degradation due to the amplifier is

$$
S N R_{\text {LOSS }}=20 \log \left(\frac{47.3}{\sqrt{47.3^{2}+\frac{\pi}{2} f_{-3 \mathrm{~dB}}\left(N e_{N}\right)^{2}}}\right)
$$

where:
$f_{-3 \mathrm{~dB}}$ is the input bandwidth in MHz of the AD7988-x ( 10 MHz ) or the cutoff frequency of the input filter, if one is used.
$N$ is the noise gain of the amplifier (for example, 1 in buffer configuration).
$e_{\mathrm{N}}$ is the equivalent input noise voltage of the op amp, in $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$.

- For ac applications, the driver should have a THD performance commensurate with the AD7988-x.
- For multichannel multiplexed applications, the driver amplifier and the AD7988-x analog input circuit must settle for a full-scale step onto the capacitor array at a 16-bit level $(0.0015 \%, 15 \mathrm{ppm})$. In the amplifier data sheet, settling at $0.1 \%$ to $0.01 \%$ is more commonly specified. This may differ significantly from the settling time at a 16-bit level and should be verified prior to driver selection.

Table 8. Recommended Driver Amplifiers

| Amplifier | Typical Application |
| :--- | :--- |
| ADA4841-1 | Very low noise, small size, and low power |
| AD8021 | Very low noise and high frequency |
| AD8022 | Low noise and high frequency |
| OP184 | Low power, low noise, and low frequency |
| AD8655 | 5 V single-supply, low noise |
| AD8605, AD8615 | 5 V single-supply, low power |

## VOLTAGE REFERENCE INPUT

The AD7988-x voltage reference input, REF, has a dynamic input impedance and should therefore be driven by a low impedance source with efficient decoupling between the REF and GND pins, as explained in the Layout section.

When REF is driven by a very low impedance source, for example, a reference buffer using the AD8031 or the AD8605, a ceramic chip capacitor is appropriate for optimum performance.
If an unbuffered reference voltage is used, the decoupling value depends on the reference used. For example, a $22 \mu$ F (X5R, 1206 size) ceramic chip capacitor is appropriate for optimum performance using a low temperature drift ADR43x reference.

If desired, a reference-decoupling capacitor value as small as $2.2 \mu \mathrm{~F}$ can be used with a minimal impact on performance, especially DNL.

Regardless, there is no need for an additional lower value ceramic decoupling capacitor (for example, 100 nF ) between the REF and GND pins.

## POWER SUPPLY

The AD7988-x uses two power supply pins: a core supply, VDD, and a digital input/output interface supply, VIO. VIO allows direct interface with any logic between 1.8 V and 5.0 V . To reduce the number of supplies needed, VIO and VDD can be tied together. The AD7988-x is independent of power supply sequencing between VIO and VDD. Additionally, it is very insensitive to power supply variations over a wide frequency range, as shown in Figure 33.


To ensure optimum performance, VDD should be roughly half of REF, the voltage reference input. For example, if REF is 5.0 V , VDD should be set to $2.5 \mathrm{~V}( \pm 5 \%)$. If $\mathrm{REF}=2.5 \mathrm{~V}$, and $\mathrm{VDD}=$ 2.5 V , performance is degraded as can be seen in Table 2.

The AD7988-x powers down automatically at the end of each conversion phase.

## DIGITAL INTERFACE

Although the AD7988-x has a reduced number of pins, it offers flexibility in its serial interface modes.
The AD7988-x, when in $\overline{C S}$ mode, is compatible with SPI, QSPI ${ }^{\mathrm{mw}}$, and digital hosts. This interface can use either a 3-wire or 4-wire interface. A 3 -wire interface using the CNV, SCK, and SDO signals minimizes wiring connections and is useful, for instance, in isolated applications. A 4-wire interface using the SDI, CNV, SCK, and SDO signals allows CNV, which initiates the conversions, to be independent of the readback timing (SDI). This is useful in low jitter sampling or simultaneous sampling applications.
The AD7988-x, when in chain mode, provides a daisy-chain feature using the SDI input for cascading multiple ADCs on a single data line, similar to a shift register.
The mode in which the part operates depends on the SDI level when the CNV rising edge occurs. $\overline{\mathrm{CS}}$ mode is selected if SDI is high, and chain mode is selected if SDI is low. The SDI hold time is such that when SDI and CNV are connected together, the chain mode is selected.
The user must time out the maximum conversion time prior to readback.

## $\overline{C S}$ MODE, 3-WIRE

This mode is typically used when a single AD7988-x is connected to an SPI-compatible digital host. The connection diagram is shown in Figure 34, and the corresponding timing is given in Figure 35.
With SDI tied to VIO, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode, and forces SDO to high impedance. When the conversion is complete, the AD7988-x enters the acquisition phase and powers down.


Figure 34. 3-Wire $\overline{C S}$ Mode Connection Diagram


Figure 35. 3-Wire $\overline{C S}$ Mode Serial Interface Timing (SDI High)

## $\overline{\text { CS }}$ MODE 4-WIRE

This mode is typically used when multiple AD7988-x devices are connected to an SPI-compatible digital host.
A connection diagram example using two AD7988-x devices is shown in Figure 36, and the corresponding timing is given in Figure 37.
With SDI high, a rising edge on CNV initiates a conversion, selects the $\overline{\mathrm{CS}}$ mode, and forces SDO to high impedance. In this mode, CNV must be held high during the conversion phase and the subsequent data readback (if SDI and CNV are low, SDO is driven low). Prior to the minimum conversion time, SDI can be used to select other SPI devices, such as analog multiplexers, but SDI must be returned high before the minimum conversion time elapses and then held high for the maximum conversion time.

When the conversion is complete, the AD7988-x enters the acquisition phase and powers down. Each ADC result can be read by bringing its SDI input low, which consequently outputs the MSB onto SDO. The remaining data bits are then clocked by subsequent SCK falling edges. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate, provided that it has an acceptable hold time. After the 16th SCK falling edge or when SDI goes high, whichever is earlier, SDO returns to high impedance and another AD7988-x can be read.


Figure 36. 4-Wire $\overline{C S}$ Mode Connection Diagram


Figure 37.4-Wire $\overline{C S}$ Mode Serial Interface Timing

## CHAIN MODE

This mode can be used to daisy-chain multiple AD7988-x devices on a 3 -wire serial interface. This feature is useful for reducing component count and wiring connections, for example, in isolated multiconverter applications or for systems with a limited interfacing capacity. Data readback is analogous to clocking a shift register.

A connection diagram example using two AD7988-x devices is shown in Figure 38, and the corresponding timing is given in Figure 39.
When SDI and CNV are low, SDO is driven low. With SCK low, a rising edge on CNV initiates a conversion and selects the chain mode. In this mode, CNV is held high during the conversion
phase and the subsequent data readback. When the conversion is complete, the MSB is output onto SDO and the AD7988-x enters the acquisition phase and powers down. The remaining data bits stored in the internal shift register are clocked by subsequent SCK falling edges. For each ADC, SDI feeds the input of the internal shift register and is clocked by the SCK falling edge. Each ADC in the chain outputs its data MSB first, and $16 \times \mathrm{N}$ clocks are required to read back the N ADCs. The data is valid on both SCK edges. Although the rising edge can be used to capture the data, a digital host using the SCK falling edge allows a faster reading rate and, consequently, more AD7988-x devices in the chain, provided that the digital host has an acceptable hold time. The maximum conversion rate may be reduced due to the total readback time.


Figure 38. Chain Mode Connection Diagram


Figure 39. Chain Mode Serial Interface Timing

## APPLICATIONS INFORMATION

INTERFACING TO BLACKFIN ${ }^{\ominus}$ DSP
The AD7988-x can easily connect to a DSP SPI or SPORT. The SPI configuration is straightforward, using the standard SPI interface as shown in Figure 40.


Figure 40. Typical Connection to Blackfin SPI Interface
Similarly, the SPORT interface can be used to interface to this ADC. The SPORT interface has some benefits in that it can use direct memory access (DMA) and provides a lower jitter CNV signal generated from a hardware counter.

Some glue logic may be required between SPORT and the AD7988-x interface. The evaluation board for the AD7988-x interfaces directly to the SPORT of the Blackfin-based (ADSP-BF-527) SDP board. The configuration used for the SPORT interface requires the addition of some glue logic as shown in Figure 41. The SCK input to the ADC was gated off when CNV was high to keep the SCK line static while converting the data, thereby ensuring the best integrity of the result. This approach uses an AND gate and a NOT gate for the SCK path. The other logic gates used on the RSCLK and RFS paths are for delay matching purposes and may not be necessary where path lengths are short.

This is one approach to using the SPORT interface for this ADC; there may be other solutions equal to this approach.


Figure 41. Evaluation Board Connection to Blackfin Sport Interface

## LAYOUT

Design the printed circuit board (PCB) that houses the AD7988-x so that the analog and digital sections are separated and confined to certain areas of the board. The pinout of the AD7988-x, with all the analog signals on the left side and all the digital signals on the right side, eases this task.
Avoid running digital lines under the device because these couple noise onto the die, unless a ground plane under the AD7988-x is used as a shield. Fast switching signals, such as CNV or clocks, should never run near analog signal paths. Avoid crossover of digital and analog signals.

Using at least one ground plane is recommended. It can be common or split between the digital and analog section. In the latter case, join the planes underneath the AD7988-x devices.
The AD7988-x voltage reference input, REF, has a dynamic input impedance. Decouple REF with minimal parasitic inductances by placing the reference decoupling ceramic capacitor close to, but ideally right up against, the REF and GND pins and connecting them with wide, low impedance traces.

Finally, decouple the power supplies of the AD7988-x, VDD and VIO, with ceramic capacitors, typically 100 nF , placed close to the AD7988-x and connected using short and wide traces to provide low impedance paths and to reduce the effect of glitches on the power supply lines.
An example of a layout following these rules is shown in Figure 42 and Figure 43.

## EVALUATING THE PERFORMANCE OF THE AD7988-x

The evaluation board package for the AD7988-x (EVAL-AD79885 SDZ ) includes a fully assembled and tested evaluation board, documentation, and software for controlling the board from a PC via the EVAL-SDP-CB1Z.


Figure 42. Example Layout of the AD7988-x (Top Layer)


## OUTLINE DIMENSIONS



COMPLIANT TO JEDEC STANDARDS MO-187-BA
Figure 44.10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters


Figure 45. 10-Lead Lead Frame Chip Scale Package [QFN (LFCSP_WD)]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Very Thin, Dual Lead (CP-10-9)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model ${ }^{1}$ | Notes | Integral Nonlinearity | Temperature Range | Ordering Quantity | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AD7988-1BRMZ |  | $\pm 1.25$ LSB max | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Tube, 50 | 10-Lead MSOP | RM-10 | C7E |
| AD7988-1BRMZ-RL7 |  | $\pm 1.25$ LSB max | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Reel, 1,000 | 10-Lead MSOP | RM-10 | C7E |
| AD7988-1BCPZ-RL |  | $\pm 1.25$ LSB max | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Reel, 5,000 | 10-Lead QFN (LFCSP_WD) | CP-10-9 | C7X |
| AD7988-1BCPZ-RL7 |  | $\pm 1.25$ LSB max | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Reel, 1,500 | 10-Lead QFN (LFCSP_WD) | CP-10-9 | C7X |
| AD7988-5BRMZ |  | $\pm 1.25$ LSB max | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Tube, 50 | 10-Lead MSOP | RM-10 | C7Q |
| AD7988-5BRMZ-RL7 |  | $\pm 1.25$ LSB max | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Reel, 1,000 | 10-Lead MSOP | RM-10 | C7Q |
| AD7988-5BCPZ-RL |  | $\pm 1.25$ LSB max | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Reel, 5,000 | 10-Lead QFN (LFCSP_WD) | CP-10-9 | C7Y |
| AD7988-5BCPZ-RL7 |  | $\pm 1.25$ LSB max | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Reel, 1,500 | 10-Lead QFN (LFCSP_WD) | CP-10-9 | C7Y |
| EVAL-AD7988-5SDZ | 2 |  |  |  | Evaluation Board with AD7988-5 Populated; Use for Evaluation of Both AD7988-1 and AD7988-5. |  |  |
| EVAL-SDP-CB1Z | 3 |  |  |  | System Demonstration Board, Used as a Controller Board for Data Transfer via USB Interface to PC. |  |  |

${ }^{1} Z=$ RoHS Compliant Part.
${ }^{2}$ This board can be used as a standalone evaluation board or in conjunction with the EVAL-SDZ-CB1Z for evaluation/demonstration purposes.
${ }^{3}$ This board allows a PC to control and communicate with all Analog Devices evaluation boards ending in the SD designator.


[^0]:    ${ }^{1}$ True differential.
    ${ }^{2}$ Pin-for-pin compatible.
    ${ }^{3}$ Pseudo differential.

[^1]:    ${ }^{1}$ LSB means least significant bit. With the 5 V input range, 1 LSB is $76.3 \mu \mathrm{~V}$.
    ${ }^{2}$ See the Terminology section. These specifications include full temperature range variation, but not the error contribution from the external reference.
    ${ }^{3}$ All specifications in dB are referred to a full-scale input FSR. Tested with an input signal at 0.5 dB below full scale, unless otherwise specified.

[^2]:    ${ }^{1}$ With all digital inputs forced to VIO or GND as required.
    ${ }^{2}$ During the acquisition phase.

[^3]:    ${ }^{1}$ See the Analog Inputs section.

[^4]:    1SEE THE VOLTAGE REFERENCE INPUT SECTION FOR REFERENCE SELECTION.
    ${ }^{2} \mathrm{C}_{\text {REE }}$ IS USUALLY A $10 \mu \mathrm{~F}$ CERAMIC CAPACITOR (X5R).
    ${ }^{3}$ SEE THE DRIVER AMPLIFIER CHOICE SECTION.
    4 OPTIONAL FILTER. SEE THE ANALOG INPUTS SECTION.
    ${ }^{5}$ SEE THE DIGITAL INTERFACE SECTION FOR THE MOST CONVENIENT INTERFACE MODE.

