## Document Title

## 32M x 8 Bit, 16M x 16 Bit NAND Flash Memory

## Revision History



## Document Title

32M x 8 Bit, 16M x 16 Bit NAND Flash Memory

## Revision History

| Revision No. | History | Draft Date |
| :--- | :--- | :--- | Remark

Note : For more detailed features and specifications including FAQ, please refer to Samsung's Flash web site. http://www.samsung.com/Products/Semiconductor/Flash/Technicallnfo/datasheets.htm
The attached datasheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions about device. If you have any questions, please contact the SAMSUNG branch office near you.

## 32M x 8 Bit / 16M x 16 Bit NAND Flash Memory PRODUCT LIST

| Part Number | Vcc Range | Organization | PKG Type |
| :---: | :---: | :---: | :---: |
| K9F5608Q0C-D,H | $1.70 \sim 1.95 \mathrm{~V}$ | X8 | TBGA |
| K9F5616Q0C-D,H |  | X16 |  |
| K9F5608D0C-Y,P | $2.4 \sim 2.9 \mathrm{~V}$ | X8 | TSOP1 |
| K9F5608D0C-D,H |  |  | TBGA |
| K9F5616D0C-Y,P |  | X16 | TSOP1 |
| K9F5616D0C-D,H |  |  | TBGA |
| K9F5608U0C-Y,P | $2.7 \sim 3.6 \mathrm{~V}$ | X8 | TSOP1 |
| K9F5608U0C-D,H |  |  | TBGA |
| K9F5608U0C-V,F |  |  | WSOP1 |
| K9F5616U0C-Y,P |  | X16 | TSOP1 |
| K9F5616U0C-D,H |  |  | TBGA |

## FEATURES

- Voltage Supply
- 1.8V device(K9F56XXQ0C) : 1.70~1.95V
- Command/Address/Data Multiplexed I/O Port
- 2.65V device(K9F56XXD0C) : 2.4~2.9V
- Hardware Data Protection
- 3.3V device(K9F56XXU0C) : 2.7 ~ 3.6 V
- Program/Erase Lockout During Power Transitions
- Organization
- Memory Cell Array
- Reliable CMOS Floating-Gate Technology
- X8 device(K9F5608X0C) : (32M + 1024K)bit x 8 bit
- X16 device(K9F5616X0C) : $(16 \mathrm{M}+512 \mathrm{~K})$ bit $\times 16$ bit
- Data Register
- X8 device(K9F5608X0C) : $(512+16)$ bit $\times 8$ bit
- X16 device(K9F5616X0C) : $(256+8)$ bit x16bit
- Automatic Program and Erase
- Page Program
- X8 device(K9F5608X0C) : $(512+16)$ Byte
- X16 device(K9F5616X0C) : $(256+8)$ Word
- Block Erase :
- X8 device(K9F5608X0C) : (16K + 512)Byte
- X16 device(K9F5616X0C) : ( 8K + 256)Word
- Page Read Operation
- Page Size
- X8 device(K9F5608X0C) : $(512+16)$ Byte
- X16 device(K9F5616X0C) : $(256+8)$ Word
- Random Access : 10 s (Max.)
- Serial Page Access : 50ns(Min.)
- Fast Write Cycle Time
- Program time : 200 $\mu \mathrm{s}$ (Typ.)
- Block Erase Time : 2ms(Typ.)
- Endurance : 100K Program/Erase Cycles
- Data Retention : 10 Years
- Command Register Operation
- Intelligent Copy-Back
- Unique ID for Copyright Protection
- Power-On Auto-Read Operation
- Safe Lock Mechanism
- Package
- K9F56XXX0C-YCB0/YIB0

48 - Pin TSOP I ( $12 \times 20 / 0.5 \mathrm{~mm}$ pitch)

- K9F56XXX0C-DCB0/DIB0

63- Ball TBGA ( $9 \times 11 / 0.8 \mathrm{~mm}$ pitch, Width 1.0 mm )

- K9F5608U0C-VCB0/VIB0

48 - Pin WSOP I (12X17X0.7mm)

- K9F56XXX0C-PCB0/PIB0

48 - Pin TSOP I (12 x 20 / 0.5 mm pitch)- Pb-free Package

- K9F56XXX0C-HCB0/HIB0

63- Ball TBGA ( $9 \times 11 / 0.8 \mathrm{~mm}$ pitch, Width 1.0 mm )

- Pb-free Package
- K9F5608U0C-FCB0/FIB0

48 - Pin WSOP I (12X17X0.7mm)- Pb-free Package

* K9F5608U0C-V,F(WSOPI) is the same device as K9F5608U0C-Y,P(TSOP1) except package type.


## GENERAL DESCRIPTION

Offered in 32 Mx 8 bit or 16 Mx 16 bit, the K9F56XXX0C is 256 M bit with spare 8 M bit capacity. The device is offered in 1.8 V , 2.65 V , 3.3V Vcc. Its NAND cell provides the most cost-effective solutlon for the solid state mass storage market. A program operation can be performed in typical $200 \mu$ s on a 528 -byte(X8 device) or 264 -word(X16 device) page and an erase operation can be performed in typical 2 ms on a 16 K -byte(X8 device) or 8 K -word(X16 device) block. Data in the page can be read out at 50 ns cycle time per word. The I/O pins serve as the ports for address and data input/output as well as command input. The on-chip write control automates all program and erase functions including pulse repetition, where required, and internal verification and margining of data. Even the write-intensive systems can take advantage of the K9F56XXX0C's extended reliability of 100K program/erase cycles by providing ECC(Error Correcting Code) with real time mapping-out algorithm.
The K9F56XXX0C is an optimum solution for large nonvolatile storage applications such as solid state file storage and other portable applications requiring non-volatility.

K9F5608Q0C K9F5608D0C K9F5608U0C

## PIN CONFIGURATION (TSOP1)

| K9F56XXU0C-YCB0,PCB0/YIB0,PIB0 |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X16 | X8 |  |  |  |  | X8 |  | X16 |
| N.C | N.C | - | 10 | 48 | , | N.C |  | Vss |
| N.C | N.C | ] | 2 |  | 展 | N.C |  | 1/015 |
| N.C | N.C | F | 3 |  |  | N. |  | 1/O14 |
| N.C | N.C | $\square$ | 5 |  |  | $1 / \mathrm{O}$ |  | 1/06 |
| ${ }_{R} \mathrm{~N} \cdot \mathrm{C}$ | ${ }_{\text {R }} / \mathrm{C}$ | - | ${ }_{7}^{6}$ |  |  | $1 / \mathrm{O}$ |  | 1/013 |
| RE | RE | $\square$ | 8 |  |  | $1 / 0$ |  | //012 |
| CE | CE | - |  | 40 |  | N. |  | $1 / 04$ |
| N.C | N.C | -10 | 10 | 39 | , |  | CKPre | N.C |
| N.C |  |  | 11 |  | 展 | Vcc |  | Vcc |
| Vcc | VCc |  | 12 | 37 36 | П | Vss |  | N.C |
| N.C | N.C | - | 13 14 | 35 | , | N.C |  | N.C |
| N.C | N.C | - | 15 | 34 |  | N. |  | N.C |
| CLE | CLE | 1 | 16 | 33 32 |  | N/O |  | //03 |
| WE | WE | $\square$ |  |  |  | $1 / \mathrm{O}$ |  | 1/010 |
| WP | WP | 1 | 19 | 30 |  | $1 / 0$ |  | $1 / 02$ |
| N.C | N.C | , | 20 | 29 |  | N.C |  | 1/09 |
| N.C | N.C | - | 21 | 27 |  | N. |  | 1/08 |
| N.C | N.C | O |  | 26 |  | N. |  | 1/00 |
| N.C | N.C | च | 24 | 25 |  | N. |  | Vss |

## PACKAGE DIMENSIONS

48-PIN LEAD/LEAD FREE PLASTIC THIN SMALL OUT-LINE PACKAGE TYPE(I)


K9F5608Q0C K9F5608D0C K9F5608U0C

K9F5616Q0C K9F5616D0C K9F5616U0C

PIN CONFIGURATION (TBGA)

> K9F56XXX0C-DCB0,HCB0/DIB0,HIB0


PACKAGE DIMENSIONS


K9F5608Q0C K9F5608D0C K9F5608U0C

K9F5616Q0C K9F5616D0C K9F5616U0C

PIN CONFIGURATION (WSOP1)
K9F5608U0C-VCB0,FCB0/VIB0,FIB0


## PACKAGE DIMENSIONS

48-PIN LEAD/LEAD FREE PLASTIC VERY VERY THIN SMALL OUT-LINE PACKAGE TYPE (I)


SMMSUNG

PIN DESCRIPTION

| Pin NAME | Pin Function |
| :---: | :---: |
| $\begin{gathered} 1 / \mathrm{O}_{0} \sim \mathrm{I} / \mathrm{O}_{7} \\ (\mathrm{KQ} 95608 \mathrm{XOC}) \\ \mathrm{I} / \mathrm{O} 0 \sim \mathrm{I} / \mathrm{O}_{15} \\ (\mathrm{~K} 9 \mathrm{~F} 5616 \mathrm{XOC}) \end{gathered}$ | DATA INPUTS/OUTPUTS <br> The I/O pins are used to input command, address and data, and to output data during read operations. The I/O pins float to high-z when the chip is deselected or when the outputs are disabled. <br> I/O8 ~ I/O15 are used only in X16 organization device. Since command input and address input are x8 operation, I/O8 ~ I/O15 are not used to input command \& address. I/O8 ~ I/O15 are used only for data input and output. |
| CLE | COMMAND LATCH ENABLE <br> The CLE input controls the activating path for commands sent to the command register. When active high, commands are latched into the command register through the I/O ports on the rising edge of the $\overline{\mathrm{WE}}$ signal. |
| ALE | ADDRESS LATCH ENABLE <br> The ALE input controls the activating path for address to the internal address registers. Addresses are latched on the rising edge of $\overline{\mathrm{WE}}$ with ALE high. |
| $\overline{\mathrm{CE}}$ | CHIP ENABLE <br> The $\overline{\mathrm{CE}}$ input is the device selection control. When the device is in the Busy state, $\overline{\mathrm{CE}}$ high is ignored, and the device does not return to standby mode in program or erase operation. Regarding $\overline{\mathrm{CE}}$ control during read operation, refer to 'Page read' section of Device operation. |
| $\overline{\mathrm{RE}}$ | READ ENABLE <br> The $\overline{\mathrm{RE}}$ input is the serial data-out control, and when active drives the data onto the I/O bus. Data is valid tREA after the falling edge of $\overline{\mathrm{RE}}$ which also increments the internal column address counter by one. |
| $\overline{\mathrm{WE}}$ | WRITE ENABLE <br> The $\overline{\text { WE }}$ input controls writes to the I/O port. Commands, address and data are latched on the rising edge of the WE pulse. |
| $\overline{\mathrm{WP}}$ | WRITE PROTECT <br> The WP pin provides inadvertent write/erase protection during power tra nsitions. The internal high voltage generator is reset when the $\overline{W P}$ pin is active low. When LOCKPRE is a logic high and $\overline{W P}$ is a logic low, the all blocks go to lock state. |
| $\mathrm{R} / \overline{\mathrm{B}}$ | READY/BUSY OUTPUT <br> The $R / \bar{B}$ output indicates the status of the device operation. When low, it indicates that a program, erase or random read operation is in process and returns to high state upon completion. It is an open drain output and does not float to high-z condition when the chip is deselected or when outputs are disabled. |
| Vcco | OUTPUT BUFFER POWER <br> VccQ is the power supply for Output Buffer. <br> Vcco is internally connected to Vcc, thus should be biased to Vcc. |
| Vcc | POWER <br> Vcc is the power supply for device. |
| Vss | GROUND |
| N.C | NO CONNECTION <br> Lead is not internally connected. |
| DNU | DO NOT USE <br> Leave it disconnected |
| LOCKPRE | LOCK MECHANISM \& POWER-ON AUTO-READ ENABLE <br> To Enable and disable the Lock mechanism and Power On Auto Read. When LOCKPRE is a logic high, Block Lock mode and Power-On Auto-Read mode are enabled, and when LOCKPRE is a logic low, Block Lock mode and Power-On Auto-Read mode are disabled. Power-On Auto-Read mode is available only on 3.3 V device(K9F56XXU0C). <br> Not using LOCK MECHANISM \& POWER-ON AUTO-READ, connect it Vss or leave it N.C |

NOTE : Connect all Vcc and Vss pins of each device to common power supply outputs.
Do not leave Vcc or Vss disconnected.

Figure 1-1. K9F5608X0C (X8) FUNCTIONAL BLOCK DIAGRAM


Figure 2-1. K9F5608X0C (X8) ARRAY ORGANIZATION


NOTE : Column Address : Starting Address of the Register.
00h Command(Read) : Defines the starting address of the 1st half of the register.
01h Command(Read) : Defines the starting address of the 2nd half of the register.

* A8 is set to "Low" or "High" by the 00h or 01h Command.
* The device ignores any additional input of address cycles than reguired.

Figure 1-2. K9F5616X0C (X16) FUNCTIONAL BLOCK DIAGRAM


Figure 2-2. K9F5616X0C (X16) ARRAY ORGANIZATION


|  | I/O 0 | I/O 1 | I/O 2 | I/O 3 | I/O 4 | I/O 5 | I/O 6 | I/O 7 | I/O8 to 15 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1st Cycle | $\mathrm{A}_{0}$ | $\mathrm{~A}_{1}$ | $\mathrm{~A}_{2}$ | $\mathrm{~A}_{3}$ | $\mathrm{~A} 4_{4}$ | $\mathrm{~A}_{5}$ | $\mathrm{~A}_{6}$ | $\mathrm{~A}_{7}$ | $\mathrm{~L}^{*}$ | (Column Address.

NOTE : Column Address : Starting Address of the Register.
*L must be set to "Low".

* The device ignores any additional input of address cycles than reguired.


## PRODUCT INTRODUCTION

The K9F56XXX0C is a 264Mbit(276,824,064 bit) memory organized as 65,536 rows(pages) by 528(X8 device) or 264(X16 device) columns. Spare eight columns are located from column address of 512~527(X8 device) or 256~263(X16 device). A 528-byte(X8 device) or 264-word(X16 device) data register is connected to memory cell arrays accommodating data transfer between the I/O buffers and memory during page read and page program operations. The memory array is made up of 16 cells that are serially connected to form a NAND structure. Each of the 16 cells resides in a different page. A block consists of two NAND structured strings. A NAND structure consists of 16 cells. Total 135168 NAND cells reside in a block. The array organization is shown in Figure 2-1,2-2. The program and read operations are executed on a page basis, while the erase operation is executed on a block basis. The memory array consists of 2048 separately erasable 16K-Byte(X8 device) or 8K-Word(X16 device) blocks. It indicates that the bit by bit erase operation is prohibited on the K9F56XXX0C.
The K9F56XXX0C has addresses multiplexed into 8 I/Os(X16 device case : lower 8 I/Os). K9F5616X0C allows sixteen bit wide data transport into and out of page registers. This scheme dramatically reduces pin counts while providing high performance and allows systems upgrades to future densities by maintaining consistency in system board design. Command, address and data are all written through I/O's by bringing $\overline{W E}$ to low while $\overline{C E}$ is low. Data is latched on the rising edge of $\overline{W E}$. Command Latch Enable(CLE) and Address Latch Enable(ALE) are used to multiplex command and address respectively, via the I/O pins. Some commands require one bus cycle. For example, Reset command, Read command, Status Read command, etc require just one cycle bus. Some other commands like Page Program and Copy-back Program and Block Erase, require two cycles: one cycle for setup and the other cycle for execution. The 32M-byte(X8 device) or 16M-word(X16 device) physical space requires 24 addresses(X8 device) or 23 addresses(X16 device), thereby requiring three cycles for word-level addressing: column address, low row address and high row address, in that order. Page Read and Page Program need the same three address cycles following the required command input. In Block Erase operation, however, only the two row address cycles are used. Device operations are selected by writing specific commands into the command register. Table 1 defines the specific commands of the K9F56XXX0C.

The device includes one block sized OTP(One Time Programmable), which can be used to increase system security or to provide identification capabilities. Detailed information can be obtained by contact with Samsung.

Table 1. COMMAND SETS

| Function | 1st. Cycle | 2nd. Cycle | Acceptable Command during Busy |
| :--- | :---: | :---: | :---: |
| Read 1 | $00 \mathrm{~h} / 01 \mathrm{~h}^{(1)}$ | - |  |
| Read 2 | 50 h | - |  |
| Read ID | 90 h | - |  |
| Reset | FFh | - |  |
| Page Program | 80 h | 10 h |  |
| Copy-Back Program | 00 h | 8 Ah |  |
| Lock | 2 Ah | - |  |
| Unlock | 23 h | 24 h |  |
| Lock-tight | 2 Ch | - |  |
| Read Block Lock Status | 7 Ah | - |  |
| Block Erase | 60 h | D0h |  |
| Read Status | 70 h | - |  |

NOTE : 1. The 01 h command is available only on X8 device(K9F5608X0C).

Caution : Any undefined command inputs are prohibited except for above command set of Table 1.

K9F5608Q0C
K9F5608D0C
K9F5608U0C

K9F5616Q0C
K9F5616D0C
K9F5616U0C

## ABSOLUTE MAXIMUM RATINGS

| Parameter |  | Symbol | Rating |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1.8V DEVICE | 3.3V/2.65V DEVICE |  |
| Voltage on any pin relative to Vss |  |  | Vin/out | -0.6 to + 2.45 | -0.6 to + 4.6 | V |
|  |  | Vcc | -0.2 to +2.45 | -0.6 to +4.6 |  |  |
|  |  | Vcco | -0.2 to +2.45 | -0.6 to +4.6 |  |  |
| Temperature Under Bias | K9F56XXX0C-XCB0 | TBIAS | -10 to +125 |  | ${ }^{\circ} \mathrm{C}$ |  |
|  | K9F56XXX0C-XIB0 |  |  | 125 |  |  |
| Storage Temperature | K9F56XXX0C-XCB0 | TstG | -65 to +150 |  | ${ }^{\circ} \mathrm{C}$ |  |
|  | K9F56XXX0C-XIB0 |  |  |  | C |  |
| Short Circuit Current |  | los | 5 |  | mA |  |

## NOTE

1. Minimum DC voltage is -0.6 V on input/output pins. During transitions, this level may undershoot to -2.0 V for periods $<30 \mathrm{~ns}$.

Maximum DC voltage on input/output pins is Vcc, +0.3 V which, during transitions, may overshoot to $\mathrm{Vcc}+2.0 \mathrm{~V}$ for periods <20ns.
2. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## RECOMMENDED OPERATING CONDITIONS

(Voltage reference to GND, K9F56XXX0C-XCB0 :TA=0 to $70^{\circ} \mathrm{C}, \mathrm{K9F56XXXOC-XIB0:TA=-40} \mathrm{to} 85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | K9F56XXQ0C(1.8V) |  |  | K9F56XXD0C(2.65V) |  |  | K9F56XXU0C(3.3V) |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ. | Max | Min | Typ. | Max | Min | Typ. | Max |  |
| Supply Voltage | Vcc | 1.70 | 1.8 | 1.95 | 2.4 | 2.65 | 2.9 | 2.7 | 3.3 | 3.6 | V |
| Supply Voltage | Vcca | 1.70 | 1.8 | 1.95 | 2.4 | 2.65 | 2.9 | 2.7 | 3.3 | 3.6 | V |
| Supply Voltage | Vss | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | V |

DC AND OPERATING CHARACTERISTICS(Recommended operating conditions otherwise noted.)

| Parameter |  | Symbol | Test Conditions | K9F56XXX0C |  |  |  |  |  |  |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1.8V |  | 2.65 V |  |  | 3.3V |  |  |  |
|  |  | Min |  | Typ | Max | Min | Typ | Max | Min | Typ | Max |  |
| Operating Current | Sequential Read |  | Icc1 | $\begin{aligned} & \mathrm{tRC}=50 \mathrm{~ns}, \overline{\mathrm{CE}}=\mathrm{VIL} \\ & \mathrm{lout}=0 \mathrm{~mA} \end{aligned}$ | - | 8 | 15 | - | 10 | 20 | - | 10 | 20 | mA |
|  | Program |  | Icc2 | - | - | 8 | 15 | - | 10 | 20 | - | 10 | 25 |  |
|  | Erase | Icc3 | - | - | 8 | 15 | - | 10 | 20 | - | 10 | 25 |  |  |
| Stand-by Current(TTL) |  | IsB1 | $\overline{\mathrm{CE}}=\mathrm{V}$ Ін, $\overline{\mathrm{WP}}=0 \mathrm{~V} / \mathrm{Vcc}$ | - | - | 1 | - | - | 1 | - | - | 1 |  |  |
| Stand-by | Current(CMOS) | IsB2 | $\overline{\mathrm{CE}}=\mathrm{Vcc}-0.2, \overline{\mathrm{WP}}=0 \mathrm{~V} / \mathrm{Vcc}$ | - | 10 | 50 | - | 10 | 50 | - | 10 | 50 | $\mu \mathrm{A}$ |  |
| Input Leak | kage Current | ILI | $\mathrm{VIN}=0$ to Vcc(max) | - | - | $\pm 10$ | - | - | $\pm 10$ | - | - | $\pm 10$ |  |  |
| Output Leak | akage Current | ILO | Vout=0 to Vcc(max) | - | - | $\pm 10$ | - | - | $\pm 10$ | - | - | $\pm 10$ |  |  |
| Input High Voltage |  | $\mathrm{VIH}^{*}$ | I/O pins | $\begin{gathered} \mathrm{VccQ} \\ -0.4 \end{gathered}$ | - | $\begin{aligned} & \text { Vcca } \\ & +0.3 \end{aligned}$ | $\begin{gathered} \text { Vcca } \\ -0.4 \end{gathered}$ | - | $\begin{aligned} & \text { Vcco } \\ & +0.3 \end{aligned}$ | 2.0 | - | $\begin{aligned} & \text { Vcco } \\ & +0.3 \end{aligned}$ | V |  |
|  |  | Except I/O pins | $\begin{aligned} & \text { Vcc } \\ & -0.4 \end{aligned}$ | - | $\begin{aligned} & \text { Vcc } \\ & +0.3 \end{aligned}$ | $\begin{aligned} & \text { Vcc } \\ & -0.4 \end{aligned}$ | - | $\begin{aligned} & \text { Vcc } \\ & +0.3 \end{aligned}$ | 2.0 | - | $\begin{gathered} \mathrm{Vcc} \\ +0.3 \end{gathered}$ |  |  |
| Input Low inputs | Voltage, All |  | VIL* | - | -0.3 | - | 0.4 | -0.3 | - | 0.5 | -0.3 | - |  | 0.8 |
| Output High Voltage Level |  | VOH | $\begin{aligned} & \text { K9F56XXQ0C : ІОН }=-100 \mu \mathrm{~A} \\ & \text { K9F56XXD0C : ІОН=-100 } \mathrm{A} \\ & \text { K9F56XXU0C :ІО }=-400 \mu \mathrm{~A} \end{aligned}$ | Vcco -0.1 | - | - | $\begin{gathered} \mathrm{VccQ} \\ -0.4 \end{gathered}$ | - | - | 2.4 | - | - |  |  |
| Output Low | w Voltage Level | Vol | $\begin{aligned} & \text { K9F56XXQ0C :lol=100uA } \\ & \text { K9F56XXD0C : } \mathrm{loL}=100 \mu \mathrm{~A} \\ & \text { K9F56XXU0C : } \mathrm{loL}=2.1 \mathrm{~mA} \end{aligned}$ | - | - | 0.1 | - | - | 0.4 | - | - | 0.4 |  |  |
| Output Low | w Current(R/B) | $\mathrm{loL}(\mathrm{R} / \overline{\mathrm{B}})$ | $\begin{aligned} & \text { K9F56XXQ0C :VoL=0.1V } \\ & \text { K9F56XXD0C :VoL=0.1V } \\ & \text { K9F56XXU0C :VoL=0.4V } \end{aligned}$ | 3 | 4 | - | 3 | 4 | - | 8 | 10 | - | mA |  |

NOTE : VIL can undershoot to -0.4 V and VIH can overshoot to $\mathrm{VCC}+0.4 \mathrm{~V}$ for durations of 20 ns or less.

## VALID BLOCK

| Parameter | Symbol | Min | Typ. | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Valid Block Number | NvB | 2013 | - | 2048 | Blocks |

## NOTE

1. The device may include invalid blocks when first shipped. Additional invalid blocks may develop while being used. The number of valid blocks is presented with both cases of invalid blocks considered. Invalid blocks are defined as blocks that contain one or more bad bits. Do not erase or program factory-marked bad blocks. Refer to the attached technical notes for a appropriate management of invalid blocks.
2. The 1st block, which is placed on 00 h block address, is fully guaranteed to be a valid block, does not require Error Correction.
3. Minimum 1004 valid blocks are guaranteed for each contiguous 128 Mb memory space.

## AC TEST CONDITION

(K9F56XXX0C-XCB0 :TA $=0$ to $70^{\circ} \mathrm{C}$, K9F56XXX0C-XIB0:TA $=-40$ to $85^{\circ} \mathrm{C}$
K9F56XXQ0C : Vcc=1.70V~1.95V , K9F56XXD0C : Vcc=2.4V~2.9V, K9F56XXU0C : Vcc=2.7V~3.6V unless otherwise noted)

| Parameter | K9F56XXQ0C | K9F56XXD0C | K9F56XXU0C |
| :--- | :---: | :---: | :---: |
| Input Pulse Levels | 0V to VccQ | 0 V to VccQ | 0.4 V to 2.4 V |
| Input Rise and Fall Times | 5 ns | 5 ns | 5 ns |
| Input and Output Timing Levels | VccQ/2 | VccQ/2 | 1.5 V |
| K9F56XXQ0C:Output Load (VccQ:1.8V $+/-10 \%)$ <br> K9F56XXD0C:Output Load (VccQ:2.65V $+/-10 \%)$ <br> K9F56XXU0C:Output Load (VccQ:3.0V $+/-10 \%)$ | 1 TTL GATE and CL=30pF | 1 TTL GATE and CL=30pF | 1 TTL GATE and CL=50pF |
| K9F56XXU0C:Output Load (VccQ:3.3V +/-10\%) | - | - | 1 TTL GATE and CL=100pF |

CAPACITANCE $\left(\mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{VcC}=1.8 \mathrm{~V} / 2.65 \mathrm{~V} / 3.3 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| Item | Symbol | Test Condition | Min | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input/Output Capacitance | $\mathrm{CI} / \mathrm{O}$ | $\mathrm{VIL}=0 \mathrm{~V}$ | - | 10 | pF |
| Input Capacitance | CIN | $\mathrm{VIN}=0 \mathrm{~V}$ | - | 10 | pF |

NOTE : Capacitance is periodically sampled and not $100 \%$ tested.

## MODE SELECTION

| CLE | ALE | $\overline{\text { CE }}$ | $\overline{\text { WE }}$ | $\overline{\mathrm{RE}}$ | PRE | $\overline{W P}$ | Mode |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | L | L | $\square$ | H | X | X | Read Mode $\begin{aligned} & \text { Command Input }\end{aligned}$ |
| L | H | L | $\square$ - | H | X | X | Read ${ }^{\text {Address Input(3clock) }}$ |
| H | L | L | $\square$ | H | X | H | Write Mode Command Input |
| L | H | L | $\square$ - | H | X | H | W\|ll |
| L | L | L | $\square$ | H | X | H | Data Input |
| L | L | L | H | $\nabla$ | X | X | Data Output |
| X | X | X | X | H | X | X | During Read(Busy) on K9F5608U0C_Y,P or K9F5608U0C_V,F |
| L | L | L | H | H | X | X | During Read(Busy) on the devices except K9F5608U0C_Y,P and K9F5608U0C_V,F |
| X | X | X | X | X | X | H | During Program(Busy) |
| X | $X$ | X | X | X | X | H | During Erase(Busy) |
| X | $\mathrm{X}^{(1)}$ | X | X | X | X | L | Write Protect |
| X | X | H | X | X | OV/Vcc ${ }^{(2)}$ | OV/Vcc ${ }^{(2)}$ | Stand-by |

NOTE : 1. X can be Vil or Vir.
2. $\overline{\text { WP }}$ should be biased to CMOS high or CMOS low for standby.

| Parameter |  | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Program Time |  | tPROG | - | 200 | 500 | $\mu \mathrm{s}$ |
| Dummy Busy Time for the Lock or Lock-tight Block |  | tLBSY | - | 5 | 10 | $\mu \mathrm{s}$ |
| Number of Partial Program Cycles in the Same Page | Main Array | Nop | - | - | 2 | cycles |
|  | Spare Array |  | - | - | 3 | cycles |
| Block Erase Time |  | tbers | - | 2 | 3 | ms |

## AC TIMING CHARACTERISTICS FOR COMMAND / ADDRESS / DATA INPUT

| Parameter | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| CLE Set-up Time | tCLS | 0 | - | ns |
| CLE Hold Time | tCLH | 10 | - | ns |
| $\overline{\mathrm{CE}}$ Setup Time | tcs | 0 | .- | ns |
| $\overline{\mathrm{CE}}$ Hold Time | tch | 10 | - | ns |
| $\overline{\text { WE Pulse Width }}$ | twp | $25^{(1)}$ | - | ns |
| ALE Setup Time | tals | 0 | - | ns |
| ALE Hold Time | taLh | 10 | - | ns |
| Data Setup Time | tDs | 20 | - | ns |
| Data Hold Time | tDH | 10 | - | ns |
| Write Cycle Time | twc | 45 | - | ns |
| $\overline{\text { WE }}$ High Hold Time | twh | 15 | - | ns |

NOTE : 1. If tCS is set less than 10 ns , tWP must be minimum 35 ns , otherwise, tWP may be minimum 25 ns .
AC CHARACTERISTICS FOR OPERATION

| Parameter |  | Symbol | Min | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Data Transfer from Cell to Register |  | tR | - | 10 | $\mu \mathrm{s}$ |
| ALE to $\overline{\mathrm{RE}}$ Delay |  | taR | 10 | - | ns |
| CLE to RE Delay |  | tCLR | 10 | - | ns |
| Ready to $\overline{\mathrm{RE}}$ Low |  | tRR | 20 | - | ns |
| $\overline{\mathrm{RE}}$ Pulse Width |  | tRP | 25 | - | ns |
| $\overline{\text { WE High to Busy }}$ |  | twB | - | 100 | ns |
| Read Cycle Time |  | trc | 50 | - | ns |
| $\overline{\mathrm{CE}}$ Access Time |  | tCEA | - | 45 | ns |
| K9F56XXQ0C | $\overline{\mathrm{RE}}$ Access Time | trea | - | 35 | ns |
| K9F56XXU0C |  |  |  | 30 |  |
| $\overline{\mathrm{RE}}$ High to Output Hi-Z |  | tRHZ | - | 30 | ns |
| $\overline{\mathrm{CE}}$ High to Output Hi-Z |  | tchz | - | 20 | ns |
| $\overline{\mathrm{RE}}$ or $\overline{\mathrm{CE}}$ High to Output hold |  | toh | 15 | - | ns |
| $\overline{\mathrm{RE}}$ High Hold Time |  | tren | 15 | - | ns |
| Output Hi-Z to $\overline{\mathrm{RE}}$ Low |  | tIR | 0 | - | ns |
| $\overline{\text { WE }}$ High to $\overline{\mathrm{RE}}$ Low |  | twhr1 | 60 | - | ns |
| $\overline{\text { WE }}$ High to $\overline{\mathrm{RE}}$ Low in Block Lcok Mode |  | tWHR2 | 100 | - | ns |
| Device Resetting Time(Read/Program/Erase) |  | tRST | - | 5/10/500 ${ }^{(1)}$ | $\mu \mathrm{s}$ |
| K9F5608U0C- <br> Y,V,P,F only | Last RE High to Busy(at sequential read) | tRB | - | 100 | ns |
|  | $\overline{\mathrm{CE}}$ High to Ready(in case of interception by $\overline{\mathrm{CE}}$ at read) | tCRY | - | $50+\operatorname{tr}(\mathrm{R} / \overline{\mathrm{B}})^{(3)}$ | ns |
|  | $\overline{\mathrm{CE}}$ High Hold Time(at the last serial read) ${ }^{(2)}$ | tcen | 100 | - | ns |

NOTE : 1. If reset command(FFh) is written at Ready state, the device goes into Busy for maximum 5us.

## NAND Flash Technical Notes <br> Invalid Block(s)

Invalid blocks are defined as blocks that contain one or more invalid bits whose reliability is not guaranteed by Samsung. The information regarding the invalid block(s) is so called as the invalid block information. Devices with invalid block(s) have the same quality level as devices with all valid blocks and have the same AC and DC characteristics. An invalid block(s) does not affect the performance of valid block(s) because it is isolated from the bit line and the common source line by a select transistor. The system design must be able to mask out the invalid block(s) via address mapping. The 1st block, which is placed on 00h block address, is fully guaranteed to be a valid block, does not require Error Correction.

## Identifying Invalid Block(s)

All device locations are erased(FFh) except locations where the invalid block(s) information is written prior to shipping. The invalid block(s) status is defined by the 6th byte(X8 device) or 1st word(X16 device) in the spare area. Samsung makes sure that either the 1st or 2nd page of every invalid block has non-FFh(X8 device) or non-FFFFh(X16 device) data at the column address of 517(X8 device) or 256 and 261 (X16 device). Since the invalid block information is also erasable in most cases, it is impossible to recover the information once it has been erased. Therefore, the system must be able to recognize the invalid block(s) based on the original invalid block information and create the invalid block table via the following suggested flow chart(Figure 3). Any intentional erasure of the original invalid block information is prohibited.


Figure 3. Flow chart to create invalid block table.

## NAND Flash Technical Notes (Continued)

## Error in write or read operation

Within its life time, the additional invalid blocks may develop with NAND Flash memory. Refer to the qualification report for the actual data. The following possible failure modes should be considered to implement a highly reliable system. In the case of status read failure after erase or program, block replacement should be done. Because program status fail during a page program does not affect the data of the other pages in the same block, block replacement can be executed with a page-sized buffer by finding an erased empty block and reprogramming the current target data and copying the rest of the replaced block. To improve the efficiency of memory space, it is recommended that the read or verification failure due to single bit error be reclaimed by ECC without any block replacement. The said additional block failure rate does not include those reclaimed blocks.

| Failure Mode |  | Detection and Countermeasure sequence |
| :--- | :--- | :--- |
| Write | Erase Failure | Status Read after Erase --> Block Replacement |
|  | Program Failure | Status Read after Program --> Block Replacement <br> Read back ( Verify after Program) $-->$ Block Replacement <br> or ECC Correction |
|  | Single Bit Failure | Verify ECC -> ECC Correction |

ECC
: Error Correcting Code --> Hamming Code etc.
Example) 1 bit correction \& 2bit detection

## Program Flow Chart


: If program operation results in an error, map out the block including the page in error and copy the target data to another block.

NAND Flash Technical Notes (Continued)

## Erase Flow Chart



Read Flow Chart


Page Read Completed: If erase operation results in an error, map out the failing block and replace it with another block.

## Block Replacement


*Step1
When an error happens in the nth page of the Block 'A' during erase or program operation.

* Step2

Copy the nth page data of the Block 'A' in the buffer memory to the nth page of another free block. (Block 'B')

* Step3

Then, copy the data in the $1 \mathrm{st} \sim(n-1)$ th page to the same location of the Block 'B'.

* Step4

Do not further erase Block 'A' by creating an 'invalid Block' table or other appropriate scheme.

## Pointer Operation of K9F5608X0C(X8)

Samsung NAND Flash has three address pointer commands as a substitute for the two most significant column addresses. '00h' command sets the pointer to 'A' area(0~255byte), '01h' command sets the pointer to 'B' area(256~511byte), and '50h' command sets the pointer to 'C' area(512~527byte). With these commands, the starting column address can be set to any of a whole page( $0 \sim 527$ byte). '00h' or '50h' is sustained until another address pointer command is inputted. '01h' command, however, is effective only for one operation. After any operation of Read, Program, Erase, Reset, Power_Up is executed once with '01h' command, the address pointer returns to 'A' area by itself. To program data starting from 'A' or 'C' area, '00h' or '50h' command must be inputted before ' 80 h ' command is written. A complete read operation prior to ' 80 h ' command is not necessary. To program data starting from ' B ' area, '01h' command must be inputted right before ' 80 h ' command is written.

Table 2. Destination of the pointer

| Command | Pointer position | Area |
| :---: | :---: | :---: |
| 00 h | $0 \sim 255$ byte | 1st half array(A) |
| 01 h | $256 \sim 511$ byte | 2nd half array(B) |
| 50 h | $512 \sim 527$ byte | spare array(C) |



Figure 4. Block Diagram of Pointer Operation
(1) Command input sequence for programming ' $A$ ' area

$\mathrm{A}^{\prime}, \mathrm{B}^{\prime}$, ' C ' area can be programmed.
'00h' command can be omitted. It depends on how many data are inputted.
(2) Command input sequence for programming ' $B$ ' area

(3) Command input sequence for programming ' $C$ ' area


Only 'C' area can be programmed.
'50h' command can be omitted.

## Pointer Operation of K9F5616X0C(X16)

Samsung NAND Flash has two address pointer commands as a substitute for the most significant column address. '00h' command sets the pointer to 'A' area(0~255word), and '50h' command sets the pointer to 'B' area(256~263word). With these commands, the starting column address can be set to any of a whole page(0~263word). '00h' or '50h' is sustained until another address pointer command is inputted. To program data starting from 'A' or 'B' area, '00h' or '50h' command must be inputted before '80h' command is written. A complete read operation prior to '80h' command is not necessary.

Table 3. Destination of the pointer

| Command | Pointer position | Area |
| :---: | :---: | :---: |
| 00 h | $0 \sim 255$ word | main $\operatorname{array}(\mathrm{A})$ |
| 50 h | $256 \sim 263$ word | spare array(B) |



Figure 5. Block Diagram of Pointer Operation
(1) Command input sequence for programming ' $A$ ' area

'A','B' area can be programmed.
It depends on how many data are inputted.
'00h' command can be omitted.
'00h' command can be omitted.
(2) Command input sequence for programming ' $B$ ' area


Only 'B' area can be programmed.
'50h' command can be omitted.

## System Interface Using $\overline{\mathbf{C E}}$ don't-care.

For an easier system interface, $\overline{C E}$ may be inactive during the data-loading or sequential data-reading as shown below. The internal 528byte(x8 device), 264word(x16 device) page registers are utilized as seperate buffers for this operation and the system design gets more flexible. In addition, for voice or audio applications which use slow cycle time on the order of u-seconds, de-activating $\overrightarrow{\mathrm{CE}}$ during the data-loading and reading would provide significant savings in power consumption.

Figure 6. Program Operation with $\overline{\mathbf{C E}}$ don't-care.


K9F5608Q0C
K9F5608D0C
K9F5608U0C
K9F5616Q0C
K9F5616D0C K9F5616U0C

| Device | I/O | DATA |
| :---: | :---: | :---: |
|  | I/Ox | Data In/Out |
| K9F5608X0C(X8 device) | I/O 0 ~ I/O 7 | $\sim 528$ byte |
| K9F5616X0C(X16 device) | I/O 0 ~ I/O 151) | $\sim 264$ word |

NOTE: 1 . I/O8~15 must be set to " 0 " during command or address input.
I/O8~15 are used only for data bus.

## Command Latch Cycle



Address Latch Cycle


K9F5608Q0C
K9F5608D0C
K9F5608U0C
K9F5616Q0C
K9F5616D0C K9F5616U0C

Input Data Latch Cycle


Sequential Out Cycle after Read(CLE=L, $\overline{\mathrm{WE}}=\mathrm{H}, \mathrm{ALE}=\mathrm{L}$ )


NOTES : Transition is measured $\pm 200 \mathrm{mV}$ from steady state voltage with load.
This parameter is sampled and not $100 \%$ tested.

K9F5608Q0C
K9F5608D0C
K9F5608U0C
K9F5616Q0C K9F5616D0C K9F5616U0C

## Status Read Cycle



READ1 OPERATION(READ ONE PAGE)


X8 device : $m=528$, Read CMD $=00 \mathrm{~h}$ or 01 h X16 device : $m=264$, Read $C M D=00 h$

NOTES : 1) is only valid on K9F5608U0C_Y,P or K9F5608U0C_V,F

K9F5608Q0C
K9F5608D0C
K9F5608U0C
K9F5616Q0C K9F5616D0C K9F5616U0C

READ1 OPERATION (INTERCEPTED BY $\overline{\mathrm{CE}})$


READ2 OPERATION (READ ONE PAGE)


SEQUENTIAL ROW READ OPERATION (only for K9F5608U0C-Y,P or K9F5608U0C-V,F)


PAGE PROGRAM OPERATION


K9F5608Q0C
K9F5608D0C
K9F5608U0C
K9F5616Q0C
K9F5616D0C K9F5616U0C

## COPY-BACK PROGRAM OPERATION



## BLOCK ERASE OPERATION (ERASE ONE BLOCK)



K9F5608Q0C
K9F5608D0C
K9F5608U0C
K9F5616Q0C
K9F5616D0C K9F5616U0C

MANUFACTURE \& DEVICE ID READ OPERATION


| Device | Device Code* |
| :---: | :---: |
| K9F5608Q0C | 35 h |
| K9F5608D0C | 75 h |
| K9F5608U0C | 75 h |
| K9F5616Q0C | XX45h |
| K9F5616D0C | XX55h |
| K9F5616U0C | XX55h |

## DEVICE OPERATION

## PAGE READ

Upon initial device power up, the device defaults to Read1 mode. This operation is also initiated by writing 00h to the command register along with three address cycles. Once the command is latched, it does not need to be written for the following page read operation. Two types of operations are available : random read, serial page read.
The random read mode is enabled when the page address is changed. The 528 bytes(X8 device) or 264 words(X16 device) of data within the selected page are transferred to the data registers in less than $10 \mu \mathrm{~s}(\mathrm{tR})$. The system controller can detect the completion of this data transfer $(t \mathrm{R})$ by analyzing the output of $R / \bar{B}$ pin. Once the data in a page is loaded into the registers, they may be read out in 50 ns cycle time by sequentially pulsing RE. High to low transitions of the RE clock output the data starting from the selected column address up to the last column address[column 511/ 527(X8 device) $255 / 263$ (X16 device) depending on the state of GND input pin]. The way the Read1 and Read2 commands work is like a pointer set to either the main area or the spare area. The spare area of 512 $\sim 527$ bytes (X8 device) or 256~263 words(X16 device) may be selectively accessed by writing the Read2 command with GND input pin low. Addresses $\mathrm{A}_{\sim} \sim \mathrm{A}_{3}$ ( X 8 device) or $\mathrm{A}_{0} \sim \mathrm{~A}_{2}\left(\mathrm{X} 16\right.$ device) set the starting address of the spare area while addresses $\mathrm{A}_{4} \sim \mathrm{~A}_{7}$ are ignored in X8 device case or A3~A7 must be "L" in X16 device case. The Read1 command is needed to move the pointer back to the main area. Figures 8,9 show typical sequence and timings for each read operation.

## Sequential Row Read is available only on K9F5608U0C_Y,P or K9F5608U0C_V,F :

After the data of last column address is clocked out, the next page is automatically selected for sequential row read. Waiting $10 \mu \mathrm{~s}$ again allows reading the selected page. The sequential row read operation is terminated by bringing $\overline{\mathrm{CE}}$ high. Unless the operation is aborted, the page address is automatically incremented for sequential row read as in Read1 operation and spare sixteen bytes of each page may be sequentially read. The Sequential Read 1 and 2 operation is allowed only within a block and after the last page of a block is readout, the sequential read operation must be terminated by bringing $\overline{\mathrm{CE}}$ high. When the page address moves onto the next block, read command and address must be given. Figures $8-1,9-1$ show typical sequence and timings for sequential row read operation.

Figure8. Read1 Operation


NOTE: 1) After data access on 2nd half array by 01 h command, the start pointer is automatically moved to 1 st half array ( 00 h ) at next cycle. 01 h command is only available on X8 device(K9F5608X0C).

Figure 9. Read2 Operation


Figure 8-1. Sequential Row Read1 Operation (only for K9F5608UOC-Y,P or K9F5608U0C-V,F)
$R / \bar{B}$


I/Ox


K9F5608Q0C
K9F5608D0C
K9F5608U0C

K9F5616Q0C K9F5616D0C K9F5616U0C

Figure 9-1. Sequential Row Read2 Operation (only for K9F5608UOC-Y,P or K9F5608U0C-V,F)
$R / \bar{B}$


I/Ox


## PAGE PROGRAM

The device is programmed basically on a page basis, but it does allow multiple partial page programing of a byte/word or consecutive bytes/words up to 528(X8 device) or 264(X16 device), in a single page program cycle. The number of consecutive partial page programming operation within the same page without an intervening erase operation should not exceed 2 for main array and 3 for spare array. The addressing may be done in any random order in a block. A page program cycle consists of a serial data loading period in which up to 528 bytes(X8 device) or 264 words(X16 device) of data may be loaded into the page register, followed by a non-volatile programming period where the loaded data is programmed into the appropriate cell. About the pointer operation, please refer to the attached technical notes.
The serial data loading period begins by inputting the Serial Data Input command(80h), followed by the three cycle address input and then serial data loading. The words other than those to be programmed do not need to be loaded. The Page Program confirm command(10h) initiates the programming process. Writing 10h alone without previously entering the serial data will not initiate the programming process. The internal write controller automatically executes the algorithms and timings necessary for program and verify, thereby freeing the system controller for other tasks. Once the program process starts, the Read Status Register command may be entered, with $\overline{\mathrm{RE}}$ and $\overline{\mathrm{CE}}$ low, to read the status register. The system controller can detect the completion of a program cycle by monitoring the $R / \bar{B}$ output, or the Status bit(I/O6) of the Status Register. Only the Read Status command and Reset command are valid while programming is in progress. When the Page Program is complete, the Write Status Bit(I/O 0) may be checked(Figure 10). The internal write verify detects only errors for "1"s that are not successfully programmed to "0"s. The command register remains in Read Status command mode until another valid command is written to the command register.

Figure 10. Program Operation

R/B


I/Ox


## COPY-BACK PROGRAM

The copy-back program is configured to quickly and efficiently rewrite data stored in one page within the array to another page within the same array without utilizing an external memory. Since the time-consuming sequently-reading and its re-loading cycles are removed, the system performance is improved. The benefit is especially obvious when a portion of a block is updated and the rest of the block also need to be copied to the newly assigned free block. The operation for performing a copy-back is a sequential execution of page-read without burst-reading cycle and copying-program with the address of destination page. A normal read operation with " 00 h " command with the address of the source page moves the whole $528 \mathrm{bytes} / 264$ words(X8 device:528bytes, X16 device:264words) data into the internal buffer. As soon as the Flash returns to Ready state, copy-back programming command "8Ah" may be given with three address cycles of target page followed. The data stored in the internal buffer is then programmed directly into the memory cells of the destination page. Once the Copy-Back Program is finished, any additional partial page programming into the copied pages is prohibited before erase. Since the memory array is internally partitioned into two different planes, copy-back program is allowed only within the same memory plane. Thus, A14, the plane address, of source and destination page address must be the same.

Figure 11. Copy-Back Program Operation

R/B


I/Ox


## BLOCK ERASE

The Erase operation is done on a block basis. Block address loading is accomplished in two cycles initiated by an Erase Setup command(60h). Only address A14 to A24 is valid while A9 to A13 is ignored. The Erase Confirm command(D0h) following the block address loading initiates the internal erasing process. This two-step sequence of setup followed by execution command ensures that memory contents are not accidentally erased due to external noise conditions.
At the rising edge of $\overline{W E}$ after the erase confirm command input, the internal write controller handles erase and erase-verify. When the erase operation is completed, the Write Status Bit(I/O 0) may be checked. Figure 12 details the sequence.

Figure 12. Block Erase Operation

## R/B



I/Ox


## READ STATUS

The device contains a Status Register which may be read to find out whether program or erase operation is completed, and whether the program or erase operation is completed successfully. After writing 70 h command to the command register, a read cycle outputs the content of the Status Register to the I/O pins on the falling edge of $\overline{\mathrm{CE}}$ or $\overline{\mathrm{RE}}$, whichever occurs last. This two line control allows the system to poll the progress of each device in multiple memory connections even when $\mathrm{R} / \overline{\mathrm{B}}$ pins are common-wired. $\overline{\mathrm{RE}}$ or $\overline{\mathrm{CE}}$ does not need to be toggled for updated status. Refer to table 4 for specific Status Register definitions. The command register remains in Status Read mode until further commands are issued to it. Therefore, if the status register is read during a random read cycle, a read command( 00 h or 50 h ) should be given before sequential page read cycle.

Table4. Read Status Register Definition

| I/O \# | Status | Definition |
| :---: | :---: | :---: |
| I/O 0 | Program / Erase | "0" : Successful Program / Erase |
|  |  | "1" : Error in Program / Erase |
| I/O 1 | Reserved for Future Use | "0" |
| I/O 2 |  | "0" |
| I/O 3 |  | "0" |
| I/O 4 |  | "0" |
| I/O 5 |  | "0" |
| I/O 6 | Device Operation | "0" : Busy "1" : Ready |
| I/O 7 | Write Protect | "0" : Protected "1" : Not Protected |
| I/O 8~15 | Not use | Don't care |

## READ ID

The device contains a product identification mode, initiated by writing 90 h to the command register, followed by an address input of 00h. Two read cycles sequentially output the manufacture code(ECh), and the device code respectively. The command register remains in Read ID mode until further commands are issued to it. Figure 13 shows the operation sequence.

Figure 13. Read ID Operation


## RESET

The device offers a reset feature, executed by writing FFh to the command register. When the device is in Busy state during random read, program or erase mode, the reset operation will abort these operations. The contents of memory cells being altered are no longer valid, as the data will be partially programmed or erased. The command register is cleared to wait for the next command, and the Status Register is cleared to value COh when $\overline{\mathrm{WP}}$ is high. Refer to table 5 for device status after reset operation. If the device is already in reset state a new reset command will not be accepted by the command register. The R/B pin transitions to low for tRST after the Reset command is written. Refer to Figure 14 below.

Figure 14. RESET Operation

R/B


I/Ox
Table5. Device Status

|  | After Power-up | After Reset |
| :---: | :---: | :---: |
| Operation Mode | Read 1 | Waiting for next command |

> In high state of LOCKPRE pin, Block lock mode and Power on Auto read are enabled, otherwise it is regarded as NAND Flash without LOCKPRE pin.

## Block Lock Mode

Block Lock mode is enabled while LOCKPRE pin state is high, which is to offer protection features for NAND Flash data. The Block Lock mode is divided into Unlock, Lock, Lock-tight operation. Consecutive blocks protects data by allowing those blocks to be locked or lock-tighten with no latency. This block lock scheme offers two levels of protection. The first allows software control(command input method) of block locking that is useful for frequently changed data blocks, while the second requires hardware control (WP low pulse input method) before locking can be changed that is useful for protecting infrequently changed code blocks.
The followings summarized the locking functionality.

- All blocks are in a locked state on power-up. Unlock sequence can unlock the locked blocks.
- The Lock-tight command locks blocks and prevents from being unlocked.

And Lock-tight state can be returned to lock state only by Hardware control( $\overline{\mathrm{WP}}$ low pulse input).

## 1. Block lock operation

1) Lock

- Command Sequence: Lock block Command(2Ah)
- All blocks default to locked by power-up and Hardware control( $\overline{\mathrm{WP}}$ low pulse input)
- Partial block lock is not available; Lock block operation is based on all block unit
- Unlocked blocks can be locked by using the Lock block command, and a lock block's status can be changed to unlock or lock-tight using the appropriate commands


## $\overline{W P}$

CLE $\qquad$
$\overline{C E}$

WE


I/Ox


## 2) Unlock

- Command Sequence: Unlock block Command(23h) + Start block address + Command(24h) + End block address
- Unlocked blocks can be programmed or erased.
- An unlocked block's status can be changed to the locked or lock-tighten state using the appropriate commands.
- Only one consecutive area can be released to unlock state from lock state; Unlocking multi area is not available.
- Start block address must be nearer to the logical LSB(Least Significant Bit) than End blcok address.
- One block is selected for unlocking block when Start block address is same as End block address.



## 3) Lock-tight

- Command Sequence: Lock-tight block Command(2Ch)
- Lock-tighten blocks offer the user an additional level of write protection beyond that of a regular lock block. A block that is locktighten can't have it's state changed by software control, only by hardware control(WP low pulse input); Unlocking multi area is not available
- Only locked blocks can be lock-tighten by lock-tight command.



Figure 15. State diagram of Block Lock

## Program/Erase OPERATION(In Locked or Lock-tighten Block)



On the program or erase operation in Locked or Lock-tighten block, Busy state holds 1~10 $\mathbf{\mu s}$ (tLBSY)

## 2. Block Lock Status Read

Block Lock Status can be read on a block basis, which may be read to find out whether designated block is available to be programmed or erased. After writing 7Ah command to the command register. and block address to be checked, a read cycle outputs the content of the Block Lock Status Register to the I/O pins on the falling edge of CE or RE, whichever occurs last. This two line control allows the system to poll the progress of each device in multiple memory connections even when $\overline{R / B}$ pins are common-wired. $\overline{\mathrm{RE}}$ or $\overline{\mathrm{CE}}$ does not need to be toggled for updated status. Blcok Lock Status Read is prohibited while the device is busy state.
Refer to table 6 for specific Status Register definitions. The command register remains in Block Lock Status Read mode until further commands are issued to it. In high state of LOCKPRE pin, write protection status can be checked by Block Lock Status Read(7Ah) while in low state by Status Read(70h).

|  |  | IO7~1O3 | IO2(Unlock) | IO1(Lock) | IO0(Lock-tight) |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Read 1) block case | X | 0 | 1 | 0 |
|  | Read 2) block case | X | 1 | 1 | 0 |
|  | Read 3) block case | X | 0 | 0 | 1 |
|  | Read 4) block case | X | 1 | 0 | 1 |
| (1)Lock | (3)Lock-tight | (1)Lock |  |  |  |
| (2)unlock | (4)unlock |  |  | (2)Unlock | (3)Lock-tight |
| (1)Lock | (3)Lock-tight |  |  |  |  |

Table6. Block Lock Status Register definitions


## Power-On Auto-Read

The device is designed to offer automatic reading of the first page without command and address input sequence during power-on. An internal voltage detector enables auto-page read functions when Vcc reaches about 1.8 V . LOCKPRE pin controls activation of auto- page read function. Auto-page read function is enabled only when LOCKPRE pin is logic high state. Serial access may be done after power-on without latency. Power-On Auto Read mode is available only on 3.3V device(K9F56XXU0C).

Figure 16. Power-On Auto-Read (3.3V device only)


## READY/BUSY

The device has a $R / \bar{B}$ output that provides a hardware method of indicating the completion of a page program, erase and random read completion. The $R / \bar{B}$ pin is normally high but transitions to low after program or erase command is written to the command register or random read is started after address loading. It returns to high when the internal controller has finished the operation. The pin is an open-drain driver thereby allowing two or more $R / \bar{B}$ outputs to be Or-tied. Because pull-up resistor value is related to $\operatorname{tr}(R / \bar{B})$ and current drain during busy(ibusy), an appropriate value can be obtained with the following reference chart(Fig 17). Its value can be determined by the following guidance.


Figure 17. Rp vs tr ,tf \& Rp vs ibusy




Rp value guidance

$$
\begin{aligned}
& \operatorname{Rp}(\min , 1.8 \mathrm{~V} \text { part })=\frac{\mathrm{Vcc}(\text { Max. })-\mathrm{VoL}(\text { Max. })}{\mathrm{IoL}+\Sigma \mathrm{IL}}=\frac{1.85 \mathrm{~V}}{3 \mathrm{~mA}+\Sigma \mathrm{IL}} \\
& \operatorname{Rp}(\min , 2.65 \mathrm{~V} \text { part })=\frac{\mathrm{Vcc}(\text { Max. })-\mathrm{VoL}(\text { Max. })}{\mathrm{IOL}+\Sigma \mathrm{LL}}=\frac{2.5 \mathrm{~V}}{3 \mathrm{~mA}+\Sigma \mathrm{LL}} \\
& \operatorname{Rp}(\min , 3.3 \mathrm{~V} \text { part })=\frac{\mathrm{Vcc}(\text { Max. })-\operatorname{VoL}(\text { Max. })}{\mathrm{IoL}+\Sigma \mathrm{IL}}=\frac{3.2 \mathrm{~V}}{8 \mathrm{~mA}+\Sigma \mathrm{IL}}
\end{aligned}
$$

where IL is the sum of the input currents of all devices tied to the $\mathrm{R} / \overline{\mathrm{B}}$ pin.
$\mathrm{Rp}(\max )$ is determined by maximum permissible limit of tr


## Data Protection \& Power up sequence

The device is designed to offer protection from any involuntary program/erase during power-transitions. An internal voltage detector disables all functions whenever Vcc is below about $1.1 \mathrm{~V}(1.8 \mathrm{~V}$ device), $1.8 \mathrm{~V}(2.65 \mathrm{~V}$ device), $2 \mathrm{~V}(3.3 \mathrm{~V}$ device). WP pin provides hardware protection and is recommended to be kept at VIL during power-up and power-down and recovery time of minimum $10 \mu \mathrm{~s}$ is required before internal circuit gets ready for any command sequences as shown in Figure 18. The two step command sequence for program/erase provides additional software protection.

Figure 18. AC Waveforms for Power Transition


