

# Transceiver Group



Edition 1997-07-01

Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München, Germany
© Infineon Technologies AG 3/1/00. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

#### **Warnings**

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

# PEB 2265

Two Channel Codec Filter with IOM-2 Interface





| PEB 2265<br>Preliminary<br>Revision History: |          | <b>1997-07-01</b> DS               |  |  |
|----------------------------------------------|----------|------------------------------------|--|--|
| Previous                                     | Version: | 01.96                              |  |  |
| Page                                         | Subjects | major changes since last revision) |  |  |
|                                              |          |                                    |  |  |
|                                              |          |                                    |  |  |
|                                              |          |                                    |  |  |
|                                              |          |                                    |  |  |
|                                              |          |                                    |  |  |
|                                              |          |                                    |  |  |
|                                              |          |                                    |  |  |
|                                              |          |                                    |  |  |
|                                              |          |                                    |  |  |

For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com



| Table o | of Contents                                                      | Page |
|---------|------------------------------------------------------------------|------|
| 1       | Overview                                                         | 10   |
| 1.1     | Pin Configuration (top view)                                     |      |
| 1.2     | Pin Definition and Functions                                     |      |
| 1.2.1   | Common Pins for all Channels                                     |      |
| 1.2.2   | Specific Pins for Channel 1                                      | 14   |
| 1.2.3   | Specific Pins for Channel 2                                      |      |
| 1.3     | IOM-2 SICOFI-2 Principles                                        |      |
| 1.4     | IOM-2 SICOFI-2 Signal Flow Graph (for either channel)            |      |
| 1.4.1   | Transmit Path                                                    |      |
| 1.4.2   | Receive Path                                                     |      |
| 1.4.3   | Loops                                                            |      |
| 1.4.4   | Test Features                                                    |      |
| 1.5     | IOM-2 SICOFI-2 Block Diagram                                     |      |
| 1.6     | IOM®-2 Interface                                                 |      |
| 1.6.1   | IOM®-2 Interface Timing for 16 voice channels (per 8 kHz frame). |      |
| 1.6.2   | IOM®-2 Interface Timing                                          |      |
| 1.6.3   | IOM®-2 Interface Timing                                          |      |
| 1.6.4   | IOM <sup>®</sup> -2 Time Slot Selection                          | 23   |
| 2       | Programming the IOM-2 SICOFI-2                                   | 25   |
| 2.1     | Types of Monitor Bytes                                           | 26   |
| 2.2     | IOM-2 SICOFI-2 Commands                                          | 27   |
| 2.2.1   | SOP - Write Commands                                             | 27   |
| 2.2.2   | XOP - Write Commands                                             | 28   |
| 2.2.3   | COP - Write Commands                                             | 29   |
| 2.2.4   | SOP - Read Commands                                              | 30   |
| 2.2.5   | XOP - Read Commands                                              | 31   |
| 2.2.6   | COP - Read Commands                                              |      |
| 2.2.7   | Example for a Mixed Command                                      |      |
| 2.3     | SOP Command                                                      |      |
| 2.3.1   | CR1 Configuration Register 1                                     |      |
| 2.3.2   | CR2 Configuration Register 2                                     |      |
| 2.3.3   | CR3 Configuration Register 3                                     |      |
| 2.3.4   | CR4 Configuration Register 4                                     | 39   |
| 2.4     | COP Command                                                      |      |
| 2.5     | XOP Command                                                      | 42   |
| 2.5.1   | XR1 Extended Register                                            |      |
| 2.5.2   | XR2 Extended Register 2                                          |      |
| 2.5.3   | XR3 Extended Register 3                                          |      |
| 2.5.4   | XR4 Extended Register 4                                          |      |
| 2.6     | SLIC Interface                                                   |      |
| 2.7     | IOM <sup>®</sup> -2 Interface Command/Indication Byte            | 46   |
| 2.8     | Operating Modes                                                  | 49   |



| 2.8.1<br>2.8.2<br>2.8.3<br>2.9<br>2.9.1<br>2.9.2<br>2.9.3<br>2.9.4<br>2.9.5                                                             | RESET (Basic setting mode) Standby Mode Operating Mode Programmable Filters Impedance Matching Filter Transhybrid Balancing (TH) Filter Filters for Frequency Response Correction Amplification/Attenuation -Filters AX1, AX2, AR1, AR2 Amplification/Attenuation Receive (AR1, AR2)-Filter                                                                                                                                                                                                                                                                                                                                                                                                                          | 50<br>50<br>51<br>51<br>51<br>51<br>52                                                 |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 2.9.6<br><b>3</b>                                                                                                                       | Amplification/Attenuation Transmit (AX1, AX2)-Filter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 52                                                                                     |
| 3.1                                                                                                                                     | QSICOS Supports                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                        |
| 4<br>4.1<br>4.1.1<br>4.1.2<br>4.2<br>4.2.1<br>4.2.2<br>4.2.3<br>4.3<br>4.4<br>4.5<br>4.6<br>4.7<br>4.8<br>4.8.1<br>4.8.2<br>4.9<br>4.10 | Transmission Characteristics Frequency Response Receive: reference frequency 1 kHz, input signal level 0 dBm0 Transmit: reference frequency 1 kHz, input signal level 0 dBm0 Group Delay Group Delay absolute values: Input signal level 0 dBm0 Group Delay Distortion transmit: Input signal level 0 dBm0 Group Delay Distortion receive: Input signal level 0dBm0 Out-of-Band Signals at Analog Input Out-of-Band Signals at Analog Output Out of Band Idle Channel Noise at Analog Output Overload Compression Gain Tracking (receive or transmit) Total Distortion Total Distortion Measured with Sine Wave Total Distortion Measured with Noise According to CCITT Single Frequency Distortion Transhybrid Loss | 57<br>57<br>57<br>58<br>58<br>58<br>58<br>60<br>61<br>62<br>63<br>64<br>65<br>67<br>67 |
| <b>5</b> 5.1 5.2 5.3 5.4 5.5 5.6 5.6.1 5.6.2 5.7 5.7.1                                                                                  | Electrical Characteristics  Absolute Maximum Ratings  Operating Range  Digital Interface  Analog Interface  RESET Timing  IOM®-2 Interface Timing  4-MHz Operation Mode (Mode = 1)  2-MHz Operation Mode (Mode = 0)  IOM®-2 Command/Indication Interface Timing  4-MHz Operation Mode (Mode = 1)                                                                                                                                                                                                                                                                                                                                                                                                                     | 68<br>69<br>70<br>71<br>71<br>72<br>72<br>73                                           |



| 5.7.2<br>5.8<br>5.8.1                                                        | 2-MHz Operation Mode (Mode = 0)                                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6<br>6.1<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.2<br>6.2.1<br>6.2.2<br>6.3 | Appendix77IOM®-2 Interface Monitor Transfer Protocol77Monitor Channel Operation77Monitor Handshake Procedure78State Diagram of the IOM-2 SICOFI-2 Monitor Transmitter79State Diagram of the IOM-2 SICOFI-2 Monitor Receiver80Monitor Channel Data Structure87Address Byte87Identification Command87IOM®-2 Interface Programming Procedure82 |
| <b>7</b><br>7.1<br>7.1.1<br>7.1.2<br>7.2<br>7.3                              | Test Features84Boundary Scan84General84The TAP-Controller86Level Metering Function88Programming the IOM-2 SICOFI-2 Tone Generators89                                                                                                                                                                                                        |
| 8                                                                            | Package Outlines                                                                                                                                                                                                                                                                                                                            |



| List of Figu | ures                                                    | Page |
|--------------|---------------------------------------------------------|------|
| Figure 1     | Pin Configuration                                       | 12   |
| Figure 2     | IOM-2 SICOFI-2 Signal Flow Graph                        | 17   |
| Figure 3     | IOM-2 SICOFI-2 Block Diagram                            |      |
| Figure 4     | IOM®-2 Interface Timing for 16 voice channels           | 20   |
| Figure 5     | IOM®-2 Interface Timing                                 |      |
| Figure 6     | IOM®-2 Interface Timing                                 |      |
| Figure 7     | IOM®-2 Time Slot Selection                              | 24   |
| Figure 8     | CUT OFF's' and Loops                                    | 38   |
| Figure 10    | SLICs with Multiplexed Loop / Ground Key Detect         | 44   |
| Figure 11    | Data Upstream C/I Channel Byte Format                   | 47   |
| Figure 12    | Data Flow                                               | 48   |
| Figure 13    | Operating Modes                                         | 49   |
| Figure 14    | QSICOS Software                                         | 53   |
| Figure 15    | Receive                                                 | 57   |
| Figure 16    | Transmit                                                | 57   |
| Figure 17    | Group Delay Distortion transmit                         | 58   |
| Figure 18    | Group Delay Distortion receive                          | 59   |
| Figure 19    | Out-of-Band Signals at Analog Input                     | 60   |
| Figure 20    | Out-of-Band Signals at Analog Output                    | 61   |
| Figure 21    | Out of Band Idle Channel Noise at Analog Output         | 62   |
| Figure 22    | Overload Compression                                    | 63   |
| Figure 23    | Gain Tracking                                           | 64   |
| Figure 24    | Total Distortion Measured with Sine Wave                | 65   |
| Figure 25    | Receive                                                 | 66   |
| Figure 26    | Transmit                                                | 66   |
| Figure 27    | 4-MHz Operation Mode                                    | 72   |
| Figure 28    | 2-MHz Operation Mode                                    | 73   |
| Figure 29    | 4-MHz Operation Mode                                    | 74   |
| Figure 30    | 2-MHz Operation Mode                                    |      |
| Figure 31    | Detector Select Timing                                  | 76   |
| Figure 32    | Monitor Channel Operation                               |      |
| Figure 33    | State Diagram of the IOM-2 SICOFI-2 Monitor Transmitter | 79   |
| Figure 34    | State Diagram of the IOM-2 SICOFI-2 Monitor Receiver    | 80   |
| Figure 35    | TAP-Controller                                          | 86   |
| Figure 36    | Level Metering Function                                 | 88   |



| List of Table | s                                    | Page |
|---------------|--------------------------------------|------|
| Table 1       | Common Pins for all Channels         | 13   |
| Table 2       | Specific Pins for Channel 1          | 14   |
| Table 3       | Specific Pins for Channel 2          | 15   |
| Table 4       | IOM-2 Time Slots and Operating Modes | 23   |
| Table 5       | RESET (Basic setting mode)           | 50   |
| Table 6       | Standby Mode                         | 50   |
| Table 7       | Single Frequency Distortion          | 67   |
| Table 8       | Transhybrid Loss                     | 67   |



#### 1 Overview

The two Channel Codec Filter PEB 2265 IOM-2 – SICOFI-2 is the logic continuation of a well-established family of Siemens Codec-Filter-ICs.

The IOM-2 – SICOFI-2 is a fully integrated PCM codec and filter fabricated in low power 1  $\mu$ m CMOS technology for applications in digital communication systems. Based on an advanced digital filter concept, the PEB 2265 provides excellent transmission performance and high flexibility. The new filter concept (second generation) lends to a maximum of independence between the different filter blocks. Each filter block can be seen like an one to one representative of the corresponding network element.

Only very few external components are needed, to complete the functionality of the IOM-2 – SICOFI-2. The internal level accuracy is based on a very accurate bandgap reference. The frequency behavior is mainly determined by digital filters, which do not have any fluctuations. As a result of the new ADC and DAC concepts linearity is only limited by second order parasitic effects. Although the device works with only one single 5-V supply there is a very good dynamic range available.



# Two Channel Codec Filter with IOM-2 Interface SICOFI-2

**PEB 2265** 

#### Version 1.1

#### 1.1 Features

- Single chip CODEC and FILTER to handle two CO- or PABX-channels
- Specification according to relevant CCITT, EIA and LSSGR recommendations
- Digital signal processing technique
- Programmable interface optimized to current feed SLICs and transformer solutions
- Four pin serial IOM-2 Interface
- Single power supply 5 V
- Advanced low power 1μm analog CMOS technology
- Standard 64-pin P-MQFP-64 package
- High performance Analog to Digital Conversion
- High performance Digital to Analog Conversion
- · Programmable digital filters to adapt the transmission behavior especially for
  - AC impedance matching
  - transhybrid balancing
  - frequency response
  - gain
- Advanced test capabilities
  - all digital pins can be tested within a boundary scan scheme (IEEE 1149.1)
  - five digital loops
  - four analog loops
  - two programmable tone generators per channel
- Comprehensive development platform available
  - software for automatic filter coefficient calculation QSICOS
  - Hardware development board STUT 2465



| Туре     | Package                       |
|----------|-------------------------------|
| PEB 2265 | <dev_package1></dev_package1> |



### **1.2 Pin Configuration** (top view)



Figure 1 Pin Configuration



## 1.3 Pin Definition and Functions

## 1.3.1 Common Pins for all Channels

## Table 1 Common Pins for all Channels

| Pin No.              | Symbol | Input (I)<br>Output (O) | Function                                                                                                                       |
|----------------------|--------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 23                   | VDDD   | I                       | + 5 V supply for the digital circuitry <sup>1)</sup>                                                                           |
| 58                   | GNDD   | I                       | Ground Digital, not internally connected to GNDA 1, 2 or GNDA (pin 6 and pin 11). All digital signals are referred to this pin |
| 40                   | VDDA12 | I                       | + 5 V Analog supply voltage for channel 1 and 2 <sup>1)</sup>                                                                  |
| 9                    | VDDA   | I                       | + 5 V Analog supply voltage <sup>1)</sup>                                                                                      |
| 6,11                 | GNDA   | I                       | Ground Analog, not internally connected to GNDD or GNDA1,2                                                                     |
| 27                   | FSC    | I                       | IOM-2: Frame synchronization clock, 8 kHz                                                                                      |
| 26                   | DCL    | I                       | IOM-2: Data clock, 2048 kHz or 4096 kHz depending on MODE                                                                      |
| 25                   | DU     | 0                       | IOM-2: Data upstream, open drain output                                                                                        |
| 24                   | DD     | I                       | IOM-2: Data downstream, input                                                                                                  |
| 22                   | RESET  | I                       | Reset input - forces the device to the default mode, active high                                                               |
| 57                   | MODE   | I                       | IOM-2: Mode Selection                                                                                                          |
| 60                   | TSS0   | I                       | IOM-2: Time slot selection pin 0                                                                                               |
| 59                   | TSS1   | I                       | IOM-2: Time slot selection pin 1                                                                                               |
| 56                   | TCK    | I                       | Boundary scan: Test Clock                                                                                                      |
| 55                   | TMS    | I                       | Boundary scan: Test Mode Select                                                                                                |
| 54                   | TDI    | I                       | Boundary scan: Test Data Input                                                                                                 |
| 53                   | TDO    | 0                       | Boundary scan: Test Data Output                                                                                                |
| 28                   | LGKM0  | 0                       | Loop/Ground Key Multiplexing output 0 for channel 1, 2                                                                         |
| 41                   | VH12   | I/O                     | Reference voltage for channel 1 and 2, has to be connected via a 220 nF cap. to ground                                         |
| 18,19,20<br>61,62,63 | N.U.I. | I                       | None Usable Input, tie directly to Digital Ground                                                                              |



## Table 1 Common Pins for all Channels

| Pin No.                                | Symbol  | Input (I)<br>Output (O) | Function                                                                 |
|----------------------------------------|---------|-------------------------|--------------------------------------------------------------------------|
| 1,16<br>17,64                          | N.U.IO. | I/O                     | None Usable Input/Output, tie via a Pull-Down-Resistor to Digital Ground |
| 2,3,4,5,7<br>8,10,12<br>13,14,15<br>21 | N.C.    |                         | not connected                                                            |

<sup>1)</sup> A 100 nF cap. should be used for blocking these pin.

## 1.3.2 Specific Pins for Channel 1

Table 2 Specific Pins for Channel 1

| Pin No. | Symbol | Input (I)<br>Output (O) | Function                                                                                          |
|---------|--------|-------------------------|---------------------------------------------------------------------------------------------------|
| 38      | GNDA1  | I                       | Ground Analog for channel 1, not internally connected to GNDD or GNDA2 or GNDA (pin 6 and pin 11) |
| 39      | VIN1   | Ī                       | Analog voice (voltage) input for channel 1                                                        |
| 37      | VOUT1  | 0                       | Analog voice (voltage) output for channel 1                                                       |
| 31      | SI1_0  | I                       | Signaling indication input pin 0 for channel 1                                                    |
| 30      | SI1_1  | I                       | Signaling indication input pin 1 for channel 1                                                    |
| 29      | SI1_2  | I                       | Signaling indication input pin 2 for channel 1                                                    |
| 36      | SO1_0  | 0                       | Signaling command output pin 0 for channel 1                                                      |
| 35      | SO1_1  | 0                       | Signaling command output pin 1 for channel 1                                                      |
| 34      | SO1_2  | 0                       | Signaling command output pin 2 for channel 1                                                      |
| 33      | SB1_0  | I/O                     | Bi-directional signal. Command indication pin 0 for channel 1                                     |
| 32      | SB1_1  | I/O                     | Bi-directional signal. Command indication pin 1 for channel 1                                     |



# 1.3.3 Specific Pins for Channel 2

## Table 3 Specific Pins for Channel 2

| Pin No. | Symbol | Input (I)<br>Output (O) | Function                                                                                          |
|---------|--------|-------------------------|---------------------------------------------------------------------------------------------------|
| 43      | GNDA2  | I                       | Ground Analog for channel 2, not internally connected to GNDD or GNDA1 or GNDA (pin 6 and pin 11) |
| 42      | VIN2   | I                       | Analog voice (voltage) input for channel 2                                                        |
| 44      | VOUT2  | 0                       | Analog voice (voltage) output for channel 2                                                       |
| 50      | SI2_0  | I                       | Signaling indication input pin 0 for channel 2                                                    |
| 51      | SI2_1  | I                       | Signaling indication input pin 1 for channel 2                                                    |
| 52      | SI2_2  | I                       | Signaling indication input pin 2 for channel 2                                                    |
| 45      | SO2_0  | 0                       | Signaling command output pin 0 for channel 2                                                      |
| 46      | SO2_1  | 0                       | Signaling command output pin 1 for channel 2                                                      |
| 47      | SO2_2  | 0                       | Signaling command output pin 2 for channel 2                                                      |
| 48      | SB2_0  | I/O                     | Bi-directional signal. command indication pin 0 for channel 2                                     |
| 49      | SB2_1  | I/O                     | Bi-directional signal. command indication pin 1 for channel 2                                     |



#### 1.4 IOM-2 SICOFI-2 Principles

The change from 2  $\mu$ m to 1  $\mu$ m CMOS process requires new concepts in the realization of the analog functions. High performance (in the terms of gain, speed, stability ...) 1  $\mu$ m CMOS devices can not withstand more than 5.5 V of supply voltage. On that account the negative supply voltage  $V_{SS}$  of the previous SICOFIs will be omitted. This is a benefit for the user but it makes a very high demand on the analog circuitry.

ADC and DAC are changed to Sigma-Delta-concepts to fulfill the stringent requirements on the dynamic parameters.

Using 1  $\mu$ m CMOS does not only lend to problems – it is the only acceptable solution in terms of area and power consumption for the integration of more then two SICOFI channels on a single chip.

It is rather pointless to implement 2 codec-filter-channels on one chip with pure analog circuitry. The use of a DSP-concept (the SICOFI and the SICOFI-2-approach) for this function seems to be a must for an adequate two channel architecture.



#### 1.5 IOM-2 SICOFI-2 Signal Flow Graph (for either channel)



Figure 2 IOM-2 SICOFI-2 Signal Flow Graph

#### 1.5.1 Transmit Path

The analog input signal has to be DC-free connected by an external capacitor because there is an internal virtual reference ground potential. After passing a simple antialiasing prefilter (PREFI) the voice signal is converted to a 1-bit digital data stream in the Sigma-Delta-converter. The first downsampling steps are done in fast running digital hardware filters. The following steps are implemented in the micro-code which has to be executed by the central Digital Signal Processor. This DSP-machine is able to handle the workload for all two channels. At the end the fully processed signal (flexibly programmed in many parameters) is transferred to the IOM-2 interface in a PCM-compressed signal representation.



#### 1.5.2 Receive Path

The digital input signal is received via the IOM-2 interface. Expansion, PCM-law-pass-filtering, gain correction and frequency response correction are the next steps which are done by the DSP-machine. The upsampling interpolation steps are again processed by fast hardware structures to reduce the DSP-workload. The upsampled 1-bit data stream is then converted to an analog equivalent which is smoothed by a POST-Filter (POFI). As the signal VOUT is also referenced to an internal virtual ground potential, an external capacitor is required for DC-decoupling.

#### 1.5.3 Loops

There are two loops implemented. The first is to generate the AC-input impedance (IM) and the second is to perform a proper hybrid balancing (TH). A simple extra path IM2 (from the transmit to the receive path) supports the impedance matching function.

#### 1.5.4 Test Features

There are four analog and five digital test loops implemented in the IOM-2 – SICOFI-2. For special tests it is possible to "Cut Off" the receive and the transmit path at two different points.



#### 1.6 IOM-2 SICOFI-2 Block Diagram



Figure 3 IOM-2 SICOFI-2 Block Diagram

The IOM-2 – SICOFI-2 bridges the gap between analog and digital voice signal transmission in modern telecommunication systems. High performance oversampling Analog-to-Digital Converters (ADC) and Digital-to-Analog Converters (DAC) provide the required conversion accuracy. Analog antialiasing prefilters (PREFI) and smoothing postfilters (POFI) are included. The connection between the ADC and the DAC (with high sampling rate) and the DSP, is done by specific Hardware Filters, for filtering like interpolation and decimation. The dedicated Digital Signal Processor (DSP) handles all the algorithms necessary e.g. for PCM bandpass filtering, sample rate conversion and PCM companding. The IOM-2 Interface handles digital voice transmission, IOM-2 – SICOFI-2 feature control and transparent access to the IOM-2 – SICOFI-2 command and indication pins. To program the filters, precalculated sets of coefficients are downloaded from the system to the on chip coefficient ram (CRAM).



#### 1.7 IOM®-2 Interface

The IOM-2 Interface consists of two data lines and two clock lines. DU (data upstream) carries data from the IOM-2 – SICOFI-2 to a master device. This master device performs the interface between the PCM-backplane, the μController and up to 24 IOM-2 – SICOFI-2's. DD (data downstream) carries data from the master device to the IOM-2-SICOF-2. A frame synchronization clock signal (8 kHz, FSC) as well as a data clock signal (2048 kHz or 4096 kHz DCL) has to be supplied to the IOM-2 – SICOFI-2. The IOM-2 – SICOFI-2 handles data as described in the IOM-2 specification for analog devices.

## 1.7.1 IOM®-2 Interface Timing for 16 voice channels (per 8 kHz frame)



Figure 4 IOM®-2 Interface Timing for 16 voice channels



## 1.7.2 IOM<sup>®</sup>-2 Interface Timing

(DCL = 4096 kHz, MODE = 1, per 8 kHz frame)



Figure 5 IOM®-2 Interface Timing



## 1.7.3 IOM<sup>®</sup>-2 Interface Timing

(DCL = 2048 kHz, MODE = 0)



Figure 6 IOM®-2 Interface Timing



## 1.7.4 IOM<sup>®</sup>-2 Time Slot Selection

The two channels (1 and 2) of the IOM-2 – SICOFI-2 can be assigned to 4 time slots by pin-strapping the pins TSS0 and TSS1 (TS0, TS2, TS4, TS6). The IOM-2 operating mode is selected by the MODE pin.

Table 4 IOM-2 Time Slots and Operating Modes

| TSS1 | TSS0 | MODE | IOM <sup>®</sup> -2 Operating Mode |
|------|------|------|------------------------------------|
| 0    | 0    | 1    | Time slot 0; DCL= 4096 kHz         |
| 0    | 1    | 1    | Time slot 2; DCL= 4096 kHz         |
| 1    | 0    | 1    | Time slot 4; DCL= 4096 kHz         |
| 1    | 1    | 1    | Time slot 6; DCL= 4096 kHz         |
| 0    | 0    | 0    | Time slot 0; DCL= 2048 kHz         |
| 0    | 1    | 0    | Time slot 2; DCL= 2048 kHz         |
| 1    | 0    | 0    | Time slot 4; DCL= 2048 kHz         |
| 1    | 1    | 0    | Time slot 6; DCL= 2048 kHz         |

Each IOM time slot contains 2 voice channels (A and B). Those two voice channels share a common IOM-Monitor-byte as well as a common C/I-byte. The AD-bit in the Monitor command defines which of the two voice channels should be affected (programmed). (For more information on IOM-2 specific Monitor Channel Data Structure see appendix, page 77).





Figure 7 IOM®-2 Time Slot Selection

|                            |     | SS1 = 0,<br>SS0 = 0 |     | S1 = 0,<br>SS0 = 1 |     | S1 = 1,<br>SS0 = 0 | TSS1 = 1,<br>TSS0 = 1 |                  |  |
|----------------------------|-----|---------------------|-----|--------------------|-----|--------------------|-----------------------|------------------|--|
| IOM-2 SICOFI-2<br>Channels | TS  | Voice<br>Channel    | TS  | Voice<br>Channel   | TS  | Voice<br>Channel   | TS                    | Voice<br>Channel |  |
| 1                          | TS0 | А                   | TS2 | А                  | TS4 | А                  | TS6                   | Α                |  |
| 2                          | TS0 | В                   | TS2 | В                  | TS4 | В                  | TS6                   | В                |  |



#### **Programming the IOM-2 SICOFI-2**

## 2 Programming the IOM-2 SICOFI-2

With the appropriate commands, the IOM-2 – SICOFI-2 can be programmed and verified very flexibly via the IOM-2 Interface monitor channel.

Data transfer to the IOM-2 - SICOFI-2 starts with a SICOFI-specific address byte (81<sub>H</sub>). With the second byte one of 3 different types of commands (SOP, XOP and COP) is selected. Each of those can be used as a write or read command. Due to the extended IOM-2 - SICOFI-2 feature control facilities, SOP, COP and XOP commands contain additional information (e.g. number of subsequent bytes) for programming (write) and verifying (read) the IOM-2 - SICOFI-2 status.

A write command is followed by up to 8 bytes of data. The IOM-2 – SICOFI-2 responds to a read command with its IOM-2 specific address and the requested information, that is up to 8 bytes of data (see programming Procedure, page 25).

**Attention:** Each byte on the monitor channel, has to be sent twice at least, according to the IOM-2 Monitor handshake procedure (For more information on IOM-2 specific Monitor Channel Data Structure see appendix, page 77).



#### **Programming the IOM-2 SICOFI-2**

#### 2.1 Types of Monitor Bytes

The 8-bit Monitor Bytes have to be interpreted as either commands or status information stored in Configuration Registers or the Coefficient RAM. There are three different types of IOM-2 – SICOFI-2 commands which are selected by bit 3 and 4 as shown below.

**SOP STATUS OPERATION:** IOM-2 – SICOFI-2 status setting/monitoring

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|-----|---|---|---|---|---|---|---|---|--|
|     |   |   |   | 1 | 0 |   |   |   |  |

XOP EXTENDED OPERATIO:C/I channel configuration/evaluation

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|---|---|---|---|---|---|---|---|
|     | X |   |   | 1 | 1 |   |   |   |

COP COEFFICIENT OPERATION: filter coefficient setting/monitoring

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|---|---|---|---|---|---|---|---|
|     |   |   |   | 0 |   |   |   |   |

#### **Storage of Programming Information:**

4 configuration registers per channel: CR1, CR2, CR3, CR4 accessed by SOP

commands

4 common configuration registers: XR1, XR2, XR3 and XR4 accessed by

XOP commands (the contents are valid for two voice channels i.e. 1 IOM-2 time slot)

1 coefficient RAM per channel: CRAM accessed by COP commands



# **Programming the IOM-2 SICOFI-2**

#### 2.2 **IOM-2 SICOFI-2 Commands**

#### 2.2.1 **SOP - Write Commands**

| DD               | 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 | Bit |
|------------------|---|---|---|----|-----|---|---|---|-----|
| Address          | 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 |     |
| SOP-Write 1 Byte |   | 0 |   | 1  | 0   | 0 | 0 | 1 |     |
| CR1              |   |   | • | Da | ata |   | • |   |     |

| 1 | 6 | 5 | 4  | 3  | 2 | 1 | U | DU |
|---|---|---|----|----|---|---|---|----|
|   |   |   | ld | le |   |   |   |    |
|   |   |   | ld | le |   |   |   | •  |
|   |   |   | ld | le |   |   |   | •  |

| DD                | 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 | Bit | 7 6 5 4 3 2 1 0 DU |
|-------------------|---|---|---|----|-----|---|---|---|-----|--------------------|
| Address           | 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 |     | Idle               |
| SOP-Write 2 Bytes |   | 0 |   | 1  | 0   | 0 | 1 | 0 |     | Idle               |
| CR2               |   |   |   | Da | ata |   |   |   |     | Idle               |
| CR1               |   |   |   | Da | ata |   |   |   |     | Idle               |

| ′ | U | J | 4  | J  | _ | ' | U | DU |   |
|---|---|---|----|----|---|---|---|----|---|
|   |   |   | ld | le |   |   |   |    |   |
|   |   |   | ld | le |   |   |   |    |   |
|   |   |   | ld | le |   |   |   |    |   |
|   |   |   | ld | le |   |   |   |    | 0 |

| DD                | 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 | Bit |
|-------------------|---|---|---|----|-----|---|---|---|-----|
| Address           | 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 |     |
| SOP-Write 3 Bytes |   | 0 |   | 1  | 0   | 0 | 1 | 1 |     |
| CR3               |   |   |   | Da | ata |   |   |   |     |
| CR2               |   |   |   | Da | ata |   |   |   |     |
| CR1               |   |   |   | Da | ata |   |   |   |     |

| 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 | DU |
|---|---|---|----|-----|---|---|---|----|
|   |   |   | ld | le  |   |   |   |    |
|   |   |   | ld | le  |   |   |   |    |
|   |   |   | ld | lle |   |   |   |    |
|   |   |   | ld | le  |   |   |   |    |
|   |   |   | ld | le  |   |   |   |    |
|   |   |   |    |     |   |   |   |    |

| DD                | 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 | Bit |
|-------------------|---|---|---|----|-----|---|---|---|-----|
| Address           | 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 |     |
| SOP-Write 4 Bytes |   | 0 |   | 1  | 0   | 1 | 0 | 0 |     |
| CR4               |   |   |   | Da | ata |   |   |   |     |
| CR3               |   |   |   | Da | ata |   |   |   |     |
| CR2               |   |   |   | Da | ata |   |   |   |     |
| CR1               |   |   |   | Da | ata |   |   |   |     |
| •                 | • |   |   |    |     |   |   |   | ,   |

| 1 | 6 | 5 | 4  | 3  | 2 | 1 | U | D |
|---|---|---|----|----|---|---|---|---|
|   |   |   | ld | le |   |   |   |   |
|   |   |   | ld | le |   |   |   |   |
|   |   |   | ld | le |   |   |   |   |
|   |   |   | ld | le |   |   |   |   |
|   |   |   | ld | le |   |   |   |   |
|   |   |   | ld | le |   |   |   |   |
|   |   |   |    |    |   |   |   |   |



# Programming the IOM-2 SICOFI-2

#### **XOP - Write Commands** 2.2.2

DD

| Address           | 1    | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
|-------------------|------|---|---|---|---|---|---|---|
| XOP-Write 2 Bytes |      | 0 |   | 1 | 1 | 0 | 1 | 0 |
| XR2               | Data |   |   |   |   |   |   |   |
| XR1               | Data |   |   |   |   |   |   |   |

| Idle |      |  |
|------|------|--|
|      | Idle |  |
|      | Idle |  |
|      | Idle |  |

DD

| Address           | 1    | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
|-------------------|------|---|---|---|---|---|---|---|
| XOP-Write 3 Bytes |      | 0 |   | 1 | 1 | 0 | 1 | 0 |
| XR3               | Data |   |   |   |   |   |   |   |
| XR2               | Data |   |   |   |   |   |   |   |
| XR1               | Data |   |   |   |   |   |   |   |

| Idle |  |
|------|--|
| Idle |  |
| Idle |  |
| Idle |  |
| Idle |  |



# Programming the IOM-2 SICOFI-2

#### **COP - Write Commands** 2.2.3

DD

| Address           | 1    | 0 | 0 | 0  | 0   | 0 | 0 | 1 |
|-------------------|------|---|---|----|-----|---|---|---|
| COP-Write 4 Bytes |      | 0 |   | 0  | 1   |   |   |   |
| Coeff. 4          | Data |   |   |    |     |   |   |   |
| Coeff. 3          | Data |   |   |    |     |   |   |   |
| Coeff. 2          | Data |   |   |    |     |   |   |   |
| Coeff. 1          |      |   |   | Da | ata |   |   |   |

| _ |      | _ |
|---|------|---|
|   | ldle |   |
|   | Idle |   |

DD

| Address           | 1    | 0 | 0 | 0  | 0   | 0 | 0 | 1 |  |
|-------------------|------|---|---|----|-----|---|---|---|--|
| COP-Write 8 Bytes |      | 0 |   | 0  | 0   |   |   |   |  |
| Coeff. 8          | Data |   |   |    |     |   |   |   |  |
| Coeff. 7          | Data |   |   |    |     |   |   |   |  |
| Coeff. 6          | Data |   |   |    |     |   |   |   |  |
| Coeff. 5          | Data |   |   |    |     |   |   |   |  |
| Coeff. 4          | Data |   |   |    |     |   |   |   |  |
| Coeff. 3          | Data |   |   |    |     |   |   |   |  |
| Coeff. 2          | Data |   |   |    |     |   |   |   |  |
| Coeff. 1          |      |   |   | Da | ata |   |   |   |  |

| Idle |
|------|
| Idle |
|      |



## **Programming the IOM-2 SICOFI-2**

## 2.2.4 SOP - Read Commands

| DD              | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Bit |
|-----------------|------|---|---|---|---|---|---|---|-----|
| Address         | 1    | 0 | 0 | 0 | 0 | 0 | 0 | 1 |     |
| SOP-Read 1 Byte |      | 1 |   | 1 | 0 | 0 | 0 | 1 |     |
|                 | Idle |   |   |   |   |   |   |   |     |
|                 | Idle |   |   |   |   |   |   |   |     |

| 7 | 6 | 5 | 4   | 3 | 2 | 1 | 0 | DU      |
|---|---|---|-----|---|---|---|---|---------|
|   |   |   |     |   |   |   |   |         |
|   |   |   |     |   |   |   |   |         |
| 1 | 0 | 0 | 0   | 0 | 0 | 0 | 1 | Address |
|   |   |   | CR1 |   |   |   |   |         |

| DD               | 7    | 6    | 5 | 4 | 3 | 2 | 1 | 0 | Bit |
|------------------|------|------|---|---|---|---|---|---|-----|
| Address          | 1    | 0    | 0 | 0 | 0 | 0 | 0 | 1 |     |
| SOP-Read 2 Bytes |      | 1    |   | 1 | 0 | 0 | 1 | 0 |     |
|                  |      | Idle |   |   |   |   |   |   |     |
|                  |      | Idle |   |   |   |   |   |   |     |
|                  | Idle |      |   |   |   |   |   |   |     |
|                  |      |      |   |   |   |   |   |   | •   |

| 1 | О                     | 5 | 4   | 3 | 2 | I | U       | טט |
|---|-----------------------|---|-----|---|---|---|---------|----|
|   |                       |   |     |   |   |   |         |    |
|   |                       |   |     |   |   |   |         |    |
| 1 | 0 0 0 0 0 0 1 Address |   |     |   |   |   | Address |    |
|   |                       |   | CR2 |   |   |   |         |    |
|   |                       |   | CR1 |   |   |   |         |    |

| DD               | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | Bit |
|------------------|---|---|---|----|----|---|---|---|-----|
| Address          | 1 | 0 | 0 | 0  | 0  | 0 | 0 | 1 |     |
| SOP-Read 3 Bytes |   | 1 |   | 1  | 0  | 0 | 1 | 1 |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   |    |    |   |   |   | -   |

| 7 | 6 | 5 | 4  | 3   | 2 | 1 | 0 | DU      |
|---|---|---|----|-----|---|---|---|---------|
|   |   |   | ld | le  |   |   |   |         |
|   |   |   | ld | le  |   |   |   |         |
| 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 | Address |
|   |   |   | Da | ata |   |   |   | CR3     |
|   |   |   | Da | ata |   |   |   | CR2     |
|   |   |   | Da | ata |   |   |   | CR1     |
|   |   |   |    |     |   |   |   |         |

| DD               | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | Bit |
|------------------|---|---|---|----|----|---|---|---|-----|
| Address          | 1 | 0 | 0 | 0  | 0  | 0 | 0 | 1 |     |
| SOP-Read 4 Bytes |   | 1 |   | 1  | 0  | 1 | 0 | 0 |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   | ·   |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   |    |    |   |   |   |     |

| 1 | О | 5 | 4  | S   | _ | ı | U | טט      |
|---|---|---|----|-----|---|---|---|---------|
|   |   |   | ld | le  |   |   |   |         |
|   |   |   | ld | le  |   |   |   |         |
| 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 | Address |
|   |   |   | Da | ıta |   |   |   | CR4     |
|   |   |   | Da | ata |   |   |   | CR3     |
|   |   |   | Da | ata |   |   |   | CR2     |
|   |   |   | Da | ata |   |   |   | CR1     |
| - |   |   |    |     |   |   |   |         |



## **Programming the IOM-2 SICOFI-2**

## 2.2.5 XOP - Read Commands

| DD              | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | Bit |
|-----------------|---|---|---|----|----|---|---|---|-----|
| Address         | 1 | 0 | 0 | 0  | 0  | 0 | 0 | 1 |     |
| XOP-Read 1 Byte |   | 1 |   | 1  | 1  | 0 | 0 | 1 |     |
|                 |   |   | • | ld | le | • | • |   |     |
|                 |   |   |   | ld | le |   |   |   |     |

| 1 | 6 | 5 | 4  | 3   | 2 | 1 | U | DU      |
|---|---|---|----|-----|---|---|---|---------|
|   |   |   | ld | le  |   |   |   |         |
|   |   |   | ld | le  |   |   |   |         |
| 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 | Address |
|   |   |   | Da | ata |   |   |   | XR1     |

| DD               | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | Bit |
|------------------|---|---|---|----|----|---|---|---|-----|
| Address          | 1 | 0 | 0 | 0  | 0  | 0 | 0 | 1 |     |
| XOP-Read 2 Bytes |   | 1 |   | 1  | 1  | 0 | 1 | 0 |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |

| 1 | О | Э | 4  | S   | 2 | I | U | טט      |
|---|---|---|----|-----|---|---|---|---------|
|   |   |   | ld | le  |   |   |   |         |
|   |   |   | ld | le  |   |   |   |         |
| 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 | Address |
|   |   |   | Da | ata |   |   |   | XR2     |
|   |   |   | Da | ata |   |   |   | XR1     |

| DD               | 7 | 6 | 5 | 4  | 3  | 2 | 1 | 0 | Bit |
|------------------|---|---|---|----|----|---|---|---|-----|
| Address          | 1 | 0 | 0 | 0  | 0  | 0 | 0 | 1 |     |
| XOP-Read 3 Bytes |   | 1 |   | 1  | 1  | 0 | 1 | 1 |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   | ld | le |   |   |   |     |
|                  |   |   |   |    |    |   |   |   | 1   |

| 1 | 6 | 5 | 4  | 3   | 2 | 1 | U | DU      |
|---|---|---|----|-----|---|---|---|---------|
|   |   |   | lc | lle |   |   |   |         |
|   |   |   | lc | lle |   |   |   |         |
| 1 | 0 | 0 | 0  | 0   | 0 | 0 | 1 | Address |
|   |   |   | Da | ata |   |   |   | XR3     |
|   |   |   | Da | ata |   |   |   | XR2     |
|   |   |   | Da | ata |   |   |   | XR1     |
|   |   |   |    |     |   |   |   |         |



## **Programming the IOM-2 SICOFI-2**

#### 2.2.6 COP - Read Commands

| DD | 7 6 | 5 | 4 3 | 2 | 1 0 | Bit | 7 6 | 3 5 | 4 | 3 | 2 | 1 | 0 | DU |
|----|-----|---|-----|---|-----|-----|-----|-----|---|---|---|---|---|----|
|----|-----|---|-----|---|-----|-----|-----|-----|---|---|---|---|---|----|

|                  | - | • | • | -  | •  | _ | - | • |
|------------------|---|---|---|----|----|---|---|---|
| Address          | 1 | 0 | 0 | 0  | 0  | 0 | 0 | 1 |
| COP-Read 4 bytes |   | 1 |   | 0  | 1  |   |   |   |
|                  |   |   |   | ld | le |   |   |   |
|                  |   |   |   | ld | le |   |   |   |
|                  |   |   |   | ld | le |   |   |   |
|                  |   |   |   | ld | le |   |   |   |
|                  |   |   |   | ld | le |   |   |   |
|                  |   |   |   |    |    |   |   |   |

| 1    | 0 | 0 | 0  | 0       | 0 | 0 | 1 | Address |
|------|---|---|----|---------|---|---|---|---------|
|      |   |   | Da | Coeff.4 |   |   |   |         |
|      |   |   | Da | ata     |   |   |   | Coeff.3 |
| Data |   |   |    |         |   |   |   | Coeff.2 |
|      |   |   | Da | Coeff.1 |   |   |   |         |

DD 7 6 5 4 3 2 1 0 Bit 7 6 5 4 3 2 1 0 DU

|                  |                     | _ | _ |    |    |   |   |   |
|------------------|---------------------|---|---|----|----|---|---|---|
| Address          | 1                   | 0 | 0 | 0  | 0  | 0 | 0 | 1 |
| COP-Read 8 Bytes |                     | 1 |   | 0  | 0  |   |   |   |
|                  |                     |   |   | ld | le |   |   |   |
|                  | Idle                |   |   |    |    |   |   |   |
|                  | Idle Idle Idle Idle |   |   |    |    |   |   |   |
|                  |                     |   |   |    |    |   |   |   |
|                  |                     |   |   |    |    |   |   |   |
|                  |                     |   |   |    |    |   |   |   |
|                  | Idle                |   |   |    |    |   |   |   |
|                  | Idle                |   |   |    |    |   |   |   |
|                  |                     |   |   | ld | le |   |   |   |

| Idle            |         |
|-----------------|---------|
| Idle            |         |
| 1 0 0 0 0 0 0 1 | Address |
| Data            | Coeff.8 |
| Data            | Coeff.7 |
| Data            | Coeff.6 |
| Data            | Coeff.5 |
| Data            | Coeff.4 |
| Data            | Coeff.3 |
| Data            | Coeff.2 |
| Data            | Coeff.1 |

## 2.2.7 Example for a Mixed Command

DD 7 6 5 4 3 2 1 0 Bit 7 6 5 4 3 2 1 0 DU

| 1    | 0 | 0   | 0     | 0         | 0               | 0                 | 1                         |
|------|---|-----|-------|-----------|-----------------|-------------------|---------------------------|
|      | 0 |     | 1     | 0         | 1               | 0                 | 0                         |
| Data |   |     |       |           |                 |                   |                           |
|      |   |     | Da    | ata       |                 |                   |                           |
|      |   |     |       |           |                 |                   |                           |
|      | 1 | 1 0 | 1 0 0 | 0 1<br>Da | 0 1 0 Data Data | 0 1 0 1 Data Data | 0 1 0 1 0<br>Data<br>Data |

| ldle |  |
|------|--|
| Idle |  |
| ldle |  |
| ldle |  |
| ldle |  |



| CR1               |      |   |   | Da | ata |   |   |   |
|-------------------|------|---|---|----|-----|---|---|---|
| XOP-Write 2 Bytes |      | 0 |   | 1  | 1   | 0 | 1 | 0 |
| XR2               | Data |   |   |    |     |   |   |   |
| XR1               | R1   |   |   |    |     |   |   |   |
| COP-Write 4 Bytes |      | 0 |   | 0  | 1   |   |   |   |
| Coeff. 4          |      |   |   | Da | ata |   |   |   |
| Coeff. 3          |      |   |   | Da | ata |   |   |   |
| Coeff. 2          |      |   |   | Da | ata |   |   |   |
| Coeff. 1          |      |   |   | Da | ata |   |   |   |
| SOP-Read 3 Bytes  |      | 1 |   | 1  | 0   | 0 | 1 | 1 |
|                   | Idle |   |   |    |     |   |   |   |
|                   | Idle |   |   |    |     |   |   |   |
|                   | Idle |   |   |    |     |   |   |   |
|                   | Idle |   |   |    |     |   |   |   |
| Address           | 1    | 0 | 0 | 0  | 0   | 0 | 0 | 1 |
| COP-Read 4 Bytes  |      | 1 |   | 0  | 1   |   |   |   |
|                   |      |   |   | ld | le  |   |   |   |
|                   |      |   |   | ld | le  |   |   |   |
|                   |      |   |   | ld | le  |   |   |   |
|                   |      |   |   | ld | le  |   |   |   |
|                   | Idle |   |   |    |     |   |   |   |
| Address           | 1    | 0 | 0 | 0  | 0   | 0 | 0 | 1 |
| XOP-Read 1 Byte   |      | 1 |   | 1  | 1   | 0 | 0 | 1 |
|                   | Idle |   |   |    |     |   |   |   |
|                   | Idle |   |   |    |     |   |   |   |

# Programming the IOM-2 SICOFI-2

|      |   |   | ld | le  |   |   |   |         |
|------|---|---|----|-----|---|---|---|---------|
|      |   |   | ld |     |   |   |   |         |
|      |   |   | ld |     |   |   |   |         |
|      |   |   | ld | le  |   |   |   |         |
|      |   |   | ld | le  |   |   |   |         |
|      |   |   | ld | le  |   |   |   |         |
|      |   |   | ld | le  |   |   |   |         |
|      |   |   | ld | le  |   |   |   |         |
|      |   |   | ld | le  |   |   |   |         |
|      |   |   | ld | le  |   |   |   |         |
| 1    | 0 | 0 | 0  | 0   | 0 | 0 | 1 | Address |
|      |   |   | Da | ata |   |   |   | CR3     |
|      |   |   | Da | ata |   |   |   | CR2     |
|      |   |   | Da | ata |   |   |   | CR1     |
|      |   |   | ld | le  |   |   |   |         |
|      |   |   | ld | le  |   |   |   |         |
| 1    | 0 | 0 | 0  | 0   | 0 | 0 | 1 | Address |
|      |   |   | Da | ata |   |   |   | Coeff.4 |
|      |   |   | Da | ata |   |   |   | Coeff.3 |
|      |   |   | Da | ata |   |   |   | Coeff.2 |
| Data |   |   |    |     |   |   |   | Coeff.1 |
| Idle |   |   |    |     |   |   |   |         |
| Idle |   |   |    |     |   |   |   |         |
| 1    | 0 | 0 | 0  | 0   | 0 | 0 | 1 | Address |
|      |   |   | Da | ata |   |   |   | XR1     |



#### **Programming the IOM-2 SICOFI-2**

#### 2.3 SOP Command

To modify or evaluate the IOM-2 – SICOFI-2IOM-2 – SICOFI-2 status, the contents of up to four configuration registers CR1, CR2, CR3 and CR4 may be transferred to or from the IOM-2 – SICOFI-2. This is started by a SOP-Command (status operation command).

| Bit | 7  | 6  | 5     | 4 | 3 | 2     | 1     | 0     |
|-----|----|----|-------|---|---|-------|-------|-------|
|     | AD | RW | PWRUP | 1 | 0 | LSEL2 | LSEL1 | LSEL0 |

**AD** Address Information

AD = 0 IOM-2 – SICOFI-2 channel 1 is addressed

with this cmd.

AD = 1 IOM-2 – SICOFI-2 channel 2 is addressed

with this cmd.

**RW** Read/Write Information: Enables reading from the IOM-2 – SICOFI-2 or

writing information to the IOM-2 - SICOFI-2

RW = 0 Write to IOM-2 – SICOFI-2 RW = 1 Read from IOM-2 – SICOFI-2

**PWRUP** Power Up / Power Down

PWRUP = 1 sets the assigned channel (see bit AD) of

IOM-2 – SICOFI-2 to power-up (operating mode)

PWRUP = 0 resets the assigned channel of IOM-2 – SICOFI-2 to

power-down (standby mode)

**LSEL** Length select information (see also programming procedure)

This field identifies the number of subsequent data bytes

LSEL = 000 0 bytes of data are following LSEL = 001 1 byte of data is following (CR1)

LSEL = 010 2 bytes of data are following (CR2, CR1) LSEL = 011 3 bytes of data are following (CR3, CR2, CR1)

LSEL = 100 4 bytes of data are following (CR4, CR3, CR2, CR1)

All other codes are reserved for future use!

It is possible to program each configuration register separately, just by putting only one byte into the FIFO of the upstream master device (e.g. EPIC), and aborting after transmission of one (or n) byte.



#### **Programming the IOM-2 SICOFI-2**

### 2.3.1 CR1 Configuration Register 1

Configuration register CR1 defines the basic IOM-2 – SICOFI-2 settings, which are: enabling/disabling the programmable digital filters and tone generators.

| Bit | 7  | 6     | 5   | 4   | 3  | 2  | 1    | 0    |
|-----|----|-------|-----|-----|----|----|------|------|
|     | TH | IM/R1 | FRX | FRR | AX | AR | ETG2 | ETG1 |

TH Enable TH- (Trans Hybrid Balancing) Filter

TH = 0: TH-filter disabled

TH = 1: TH-filter enabled

**IM/R1** Enable IM-(Impedance Matching) Filter and R1-Filter

IM/R1 = 0: IM-filter and R1-filter disabled

IM/R1 = 1: IM-filter and R1-filter enabled

FRX Enable FRX (Frequency Response Transmit)-Filter

FRX = 0: FRX-filter disabled

FRX = 1: FRX-filter enabled

FRR Enable FRR (Frequency Response Receive)-Filter

FRR = 0: FRR-filter disabled

FRR = 1: FRR-filter enabled

**AX** Enable AX-(Amplification/Attenuation Transmit) Filter

AX = 0: AX-filter disabled AX = 1: AX-filter enabled

AR Enable AR-(Amplification/Attenuation Receive) Filter

AR = 0: AR-filter disabled
AR = 1: AR-filter enabled

**ETG2** Enable programmable tone generator 2<sup>1)</sup>

ETG2 = 0: programmable tone generator 2 is disabled

ETG2 = 1: programmable tone generator 2 is enabled

**ETG1** Enable programmable tone generator 1

ETG1 = 0: programmable tone generator 1 is disabled ETG1 = 1: programmable tone generator 1 is enabled

Data Sheet 35 1997-07-01

Tone generator 2 is not available if Level Metering Function is enabled!



#### **Programming the IOM-2 SICOFI-2**

### 2.3.2 CR2 Configuration Register 2

Bit 7 6 5 4 3 2 1 0 TH-Sel LM **LMR** LAW LIN PTG2 PTG1

TH-Sel 2 bit field to select one of two programmed TH-filter coefficient sets

TH-Sel = 0 0: TH-filter coefficient set 1 is selected

TH-Sel = 0 1: TH-filter coefficient set 2 is selected

**LM** Level Metering function<sup>1)</sup>

LM = 0: level metering function is disabled

LM = 1: level metering function is enabled

**LMR** Result of Level Metering function (this bit can not be written)

LMR = 0: level detected was lower than the reference

LMR = 1: level detected was higher than the reference

**LAW** PCM - law selection

LAW = 0: A-Law is selected

LAW = 1:  $\mu$ -Law ( $\mu$ 255 PCM) is selected

**LIN** Linear mode selection

LIN = 0: PCM-mode is selected

LIN = 1: linear mode is selected<sup>2)</sup>

PTG2 User programmed frequency or fixed frequency is selected

PTG2 = 0: fixed frequency for tone generator 2 is selected (1 kHz)

PTG2 = 1: programmed frequency for tone generator 2 is selected

**PTG1** User programmed frequency or fixed frequency is selected

PTG1 = 0: fixed frequency for tone generator 1 is selected (1 kHz)

PTG1 = 1: programmed frequency for tone generator 1 is selected

During Linear operation only one 16 bit voice channel, is available per time slot. Depending on the address bit (AD) the voice-data of channel 1 or 2 is transmitted. The other voice channel is not available during this time.

Data Sheet 36 1997-07-01

<sup>1)</sup> Explanation of the level metering function: A signal fed to A/μ-Law compression via AX- and HPX-filters (from a digital loop, or externally via VIN), is rectified, and the power is measured. If the power exceeds a certain value, loaded to XR4, bit LMR is set to '1'. The power of the incoming signal can be adjusted by AX-filters.



### **Programming the IOM-2 SICOFI-2**

### 2.3.3 CR3 Configuration Register 3

| Bit | 7 | 6     | 5 | 4 | 3   | 2 | 1       | 0 |
|-----|---|-------|---|---|-----|---|---------|---|
|     |   | COT/R |   | 0 | IDR |   | Version |   |

COT/R Selection of Cut Off Transmit/Receive Paths

0 0 0: Normal Operation

0 0 1: COT\_16K Cut Off Transmit Path at 16 kHz

(input of TH-Filter)

0 1 0: COT\_PCM Cut Off Transmit Path at 8 kHz

(input of compression)

(output is zero for μ-law and linear mode,

1 LSB for A-law)

1 0 1: COR\_PFI Cut Off Receive Path at 4 MHz

(POFI-output)

1 1 0: COR\_64K Cut Off Receive Path at 64 kHz

(IM-filter input)

**IDR** Initialize Data RAM

IDR = 0: Normal operation is selected

IDR = 1: Contents of Data RAM is set to 0

(used for production test purposes)

**Version** The Version number shows the actual design version of

IOM-2-SICOFI-2 (100 for PEB 2265 V1.1)



## **Programming the IOM-2 SICOFI-2**



Figure 8 CUT OFF's' and Loops



### **Programming the IOM-2 SICOFI-2**

## 2.3.4 CR4 Configuration Register 4

| Bit | 7 | 6      | 5     | 4 | 3   | 2   | 1     | 0     |  |
|-----|---|--------|-------|---|-----|-----|-------|-------|--|
|     |   | Test-l | Loops |   | AGX | AGR | D-HPX | D-HPR |  |

Test-Loops 4 bit field for selection of Analog and Digital Loop Backs

| 0 0 0 0:   |          | no loop back is selected (normal                |
|------------|----------|-------------------------------------------------|
| operation) |          |                                                 |
| 0 0 0 1:   | ALB-PFI  | analog loop back via PREFI-POFI is              |
| selected   |          |                                                 |
| 0 0 1 1:   | ALB-4M   | analog loop back via 4 MHz is selected          |
| 0 1 0 0:   | ALB-PCM  | analog loop back via 8 kHz (PCM) is             |
| selected   |          |                                                 |
| 0 1 0 1:   | ALB-8K   | analog loop back via 8 kHz (linear) is selected |
| 1 0 0 0:   | DLB-ANA  | digital loop back via analog port is selected   |
| 1 0 0 1:   | DLB-4M   | digital loop back via 4 MHz is selected         |
| 1 1 0 0:   | DLB-128K | digital loop back via 128 kHz is selected       |
| 1 1 0 1:   | DLB-64K  | digital loop back via 64 kHz is selected        |
| 1 1 1 1:   | DLB-PCM  | digital loop back via PCM-registers is selected |

**AGX** Analog gain in transmit direction

AGX = 0: analog gain is disabled

AGX = 1: analog gain is enabled (6,02dB amplification)

**AGR** Analog gain in receive direction

AGR = 0: analog gain is disabled

AGR = 1: analog gain is enabled (6,02dB attenuation)

**D-HPX** Disable highpass in transmit direction

D-HPX = 0: transmit high pass is enabled D-HPX = 1: transmit high pass is disabled <sup>1)</sup>

**D-HPR** Disable highpass in receive direction

D-HPR = 0: receive high pass is enabled D-HPR = 1: receive high pass is disabled  $^{2)}$ 

Data Sheet 39 1997-07-01

<sup>1)</sup> In this case the transmit-path signal is attenuated 0.06 dB

<sup>2)</sup> In this case the receive-path signal is attenuated 0.12 dB

0



7

### **Preliminary**

Bit

### **Programming the IOM-2 SICOFI-2**

1

2

### 2.4 COP Command

6

5

With a COP Command coefficients for the programmable filters can be written to the IOM-2 – SICOFI-2 Coefficient RAM or read from the Coefficient RAM via the IOM-2 interface for verification

3

4

|     | •           | •       | •                                                                               | •                                                     | Ū          | _            | •         | •     |  |  |
|-----|-------------|---------|---------------------------------------------------------------------------------|-------------------------------------------------------|------------|--------------|-----------|-------|--|--|
|     | AD          | RW      | RST                                                                             | 0                                                     | CODE3      | CODE2        | CODE1     | CODE0 |  |  |
| AD  | Add<br>AD : | _       | IOM-2 – SICOFI-2 channel 1 is addressed IOM-2 – SICOFI-2 channel 2 is addressed |                                                       |            |              |           |       |  |  |
| RW  | Rea         | d/Write |                                                                                 |                                                       |            |              |           |       |  |  |
|     | RW          | _       | Subsequent data is written to the IOM-2 – SICOFI-2                              |                                                       |            |              |           |       |  |  |
|     | RW          | = 1     | Re                                                                              | Read data from IOM-2 – SICOFI-2                       |            |              |           |       |  |  |
| RST | Res         |         |                                                                                 |                                                       |            |              |           |       |  |  |
|     | RST         | T = 1   | _                                                                               | set IOM-2                                             |            |              |           |       |  |  |
|     |             |         | (sa                                                                             | me as RES                                             | SET-Pin, v | alid for all | two chann | els)  |  |  |
| COD | E           |         | inc                                                                             | includes number of following bytes and filter-address |            |              |           |       |  |  |

| 0 | 0 | 0 | 0 | TH-Filter coefficients (part 1) | (followed by 8 bytes of data) |
|---|---|---|---|---------------------------------|-------------------------------|
| 0 | 0 | 0 | 1 | TH-Filter coefficients (part 2) | (followed by 8 bytes of data) |
| 0 | 0 | 1 | 0 | TH-Filter coefficients (part3)  | (followed by 8 bytes of data) |
| 0 | 1 | 0 | 0 | IM-Filter coefficients (part1)  | (followed by 8 bytes of data) |
| 0 | 1 | 0 | 1 | IM-Filter coefficients (part2)  | (followed by 8 bytes of data) |
| 0 | 1 | 1 | 0 | FRX-Filter coefficients         | (followed by 8 bytes of data) |
| 0 | 1 | 1 | 1 | FRR-Filter coefficients         | (followed by 8 bytes of data) |
| 1 | 0 | 0 | 0 | AX-Filter coefficients          | (followed by 4 bytes of data) |
| 1 | 0 | 0 | 1 | AR-Filter coefficients          | (followed by 4 bytes of data) |
| 1 | 1 | 0 | 0 | TG1-Filter coefficients         | (followed by 4 bytes of data) |
| 1 | 1 | 0 | 1 | TG2-Filter coefficients         | (followed by 4 bytes of data) |

### **How to Program the Filter Coefficients**

**TH-Filter:** Two sets of TH-filter coefficients can be loaded to the IOM-2 – SICOFI-2. Each of the two sets can be selected for any of the two IOM-2 – SICOFI-2 channels, by setting the value of TH-SEL in configuration register CR2.



### **Programming the IOM-2 SICOFI-2**

Coefficient set 1 is loaded to the IOM-2-SICOFI-2 via channel 1, set 2 is loaded via channel 2.

**AX, AR, IM, FRX, FRR-Filter:** An individual coefficient set is available for each of the two channels

**Tone-Generators:** An individual coefficient set is available for each of the two channels

An **independent set** of coefficients is available for all the two channels, for all the filters and Tone-Generators.

Two sets of TH-filter coefficients can be loaded to the IOM-2 – SICOFI-2. Each of the two sets can be selected for any of the two IOM-2 – SICOFI-2 channels, by setting the value of TH-SEL in configuration register CR2. Coefficients set #1 is loaded to the IOM-2-SICOFI-2 via channel 1, set #2 is loaded via channel 2 and so on.

Note: After RESET coefficient set #1 is used for all of the two channels, as all bits in configuration register CR2 are set to '0'.



Figure 9 How to Program the Filter Coefficients



### **Programming the IOM-2 SICOFI-2**

### 2.5 XOP Command

With the XOP command, the IOM-2 – SICOFI-2 C/I channel in the selected time slot<sup>1)</sup> is configured and evaluated.

| Bit | 7 | 6  | 5 | 4 | 3 | 2     | 1     | 0     |
|-----|---|----|---|---|---|-------|-------|-------|
|     | 0 | RW | 0 | 1 | 1 | LSEL2 | LSEL1 | LSEL0 |

RW Read / Write Information: Enables reading from the IOM-2 – SICOFI-2 or writing information to the IOM-2 – SICOFI-2

RW = 0 Write to IOM-2 – SICOFI-2 RW = 1 Read from IOM-2 – SICOFI-2

**LSEL** Length select information, for setting the number of subsequent data bytes

LSEL = 000 0 bytes of data are following LSEL = 001 1 byte of data is following (XR1)

LSEL = 010 2 bytes of data are following (XR2, XR1)

LSEL = 011 3 bytes of data are following (XR3, XR2, XR1)

LSEL = 100 4 bytes of data are following (XR4, XR3, XR2, XR1)

## 2.5.1 XR1 Extended Register<sup>2)</sup>

| Bit | 7     | 6     | 5                   | 4                   | 3     | 2     | 1                   | 0                   |
|-----|-------|-------|---------------------|---------------------|-------|-------|---------------------|---------------------|
|     | SB2_1 | SB2_0 | SI2_0 <sup>1)</sup> | SI2_0 <sup>1)</sup> | SB1_1 | SB1_0 | SI1_0 <sup>1)</sup> | SI1_0 <sup>1)</sup> |

<sup>1)</sup> Bits SI1\_0 and SI2\_0 have special meaning depending on contents of XR2 (see page 43).

| status of pin SB2_1 is transferred to the upstream master device  |
|-------------------------------------------------------------------|
| status of pin SB2_0 is transferred to the upstream master device  |
| status of pin SI2_0 is transferred to the upstream master device  |
| status of pin SB1_1 is transferred to the upstream master device  |
| status of pin SB1_0 is transferred to the upstream master device  |
| status of pin SI1 _0 is transferred to the upstream master device |
|                                                                   |

2) Register XR1 can only be read.

<sup>1)</sup> IOM-2 time slot TS0, TS2, TS4 or TS6, by pin-strapping the pins TSS0 and TSS1



### **Programming the IOM-2 SICOFI-2**

## 2.5.2 XR2 Extended Register 2

Register XR2 configures the data-upstream command/indication channel.

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|---|---|---|---|---|---|---|---|
|     |   | N | 1 |   |   | _ | Γ |   |

### **Upstream Update Interval N**

To restrict the rate of upstream C/I-bit changes, deglitching (persistence checking) of the status information from the SLIC may be applied. New status information will be transmitted upstream, after it has been stable for N milliseconds. N is programmable in the range of 1 to 15 ms in steps of 1 ms, with N = 0 the deglitching is disabled.

|   | Fie     | ld N |   | Update Interval Time              |  |  |
|---|---------|------|---|-----------------------------------|--|--|
| 0 | 0       | 0    | 0 | Deglitching is disabled           |  |  |
| 0 | 0       | 0    | 1 | Upstream transmission after 1 ms  |  |  |
| 0 | 0       | 1    | 0 | Upstream transmission after 2 ms  |  |  |
|   | •       | •    | • |                                   |  |  |
|   | •       |      |   |                                   |  |  |
| 1 | 1       | 1    | 0 | Upstream transmission after 14 ms |  |  |
| 1 | 1 1 1 1 |      | 1 | Upstream transmission after 15 ms |  |  |

### **Detector Select Sampling Interval T**

SLICs with multiplexed loop- and ground-key-status, which have a single status output pin for carrying the loop- and ground-keystatus information, need a special detector select input.

| Field T |   |   |   | Time Interval T between Detector selected High States     |  |  |  |  |
|---------|---|---|---|-----------------------------------------------------------|--|--|--|--|
| 0       | 0 | 0 | 0 | Detector select output LGKM0 is program. To 0 permanently |  |  |  |  |
| 0       | 0 | 0 | 1 | Time interval T is 1 ms                                   |  |  |  |  |
| 0       | 0 | 1 | 0 | Time interval T is 2 ms                                   |  |  |  |  |
|         |   |   |   |                                                           |  |  |  |  |
|         |   |   |   |                                                           |  |  |  |  |
| 1       | 1 | 1 | 0 | Time interval T is 14 ms                                  |  |  |  |  |
| 1       | 1 | 1 | 1 | Detector select output LGKM0 is program. to 1 permanently |  |  |  |  |



### **Programming the IOM-2 SICOFI-2**

LGKM0 is detector select output for channel 1 and 2.



Figure 10 SLICs with Multiplexed Loop / Ground Key Detect

IOM-2 – SICOFI-2 pin LGKM0 is a detector select output. This command output pin are normally set to logical '0', such that the SLIC outputs loop status, which is passed to XR1-bits 0 and 4 via indication pins SI1\_0 and SI2\_0.

Every T milliseconds, the detector select output change to logical '1' for a time of 125  $\mu$ s (period FSC). During this time the ground key status is read from the SLIC and transferred upstream using XR1 - bits 1 and 5 via indication pins SIx\_0 and SIy\_0.

The time interval T is programmable from 1 ms to 14 ms in 1ms steps. It is possible to program the output to be permanently logical '0' or '1'.

Data Sheet 44 1997-07-01



### **Programming the IOM-2 SICOFI-2**

### 2.5.3 XR3 Extended Register 3

This register controls the direction of the programmable C/I pins.

| Bit | 7      | 6      | 5 | 4 | 3      | 2      | 1 | 0 |
|-----|--------|--------|---|---|--------|--------|---|---|
|     | PSB2_1 | PSB2_0 | 0 | 0 | PSB1_1 | PSB1_0 | 0 | 0 |

PSB2\_1 Programmable bi-directional C/I pin SB2\_1 is programmed

PSB2\_1 = 0: pin SB2\_1 is indication input PSB2\_1 = 1: pin SB2\_1 is command output

PSB2\_0 Programmable bi-directional C/I pin SB2\_0 is programmed

 $PSB2_0 = 0$ : pin  $SB2_0$  is indication input  $PSB2_0 = 1$ : pin  $SB2_0$  is command output

PSB1 1 Programmable bi-directional C/I pin SB1 1 is programmed

PSB1\_1 = 0: pin SB1\_1 is indication input PSB1\_1 = 1: pin SB1\_1 is command output

PSB1\_0 Programmable bi-directional C/I pin SB1\_0 is programmed

 $PSB1_0 = 0$ : pin  $SB1_0$  is indication input  $PSB1_0 = 1$ : pin  $SB1_0$  is command output

## 2.5.4 XR4 Extended Register 4

This register holds the offset value for the level metering function. It is only available via the first used time slot.

| Bit | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|--|
|     | OF7 | OF6 | OF5 | OF4 | OF3 | OF2 | OF1 | OF0 |  |

### 2.6 SLIC Interface

The signaling connection between IOM-2 – SICOFI-2 and a SLIC is performed by the IOM-2 – SICOFI-2 command/indication pins. Data received from the downstream C/I byte are inverted and transferred to command output pins (SB, SO). Data on input pins (SI, SB) are inverted and transferred to the upstream C/I-byte.



### **Programming the IOM-2 SICOFI-2**

## 2.7 IOM®-2 Interface Command/Indication Byte

The IOM-2 – SICOFI-2 offers a 8 pin parallel command/indication SLIC interface per channel.

Indication Input PinsSIx\_0, SIx\_1 SIx\_2Command Output PinsSOx\_0, SOx\_1, SOx\_2Program. Command/Indication PinsSBx\_0, SBx\_1 (with x: 1 ... 4)

Data present at SIx\_0, SIx\_1, SIx\_2 and SBx\_0, SBx\_1 (if programmed as input) are sampled, inverted and transferred upstream. Data received downstream from IOM-2-interface are latched, inverted and fed to SOx\_0, SOx\_1, SOx\_2 and SBx\_0, SBx\_1 (if output).

### Data-Downstream C/I Channel Byte Format (receive)

The IOM-2 channel contains 6 bits (for two voice channels) in both directions for analog devices like the IOM-2 – SICOFI-2. As the IOM-2 – SICOFI-2 has up to five command output pins per channel (depending on XR3) it is not possible to send commands to all pins at a time. So C/I-channel bit 5 is used as an address bit to select the channel for the command data on C/I-channel bits 4 ... 0.

#### General Case:

| Bit | 5  | 4     | 3     | 2     | 1     | 0     |
|-----|----|-------|-------|-------|-------|-------|
|     | AD | SBx_1 | SBx_0 | SOx_2 | SOx_1 | SOx_0 |

Example for IOM-2 - SICOFI-2 channels 1 and 2 (IOM-2 time slot 0):

| Bit | 5 | 4                   | 3                   | 2     | 1     | 0     |
|-----|---|---------------------|---------------------|-------|-------|-------|
|     | 1 | SB1_1 <sup>1)</sup> | SB1_0 <sup>1)</sup> | SO1_2 | SO1_1 | SO1_0 |

<sup>1)</sup> If SBx\_y is programmed as command output.

| Bit | 5 | 4                   | 3                   | 2     | 1     | 0     |
|-----|---|---------------------|---------------------|-------|-------|-------|
|     | 0 | SB2_1 <sup>1)</sup> | SB2_0 <sup>1)</sup> | SO2_2 | SO2_1 | SO2_0 |

## **Data Upstream C/I Channel Byte Format (transmit)**

As the C/I-channel holds only 6 bits for two voice channels and the IOM-2 – SICOFI-2 has up to five indication pins per voice channel, only pins SI1\_1 and SI1\_2 for voice channel 1, and pins SI2\_1 and SI2\_2 for voice channel 2 are fed directly to the C/I-channel. Any change at one of the other indication pins (SIx\_0, SBx\_0 and SBx\_1) will generate an interrupt per channel, which is transmitted upstream immediately (C/I-channel).



### **Programming the IOM-2 SICOFI-2**

I-channel bits 2 and 5). Data on those pins is fed to register XR1 and can be evaluated with a XOP-read command.



Figure 11 Data Upstream C/I Channel Byte Format

**Programming the IOM-2 SICOFI-2** 

Figure 12 **Data Flow** 





### **Programming the IOM-2 SICOFI-2**

### 2.8 Operating Modes



Figure 13 Operating Modes

## 2.8.1 RESET (Basic setting mode)

Upon initial application of  $V_{\rm DD}$  or resetting pin RESET to '1' during operation, or by software-reset (see COP command), the IOM-2 – SICOFI-2 enters a basic setting mode. Basic setting means, that the IOM-2 – SICOFI-2 configuration registers CR1q ... CR4 and XR1 ... XR3 are initialized to '0' for all channels.

All programmable filters are disabled, A-law is chosen, all programmable command/indication pins are inputs. The two tone generators as well as any testmodes are disabled. There is no persistence checking. Receive signaling registers are cleared. DUpin is in high impedance state, the analog outputs and the signaling outputs are forced to ground.



### **Programming the IOM-2 SICOFI-2**

Table 5 RESET (Basic setting mode)

| CR1 CR4         | 00 <sub>H</sub> |
|-----------------|-----------------|
| XR1 XR4         | 00 <sub>H</sub> |
| Coefficient RAM | Not defined     |
| Command Stack   | Cleared         |
| DD-input        | Ignored         |
| DU-output       | High impedance  |
| VOUT1,2         | GNDA1,2         |
| SBx_y           | Input           |
| SOx_y           | GNDD            |

If any voltage is applied to any input-pin before initial application of  $V_{\rm DD}$ , the IOM-2 – SICOFI-2 may not enter the basic setting mode. In this case it is necessary to reset the IOM-2 – SICOFI-2 or to initialize the IOM-2 – SICOFI-2 configuration registers to '0'. The IOM-2 – SICOFI-2 leaves this mode automatically with the beginning of the next 8-kHz frame (RESET-pin is released).

## 2.8.2 Standby Mode

After releasing the RESET-pin, (RESET-state), beginning with the next 8 kHz frame, the IOM-2 – SICOFI-2 will enter the Standby mode. The IOM-2 – SICOFI-2 is forced to standby mode with the PWRUP bit set to '0' in the SOP command (POWERDOWN). The two channels must be programmed separately. During standby mode the serial IOM-2 – SICOFI-2 IOM-2 interface is ready to receive and transmit commands and data. Received voice data on DD-pin will be ignored. IOM-2 – SICOFI-2 configuration registers and coefficient RAM can be loaded and read back in this mode. Data downstream C/I-channel data is fed to appropriate command pins. Data on indication pins is transmitted data upstream.

Table 6 Standby Mode

| IOM-2 Voice Channels | '1111111' (idle) |
|----------------------|------------------|
| VOUT1, 2             | GNDA1, 2         |

## 2.8.3 Operating Mode

The operating mode for any of the two channels is entered upon recognition of a PWRUP bit set to '1' in a SOP command for the specific channel.



### **Programming the IOM-2 SICOFI-2**

### 2.9 Programmable Filters

Based on an advanced digital filter concept, the PEB 2265 provides excellent transmission performance and high flexibility. The new filter concept leads to a maximum independence between the different filter blocks.

### 2.9.1 Impedance Matching Filter

- Realization by 3 different loops
  - 4 MHz: Multiplication by a constant (12 bit)
  - 128 kHz: Wave Digital Filter (IIR) (60 bit) improves low frequency response)
  - 64 kHz: FIR-Filter (48 bit) (for fine-tuning)
- Improved stability behavior of feedback loops
- Real part of termination impedance positive under all conditions
- Improved overflow performance for transients
- Return loss better 30 dB

### 2.9.2 Transhybrid Balancing (TH) Filter

- New concept: 2 loops at 16 kHz
- Flexible realization allows optimization of wide impedance range
- Consists of a fixed and a programmable part
  - 2nd order Wave Digital Filter (IIR) (106 bit) (improves low frequency response)
  - 7-TAP FIR-Filter (84 bit) (for fine-tuning)
- Trans-Hybrid-Loss better 30 dB (typically better 40 dB, device only)
- Adaptation to different lines by:
  - Easy selection between two different downloaded coefficient sets

## 2.9.3 Filters for Frequency Response Correction

- For line equalization and compensation of attenuation distortion
- Improvement of Group-Delay-Distortion by using minimum phase filters (instead of linear phase filters)
- FRR filter for correction of receive path distortion
  - 5 TAP programmable FIR filter operating at 8 kHz(60 bit)
- FRX filter for correction of transmit path distortion
  - 5 TAP programmable FIR filter operating at 8 kHz(60 bit)
- Frequency response better 0.1 dB



### **Programming the IOM-2 SICOFI-2**

### 2.9.4 Amplification/Attenuation -Filters AX1, AX2, AR1, AR2

- Improved level adjustment for transmit and receive
- Two separate filters at each direction for
  - Improved trans-hybrid balancing
  - Optimal adjustment of digital dynamic range
  - Gain adjustments independent of TH-filter

## 2.9.5 Amplification/Attenuation Receive (AR1, AR2)-Filter

Step size for AR-Filter range 3 ... – 14 dB:step size 0.02 ... 0.05 dB

range – 14 ... – 24 dB:step size 0.5 dB

### 2.9.6 Amplification/Attenuation Transmit (AX1, AX2)-Filter

Step size for AX-Filter range – 3 ... 14 dB:step size 0.02 ... 0.05 dB

range 14 ... 24 dB:step size 0.5 dB



Preliminary QSICOS Software

## 3 QSICOS Software

The QSICOS-software has been developed to help to obtain an optimized set of coefficients both quickly and easily. The QSICOS program runs on any PC with at least 575 Kbytes of memory. This also requires MS-DOS Version 5.0 or higher, as well as extended memory.



Figure 14 QSICOS Software



Preliminary QSICOS Software

### 3.1 QSICOS Supports

- · Calculation of coefficients for the
  - Impedance Filter (IM) for return loss calculation
  - FRR and FRX-Filters for frequency response in receive and transmit path
  - AR1, AR2 and AX1, AX2-Filter for level adjustment in receive and transmit path
  - Trans-Hybrid Balancing Filter (TH) and
  - two programmable tone generators (TG 1 and TG 2)
- Simulation of the PEB 2265 and SLIC system with fixed filter coefficients allows simulations of tolerances which may be caused e.g. by discrete external components.
- Graphical output of transfer functions to the screen for
  - Return Loss
  - Frequency responses in receive and transmit path
  - Transhybrid Loss
- Calculation of the PEB 2265 and SLIC system stability. The IM-Filter of the PEB 2265 adjust the total system impedance by making a feedback loop. Because the line is also a part of the total system, a very robust method has to used to avoid oscillations and to ensure system stability. The input impedance of the PEB 2265 and SLIC combination is calculated. If the real part of the system input impedance is positive, the total system stability can be guaranteed.

Data Sheet 54 1997-07-01



### **Transmission Characteristics**

### 4 Transmission Characteristics

The proper adjustment of the programmable filters (transhybrid balancing, impedance matching, frequency-response correction) needs a complete knowledge of the IOM-2 – SICOFI-2's analog environment, and it is suggested to use the QSICOS-program for calculating the propriate coefficients. Unless otherwise stated, the transmission characteristics are guaranteed within the test conditions.

#### **Test Conditions**

```
T_{\rm A} = 0 °C to 70 °C; V_{\rm DD} = 5 V ± 5 %; GNDA1 ... 4 = GNDD = 0 V R_{\rm L}^{(1)}) > 20 k\Omega; C_{\rm L} < 20 pF; H(IM) = H(TH) = 0; H(R1) = H(FRX) = H(FRR) = 1; HPR and HPX enabled; AR^{(2)} = AR1 + AR2 = 0 \text{ to } -13 \text{ dB for sine-wave-, and} 0 to -11 \text{ dB for CCITT-noise-measurements} AX^{(3)} = AX1 + AX2 = 0 to 13 dB for sine-wave-, and 0 to 11 dB for CCITT-noise-measurements
```

f = 1014 Hz; 0 dBm0; A-Law or  $\mu$ -Law;

AGX = 0 dB, 6.02 dB, AGR = 0 dB, -6.02 dB;

In Transmit direction for  $\mu$ -law an additional gain of 1.94 dB is implemented automatically, in the companding block (CMP). This additional gain has to be considered at all gain calculations, and reduces possible AX-gain.

A 0dBm04<sup>4)</sup>) signal is equivalent to 1.095 [1.0906] Vrms. A +3.14 [3.17] dBm0 signal is equivalent to 1.57 Vrms which corresponds to the overload point of 2.223 V (A-law,[ $\mu$ -law]).

When the gain in the receive path is set at 0 dB, an 1014 Hz PCM sinewave input with a level 0dBm0 will correspond to a voltage of 1.095 Vrms at A-Law (1,0906 V  $\mu$ -Law) at the analog output.

When the gain in the transmit path is set at 0 dB, an 1014Hz sine wave signal with a voltage of 1.095 Vrms A-Law (1.0906 V  $\mu$ -Law) will correspond to a level of 0 dBm0 at the PCM output.

<sup>1)</sup>  $R_L$ ,  $C_l$  forms the load on VOUT

<sup>2)</sup> Consider, in a complete System,

AR = AR1 + AR2 + FRR + R1 = 0 to -13 dB (-11 dB for CCITT-noise-measurement)

Consider, in a complete System, AX = AX1 + AX2 + FRX = 0 to 13 dB (11 dB for CCITT-noise-measurement) for A-Law, 0 to 11 dB (9 dB for CCITT-noise-measurement) for μ-Law

<sup>4)</sup> The absolute power level in decibels referred to the PCM interface levels.



## **Transmission Characteristics**

| Parameter                                                                                                                                                                                                                             | Symbol                              | Li               | mit Val      | ues                              | Unit                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------------|--------------|----------------------------------|--------------------------------|
|                                                                                                                                                                                                                                       |                                     | min              | typ.         | max.                             |                                |
| Gain absolute (AGX = AGR = 0)<br>$T_{\rm A}$ = 25 °C; $V_{\rm DD}$ = 5 V<br>$T_{\rm A}$ = 0 - 70 °C; $V_{\rm DD}$ = 5 V ± 5 %                                                                                                         | G                                   | - 0.15<br>- 0.25 | ±± 0.1       | + 0.15<br>+ 0.25                 | dB<br>dB                       |
| Gain absolute (AGX = 6.02 dB, AGR = $-6.02$ dB)<br>$T_{\rm A}$ = 25 °C; $V_{\rm DD}$ = 5 V<br>$T_{\rm A}$ = 0 $-$ 70 °C; $V_{\rm DD}$ = 5 V $\pm$ 5 %                                                                                 |                                     | - 0.15<br>- 0.25 | ±± 0.1<br>0  | + 0.15<br>+ 0.25                 | dB<br>dB                       |
| Harmonic distortion, 0 dBm0;<br>$f = 1000 \text{ Hz}$ ; $2^{\text{nd}}$ , $3^{\text{rd}}$ order                                                                                                                                       | HD                                  |                  | - 50         | - 44                             | dB                             |
| Intermodulation <sup>1)</sup> $R_2$ $R_3$                                                                                                                                                                                             | IMD<br>IMD                          |                  | - 46<br>- 56 |                                  | dB<br>dB                       |
| Crosstalk 0 dBm0; $f$ = 200 Hz to 3400 Hz any combination of direction and channel                                                                                                                                                    | CT                                  |                  | - 85         | - 80                             | dB                             |
| Idle channel noise, Transmit, A-law, psophometric $V_{\text{IN}} = 0 \text{ V}$ Transmit, $\mu$ -law, C-message $V_{\text{IN}} = 0 \text{ V}$ Receive, A-law, psophometric idle code + 0 Receive, $\mu$ -law, C-message idle code + 0 | $N_{TP}$ $N_{TC}$ $N_{RP}$ $N_{RC}$ |                  | – 85<br>5    | - 67.4<br>17.5<br>- 78.0<br>12.0 | dBm0p<br>dBmc<br>dBm0p<br>dBmc |

<sup>1)</sup> Using equal-level, 4-tone method (EIA) at a composite level of – 13 dBm0 with frequencies in the range between 300 Hz and 3400 Hz.



### **Transmission Characteristics**

## 4.1 Frequency Response

## **4.1.1 Receive:** reference frequency 1 kHz, input signal level 0 dBm0



Figure 15 Receive

## **4.1.2 Transmit:** reference frequency 1 kHz, input signal level 0 dBm0



Figure 16 Transmit



### **Transmission Characteristics**

### 4.2 Group Delay

Maximum delays when the IOM-2 – SICOFI-2 is operating with H(TH) = H(IM) = 0 and H(FRR) = H(FRX) = 1 including delay through A/D- and D/A converters. Specific filter programming may cause additional group delays.

Group Delay deviations stay within the limits in the figures below.

## **4.2.1 Group Delay absolute values:** Input signal level 0 dBm0

| Parameter      | Symbol   | Limit Values |      |      | Unit | Reference |  |
|----------------|----------|--------------|------|------|------|-----------|--|
|                |          | min.         | typ. | max. |      |           |  |
| Transmit delay | $D_{XA}$ |              |      | 300  | μs   |           |  |
| Receive delay  | $D_{RA}$ |              |      | 250  | μs   |           |  |

## **4.2.2 Group Delay Distortion transmit:** Input signal level 0 dBm0



Figure 17 Group Delay Distortion transmit



### **Transmission Characteristics**

# **4.2.3** Group Delay Distortion receive: Input signal level 0dBm0<sup>1)</sup>



Figure 18 Group Delay Distortion receive

 $<sup>\</sup>overline{\ \ }^{1)}$  HPR is switched on: reference point is at  $t_{\rm Gmin}$  HPR is switched off:reference point is at 1.5 kHz



### **Transmission Characteristics**

### 4.3 Out-of-Band Signals at Analog Input

With an 0 dBm0 out-of-band sine wave signal with frequency f (<<100 Hz or 3,4 kHz to 100 kHz) applied to the analog input, the level of any resulting frequency component at the digital output will stay at least X dB below a 0 dBm0, 1 kHz sine wave reference signal at the analog input.<sup>1)</sup>



Figure 19 Out-of-Band Signals at Analog Input

3.4 ... 4.0 kHz: 
$$X = -14 \left( sin \left( \pi \times \frac{4000 - F}{1200} \right) - 1 \right)$$

4.0 ... 4.6 kHz: 
$$X = -18 \left( sin \left( \pi \times \frac{4000 - F}{1200} \right) - \frac{7}{9} \right)$$

Data Sheet 60 1997-07-01

 $<sup>^{1)}~</sup>$  Poles at 12 kHz  $\pm$  150 Hz and 16 kHz  $\pm$  150 Hz are be provided



### **Transmission Characteristics**

### 4.4 Out-of-Band Signals at Analog Output

With a 0 dBm0 sine wave with frequency f (300 Hz to 3.99 kHz) applied to the digital input, the level of any resulting out-of-band signal at the analog output will stay at least X dB below a 0 dBm0, 1 kHz sine wave reference signal at the analog output.



Figure 20 Out-of-Band Signals at Analog Output

3.4 ... 4.6 kHz: 
$$X = -14 \left( sin \left( \pi \times \frac{4000 - F}{1200} \right) - 1 \right)$$



### **Transmission Characteristics**

### 4.5 Out of Band Idle Channel Noise at Analog Output

With an idle code applied to the digital input, the level of any resulting out-of-band power spectral density (measured with 3 kHz bandwidth) at the analog output, will be not greater than the limit curve shown in the figure below.



Figure 21 Out of Band Idle Channel Noise at Analog Output



### **Transmission Characteristics**

## 4.6 Overload Compression

μ-law, transmit: measured with sine wave f = 1014 Hz.



Figure 22 Overload Compression



### **Transmission Characteristics**

## 4.7 Gain Tracking (receive or transmit)

The gain deviations stay within the limits in the figures below

**Gain Tracking:** (measured with sine wave f = 1014 Hz, reference level is 0 dBm0)



Figure 23 Gain Tracking



### **Transmission Characteristics**

### 4.8 Total Distortion

The signal to distortion ratio exceeds the limits in the following figure.

### 4.8.1 Total Distortion Measured with Sine Wave

**Receive or Transmit:** measured with sine wave f = 1014 Hz. (C-message weighted for  $\mu$ -law, psophometrically weighted for A-law)



Figure 24 Total Distortion Measured with Sine Wave



### **Transmission Characteristics**

# 4.8.2 Total Distortion Measured with Noise According to CCITT

### Receive



Figure 25 Receive

### **Transmit**



Figure 26 Transmit



### **Transmission Characteristics**

### 4.9 Single Frequency Distortion

An input signal with its frequency swept between 0.3 to 3 kHz for the receive path, or 0 to 12 kHz for the transmit path, any generated output signal with other frequency than the input frequency will stay 28 dB below the maximum input level of 0 dBm0.

Table 7 Single Frequency Distortion

| Rec                        | eive   | Transmit    |                  |  |  |
|----------------------------|--------|-------------|------------------|--|--|
| Frequency Max. Input Level |        | Frequency   | Max. Input Level |  |  |
| 300 Hz to 3.4 kHz          | 0 dBm0 | 0 to 12 kHz | 0 dBm0           |  |  |

### 4.10 Transhybrid Loss

The quality of Transhybrid-Balancing is very sensitive to deviations in gain and group delay - deviations inherent to the IOM-2 – SICOFI-2 A/D- and D/A-converters as well as to all external components used on a line card (SLIC, OP's etc.)

Measurement of IOM-2 – SICOFI-2 transhybrid-loss: A 0 dBm0 sine wave signal and a frequency in the range between 300 - 3400 Hz is applied to the digital input. The resulting analog output signal at pin  $V_{\rm OUT}$  is directly connected to  $V_{\rm IN}$ , e.g. with the IOM-2 – SICOFI-2 testmode "Digital Loop Back via Analog Port". The programmable filters FRR, AR, FRX, AX and IM are disabled, the balancing filter TH is enabled with coefficients optimized for this configuration ( $V_{\rm OUT} = V_{\rm IN}$ ).

The resulting echo measured at the digital output is at least X dB below the level of the digital input signal as shown in the table below (Filter coefficients will be provided).

Table 8 Transhybrid Loss

| Parameter                    | Symbol              | Limit Values |      | Unit | Test Condition                          |  |
|------------------------------|---------------------|--------------|------|------|-----------------------------------------|--|
|                              |                     | min.         | typ. |      |                                         |  |
| Trans Hybrid Loss at 300 Hz  | THL300              | 27           | 40   | dB   | $T_{\rm A}$ = 25 °C; $V_{\rm DD}$ = 5 V |  |
| Trans Hybrid Loss at 500 Hz  | THL <sub>500</sub>  | 33           | 45   | dB   | $T_{\rm A}$ = 25 °C; $V_{\rm DD}$ = 5 V |  |
| Trans Hybrid Loss at 2500 Hz | THL <sub>2500</sub> | 29           | 40   | dB   | $T_{\rm A}$ = 25 °C; $V_{\rm DD}$ = 5 V |  |
| Trans Hybrid Loss at 3000 Hz | THL3000             | 27           | 35   | dB   | $T_{\rm A}$ = 25 °C; $V_{\rm DD}$ = 5 V |  |
| Trans Hybrid Loss at 3400 Hz | THL3400             | 27           | 35   | dB   | $T_{\rm A}$ = 25 °C; $V_{\rm DD}$ = 5 V |  |

The listed values for THL correspond to a typical variation of the signal amplitude and delay in the analog blocks.

$$\Delta$$
 amplitude = typ.  $\pm$  0.15 dB  $\Delta$  delay = typ.  $\pm$  0.5  $\mu$ s



## **Electrical Characteristics**

# **5** Electrical Characteristics

## 5.1 Absolute Maximum Ratings

| Parameter                                                                                                        | Symbol    | mbol Limit V   |            | Unit | Test      |
|------------------------------------------------------------------------------------------------------------------|-----------|----------------|------------|------|-----------|
|                                                                                                                  |           | min.           | max.       |      | Condition |
| V <sub>DD</sub> referred to GNDD                                                                                 |           | - 0.3          | 7.0        | V    |           |
| GNDA to GNDD                                                                                                     |           | - 0.6          | 0.6        | V    |           |
| Analog input and output voltage referred to $V_{\rm DD}$ = 5 V; referred to GNDA = 0 V                           |           | - 5.3<br>- 0.3 | 0.3<br>5.3 | V    |           |
| All digital input voltages referred to GNDD = 0 V; $(V_{DD} = 5 \text{ V})$ referred to $V_{DD} = 5 \text{ V}$ ; |           | - 0.3<br>- 5.3 | 5.3<br>0.3 | V    |           |
| (GNDD = 0 V)  DC input and output current at any input or output pin (free from latch -up)                       |           |                | 10         | mA   |           |
| Storage temperature                                                                                              | $T_{STG}$ | - 60           | 125        | °C   |           |
| Ambient temperature under bias                                                                                   | $T_{A}$   | <b>– 10</b>    | 80         | °C   |           |
| Power dissipation (package)                                                                                      | $P_{D}$   |                | 1          | W    |           |



## **Electrical Characteristics**

## 5.2 Operating Range

 $T_{\rm A}$  = 0 to 70 °C;  $V_{\rm DD}$  = 5 V  $\pm$  5 %; GNDD = 0 V; GNDA = 0 V

| Parameter                                                 | Symbol           | nit Val | nit Values |         | Test Condition |                                |
|-----------------------------------------------------------|------------------|---------|------------|---------|----------------|--------------------------------|
|                                                           |                  | min.    | typ.       | max.    |                |                                |
| $V_{ m DD}$ supply current standby operating (2 channels) | $I_{DD}$         |         | 1.2<br>27  | 2<br>40 | mA<br>mA       |                                |
| Power supply rejection                                    | PSRR             |         |            |         |                | Ripple: 0 to 150 kHz, 70 mVrms |
| of either supply/direction                                |                  | 30      |            |         | dB             | Measured:<br>300 Hz to 3.4 kHz |
| receive $V_{DD}$ guaranteed                               |                  | 14      |            |         | dB             | Measured: at f:                |
| receive $V_{DD}$ target value                             |                  | 30      |            |         | dB             | 3.4 to 150 kHz                 |
| Power dissipation standby                                 | $PD_{S}$         |         | 15         | 20      | mW             |                                |
| Power dissipation operating                               | PD <sub>o1</sub> |         | 75         | 110     | mW             | 1 channel operating            |
| Power dissipation operating                               | PD <sub>o2</sub> |         | 100        | 140     | mW             | 2 channels operating           |



## **Electrical Characteristics**

## 5.3 Digital Interface

 $T_{\rm A}$  = 0 to 70 °C;  $V_{\rm DD}$  = 5 V ± 5 %; GNDD = 0 V; GNDA = 0 V All input-pins, with exception of the RESET-pin, have a TTL-input characteristic.

| Parameter                 | Symbol   | Limit Values |      | Unit | Test Condition                                     |  |
|---------------------------|----------|--------------|------|------|----------------------------------------------------|--|
|                           |          | min.         | max. |      |                                                    |  |
| Low-input voltage         | $V_{IL}$ | - 0.3        | 0.8  | V    |                                                    |  |
| High-input voltage        | $V_{IH}$ | 2.0          |      | V    |                                                    |  |
| Low-output voltage        | $V_{OL}$ |              | 0.45 | V    | $I_{\rm O}$ = $-5$ mA                              |  |
| Low-output voltage DU pin | $V_{OL}$ |              | 0.45 | V    | $I_{\rm O}$ = -7 mA,<br>$R_{\rm L}$ = 1 k $\Omega$ |  |
| High-output voltage       | $V_{OH}$ | 4.4          |      | V    | $I_0 = 5 \text{ mA}$                               |  |
| Input leakage current     | $I_{IL}$ |              | ± 1  | μΑ   | $-0.3 \le V_{IN} \le V_{DD}$                       |  |



### **Electrical Characteristics**

## 5.4 Analog Interface

 $T_{\rm A}$  = 0 to 70 °C;  $V_{\rm DD}$  = 5 V  $\pm$  5 %; GNDD = 0 V; GNDA = 0 V

| Parameter                | Symbol          | Limit Values |       |              | Unit     | <b>Test Condition</b>     |  |
|--------------------------|-----------------|--------------|-------|--------------|----------|---------------------------|--|
|                          |                 | min.         | typ.  | max.         |          |                           |  |
| Analog input resistance  | $R_{I}$         | 160          | 270   | 480          | kΩ       |                           |  |
| Analog output resistance | $R_{O}$         |              |       | 10           | W        |                           |  |
| Analog output load       | $R_{L}$ $C_{L}$ | 20           |       | 20           | kΩ<br>pF |                           |  |
| Input leakage current    | $I_{IL}$        |              | ± 0.1 | ± 1.0        | μΑ       | $0 \le V_{IN} \le V_{DD}$ |  |
| Input voltage range (AC) | $V_{IR}$        |              |       | ±±<br>2.223. | V        |                           |  |

## 5.5 RESET Timing

To reset the IOM-2 – SICOFI-2 to basic setting mode, positive pulses applied to pin RS have to be higher than 2.4 V (CMOS-Schmitt-Trigger Input) and longer than 3  $\mu$ s. Signals shorter than 1  $\mu$ s will be ignored.



### **Electrical Characteristics**

# 5.6 IOM®-2 Interface Timing

## 5.6.1 4-MHz Operation Mode (Mode = 1)



Figure 27 4-MHz Operation Mode

### **Switching Characteristics**

| Parameter                       | Symbol             | I    | Unit       |      |     |
|---------------------------------|--------------------|------|------------|------|-----|
|                                 |                    | min. | typ.       | max. |     |
| Period DCL 'fast' mode 1)       | $t_{DCL}$          |      | 1/4096     |      | kHz |
| DCL duty cycle                  |                    | 40   |            | 60   | %   |
| Period FSC 1)                   | $t_{FSC}$          |      | 125        |      | μs  |
| FSC setup time                  | t <sub>FSC_S</sub> | 70   | $t_{DCLh}$ |      | ns  |
| FSC hold time                   | t <sub>FSC_H</sub> | 40   |            |      | ns  |
| DD data in setup time           | $t_{DD\_S}$        | 20   |            |      | ns  |
| DD data in hold time            | $t_{DD\_H}$        | 50   |            |      | ns  |
| DU data out delay <sup>2)</sup> | $t_{\sf dDU}$      |      | 150        | 320  | ns  |

<sup>1)</sup> DCL = 4096 kHz:  $t_{FSC} = 512 \times t_{DCL}$ 

<sup>&</sup>lt;sup>2)</sup> Depending on Pull-up resistor used in application (typical 1 k $\Omega$ ), DU is a "open drain" - line



#### **Electrical Characteristics**

## 5.6.2 2-MHz Operation Mode (Mode = 0)



Figure 28 2-MHz Operation Mode

## **Switching Characteristics**

| Parameter                            | Symbol             | Limit Values |            |      | Unit |
|--------------------------------------|--------------------|--------------|------------|------|------|
|                                      |                    | min.         | typ.       | max. |      |
| Period DCL "slow" mode <sup>1)</sup> | $t_{DCL}$          |              | 1/2048     |      | kHz  |
| DCL duty cycle                       |                    | 40           |            | 60   | %    |
| Period FSC <sup>1)</sup>             | $t_{FSC}$          |              | 125        |      | μs   |
| FSC setup time                       | t <sub>FSC_S</sub> | 70           | $t_{DCLh}$ |      | ns   |
| FSC hold time                        | t <sub>FSC_H</sub> | 40           |            |      | ns   |
| DD data in setup time                | $t_{DD\_S}$        | 20           |            |      | ns   |
| DD data in hold time                 | t <sub>DD_H</sub>  | 50           |            |      | ns   |
| DU data out delay <sup>2)</sup>      | $t_{\sf dDU}$      |              | 150        | 175  | ns   |

<sup>1)</sup> DCL = 2048 kHz:  $t_{FSC} = 256 \times t_{DCL}$ 

<sup>&</sup>lt;sup>2)</sup> Depending on pull up resistor used in application (typical 1  $k\Omega$ ), DU is a "open drain" - line.



#### **Electrical Characteristics**

# 5.7 IOM®-2 Command/Indication Interface Timing

### 5.7.1 4-MHz Operation Mode (Mode = 1)



Figure 29 4-MHz Operation Mode



#### **Electrical Characteristics**

## 5.7.2 2-MHz Operation Mode (Mode = 0)



Figure 30 2-MHz Operation Mode

## **Switching Characteristics**

| Parameter                  | Symbol                | I    | Limit Values |      |    |
|----------------------------|-----------------------|------|--------------|------|----|
|                            |                       | min. | typ.         | max. |    |
| Command out delay          | t <sub>d</sub> Cout € |      | 150          | 250  | ns |
| Command out high impedance | $t_{\sf dCZ}$         |      | 150          | 250  | ns |
| Command out active         | t <sub>dCA</sub>      |      | 150          | 250  | ns |
| Indication in setup time   | t <sub>lin_s</sub>    | 50   |              |      | ns |
| Indication in hold time    | t <sub>lin_h</sub>    | 100  |              |      | ns |



#### **Electrical Characteristics**

## 5.8 Detector Select Timing



Figure 31 Detector Select Timing

## 5.8.1 Switching Characteristics

| Parameter                 | Symbol             | Limit Values |      |      | Unit |
|---------------------------|--------------------|--------------|------|------|------|
|                           |                    | min.         | typ. | max. |      |
| Detector select high time | <sup>t</sup> LGKMh |              | 125  |      | μs   |
| Detector select repeat    | $t_{LGKM}$         |              | 1 14 |      | ms   |
| Indication in setup time  | t <sub>lin_s</sub> | 50           |      |      | ns   |
| Indication in hold time   | t <sub>lin_h</sub> | 100          |      |      | ns   |



## 6 Appendix

#### 6.1 IOM®-2 Interface Monitor Transfer Protocol

#### 6.1.1 Monitor Channel Operation

The Monitor Channel is used for the transfer of maintenance information between two functional blocks. Using two monitor control bits (MR and MX) per direction, the data are transferred in a complete handshake procedure. The MR and MX bits in the fourth octet (C/I channel) of the IOM-2 frame are used for the handshake procedure of the monitor channel.

The monitor channel transmission operates on a pseudo-asynchronous basis:

- Data transfer (bits) on the bus is synchronized to Frame Sync FSC
- Data flow (bytes) are asynchronously controlled by the handshake procedure.

For example: Data is placed onto the DD-monitor-channel by the monitor-transmitter of the master device (DD-MX-Bit is activated i.e. set to '0'). This data transfer will be repeated within each frame (125  $\mu s$  rate) until it is acknowledged by the IOM-2 – SICOFI-2 monitor-receiver by setting the DU-MR-bit to '0', which is checked by the monitor-transmitter of the master device. Thus, the data rate is not 8 kbyte/s.



Figure 32 Monitor Channel Operation



#### 6.1.2 Monitor Handshake Procedure

The monitor channel works in 3 states

- idle state: A pair of inactive (set to '1') MR- and MX-bits during two or more consecutive frames: End of Message (EOM)
- sending state: MX-bit is activated (set to '0') by the monitor-transmitter, together with data-bytes (can be changed) on the monitor-channel
- acknowledging: MR-bit is set to active (set to '0') by the monitor-receiver, together with a data-byte remaining in the monitor-channel.

A start of transmission is initiated by a monitor-transmitter in sending out an active MX-bit together with the first byte of data (the address of the receiver) to be transmitted in the monitor-channel.

This state remains until the addressed monitor-receiver acknowledges the received data by sending out an active MR-bit, which means that the data-transmission is repeated each 125  $\mu$ s frame (minimum is one repetition). During this time the monitor-transmitter evaluates the MR-bit.

Flow control, means in the form of transmission delay, can only take place when the transmitters MX and the receivers MR bit are in active state.

Since the receiver is able to receive the monitor data at least twice (in two consecutive frames), it is able to check for data errors. If two different bytes are received the receiver will wait for the receipt of two identical successive bytes (last look function).

A collision resolution mechanism (check if another device is trying to send data during the same time) is implemented in the transmitter. This is done by looking for the inactive ('1') phase of the MX-bit and making a per bit collision check on the transmitted monitor data (check if transmitted '1's are on DU/DD-line; DU/DD-line are open-drain lines).

Any abort leads to a reset of the IOM-2 – SICOFI-2 command stack, the device is ready to receive new commands.

To obtain a maximum speed data transfer, the transmitter anticipates the falling edge of the receivers acknowledgment.

Due to the inherent programming structure, duplex operation is not possible. It is **not allowed** to send any data to the IOM-2 – SICOFI-2, while transmission is active.



## 6.1.3 State Diagram of the IOM-2 SICOFI-2 Monitor Transmitter



Figure 33 State Diagram of the IOM-2 SICOFI-2 Monitor Transmitter

MR ... MR - bit received on DD - line

MX ... MX - bit calculated and expected on DU - line

MXR ... MX - bit sampled on DU - line

CLS ... Collision within the monitor data byte on DU - line RQT ... Request for transmission form internal source

ABT ... Abort request/indication

logical ANDlogical OR



### 6.1.4 State Diagram of the IOM-2 SICOFI-2 Monitor Receiver



Figure 34 State Diagram of the IOM-2 SICOFI-2 Monitor Receiver

MR ... MR - bit calculated and transmitted on DU - line MX ... MX - bit received data downstream (DD - line) LL ... Last lock of monitor byte received on DD - line

ABT ... Abort indication to internal source

logical ANDlogical OR



#### 6.2 Monitor Channel Data Structure

The monitor channel is used for the transfer of maintenance information between two functional blocks. By use of two monitor control bits (MR and MX) per direction, the data are transferred in a complete handshake procedure.

#### 6.2.1 Address Byte

Messages to and from the IOM-2 – SICOFI-2 are started with the following Monitor byte:

| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|---|---|---|---|---|---|---|---|
| ·   | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

Thus providing information for two voice channels, the IOM-2 – SICOFI-2 is one device on one IOM-2 time slot. Monitor data for a specific voice channel is selected by the IOM-2 – SICOFI-2 specific command (SOP or COP).

#### 6.2.2 Identification Command

In order to be able to unambiguously identify different devices by software, a two byte identification command is defined for analog lines IOM-2 devices.

| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   | _ |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Each device will then respond with its specific identification code. For the IOM-2 – SICOFI-2 this two byte identification code is:

| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|
|   |   |   |   |   |   |   |   |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |

Each byte is transferred at least twice (in two consecutive frames).



## 6.3 IOM<sup>®</sup>-2 Interface Programming Procedure

Example for a typical IOM-2 interface programming procedure, consisting of identification request and answer, a SOP Write command with three byte following, and SOP Read to verify the programming.

| Frame | Data Down                   |       | Data Up                     |       |  |
|-------|-----------------------------|-------|-----------------------------|-------|--|
|       | Monitor                     | MR/MX | Monitor                     | MR/MX |  |
| 1     | 11111111                    | 11    | 11111111                    | 11    |  |
| 2     | IDRQT. 1 <sup>st</sup> byte | 10    | 11111111                    | 11    |  |
| 3     | IDRQT. 1st byte             | 10    | 11111111                    | 01    |  |
| 4     | IDRQT. 2 <sup>nd</sup> byte | 11    | 11111111                    | 01    |  |
| 5     | IDRQT. 2 <sup>nd</sup> byte | 10    | 11111111                    | 11    |  |
| 6     | 11111111                    | 11    | 11111111                    | 01    |  |
| 7     | 11111111                    | 11    | IDANS. 1st byte             | 10    |  |
| 8     | 11111111                    | 01    | IDANS. 1st byte             | 10    |  |
| 9     | 11111111                    | 01    | IDANS. 2 <sup>nd</sup> byte | 11    |  |
| 10    | 11111111                    | 11    | IDANS. 2 <sup>nd</sup> byte | 10    |  |
| 11    | 11111111                    | 01    | 11111111                    | 11    |  |
| 12    | Address                     | 10    | 11111111                    | 11    |  |
| 13    | Address                     | 10    | 11111111                    | 01    |  |
| 14    | SOP Write                   | 11    | 11111111                    | 01    |  |
| 15    | SOP Write                   | 10    | 11111111                    | 11    |  |
| 16    | CR3                         | 11    | 11111111                    | 01    |  |
| 17    | CR3                         | 10    | 11111111                    | 11    |  |
| 18    | CR2                         | 11    | 11111111                    | 01    |  |
| 19    | CR2                         | 10    | 11111111                    | 11    |  |
| 20    | CR1                         | 11    | 11111111                    | 01    |  |
| 21    | CR1                         | 10    | 11111111                    | 11    |  |
| 22    | SOP Read                    | 11    | 11111111                    | 01    |  |
| 23    | SOP Read                    | 10    | 11111111                    | 11    |  |
| 24    | 11111111                    | 11    | 11111111                    | 01    |  |
| 25    | 11111111                    | 11    | Address                     | 10    |  |
| 26    | 11111111                    | 01    | Address                     | 10    |  |



| Data Down |                                                  | Data Up                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                   |  |
|-----------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Monitor   | MR/MX                                            | Monitor                                                                                                                                                                                                   | MR/MX                                                                                                                                                                                                                                                                                             |  |
| 11111111  | 01                                               | CR3                                                                                                                                                                                                       | 11                                                                                                                                                                                                                                                                                                |  |
| 11111111  | 11                                               | CR3                                                                                                                                                                                                       | 10                                                                                                                                                                                                                                                                                                |  |
| 11111111  | 01                                               | CR2                                                                                                                                                                                                       | 11                                                                                                                                                                                                                                                                                                |  |
| 11111111  | 11                                               | CR2                                                                                                                                                                                                       | 10                                                                                                                                                                                                                                                                                                |  |
| 11111111  | 01                                               | CR1                                                                                                                                                                                                       | 11                                                                                                                                                                                                                                                                                                |  |
| 11111111  | 11                                               | CR1                                                                                                                                                                                                       | 10                                                                                                                                                                                                                                                                                                |  |
| 11111111  | 01                                               | 11111111                                                                                                                                                                                                  | 11                                                                                                                                                                                                                                                                                                |  |
|           | Monitor 11111111 11111111 11111111 11111111 1111 | Monitor         MR/MX           11111111         01           11111111         11           11111111         01           11111111         11           11111111         11           11111111         11 | Monitor         MR/MX         Monitor           11111111         01         CR3           11111111         11         CR3           11111111         01         CR2           11111111         11         CR2           11111111         01         CR1           11111111         11         CR1 |  |

IDRQT identification request (80<sub>H</sub>, 00<sub>H</sub>)

IDANS answer to identification request (80<sub>H</sub>, 82<sub>H</sub>)
Address IOM-2 – SICOFI-2 specific address byte (81<sub>H</sub>)

CRx Data for/from configuration register x.



#### 7 Test Features

## 7.1 Boundary Scan

#### 7.1.1 General

The IOM-2 – SICOFI-2 provides fully IEEE Std. 1149.1 compatible boundary scan support consisting of:

- a complete boundary scan (digital pins)
- a test access port controller (TAP)
- four dedicated pins (TCK, TMS, TDI, TDO)
- a 32 bit ICODE register

All IOM-2 – SICOFI-2 digital pins expect power supply  $V_{\rm DD\ D}$  and ground GNDD are included in the boundary scan. Depending on the pin functionality one, two or three boundary cells are provided.

| Pin Type | Number of Boundary<br>Scan Cells | Usage                 |
|----------|----------------------------------|-----------------------|
| Input    | 1                                | Input                 |
| Output   | 2                                | Output, enable        |
| I/O      | 3                                | Input, output, enable |

When the TAP controller is in the appropriate mode, data is shifted into/out of the boundary scan via the pins TDI/TDO controlled by the clock applied to pin TCK.

The IOM-2 – SICOFI-2 pins are included in the following sequence in the boundary scan:

| Pin Number | Pin Name | Туре |  |
|------------|----------|------|--|
| 57         | MODE     | I    |  |
| 59         | TSS1     | I    |  |
| 60         | TSS0     | I    |  |
| 61         | N.U.I.   | I    |  |
| 62         | N.U.I.   | I    |  |
| 63         | N.U.I.   | I    |  |
| 64         | N.U.IO.  | I/O  |  |
| 1          | N.U.IO.  | I/O  |  |
| 2          | N.C.     | 0    |  |



| Pin Number | Pin Name | Туре           |
|------------|----------|----------------|
| 3          | N.C.     | 0              |
| 4          | N.C.     | 0              |
| 13         | N.C.     | 0              |
| 14         | N.C.     | 0              |
| 15         | N.C.     | 0              |
| 16         | N.U.IO.  | I/O            |
| 17         | N.U.IO.  | I/O            |
| 18         | N.U.I.   | I              |
| 19         | N.U.I.   | I              |
| 20         | N.U.I.   | I              |
| 21         | N.C.     | 0              |
| 22         | RESET    | I              |
| 24         | DD       | I              |
| 25         | DU       | O (open drain) |
| 26         | DCL      | I              |
| 27         | FSC      | I              |
| 28         | LGKM0    | 0              |
| 29         | SI1_2    | I              |
| 30         | SI1_1    | I              |
| 31         | SI1_0    | I              |
| 32         | SB1_1    | I/O            |
| 33         | SB1_0    | I/O            |
| 34         | SO1_2    | 0              |
| 35         | SO1_1    | О              |
| 36         | SO1_0    | О              |
| 45         | SO2_0    | О              |
| 46         | SO2_1    | 0              |
| 47         | SO2_2    | 0              |
| 48         | SB2_0    | I/O            |
| 49         | SB2_1    | I/O            |
| 50         | SI2_0    | I              |



| Pin Number | Pin Name | Туре |
|------------|----------|------|
| 51         | SI2_1    | I    |
| 52         | SI2_0    | I    |

#### 7.1.2 The TAP-Controller

The Test Access Port (TAP) controller implements the state machine defined in the JTAG standard IEEE Std. 1149.1. Transitions on pin TMS (Test Mode Select) cause the TAP controller to perform a state change. According to the standard definition five instructions are executable:



Figure 35 TAP-Controller



| Code | Instruction    | Function                                        |
|------|----------------|-------------------------------------------------|
| 0000 | EXTEST         | External testing                                |
| 0001 | INTEST         | Internal testing                                |
| 0010 | SAMPLE/PRELOAD | Snap-shot testing                               |
| 0011 | ICODE          | Reading ID code                                 |
| 0100 | Tap_Test 1     | Configuration for Level Metering                |
| 0101 | Tap_Test 2     | Wait for result                                 |
| 1000 | Tap_Test 5     | Serial testdata output (Level Metering Results) |
| 0111 | Tap_Test 4     | Switch off Test                                 |
| 11xx | BYPASS         | Bypass operation                                |

**EXTEST** Is used to examine the board interconnections.

INTEST Supports internal chip testing (is the default value of the

instruction register)

**SAMPLE/PRELOAD** Provides a snap-shot of the pin level during normal

operation, or is used to preload the boundary scan with

a test vector

**ICODE**The 32 bit identification register is serially read out via

TDO. It contains a version number (4 bit), a device code (16 bit) and the manufacture code (11 bit). The LSB is fixed to '1'. For the IOM-2 – SICOFI-2 V1.1 the Code is: '0011 0000 0000 0001 0101 0000 1000 001 1'

**TAP TEST1** 39 bit field for selecting operation

(Level Metering Offset, Loops, Tone Generator ...)

TAP\_TEST2 Wait for Level Metering result ready

(should be > t.b.d. mS)

TAP\_TEST5 Level Metering Data output (1 bit result of Level

Metering per channel)

TAP\_TEST4 Level Metering Operation is switched off

**BYPASS** a bit entering TDI is shifted to TDO after one TCK clock

cycle



#### 7.2 Level Metering Function

The Level Metering Function is a functional selftest (available per channel), which allows selftest of the chip (digital, or digital and analogue), and also selftest of the board (including the SLIC).

An external or internally generated sine-wave signal is fed to the receive path. After switching a loop (internal or external via the SLIC) to the transmit-path the return level is measured and compared to a programmable offset value. The result of this operation (greater or smaller than offset) can be read out via the IOM-2 interface (bit LMR in configuration register CR2).

There is a single-8-bit Offset-Register available for both two channels. This offset register can be accessed as XR4 with a XOP-Command (Field LSEL = 100)

This register contains the 2's complement offset value for the level metering function

| Bit | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|
|     | OF7 | OF6 | OF5 | OF4 | OF3 | OF2 | OF1 | OF0 |

#### **Block Diagram**



Figure 36 Level Metering Function

(For further information, an Application Note describing the calculation of the offset value and the sensitivity, is available).



#### 7.3 Programming the IOM-2 SICOFI-2 Tone Generators

Two independent Tone Generators are available per channel. When one or both tonegenerators are switched on, the voice signal is switched off automatically for the selected voice channel. To make the generated signal sufficient for DTMF, a programmable bandpass-filter is included. The default frequency for both tone generators is 1000 Hz.

The QSICOS-program contains a program for generating coefficients for variable frequencies.

Byte sequences for programming both the tone generators and the bandpass-filters:

| Frequency | Command             | Byte 1 | Byte 2 | Byte 3 | Byte 4 |
|-----------|---------------------|--------|--------|--------|--------|
| 697 Hz    | 0C/0D <sup>1)</sup> | 0A     | 33     | 5A     | 2C     |
| 770 Hz    | 0C/0D <sup>1)</sup> | 12     | 33     | 5A     | C3     |
| 852 Hz    | 0C/0D <sup>1)</sup> | 13     | 3C     | 5B     | 32     |
| 941 Hz    | 0C/0D <sup>1)</sup> | 1D     | 1B     | 5C     | CC     |
| 1209 Hz   | 0C/0D <sup>1)</sup> | 32     | 32     | 52     | В3     |
| 1336 Hz   | 0C/0D <sup>1)</sup> | EC     | 1D     | 52     | 22     |
| 1477 Hz   | 0C/0D <sup>1)</sup> | AA     | AC     | 51     | D2     |
| 800 Hz    | 0C/0D <sup>1)</sup> | 12     | D6     | 5A     | C0     |
| 950 Hz    | 0C/0D <sup>1)</sup> | 1C     | F0     | 5C     | C0     |
| 1008 Hz   | 0C/0D <sup>1)</sup> | 1A     | AE     | 57     | 70     |
| 2000 Hz   | 0C/0D <sup>1)</sup> | 00     | 80     | 50     | 09     |

<sup>1) 0</sup>C is used for programming Tone Generator 1, in channel 1.

The resulting signal amplitude can be set by transmitting the AR1 and AR2 filters. By switching a "digital loop" the generated sine-wave signal can be fed to the transmit path.

<sup>0</sup>D is used for programming Tone Generator 2, in channel 1.



#### **Package Outlines**

## 8 Package Outlines



orts of Packing ackage outlines for tubes, trays etc. are contained in our

SMD = Surface Mounted Device

Dimensions in mm