## Document Title

## 64Kx36-Bit Synchronous Burst SRAM

## Revision History

| Rev. No. | History | Draft Date | Remark |
| :--- | :--- | :--- | :--- |
| 0.0 |  | Initial draft | July. 03.1998 | Preliminary

The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any questions, please contact the SAMSUNG branch office near your office, call or contact Headquarters.

## 64Kx36-Bit Synchronous Burst SRAM

## FEATURES

- Synchronous Operation.
- On-Chip Address Counter.
- Write Self-Timed Cycle.
- On-Chip Address and Control Registers.
- VDD $=3.3 \mathrm{~V}+0.3 \mathrm{~V} /-0.165 \mathrm{~V}$ Power Supply.
- VdDQ Supply Voltage $3.3 \mathrm{~V}+0.3 \mathrm{~V} /-0.165 \mathrm{~V}$ for 3.3 V I/O or $2.5 \mathrm{~V}+0.4 \mathrm{~V} /-0.125 \mathrm{~V}$ for $2.5 \mathrm{~V} \mathrm{I} / \mathrm{O}$.
- 5 V Tolerant Inputs except I/O Pins.
- Byte Writable Function.
- Global Write Enable Controls a full bus-width write.
- Power Down State via ZZ Signal.
- Asynchronous Output Enable Control.
- $\overline{\mathrm{ADSP}}, \overline{\mathrm{ADSC}}, \overline{\mathrm{ADV}}$ Burst Control Pins.
- $\overline{\text { LBO }}$ Pin allows a choice of either a interleaved burst or a linear burst.
- Three Chip Enables for simple depth expansion with No Data Contention.
- TTL-Level Three-State Output.
-100-TQFP-1420A


## FAST ACCESS TIMES

| PARAMETER | Symbol | $\mathbf{- 7 5}$ | $\mathbf{- 8 0}$ | $\mathbf{- 9 0}$ | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Cycle Time | tcyc | 8.5 | 10 | 12 | ns |
| Clock Access Time | tcD | 7.5 | 8 | 9 | ns |
| Output Enable Access Time | toE | 3.5 | 3.5 | 3.5 | ns |

## GENERAL DESCRIPTION

The K7B203625A is $2,359,296$ bits Synchronous Static Random Access Memory designed to support zero wait state performance for advanced Pentium/Power PC based system. And with CS 1 high, ADSP is blocked to control signals.
It can be organized as 64 K words of 36 bits. And it integrates address and control registers, a 2-bit burst address counter and high output drive circuitry onto a single integrated circuit for reduced components counts implementation of high performance cache RAM applications.
Write cycles are internally self-timed and synchronous.
The self-timed write feature eliminates complex off chip write pulse shaping logic, simplifying the cache design and further reducing the component count.
Burst cycle can be initiated with either the address status processor ( $\overline{\mathrm{ADSP}})$ or address status cache controller( $\overline{\mathrm{ADSC}})$ inputs. Subsequent burst addresses are generated internally in the system's burst sequence and are controlled by the burst address advance( $\overline{\mathrm{ADV}}$ ) input.
ZZ pin controls Power Down State and reduces Stand-by current regardless of CLK.
The K7B203625A is implemented with SAMSUNG's high performance CMOS technology and is available in a 100pin TQFP package. Multiple power and ground pins are utilized to minimize ground bounce.

## LOGIC BLOCK DIAGRAM



## PIN CONFIGURATION(TOP VIEW)



PIN NAME

| SYMBOL | PIN NAME | TQFP PIN NO. | SYMBOL | PIN NAME | TQFP PIN NO. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A0-A15 | Address Inputs | 32,33,34,35,36,37, | Vdd | Power Supply(+3.3V) | 15,41,65,91 |
|  |  | 44,45,46,47,48,49, | Vss | Ground | 17,40,67,90 |
|  |  | 81,82,99,100 | N.C. | No Connect | 14,16,38,39,42,43,50,66 |
| $\overline{\text { ADV }}$ | Burst Address Advance | 83 |  |  |  |
| $\overline{\text { ADSP }}$ | Address Status Processor | 84 | DQao~a7 | Data Inputs/Outputs | 52,53,56,57,58,59,62,63 |
| $\overline{\text { ADSC }}$ | Address Status Controller | 85 | DQbo~b7 |  | 68,69,72,73,74,75,78,79 |
| CLK | Clock | 89 | DQco~c7 |  | 2,3,6,7,8,9,12,13 |
| $\overline{\mathrm{CS}} 1$ | Chip Select | 98 | DQdo ~d7 |  | 18,19,22,23,24,25,28,29 |
| CS2 | Chip Select | 97 | DQPa~Pd |  | 51,80,1,30 |
| $\overline{\mathrm{CS}} 2$ | Chip Select | 92 |  |  |  |
| WEx | Byte Write Inputs | 93,94,95,96 | Vddo | Output Power Supply | 4,11,20,27,54,61,70,77 |
| $\overline{\mathrm{OE}}$ | Output Enable | 86 |  | (2.5V or 3.3V) |  |
| GW | Global Write Enable | 88 | VssQ | Output Ground | 5,10,21,26,55,60,71,76 |
| BW | Byte Write Enable | 87 |  |  |  |
| ZZ | Power Down Input | 64 |  |  |  |
| $\overline{\text { LBO }}$ | Burst Mode Control | 31 |  |  |  |

## FUNCTION DESCRIPTION

The K7B203625A is a synchronous SRAM designed to support the burst address accessing sequence of the Pentium and Power PC based microprocessor. All inputs (with the exception of $\overline{\mathrm{OE}, \mathrm{LBO}}$ and ZZ ) are sampled on rising clock edges. The start and duration of the burst access is controlled by $\overline{\text { ADSC }}, \overline{\mathrm{ADSP}}$ and $\overline{\mathrm{ADV}}$ and chip select pins.

When ZZ is pulled high, the SRAM will enter a Power Down State. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM normally operates after 2cycles of wake up time. ZZ pin is pulled down internally.

Read cycles are initiated with $\overline{\operatorname{ADSP}}$ (or $\overline{\mathrm{ADSC}}$ ) using the new external address clocked into the on-chip address register when both $\overline{\mathrm{GW}}$ and $\overline{\mathrm{BW}}$ are high or when $\overline{\mathrm{BW}}$ is low and $\overline{\mathrm{WE}}, \overline{\mathrm{WE}}$, $\overline{\mathrm{WE}}$ c, and $\overline{\mathrm{WE}}$ are high. When $\overline{\text { ADSP }}$ is sampled low, the chip selects are sampled active, and the output buffer is enabled with $\overline{\mathrm{OE}}$. the data of cell array accessed by the current address are projected to the output pins.

Write cycles are also initiated with $\overline{\operatorname{ADSP}}($ or $\overline{\operatorname{ADSC}})$ and are differentiated into two kinds of operations; All byte write operation and individual byte write operation.
All byte write occurs by enabling $\overline{\mathrm{GW}}$ (independent of $\overline{\mathrm{BW}}$ and $\overline{\mathrm{WEx}}$.), and individual byte write is performed only when $\overline{\mathrm{GW}}$ is high and $\overline{\mathrm{BW}}$ is low. In K7B203625A, a 64Kx36 organization, $\overline{\mathrm{WE}}$ controls DQa0 ~ DQa7 and DQPa, $\overline{\mathrm{WEb}}$ controls DQb0 ~ DQb7 and DQPb, WEc controls DQc0 ~ DQc7 and DQPc and WEd controls DQd0 ~ DQd7 and DQPd.
$\overline{\mathrm{CS}}_{1}$ is used to enable the device and conditions internal use of $\overline{\mathrm{ADSP}}$ and is sampled only when a new external address is loaded.
$\overline{\mathrm{ADV}}$ is ignored at the clock edge when $\overline{\mathrm{ADSP}}$ is asserted, but can be sampled on the subsequent clock edges. The address increases internally for the next access of the burst when ADV is sampled low.

Addresses are generated for the burst access as shown below, The starting point of the burst sequence is provided by the external address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state of the $\overline{\mathrm{LBO}}$ pin. When this pin is Low, linear burst sequence is selected. And this pin is High, Interleaved burst sequence is selected.

BURST SEQUENCE TABLE
(Interleaved Burst)

| $\overline{\text { LBO PIN }}$ | HIGH | Case 1 |  | Case 2 |  | Case 3 |  | Case 4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | A1 | A0 | A1 | A0 | A1 | A0 | A1 | A0 |
| First Address |  | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |
|  |  | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 |
|  |  | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| Fourth Address |  | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 |

(Linear Burst)

| $\overline{\text { LBO PIN }}$ | LOW | Case 1 |  | Case 2 |  | Case 3 |  | Case 4 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | A1 | A0 | A1 | A0 | A1 | A0 | A1 | A0 |
| First Address |  | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 |
| Fourth Address |  | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 |
|  |  | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
|  |  | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 |

Note : 1. $\overline{\mathrm{LBO}}$ pin must be tied to high or low, and floating state must not be allowed.

## ASYNCHRONOUS TRUTH TABLE

(See Notes 1 and 2):

| OPERATION | $\mathbf{Z Z}$ | $\overline{\mathbf{O E}}$ | I/O STATUS |
| :---: | :---: | :---: | :---: |
| Sleep Mode | H | X | High-Z |
| Read | L | L | DQ |
|  | L | H | High-Z |
| Write | L | X | Din, High-Z |
| Deselected | L | X | High-Z |

## Notes

1. X means "Don't Care"
2. ZZ pin is pulled down internally
3. For write cycles that following read cycles, the output buffersmust be disabled with $\overline{\mathrm{OE}}$, otherwise data bus contention will occur.
4. Sleep Mode means power down state of which stand-by current does not depend on cycle time.
5. Deselected means power down state of which stand-by current depends on cycle time.

- 4


## SYNCHRONOUS TRUTH TABLE

| $\overline{\text { CS}}_{1}$ | CS $_{2}$ | $\overline{\mathbf{C S}} 2$ | $\overline{\text { ADSP }}$ | $\overline{\text { ADS }}$ | $\overline{\text { ADV }}$ | $\overline{\text { WRITE }}$ | CLK | ADDRESS ACCESSED | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | X | X | L | X | X | $\uparrow$ | N/A | Not Selected |
| L | L | X | L | X | X | X | $\uparrow$ | N/A | Not Selected |
| L | X | H | L | X | X | X | $\uparrow$ | N/A | Not Selected |
| L | L | X | X | L | X | X | $\uparrow$ | N/A | Not Selected |
| L | X | H | X | L | X | X | $\uparrow$ | N/A | Not Selected |
| L | H | L | L | X | X | X | $\uparrow$ | External Address | Begin Burst Read Cycle |
| L | H | L | H | L | X | L | $\uparrow$ | External Address | Begin Burst Write Cycle |
| L | H | L | H | L | X | H | $\uparrow$ | External Address | Begin Burst Read Cycle |
| X | X | X | H | H | L | H | $\uparrow$ | Next Address | Continue Burst Read Cycle |
| H | X | X | X | H | L | H | $\uparrow$ | Next Address | Continue Burst Read Cycle |
| X | X | X | H | H | L | L | $\uparrow$ | Next Address | Continue Burst Write Cycle |
| H | X | X | X | H | L | L | $\uparrow$ | Next Address | Continue Burst Write Cycle |
| X | X | X | H | H | H | H | $\uparrow$ | Current Address | Suspend Burst Read Cycle |
| H | X | X | X | H | H | H | $\uparrow$ | Current Address | Suspend Burst Read Cycle |
| X | X | X | H | H | H | L | $\uparrow$ | Current Address | Suspend Burst Write Cycle |
| H | X | X | X | H | H | L | $\uparrow$ | Current Address | Suspend Burst Write Cycle |

Notes : 1. X means "Don't Care".
2. The rising edge of clock is symbolized by $\uparrow$
3. $\overline{\text { WRITE }}=\mathrm{L}$ means Write operation in WRITE TRUTH TABLE.
$\overline{\text { WRITE }}=\mathrm{H}$ means Read operation in WRITE TRUTH TABLE
4. Operation finally depends on status of asynchronous input pins(ZZ and $\overline{\mathrm{OE}})$.

WRITE TRUTH TABLE

| $\overline{\text { GW }}$ | $\overline{\text { BW }}$ | WEa | $\overline{\text { WEb }}$ | WEc | WEd | OPERATION |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | H | X | X | X | X | READ |
| H | L | H | H | H | H | READ |
| H | L | L | H | H | H | WRITE BYTE a |
| H | L | H | L | H | H | WRITE BYTE b |
| H | L | H | H | L | L | WRITE BYTE c and d |
| H | L | L | L | L | L | WRITE ALL BYTEs |
| L | X | X | X | X | X | WRITE ALL BYTEs |

Notes: 1. X means "Don’t Care"
2. All inputs in this table must meet setup and hold time around the rising edge of $\operatorname{CLK}(\uparrow)$.

## ABSOLUTE MAXIMUM RATINGS*

| PARAMETER | SYMBOL | RATING | UNIT |
| :--- | :---: | :---: | :---: |
| Voltage on VDD Supply Relative to Vss | VDD | -0.3 to 4.6 |  |
| Voltage on VDDQ Supply Relative to Vss | VDDQ | VDD |  |
| Voltage on Input Pin Relative to Vss | VIN | -0.3 to 6.0 | V |
| Voltage on I/O Pin Relative to Vss | VIO | -0.3 to VDDQ +0.5 | V |
| Power Dissipation | PD | 1.2 | V |
| Storage Temperature | TsTG | -65 to 150 | W |
| Operating Temperature | ToPR | 0 to 70 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range Under Bias | TBIAS | -10 to 85 | ${ }^{\circ} \mathrm{C}$ |

*Notes : Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

OPERATING CONDITIONS at $3.3 \mathrm{~V} / / \mathrm{O}\left(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}\right)$

| PARAMETER | SYMBOL | MIN | Typ. | MAX | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | VDD | 3.135 | 3.3 | 3.6 | V |
|  | VDDQ | 3.135 | 3.3 | 3.6 | V |
| Ground | Vss | 0 | 0 | 0 | V |

OPERATING CONDITIONS at 2.5 V I/O $\left(0^{\circ} \mathrm{C} \leq \mathrm{TA} \leq 70^{\circ} \mathrm{C}\right)$

| PARAMETER | SYMBOL | MIN | Typ. | MAX | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage | VDD | 3.135 | 3.3 | 3.6 | V |
|  | VDDQ | 2.375 | 2.5 | 2.9 | V |
| Ground | Vss | 0 | 0 | 0 | V |

CAPACITANCE ${ }^{*}\left(\mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}\right)$

| PARAMETER | SYMBOL | TEST CONDITION | MIN | MAX | UNIT |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input Capacitance | CIN | VIN=0V | - | 5 | pF |
| Output Capacitance | CouT | VoUT=OV | - | 7 | pF |

*Note : Sampled not 100\% tested.

DC ELECTRICAL CHARACTERISTICS $\left(\mathrm{TA}=0\right.$ to $70^{\circ} \mathrm{C}, \mathrm{VDD}=3.3 \mathrm{~V}+0.3 \mathrm{~V} /-0.165 \mathrm{~V}$ )


* $\mathrm{V}_{\mathrm{IL}}(\mathrm{Min})=-2.0$ (Pulse Width $\leq \mathrm{tcYc} / 2$ )
** $\mathrm{V}_{\mathrm{IH}}(\mathrm{Max})=4.6$ (Pulse Width $\leq \mathrm{tcyc} / 2$ )
** In Case of I/O Pins, the Max. $\mathrm{V}_{\mathrm{IH}}=\mathrm{V} d \mathrm{DQ}+0.5 \mathrm{~V}$

TEST CONDITIONS
(VdD $=3.3 \mathrm{~V}+0.3 \mathrm{~V} /-0.165 \mathrm{~V}, \mathrm{~V} D \mathrm{DQ}=3.3 \mathrm{~V}+0.3 /-0.165 \mathrm{~V}$ or $\mathrm{VdD}=3.3 \mathrm{~V}+0.3 \mathrm{~V} /-0.165 \mathrm{~V}, \mathrm{~V} D \mathrm{DQ}=2.5 \mathrm{~V}+0.4 \mathrm{~V} /-0.125 \mathrm{~V}, \mathrm{~T}=0$ to $70^{\circ} \mathrm{C}$ )

| PARAMETER | VALUE |
| :--- | :---: |
| Input Pulse Level(for 3.3V I/O) | 0 to 3V |
| Input Pulse Level(for $2.5 \mathrm{~V} \mathrm{I/O)}$ | 0 to 2.5V |
| Input Rise and Fall Time(Measured at 0.3 V and 2.7 V for $3.3 \mathrm{~V} \mathrm{I/O)}$ | 1 ns |
| Input Rise and Fall Time(Measured at 0.3 V and 2.1 V for $2.5 \mathrm{~V} \mathrm{I/O)}$ | 1 ns |
| Input and Output Timing Reference Levels for $3.3 \mathrm{~V} \mathrm{I/O}$ | 1.5 V |
| Input and Output Timing Reference Levels for $2.5 \mathrm{~V} \mathrm{I/O}$ | VDDQ/2 |
| Output Load | See Fig. 1 |

Output Load(A)
 the test environment.

Output Load(B)
(for tlzc, tlzoe, thzoe \& thzc)


* Including Scope and Jig Capacitance

Fig. 1

AC TIMING CHARACTERISTICS(TA $=0$ to $70^{\circ} \mathrm{C}$, $\mathrm{VDD}=3.3 \mathrm{~V}+0.3 \mathrm{~V} /-0.165 \mathrm{~V}$ )

| PARAMETER | SYMBOL | -75 |  | -80 |  | -90 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | MAX | MIN | MAX | MIN | MAX |  |
| Cycle Time | tcyc | 8.5 | - | 10 | - | 12 | - | ns |
| Clock Access Time | tcD | - | 7.5 | - | 8 | - | 9 | ns |
| Output Enable to Data Valid | toe | - | 3.5 | - | 3.5 | - | 3.5 | ns |
| Clock High to Output Low-Z | tLzc | 3 | - | 3 | - | 3 | - | ns |
| Output Hold from Clock High | tor | 3 | - | 3 | - | 3 | - | ns |
| Output Enable Low to Output Low-Z | tlzoe | 0 | - | 0 | - | 0 | - | ns |
| Output Enable High to Output High-Z | thzoe | - | 3.5 | - | 3.5 | - | 3.5 | ns |
| Clock High to Output High-Z | thzC | 2 | 3.5 | 2 | 3.5 | 2 | 3.5 | ns |
| Clock High Pulse Width | tch | 3 | - | 4 | - | 4.5 | - | ns |
| Clock Low Pulse Width | tCL | 3 | - | 4 | - | 4.5 | - | ns |
| Address Setup to Clock High | tAS | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| Address Status Setup to Clock High | tss | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| Data Setup to Clock High | tDS | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| Write Setup to Clock High( $\overline{\mathrm{GW}}$, $\overline{\mathrm{BW}}$, $\overline{\mathrm{WE}}$ ) | tws | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| Address Advance Setup to Clock High | tadvs | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| Chip Select Setup to Clock High | tcss | 2.0 | - | 2.0 | - | 2.0 | - | ns |
| Address Hold from Clock High | tAH | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| Address Status Hold from Clock High | ts | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| Data Hold from Clock High | tDH | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| Write Hold from Clock High( $\overline{\mathrm{GW}}, \overline{\mathrm{BW}}, \overline{\mathrm{WE}}$ ) | twh | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| Address Advance Hold from Clock High | tadvi | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| Chip Select Hold from Clock High | tCSH | 0.5 | - | 0.5 | - | 0.5 | - | ns |
| ZZ High to Power Down | tPDS | 2 | - | 2 | - | 2 | - | cycle |
| ZZ Low to Power Up | tpus | 2 | - | 2 | - | 2 | - | cycle |

Notes : 1. All address inputs must meet the specified setup and hold times for all rising clock edges whenever $\overline{\text { ADSC }}$ and/or $\overline{\text { ADSP }}$ is sampled low and $\overline{C S}$ is sampled low. All other synchronous inputs must meet the specified setup and hold times whenever this device is chip selected.
2. Both chip selects must be active whenever $\overline{\text { ADSC }}$ or $\overline{\text { ADSP }}$ is sampled low in order for the this device to remain enabled.
3. ADSC or ADSP must not be asserted for at least 2 Clock after leaving ZZ state.
4. At any given voltage and temperature, thzc is less than tlzc



TIMING WAVEFORM OF SINGLE READ/WRITE CYCLE( $\overline{\operatorname{ADSC}}$ CONTROLLED, $\overline{\text { ADSP }}=\mathrm{HIGH})$

TIMING WAVEFORM OF SINGLE READ/WRITE CYCLE( $\overline{\text { ADSP }}$ CONTROLLED, $\overline{\text { ADSC }}=H I G H)$

cLock
$\overline{\text { ADSP }}$
ADDRESS

## $\overline{\text { WRITE }}$


SAMSUNG

## APPLICATION INFORMATION

## DEPTH EXPANSION

The Samsung 64Kx36 Synchronous Burst SRAM has two additional chip selects for simple depth expansion.
This permits easy secondary cache upgrades from 64 K depth to 128 K depth without extra logic.


INTERLEAVE READ TIMING (Refer to non-interleave write timing for interleave write timing) ( $\overline{\text { ADSP }}$ CONTROLLED,$\overline{\text { ADSC }}=\mathrm{HiGH}$ )


## PACKAGE DIMENSIONS

100-TQFP-1420A
Units:millimeters/inches


