# **OKI** Semiconductor This version: Jun. 1999 ## ML9203-xx $5 \times 7$ Dot Character $\times$ 16-Digit $\times$ 2-Line Display Controller/Driver with Character RAM #### **GENERAL DESCRIPTION** The ML9203-xx is a $5 \times 7$ dot matrix type vacuum fluorescent display tube controller driver IC which displays characters, numerics and symbols of a maximum of 16 digits $\times$ 2 lines. Dot matrix vacuum fluorescent display tube drive signals are generated by serial data sent from a micro-controller. A display system is easily realized by internal ROM and RAM for character display. The ML9203-xx has low power consumption since it is made by CMOS process technology. -01 is available as a general-purpose code. Custom codes are provided on customer's request. #### **FEATURES** • Logic power supply $(V_{DD})$ : 3.3 V±10% or 5.0 V±10% • VFD tube drive power supply (V<sub>DISP</sub>) : 20 to 60 V VFD driver output current (VFD driver output can be connected directly to the VFD tube. No pull-down resistor is required.) - Segment driver (SEGA1 to A35, SEGB1 to B35) Only one driver output is high $:-5 \text{ mA } (V_{DISP}=60V)$ All the driver outputs are high $:-350 \text{ mA } (V_{DISP}=60V)$ - Segment driver (ADA, ADB) $:-20 \text{ mA } (V_{DISP}=60V)$ - Grid driver (COM1 to 16) $:-50 \text{ mA } (V_{DISP}=60V)$ Content of display SEGA1 to SEGA35 and ADA - CGROM\_A 5×7 dots : 240 types (character data) - CGRAM\_A 5×7 dots : 16 types (character data) - ADRAM\_A 16 (display digit) × 1 bit (symbol data; can be used for a cursor.) - DCRAM\_A 16 (display digit) × 8 bits (register for character data display) SEGB1 to SEGB35 and ADB - CGROM\_B 5×7 dots : 240 types (character data) - CGRAM\_B 5×7 dots : 16 types (character data) - ADRAM\_B 16 (display digit) $\times$ 1 bit (symbol data; can be used for a cursor.) - DCRAM\_B 16 (display digit) × 8 bits (register for character data display) Display control function Display digit : 1 to 16 digitsDisplay duty (brightness adjustment) : 0 to 1024 stages - All lights ON/OFF • 3 interfaces with microcontroller : DA, $\overline{CS}$ , $\overline{CP}$ (4 interfaces when $\overline{RESET}$ is added) • Built-in oscillation circuit Crystal oscillation or ceralock oscillation : 4.0 MHz (Typ) • Package options: 100-pin plastic QFP (QFP100-P-1420-0.65-BK) (Product name: ML9203-xxGA) #### **BLOCK DIAGRAM** ## INPUT AND OUTPUT CONFIGURATION Schematic Diagram of Logic Portion Input Circuit Schematic Diagram of Driver Output Circuit #### **PIN CONFIGURATION (TOP VIEW)** 100-Pin Plastic QFP ## **PIN DESCRIPTION** | Pin | Symbol | Туре | Connects to | Description | | | | | | | |-----------------------|-------------------|------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 1 to 15,<br>81 to 100 | SEGA1 to A35 | 0 | VFD tube | VFD tube anode electrode drive output. Directly connected to fluorescent display tube and a pull-down | | | | | | | | 16 to 50 | SEGB1 to B35 | | electrode | resistor is not necessary. I <sub>OH</sub> >–5 mA | | | | | | | | 53 to 60<br>71 to 78 | COM1 to 16 | 0 | VFD tube<br>grid<br>electrode | VFD tube grid electrode drive output. Directly connected to fluorescent display tube and a pull-down resistor is not necessary. I <sub>OH</sub> >-50 mA | | | | | | | | 52, 79 | ADA, ADB | 0 | VFD tube<br>anode<br>electrode | VFD tube anode electrode drive output. Directly connected to fluorescent display tube and a pull-down resistor is not necessary. I <sub>OH</sub> >–20 mA | | | | | | | | 69 | $V_{DD}$ | | | V <sub>DD</sub> -L-GND are power supplies for internal logic. | | | | | | | | 62 | L-GND | | Power | V <sub>DISP</sub> -D-GND are power supplies for driving fluorescent tubes. | | | | | | | | 51, 80 | V <sub>DISP</sub> | | supply | Apply V <sub>DISP</sub> after V <sub>DD</sub> is applied. Use the same power supply for L-GND and D-GND. | | | | | | | | 61, 70 | D-GND | | | Ose the same power supply for E-divid and D-divid. | | | | | | | | 68 | DA | I | Micro-<br>controller | Serial data input (positive logic). Input from LSB. | | | | | | | | 67 | СP | I | Micro-<br>controller | Shift clock input. Serial data is shifted on the rising edge of $\overline{\text{CP}}$ . | | | | | | | | 66 | CS | ı | Micro-<br>controller | Chip select input. Serial data transfer is disabled when $\overline{\text{CS}}$ pin is "H" level. | | | | | | | | 65 | Micro | | | Reset input. "Low" initializes all the functions. Initial status is as follows. • Address of each RAM address "00"H • Data of each RAM Content is undefined • Display digit 16 digits • Brightness adjusment 0/1024 • All lights ON or OFF OFF mode For a circuit when R and C are connected externally, see Application Circuit. | | | | | | | | 63 | OSC0 | I | Crystal or ceralock | Pins for oscillation. Connect crystal and capacitors or ceralock resonator and capacitors. (Use a built-in feedback resistor.) | | | | | | | | 64 | 0SC1 | 0 | resonator | | | | | | | | #### **ABSOLUTE MAXIMUM RATINGS** | Parameter | Symbol | Condition | Rating | Unit | |---------------------|-------------------|------------------|------------------------------|------| | Supply Voltage (1) | V <sub>DD</sub> | _ | -0.3 to 6.5 | V | | Supply Voltage (2) | V <sub>DISP</sub> | _ | -0.3 to 70 | V | | Input Voltage | V <sub>IN</sub> | _ | -0.3 to V <sub>DD</sub> +0.3 | V | | Power Dissipation | PD | Ta≥25°C | 764 | mW | | Storage Temperature | T <sub>STG</sub> | _ | -55 to 150 | °C | | | I <sub>01</sub> | COM1 to COM16 | -60 to 0.0 | mA | | Output Current | I <sub>02</sub> | ADA, ADB | -30 to 0.0 | mA | | Output Current | L | SEGA1 to SEGA35, | 10 to 0.0 | m A | | | 103 | SEGB1 to SEGB35 | -10 to 0.0 | mA | ## **RECOMMENDED OPERATING CONDITIONS** | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | | |-----------------------------------------|-------------------|----------------------------------------------|------|------|------|------|--| | Cupply Voltage (1) | V | When the power supply voltage is 5V (typ.) | 4.5 | 5.0 | 5.5 | V | | | Supply Voltage (1) | V <sub>DD</sub> | When the power supply voltage is 3.3V (typ.) | 3.0 | 3.3 | 3.6 | V | | | Supply Voltage (2) | V <sub>DISP</sub> | _ | 20 | _ | 60 | V | | | Operating Frequency | f <sub>OSC</sub> | Oscillation | 3.5 | 4.0 | 4.5 | MHz | | | Frame Frequency f <sub>FR</sub> | | DIGIT=1 to 16, oscillation | 213 | 244 | 275 | Hz | | | Operating Temperature T <sub>op</sub> — | | _ | -40 | _ | 85 | °C | | #### **ELECTRICAL CHARACTERISTICS** ## **DC Characteristics** $(V_{DD}=5.0V\pm10\%,\ or\ V_{DD}=3.3V\pm10\%,\ V_{DISP}=20\ to\ 60V,\ Ta=-40\ to\ +85^{\circ}C,\ unless\ otherwise\ specified)$ | Parameter | Symbol | Applied pin | Cond | dition | Min. | Max. | Unit | |------------------------------|--------------------------|-------------------|-----------------------------|--------------------------------------------------|------------------------|-------------|------| | High Level Input Voltage | V | *1 | V <sub>DD</sub> =5.0 | 0V±10% | $0.7V_{DD}$ | _ | V | | might Level input voltage | $V_{IH}$ | 1 | V <sub>DD</sub> =3.3 | 3V±10% | $0.8V_{DD}$ | _ | V | | Low Lovel Input Voltage | V | *1 | V <sub>DD</sub> =5.0 | 0V±10% | | $0.3V_{DD}$ | V | | Low Level Input Voltage | $V_{IL}$ | 1 | V <sub>DD</sub> =3.3 | 3V±10% | | $0.2V_{DD}$ | V | | High Level Input Current | Іін | *1 | V <sub>IH</sub> = | -1.0 | 1.0 | μA | | | Low Level Input Current | I <sub>IL</sub> | *1 | V <sub>IL</sub> = | =0.0V | -1.0 | 1.0 | μΑ | | High Loyal Output | V <sub>OH1</sub> | COM1 to 16 | V <sub>DISP</sub> =60V, | I <sub>OH1</sub> =-50mA | V <sub>DISP</sub> -1.5 | _ | V | | High Level Output<br>Voltage | $V_{\mathrm{OH2}}$ | ADA, ADB | V <sub>DISP</sub> =60V, | I <sub>OH2</sub> =-20mA | V <sub>DISP</sub> -1.5 | _ | V | | voitage | V <sub>OH3</sub> | SEG1 to 35 | V <sub>DISP</sub> =60V, | , I <sub>OH3</sub> =–5mA | V <sub>DISP</sub> -1.5 | _ | V | | Low Level Output<br>Voltage | V <sub>OL1</sub> | *2 | _ | _ | _ | 1.0 | V | | | I <sub>DD1</sub> | Vaa | V <sub>DD</sub> =5.0V±10% | %, f <sub>OSC</sub> =4.0MHz | _ | 6 | mA | | Current Consumption | I <sub>DD2</sub> | - V <sub>DD</sub> | V <sub>DD</sub> =3.3V±10% | %, f <sub>OSC</sub> =4.0MHz | _ | 4 | mA | | | I <sub>DISP1</sub> Valor | | f <sub>OSC</sub> =4.0MHz, A | f <sub>OSC</sub> =4.0MHz, All output lights ON — | | 1 | mA | | | I <sub>DISP2</sub> | V <sub>DISP</sub> | no load Al | ll output lights OFF | _ | T.B.D | mA | <sup>\*1)</sup> $\overline{CS}$ , $\overline{CP}$ , DA $\overline{RESET}$ <sup>\*2)</sup> SEGA1 to A35, SEGB1 to B35, ADA, COM1 to 16 #### **AC Characteristics** $(V_{DD}=5.0V\pm10\%,\,or\,\,V_{DD}=3.3V\pm10\%,\,V_{DISP}=20\,\,to\,\,60V,\,Ta=-40\,\,to\,\,+85^{\circ}C,\,unless\,\,otherwise\,\,specified)$ | Parameter | Symbol | Cond | dition | Min. | Max. | Unit | |---------------------------|--------------------|-----------------------|------------------------------------------|------|------|------| | CP Frequency | f <sub>C</sub> | _ | _ | _ | 1.0 | MHz | | CP Pulse Width | tcw | _ | _ | 300 | _ | ns | | DA Setup Time | t <sub>DS</sub> | _ | _ | 300 | _ | ns | | DA Hold Time | t <sub>DH</sub> | _ | _ | 300 | _ | ns | | CS Setup Time | t <sub>CSS</sub> | _ | _ | 300 | _ | ns | | CS Hold Time | t <sub>CSH</sub> | Oscillati | ng state | 8 | _ | μS | | CS Wait Time | t <sub>CSW</sub> | _ | _ | 300 | _ | ns | | Data Processing Time | t <sub>DOFF</sub> | Oscillati | ng state | 4 | _ | μS | | RESET Pulse Width | t <sub>WRES</sub> | | gnal is input from<br>er etc. externally | 300 | _ | ns | | RESET Time | t <sub>RSON</sub> | _ | _ | 300 | _ | ns | | DA Wait Time | t <sub>RSOFF</sub> | _ | _ | 300 | _ | ns | | All Output Claus Data | t <sub>R</sub> | 0 100=5 | t <sub>R</sub> =20% to 80% | _ | 2.0 | μs | | All Output Slew Rate | t <sub>F</sub> | C <sub>I</sub> =100pF | t <sub>F</sub> =80% to 20% | _ | 2.0 | μS | | V <sub>DD</sub> Rise Time | t <sub>PRZ</sub> | When mount | _ | 100 | μs | | | V <sub>DD</sub> Off Time | t <sub>POF</sub> | When mounted in | the unit, V <sub>DD</sub> =0.0V | 5.0 | _ | ms | #### **TIMING DIAGRAM** | Symbol | V <sub>DD</sub> =3.3V±10% | V <sub>DD</sub> =5.0V±10% | |-----------------|---------------------------|---------------------------| | V <sub>IH</sub> | 0.8 V <sub>DD</sub> | 0.7 V <sub>DD</sub> | | V <sub>IL</sub> | 0.2 V <sub>DD</sub> | 0.3 V <sub>DD</sub> | #### Data Timing ## Reset Timing #### • Output Timing #### • Digit Output Timing (for 16-digit display, at a duty of 976/1024) #### **FUNCTIONAL DESCRIPTION** #### **Commands List** | | Common d | LSB | | | 1st | byte | | | MSB | LSB | | | 2nd | byte | | | MSB | | |---|----------------------|-----|----|----|-----|------|----|----|-----|----------------|------------|-----|-----|------|-----|-----|-----|----------| | | Command | В0 | B1 | B2 | В3 | В4 | B5 | B6 | В7 | В0 | B1 | B2 | В3 | B4 | B5 | В6 | В7 | ] | | 1 | DCRAM_A data write | Х0 | X1 | X2 | ХЗ | 1 | 0 | 0 | 0 | CO | C1 | C2 | C3 | C4 | C5 | C6 | C7 | ] | | | | | | | | | | | | CO | C5 | C10 | C15 | C20 | C25 | C30 | * | 2nd byte | | | | | | | | | | | | C1 | C6 | C11 | C16 | C21 | C26 | C31 | * | 3rd byte | | 2 | CGRAM_A data write | X0 | X1 | X2 | Х3 | 0 | 1 | 0 | 0 | C2 | <b>C</b> 7 | C12 | C17 | C22 | C27 | C32 | * | 4th byte | | | | | | | | | | | | C3 | C8 | C13 | C18 | C23 | C28 | C33 | * | 5th byte | | | | | | | | | | | | C4 | C9 | C14 | C19 | C24 | C29 | C34 | * | 6th byte | | 3 | ADRAM_A data write | Х0 | X1 | X2 | ХЗ | 1 | 1 | 0 | 0 | CO | * | * | * | * | * | * | * | | | 4 | _ | | | | | | | | | | | | | | | | | | | 5 | Display duty set | D0 | D1 | * | * | 1 | 0 | 1 | 0 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | D9 | | | 6 | Number of digits set | K0 | K1 | K2 | K3 | 0 | 1 | 1 | 0 | | | | | | | | | | | 7 | All lights ON/OFF | L | Н | * | * | 1 | 1 | 1 | 0 | | | | | | | | | | | 8 | _ | | | | | | | | | | | | | | | | | | | 9 | DCRAM_B data write | X0 | X1 | X2 | Х3 | 1 | 0 | 0 | 1 | CO | C1 | C2 | C3 | C4 | C5 | C6 | C7 | | | | | | | | | | | | | CO | C5 | C10 | C15 | C20 | C25 | C30 | * | 2nd byte | | | | | | | | | | | | C1 | C6 | C11 | C16 | C21 | C26 | C31 | * | 3rd byte | | Α | CGRAM_B data write | Х0 | X1 | X2 | Х3 | 0 | 1 | 0 | 1 | C2 | <b>C</b> 7 | C12 | C17 | C22 | C27 | C32 | * | 4th byte | | | | | | | | | | | | C3 | C8 | C13 | C18 | C23 | C28 | C33 | * | 5th byte | | | | | | | | | | | | C4 | C9 | C14 | C19 | C24 | C29 | C34 | * | 6th byte | | В | ADRAM_B data write | Х0 | X1 | X2 | Х3 | 1 | 1 | 0 | 1 | CO | * | * | * | * | * | * | * | | | С | _ | | | | | | | | | | | | | | | | | | | D | _ | | | | | | | | | | | | | | | | | | | Е | _ | | | | | | | | | | | | | | | | | | | F | | | | | | | | | | | | | | | | | | | | 0 | Test mode | | | | | | | | | * : Don't care | | | | | | | | | When data is written to RAM (DCRAM, CGRAM, ADRAM) continuously, addresses are internally incremented automatically. Therefore it is not necessary to specify the 1st byte to write RAM data for the 2nd and later bytes. Note: The test mode is used for inspection before shipment. It is not a user function. Xn : Address specification for each RAM Cn : Character code specification for each RAM Dn : Display duty specification Kn : Number of digits specification H : All lights ON instruction : All lights OFF instruction #### Positional Relationship Between SEGn and ADn (one digit) #### **Data Transfer Method and Command Write Method** Display control command and data are written by an 8-bit serial transfer. Write timing is shown in the figure below. Setting the $\overline{CS}$ pin to "Low" level enables a data transfer. Data is 8 bits and is sequentially input into the DA pin from LSB (LSB first). As shown in the figure below, data is read by the shift register at the rising edge of the shift clock, which is input into the $\overline{CP}$ pin. If 8-bit data is input, internal load signals are automatically generated and data is written to each register and RAM. Therefore it is not necessary to input load signals from the outside. Setting the $\overline{\text{CS}}$ pin to "High" disables data transfer. Data input from the point when the $\overline{\text{CS}}$ pin changes from "High" to "Low" is recognized in 8-bit units. \* When data is written to RAM (DCRAM, ADRAM, CGRAM) continuously, addresses are internally incremented automatically. Therefore it is not necessary to specify the 1st byte to write RAM data for the 2nd and later bytes. #### **Reset Function** Reset is executed when the $\overline{RESET}$ pin is set to "L", (when turning power on, for example) and initializes all functions. Initial status is as follows. Address of each RAM ..... address "00"H • Data of each RAM ...... All contents are undefined • Display digit ...... 16 digits • Brightness adjustment ...... 0/1024 All display lights ON or OFF ..... OFF mode Segment output ...... All segment outputs go "Low" • AD output ...... All AD outputs go "Low" Please set again according to "Setting Flowchart" after reset. #### **Description of Commands and Functions** 1. DCRAM data write (Specifies the address of DCRAM and writes the character code of CGROM and CGRAM.) DCRAM (Data Control RAM) has a 4-bit address to store character code of CGROM and CGRAM. The character code specified by DCRAM is converted to a 5×7 dot matrix character pattern via CGROM or CGRAM. (The DCRAM can store 16 characters.) #### [Command format] To specify the character code of CGROM and CGRAM continuously to the next address, specify only character code as follows. The addresses of DCRAM are automatically incremented. Specification of an address is unnecessary. X0 (LSB) to X3 (MSB): DCRAM addresses (4 bits: 16 characters) C0 (LSB) to C7 (MSB): Character code of CGROM and CGRAM (8 bits: 256 characters) [COM positions and set DCRAM addresses] | HEX | VΩ | V1 | va | ٧a | СОМ | |-----|----|----|----|----|----------| | ПЕХ | ΛU | Λ1 | ^2 | λ) | position | | 0 | 0 | 0 | 0 | 0 | COM1 | | 1 | 1 | 0 | 0 | 0 | COM2 | | 2 | 0 | 1 | 0 | 0 | COM3 | | 3 | 1 | 1 | 1 | 0 | COM4 | | 4 | 0 | 0 | 1 | 0 | COM5 | | 5 | 1 | 0 | 1 | 0 | COM6 | | 6 | 0 | 1 | 1 | 0 | COM7 | | 7 | 1 | 1 | 1 | 0 | COM8 | | 8 | 0 | 0 | 0 | 1 | СОМ9 | | 9 | 1 | 0 | 0 | 1 | COM10 | | Α | 0 | 1 | 0 | 1 | COM11 | | В | 1 | 1 | 0 | 1 | COM12 | | С | 0 | 0 | 1 | 1 | COM13 | | D | 1 | 0 | 1 | 1 | COM14 | | Е | 0 | 1 | 1 | 1 | COM15 | | F | 1 | 1 | 1 | 1 | COM16 | #### 2. CGRAM data write (Specifies the addresses of CGRAM and writes character pattern data.) CGRAM (Character Generator RAM) has a 4-bit address to store 5×7 dot matrix character patterns. A character pattern stored in CGRAM can be displayed by specifying the character code (address) by DCROM. The address of CGRAM is assigned to 00H to 0FH. (All the other addresses are the CGROM addresses.) (The CGRAM can store 16 types of character patterns.) #### [Command format] To specify character pattern data continuously to the next address, specify only character pattern data as follows. The addresses of CGRAM are automatically incremented. Specification of an address is unnecessary. The 2nd to 6th byte (character pattern data) are regarded as one data item, so 300 ns is sufficient for t<sub>DOFF</sub> time between bytes. X0 (LSB) to X3 (MSB): CGRAM addresses (3 bits: 8 characters) C0 (LSB) to C34 (MSB): Character pattern data (35 bits: 35 outputs per digit) \*: Don't care [CGROM addresses and set CGRAM addresses] Refer to ROM code tables. | HEX | ΧO | X1 | X2 | хз | CGROM address | HEX | ХO | X1 | X2 | хз | CGROM address | |-----|----|----|----|----|------------------|-----|----|----|----|----|------------------| | 0 | 0 | 0 | 0 | 0 | RAM00(00000000B) | 8 | 0 | 0 | 0 | 1 | RAM08(00001000B) | | 1 | 1 | 0 | 0 | 0 | RAM01(00000001B) | 9 | 1 | 0 | 0 | 1 | RAM09(00001001B) | | 2 | 0 | 1 | 0 | 0 | RAM02(0000010B) | Α | 0 | 1 | 0 | 1 | RAM0A(00001010B) | | 3 | 1 | 1 | 0 | 0 | RAM30(00000011B) | В | 1 | 1 | 0 | 1 | RAM0B(00001011B) | | 4 | 0 | 0 | 1 | 0 | RAM04(00000100B) | С | 0 | 0 | 1 | 1 | RAM0C(00001100B) | | 5 | 1 | 0 | 1 | 0 | RAM05(00000101B) | D | 1 | 0 | 1 | 1 | RAM0D(00001101B) | | 6 | 0 | 1 | 1 | 0 | RAM06(00000110B) | Е | 0 | 1 | 1 | 1 | RAM0E(00001110B) | | 7 | 1 | 1 | 1 | 0 | RAM70(00000111B) | F | 1 | 1 | 1 | 1 | RAM0F(00001111B) | Positional relationship between the output area of CGRAM Note: CGROM\_A and CGROM\_B (Character Generator ROM A, B) have an 8-bit address to generate 5×7 dot matrix character patterns. Each of CGROM A and CGROM B can store 240 types of character patterns. The contents of CGROM A and CGROM B can be set separately. General-purpose code -01 is available (see ROM code tables) and custom codes are provided on customer's request. #### 3. ADRAM data write (specifies address of ADRAM and writes symbol data) ADRAM (Additional Data RAM) has a 1-bit address to store symbol data. Symbol data specified by ADRAM is directly output without CGROM and CGRAM. (The ADRAM can store 1 type of symbol patterns for each digit.) The terminal to which the contents of ADRAM are output can be used as a cursor. #### [Command format] To specify symbol data continuously to the next address, specify only character data as follows. The address of ADRAM is automatically incremented. Specification of addresses is unnecessary. X0 (LSB) to X3 (MSB): ADRAM addresses (4 bits: 16 characters) C0: Symbol data (1 bit: 1-symbol data per digit) \*: Don't care **OKI** Semiconductor ## [COM positions and ADRAM addresses] | HEX | χo | <b>Y1</b> | <b>Y2</b> | хз | СОМ | |-----|----|-----------|-----------|----|----------| | | Λ0 | Λ. | ^_ | ΛΟ | position | | 0 | 0 | 0 | 0 | 0 | COM1 | | 1 | 1 | 0 | 0 | 0 | COM2 | | 2 | 0 | 1 | 0 | 0 | COM3 | | 3 | 1 | 1 | 0 | 0 | COM4 | | 4 | 0 | 0 | 1 | 0 | COM5 | | 5 | 1 | 0 | 1 | 0 | COM6 | | 6 | 0 | 1 | 1 | 0 | COM7 | | 7 | 1 | 1 | 1 | 0 | COM8 | | 8 | 0 | 0 | 0 | 1 | COM9 | | 9 | 1 | 0 | 0 | 1 | COM10 | | Α | 0 | 1 | 0 | 1 | COM11 | | В | 1 | 1 | 0 | 1 | COM12 | | С | 0 | 0 | 1 | 1 | COM13 | | D | 1 | 0 | 1 | 1 | COM14 | | E | 0 | 1 | 1 | 1 | COM15 | | F | 1 | 1 | 1 | 1 | COM16 | #### 5. Display duty set (writes display duty value to duty cycle register) Display duty adjusts brightness in 1024 stages using 10-bit data. When power is turned on or when the RESET signal is input, the duty cycle register value is "0". Always execute this instruction before turning the display on, then set a desired duty value. #### [Command format] D0 (LSB) to D9 (MSB): Display duty data (10 bits: 1024 stages) \* : Don't care [Relation between setup data and controlled COM duty] | | HEX | D0 | D1 | D2 | <b>D</b> 3 | D4 | D5 | D6 | D7 | D8 | D9 | COM duty | |---|-----|----|----|----|------------|----|----|----|----|----|----|----------| | _ | 000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0/1024 | | | 001 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1/1024 | | | 002 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2/1024 | | | 1 | | | | | | | | | | | | | | 3CE | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 974/1024 | | | 3CF | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 975/1024 | | | 3D0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 976/1024 | | | 3D1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 976/1024 | | | 1 | | | | | | | | | | | | | | 3FF | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 976/1024 | The state when power is turned on or when RESET signal is input. #### 6. Number of digits set (writes the number of display digits to the display digit register) The number of digits set can display 1 to 16 digits using 4-bit data. When power is turned on or when a RESET signal is input, the number of digit register value is "0". Always execute this instruction to change the number of digits before turning the dispaly on. #### [Command format] LSB B0 B1 B2 B3 B4 B5 B6 B7 1st byte K0 K1 K2 K3 0 1 1 0 : selects the number of digit set mode and specifies the number of digit value K0 (LSB) to K3 (MSB): Number of digit data (4 bits: 16 digits) \*: Don't care [Relation between setup data and controlled COM] | HEX | КО | K1 | K2 | КЗ | Number of digits of COM | HEX | K0 | K1 | K2 | КЗ | Number of digits of COM | |-------|----|----|----|----|-------------------------|-----|----|----|----|----|-------------------------| | <br>0 | 0 | 0 | 0 | 0 | COM1 to 16 | 0 | 0 | 0 | 0 | 1 | COM1 to 8 | | 1 | 1 | 0 | 0 | 0 | COM1 | 1 | 1 | 0 | 0 | 1 | COM1 to 9 | | 2 | 0 | 1 | 0 | 0 | COM1 to 2 | 2 | 0 | 1 | 0 | 1 | COM1 to 10 | | 3 | 1 | 1 | 0 | 0 | COM1 to 3 | 3 | 1 | 1 | 0 | 1 | COM1 to 11 | | 4 | 0 | 0 | 1 | 0 | COM1 to 4 | 4 | 0 | 0 | 1 | 1 | COM1 to 12 | | 5 | 1 | 0 | 1 | 0 | COM1 to 5 | 5 | 1 | 0 | 1 | 1 | COM1 to 13 | | 6 | 0 | 1 | 1 | 0 | COM1 to 6 | 6 | 0 | 1 | 1 | 1 | COM1 to 14 | | 7 | 1 | 1 | 1 | 0 | COM1 to 7 | 7 | 1 | 1 | 1 | 1 | COM1 to 15 | The state when power is turned on or when RESET signal is input. # 7. All display lights ON/OFF set (turns all dispaly lights ON or OFF) All display lights ON is used primarily for display testing. All display lights OFF is primarily used for display blink and to prevent malfunction when power is turned on. #### [Command format] | | LSB | | | | | | | MSB | | |----------|-----|---|----|---|---|---|---|-----|---------------------------------------------| | | | | B2 | | | | | | | | 1st byte | L | Н | * | * | 1 | 1 | 1 | 0 | : selects all display lights ON or OFF mode | L, H: display operation data \*: Don't care [Set data and display state of SEG and AD] | L | Н | Display state of SEG and AD | |---|---|-----------------------------| | 0 | 0 | Normal display | | 1 | 0 | Sets all outputs to Low | | 0 | 1 | Sets all outputs to High | | 1 | 1 | Sets all outputs to High | (The state when power is applied or when $\overline{\text{RESET}}$ is input.) #### **Power-off Flowchart** #### **APPLICATION CIRCUIT** - Notes: 1. The $V_{DD}$ value depends on the power supply voltage of the microcontroller used. Adjust the values of the constants and C input to $\overline{RESET}$ to the power supply voltage used. - 2. The $V_{DISP}$ value depends on the fluorescent display tube used. Adjust the values of the constants $R_2$ and ZD to the power supply voltage used. #### Reference data The figure below shows the relationship between the $V_{DISP}$ voltage and the output current of each driver. Take care that the total power consumption to be used does not exceed the power dissipation. ## ML9203-01 CGROM\_A Code 00000000B (00H) to 00000111B (0FH) are the CGRAM\_A addresses. | MSB | | | | | | | | | | | | | | | | | |------|-------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------| | LSB | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | | 0000 | RAM00 | | | | | | | | | | | | | | | | | 0001 | RAM01 | | | | | | | | | | | | | | | | | 0010 | RAM02 | | | | | | | | | | | | | | | | | 0011 | RAM03 | Ħ | | | | | | | | | | | | | | | | 0100 | RAM04 | | | | | | | | | | | | | | | ₩ | | 0101 | RAM05 | | | | | | | | | | | | | | | | | 0110 | RAM06 | | | | | | | | | | | | | | | | | 0111 | RAM07 | | | | | | | | | | | | | | | | | 1000 | RAM08 | | | | | | | | | | | | | | | | | 1001 | RAM09 | | | | | | | | | | | | | | | | | 1010 | RAM0A | | | | | | | | | | | | | | | | | 1011 | RAM0B | | | | | | | | | | | | | | | | | 1100 | RAM0C | | | | | | | | | | | | | | | | | 1101 | RAM0D | | | | | | | | | | | | | | | | | 1110 | RAM0E | | | | | | | | | | | | | | | | | 1111 | RAM0F | | | | | | | | | | | | | | | | #### ML9203-01 CGROM B Code 00000000B (00H) to 00000111B (0FH) are the CGRAM B addresses. #### PACKAGE DIMENSIONS (Unit: mm) Notes for Mounting the Surface Mount Type Package The SOP, QFP, TSOP, TQFP, LQFP, SOJ, QFJ (PLCC), SHP, and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person on the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times). #### NOTICE - 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date. - 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs. - 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature. - 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range. - 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof. - 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems. - 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these. - 8. No part of the contents cotained herein may be reprinted or reproduced without our prior permission. - 9. MS-DOS is a registered trademark of Microsoft Corporation. Copyright 1999 Oki Electric Industry Co., Ltd.