# Double Data Rate (DDR) SDRAM MT46V256M4 - 64 Meg x 4 x 4 banks MT46V128M8 - 32 Meg x 8 x 4 banks MT46V64M16 - 16 Meg x 16 x 4 banks For the latest data sheet revisions, please refer to the Micron Web site: www.micron.com/datasheets | Features | Options | Marking | |-------------------------------------------------------------------|----------------------------------------------------------|---------| | • $VDD = +2.5V \pm 0.2V$ , $VDDQ = +2.5V \pm 0.2V$ | <ul> <li>Configuration</li> </ul> | | | $V_{DD} = V_{DD}Q = +2.6V \pm 0.1V (DDR400)$ | 256 Meg x 4 (64 Meg x 4 x 4 banks) | 256M4 | | <ul> <li>Bidirectional data strobe (DQS) transmitted/</li> </ul> | 128 Meg x 8 (32 Meg x 8 x 4 banks) | 128M8 | | received with data, i.e., source-synchronous data | 64 Meg x 16 (16 Meg x 16 x 4 banks) <sup>1</sup> | 64M16 | | capture (x16 has two – one per byte) | <ul> <li>Plastic Package – OCPL</li> </ul> | | | <ul> <li>Internal, pipelined double-data-rate (DDR)</li> </ul> | 66-pin TSOP(400 mil width, 0.65mm | TG | | architecture; two data accesses per clock cycle | pin pitch) | | | • Differential clock inputs (CK and CK#) | 66-pin TSOP lead-free (400 mil width, | P | | <ul> <li>Commands entered on each positive CK edge</li> </ul> | 0.65mm pin pitch) | | | <ul> <li>DQS edge-aligned with data for READs; center-</li> </ul> | Timing – Cycle Time | | | aligned with data for WRITEs | $7.5 \text{ ns } @ \text{ CL} = 2.5 \text{ (DDR266B)}^2$ | -75 | | <ul> <li>DLL to align DQ and DQS transitions with CK</li> </ul> | $6 \text{ns} @ \text{CL} = 2.5 (\text{DDR333B})^2$ | -6T | | Four internal banks for concurrent operation | 5ns @ CL = 3 (DDR400B) | -5B | | • Data mask (DM) for masking write data (x16 has two | Temperature Rating | | | –one per byte) | Commercial (0°C to +70°C) | None | Notes:1. Contact Micron for product availability. Design Revision 2. See Table 3 on page 2 for module compatibility. :A ## • <sup>t</sup>RAS lockout supported (<sup>t</sup>RAP = <sup>t</sup>RCD) Programmable burst lengths: 2, 4, or 8 Longer lead TSOP for improved reliability (OCPL) Concurrent auto precharge option is supported Auto Refresh and Self Refresh Modes 2.5V I/O (SSTL\_2 compatible) | Table 1: | Addressing | Configuration | |----------|------------|---------------| | | The second secon | | | | | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|--|--| | | 256 Meg x 4 | 128 Meg x 8 | 64 Meg x 16 | | | | Configuration | 64 Meg x 4 x 4 banks | 32 Meg x 8 x 4 banks | 16 Meg x 16 x 4 banks | | | | Refresh Count | 8K | 8K | 8K | | | | Row Addressing | 16K (A0–A13) | 16K (A0–A13) | 16K (A0-A13) | | | | Bank Addressing | 4(BA0,BA1) | 4(BA0,BA1) | 4(BA0,BA1) | | | | Column Addressing | 4K(A0-A9, A11, A12) | 2K(A0-A9, A11) | 1K(A0-A9) | | | #### **Table 2: Key Timing Parameters** CL = CAS (read) latency; data out window is minimum clock rate at CL = 2.5 | | | Clock Rate | Data-Out | Access | DQS-DQ | | |-------------|---------|------------|----------|--------|---------|---------| | Speed Grade | CL = 2 | CL = 2.5 | CL = 3 | Window | Window | Skew | | -75 | 100 MHz | 133 MHz | NA | 2.5ns | ±0.75ns | +0.50ns | | -6T | 133 MHz | 167 MHz | NA | 2.0ns | ±0.70ns | +0.45ns | | -5B | 133 MHz | 167 MHz | 200 MHz | 1.6ns | ±0.70ns | +0.40ns | #### **Table 3: Speed Grade Compatibility** | Marking | PC3200<br>(3-3-3) | PC2700<br>(2.5-3-3) | PC2100<br>(2-2-2) | PC2100<br>(2-3-3) | PC2100<br>(2.5-3-3) | PC1600<br>(2-2-2) | |---------|-------------------|---------------------|-------------------|-------------------|---------------------|-------------------| | -5B | Yes | Yes | Yes | Yes | Yes | Yes | | -6T | | Yes | Yes | Yes | Yes | Yes | | -75 | | | | | Yes | Yes | | | -5B | -6Т | -75 | -75 | -75 | -75 | Figure 1: 1Gb DDR SDRAM Part Numbers ## **General Description** The 1Gb DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 1,073,741,824 bits. It is internally configured as a quad-bank DRAM. The 1Gb DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the 1Gb DDR SDRAM effectively consists of a single 2n-bit wide, one-clock-cycle data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins. A bidirectional data strobe (DQS) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR SDRAM during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs. The x16 offering has two data strobes, one for the lower byte and one for the upper byte. The 1Gb DDR SDRAM operates from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS, as well as to both edges of CK. Read and write accesses to the DDR SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which may then be followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the bank and the starting column location for the burst access. The DDR SDRAM provides for programmable READ or WRITE burst lengths of 2, 4, or 8 locations. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access. As with standard SDR SDRAMs, the pipelined, multibank architecture of DDR SDRAMs allows for concurrent operation, thereby providing high effective bandwidth by hiding row precharge and activation time. An auto refresh mode is provided, along with a power-saving power-down mode. All inputs are compatible with the JEDEC Standard for SSTL\_2. All full drive option outputs are SSTL\_2, Class II compatible. Notes: - 1. The functionality and the timing specifications discussed in this data sheet are for the DLL-enabled mode of operation. - 2. Throughout the data sheet, the various figures and text refer to DQs as "DQ." The DQ term is to be interpreted as any and all DQ collectively, unless specifically stated otherwise. Additionally, the x16 is divided into two bytes, the lower byte and upper byte. For the lower byte (DQ0 through DQ7) DM refers to LDM and DQS refers to LDQS. For the upper byte (DQ8 through DQ15) DM refers to UDM and DQS refers to UDQS. - 3. Complete functionality is described throughout the document and any page or diagram may have been simplified to convey a topic and may not be inclusive of all requirements. - 4. Any specific requirement takes precedence over a general statement. #### **Table of Contents** | Features | | |-----------------------------|----| | General Description | 2 | | Functional Description | | | Initialization | | | Register Definition | 14 | | Mode Register | 14 | | Burst Length | 14 | | Burst Type | 14 | | Read Latency | 16 | | Operating Mode | 17 | | Extended Mode Register | | | Output Drive Strength | | | DLL Enable/Disable | 18 | | Commands | | | DESELECT | | | NO OPERATION (NOP) | 21 | | LOAD MODE REGISTER | 21 | | ACTIVE | 21 | | READ | | | WRITE | | | PRECHARGE | 21 | | Auto Precharge | | | BURST TERMINATE | | | AUTO REFRESH | | | SELF REFRESH | | | Operations | | | Bank/Row Activation | | | READs | | | WRITEs | 34 | | PRECHARGE | 46 | | Power-Down (CKE Not Active) | 46 | | Absolute Maximum Ratings | | | Notes | | | Initialization | 76 | | Timing Diagrams | 78 | ## **List of Figures** | 2 | |----| | 7 | | 8 | | 9 | | 12 | | 15 | | 17 | | 24 | | 25 | | 26 | | 27 | | 28 | | 29 | | 30 | | 31 | | 32 | | 33 | | 35 | | 36 | | 37 | | 38 | | 39 | | 40 | | 41 | | 42 | | 43 | | 44 | | 45 | | 46 | | 47 | | 54 | | 55 | | 67 | | 68 | | 68 | | 69 | | 69 | | 73 | | 74 | | 75 | | 75 | | 77 | | 78 | | 79 | | 80 | | 81 | | 82 | | 83 | | 84 | | 85 | | 86 | | | | | #### **List of Tables** | Table 1: | Addressing Configuration | 1 | |-----------|------------------------------------------------------------------------|----| | Table 2: | Key Timing Parameters | 1 | | Table 3: | Speed Grade Compatibility | 2 | | Table 4: | Pin Descriptions | 10 | | Table 5: | Burst Definition | 16 | | Table 6: | CAS Latency (CL) | 17 | | Table 7: | Truth Table – Commands | 20 | | Table 8: | Truth Table – DM Operation | 20 | | Table 9: | Truth Table – CKE | 47 | | Table 10: | Truth Table – Current State Bank $n$ - Command to Bank $n$ | 48 | | Table 11: | Truth Table – Current State Bank $n$ - Command to Bank $m$ | 50 | | Table 12: | DC Electrical Characteristics and Operating Conditions (-6T, -75) | 52 | | Table 13: | DC Electrical Characteristics and Operating Conditions (-5B DDR400) | 53 | | Table 14: | AC Input Operating Conditions | 53 | | | Clock Input Operating Conditions | | | Table 16: | Capacitance (x4, x8) | 56 | | Table 17: | Capacitance (x16) | 56 | | Table 18: | IDD Specifications and Conditions (x4, x8) | 57 | | Table 19: | IDD Specifications and Conditions (x16) | 58 | | Table 20: | IDD Test Cycle Times | 59 | | | Electrical Characteristics and AC Operating Conditions (-6T, -75) | | | Table 22: | Electrical Characteristics & Recommended AC Operating Conditions (-5B) | 62 | | | Input Slew Rate Derating Values for Addresses and Commands | | | | Input Slew Rate Derating Values for DQ, DQS, and DM | | | Table 25: | Normal Output Drive Characteristics | 71 | | Table 26: | Reduced Output Drive Characteristics | 72 | Figure 2: Functional Block Diagram 256 Meg x4 Figure 3: Functional Block Diagram 128 Meg x8 Figure 4: Functional Block Diagram 64 Meg x16 **Table 4: Pin Descriptions** | TSOP<br>Numbers | Symbol | Туре | Description | | | | | |------------------------------------------------------------------|-----------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 45, 46 | CK, CK# | Input | Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQ and DQS) is referenced to the crossings of CK and CK#. | | | | | | 44 | CKE | Input | Clock Enable: CKE HIGH activates and CKE LOW deactivates the internal clock, input buffers and output drivers. Taking CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operations (all banks idle or ACTIVE POWER-DOWN (row ACTIVE in any bank). CKE is synchronous POWER-DOWN entry and exit, and for SELF REFRESH entry. CKE is asynchronous for SELF REFRESH exit and for disabling the outputs. CKE must be maintained HIGH throughout read and write accesses. Input buffers (excluding CK, CK# and CKE) are disabled during POWER- DOWI Input buffers (excluding CKE) are disabled during SELF REFRESH. CKE is SSTL_2 input but will detect an LVCMOS LOW level after VDD is applied and until CKE is first brought HIGH, after which it becomes a SSTL_2 input only. | | | | | | 24 | CS# | Input | · | | | | | | 23, 22,<br>21 | RAS#, CAS#,<br>WE# | Input | Command Inputs: RAS#, CAS#, and WE# (along with CS#) define the command being entered. | | | | | | 47<br>20, 47 | DM<br>LDM, UDM | Input | Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with that input data during a WRITE access. DM is sampled on both edges of DQS. Although DM pins are input-only, the DM loading is designed to match that of DQ and DQS pins. For the x16, LDM is DM for DQ0–DQ7 and UDM is DM for DQ8–DQ15. Pin 20 is a NC on x4 and x8. | | | | | | 26, 27 | BA0, BA1 | Input | Bank Address Inputs: BA0 and BA1 define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. | | | | | | 29, 30, 31, 32,<br>35, 36, 37, 38,<br>39, 40, 28<br>41, 42<br>17 | A0, A1, A2, A3,<br>A4, A5, A6, A7,<br>A8, A9, A10,<br>A11, A12<br>A13 | Input | Address Inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW, bank selected by BA0, BA1) or all banks (A10 HIGH). The address inputs also provide the op-code during a MODE REGISTER SET command. BA0 and BA1 define which mode register (mode register or extended mode register) is loaded during the LOAD MODE REGISTER command. | | | | | **Table 4: Pin Descriptions (Continued)** | TSOP<br>Numbers | Symbol | Туре | Description | |--------------------------------------------------------------------------|----------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2, 4, 5,<br>7, 8, 10,<br>11, 13, 54,<br>56, 57, 59,<br>60, 62, 63,<br>65 | DQ0-DQ2<br>DQ3-DQ5<br>DQ6-DQ8<br>DQ9-DQ11<br>DQ12-DQ14<br>DQ15 | I/O | Data Input/Output: Data bus for <b>x16</b> | | 14, 25, 43, 53 | NC | - | No Connect for <b>x16</b> These pins should be left unconnected. | | 2, 5, 8,<br>11, 56, 59,<br>62, 65 | DQ0-DQ2<br>DQ3-DQ5<br>DQ6, DQ7 | I/O | Data Input/Output: Data bus for <b>x8</b> | | 4, 7, 10, 13, 14,<br>16, 20, 25, 43,<br>53, 54, 57, 60,<br>63, | NC | - | No Connect for <b>x8</b> These pins should be left unconnected. | | 5, 11, 56,<br>62 | DQ0-DQ2<br>DQ3 | I/O | Data Input/Output: Data bus for <b>x4</b> | | 4, 7, 10, 13, 14,<br>16, 20, 25, 43,<br>53, 54, 57, 60,<br>63 | NC | _ | No Connect for <b>x4</b> These pins should be left unconnected. | | 2, 8, 59, 65 | NF | - | No Function for <b>x4</b> These pins should be left unconnected. | | 51<br>16<br>51 | DQS<br>LDQS<br>UDQS | I/O | Data Strobe: Output with read data, input with write data. DQS is edgealigned with read data, centered in write data. It is used to capture data. For the x16, LDQS is DQS for DQ0–DQ7 and UDQS is DQS for DQ8–DQ15. Pin 16 (E7) is NC on x4 and x8. | | 19, 50 | DNU | - | Do Not Use: Must float to minimize noise on VREF. | | 3, 9, 15, 55, 61 | VddQ | Supply | DQ Power Supply: +2.5V ±0.2V. Isolated on the die for improved noise immunity. | | 6, 12, 52, 58, 64 | VssQ | Supply | DQ Ground. Isolated on the die for improved noise immunity. | | 1, 18, 33 | VDD | Supply | Power Supply: +2.5V ±0.2V. | | 34, 48, 66 | Vss | Supply | Ground. | | 49 | Vref | Supply | SSTL_2 reference voltage. | Figure 5: Pin Assignment (Top View) 66-pin TSOP | _x4 | x8 | <u>x16</u> | _ | | ¬ _ | | ` | <u>x16</u> | _x8_ | _x4_ | |----------|---------|------------|---|-----|------------|----|--------|------------|---------|---------| | VDD | Vdd | VDD | Ш | 1 • | $\bigcirc$ | 66 | ш | Vss | Vss | Vss | | NF | DQ0 | DQ0 | | 2 | | 65 | | DQ15 | DQ7 | NF | | VDDQ | VDDQ | VDDQ | Ш | 3 | | 64 | $\Box$ | VssQ | VssQ | VssQ | | NC | NC | DQ1 | | 4 | | 63 | | DQ14 | NC | NC | | DQ0 | DQ1 | DQ2 | | 5 | | 62 | | DQ13 | DQ6 | DQ3 | | VssQ | VssQ | VssQ | | 6 | | 61 | ш | VDDQ | VDD $Q$ | VDD $Q$ | | NC | NC | DQ3 | Ш | 7 | | 60 | | DQ12 | NC | NC | | NF | DQ2 | DQ4 | | 8 | | 59 | | DQ11 | DQ5 | NF | | VDD $Q$ | VDD $Q$ | VDDQ | | 9 | | 58 | ш | VssQ | VssQ | VssQ | | NC | NC | DQ5 | | 10 | | 57 | | DQ10 | NC | NC | | DQ1 | DQ3 | DQ6 | | 11 | | 56 | | DQ9 | DQ4 | DQ2 | | VssQ | VssQ | VssQ | Ш | 12 | | 55 | ш | $V_{DD}Q$ | VDD $Q$ | VDD $Q$ | | NC | NC | DQ7 | | 13 | | 54 | | DQ8 | NC | NC | | NC | NC | NC | ш | 14 | | 53 | $\Box$ | NC | NC | NC | | VDD $Q$ | VDD $Q$ | VddQ | ш | 15 | | 52 | $\Box$ | VssQ | VssQ | VssQ | | NC | NC | LDQS | | 16 | | 51 | | UDQS | DQS | DQS | | A13 | A13 | A13 | ш | 17 | | 50 | | DNU | DNU | DNU | | Vdd | Vdd | Vdd | ш | 18 | | 49 | $\Box$ | VREF | VREF | VREF | | DNU | DNU | DNU | | 19 | | 48 | $\Box$ | Vss | Vss | Vss | | NC | NC | LDM | ш | 20 | | 47 | $\Box$ | UDM | DM | DM | | WE# | WE# | WE# | Щ | 21 | | 46 | ш | CK# | CK# | CK# | | CAS# | CAS# | CAS# | | 22 | | 45 | ш | CK | CK | CK | | RAS# | RAS# | RAS# | ш | 23 | | 44 | $\Box$ | CKE | CKE | CKE | | CS# | CS# | CS# | ш | 24 | | 43 | $\Box$ | NC | NC | NC | | NC | NC | NC | ш | 25 | | 42 | | A12 | A12 | A12 | | BA0 | BA0 | BA0 | | 26 | | 41 | | A11 | A11 | A11 | | BA1 | BA1 | BA1 | | 27 | | 40 | | A9 | A9 | A9 | | | A10/AP | | | 28 | | 39 | | A8 | A8 | A8 | | A0 | A0 | A0 | | 29 | | 38 | | A7 | A7 | Α7 | | A1 | A1 | A1 | | 30 | | 37 | | A6 | A6 | A6 | | A2 | A2 | A2 | | 31 | | 36 | | A5 | A5 | A5 | | A3 | A3 | A3 | | 32 | | 35 | | A4 | A4 | A4 | | $V_{DD}$ | Vdd | Vdd | Ш | 33 | | 34 | ш | Vss | Vss | Vss | ## **Functional Description** The 1Gb DDR SDRAM is a high-speed CMOS, dynamic random-access memory containing 1,073,741,824 bits. The 1Gb DDR SDRAM is internally configured as a quad-bank DRAM. The 1Gb DDR SDRAM uses a double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 2n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the 1Gb DDR SDRAM consists of a single 2n-bit wide, one-clock-cycle data transfer at the internal DRAM core and two corresponding n-bit wide, one-half-clock-cycle data transfers at the I/O pins. Read and write accesses to the DDR SDRAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0, BA1 select the bank; A0-A13 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access. Prior to normal operation, the DDR SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions, and device operation. #### **Initialization** DDR SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Power must first be applied to VDD and VDDQ simultaneously, and then to VREF (and to the system VTT). VTT must be applied after VDDQ to avoid device latch-up, which may cause permanent damage to the device. VREF can be applied any time after VDDQ but is expected to be nominally coincident with VTT. Except for CKE, inputs are not recognized as valid until after VREF is applied. CKE is an SSTL\_2 input but will detect an LVCMOS LOW level after VDD is applied. After CKE passes through VIH, it will transition to a SSTL 2 signal and remain as such until power is cycled. Maintaining an LVCMOS LOW level on CKE during power-up is required to ensure that the DQ and DQS outputs will be in the High-Z state, where they will remain until driven in normal operation (by a read access). After all power supply and reference voltages are stable, and the clock is stable, the DDR SDRAM requires a 200µs delay prior to applying an executable command. Once the 200µs delay has been satisfied, a DESELECT or NOP command should be applied, and CKE should be brought HIGH. Following the NOP command, a PRE-CHARGE ALL command should be applied. Next a LOAD MODE REGISTER command should be issued for the extended mode register (BA1 LOW and BA0 HIGH) to enable the DLL, followed by another LOAD MODE REGISTER command to the mode register (BA0/BA1 both LOW) to reset the DLL and to program the operating parameters. At least 200 clock cycles are required between the DLL reset and any READ command. A PRE-CHARGE ALL command should then be applied, placing the device in the all banks idle state. Once in the idle state, at least two AUTO REFRESH cycles must be performed (<sup>t</sup>RFC must be satisfied.) Additionally, a LOAD MODE REGISTER command for the mode register with the reset DLL bit deactivated (i.e., to program operating parameters without resetting the DLL) is required. Following these requirements, the DDR SDRAM is ready for normal operation. ## **Register Definition** #### **Mode Register** The mode register is used to define the specific mode of operation of the DDR SDRAM. This definition includes the selection of a burst length, a burst type, a CAS latency and an operating mode, as shown in Figure 6 on page 15. The mode register is programmed via the MODE REGISTER SET command (with BA0 = 0 and BA1 = 0) and will retain the stored information until it is programmed again or the device loses power (except for bit A8, which is self-clearing). Reprogramming the mode register will not alter the contents of the memory, provided it is performed correctly. The mode register must be loaded (reloaded) when all banks are idle and no bursts are in progress, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation. Mode register bits A0-A2 specify the burst length, A3 specifies the type of burst (sequential or interleaved), A4-A6 specify the CAS latency, and A7-A13 specify the operating mode. #### **Burst Length** Read and write accesses to the DDR SDRAM are burst oriented, with the burst length being programmable, as shown in Figure 6. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 2, 4, or 8 locations are available for both the sequential and the interleaved burst types. Reserved states should not be used, as unknown operation or incompatibility with future versions may result. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A1-A*i* when the burst length is set to two, by A2-A*i* when the burst length is set to eight (where A*i* is the most significant column address bit for a given configuration). The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. The programmed burst length applies to both READ and WRITE bursts. #### **Burst Type** Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3. The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in Table 5, Burst Definition, on page 16. Figure 6: Mode Register Definition Table 5: **Burst Definition** | Burst | Start | Starting Column<br>Address | | Order of Access | ses Within a Burst | |--------|-------|----------------------------|----|-------------------|--------------------| | Length | Jane | | | Type = Sequential | Type = Interleaved | | 2 | | | A0 | | | | | | | 0 | 0-1 | 0-1 | | | | | 1 | 1-0 | 1-0 | | 4 | | A1 | A0 | | | | | | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | | | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | 1 | 0 | 2-3-0-1 | 2-3-0-1 | | | | 1 | 1 | 3-0-1-2 | 3-2-1-0 | | 8 | A2 | A1 | A0 | | | | | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | 0 | 0 | 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | 0 | 1 | 0 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | | | 0 | 1 | 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | 1 | 0 | 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | 1 | 1 | 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | 1 | 1 | 1 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | - Notes: 1. Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. - 2. For a burst length of two, A1-Ai select the two- data-element block; A0 selects the first access within the block. - 3. For a burst length of four, A2-Ai select the four- data-element block; A0-A1 select the first access within the block. - 4. For a burst length of eight, A3-Ai select the eight- data-element block; A0-A2 select the first access within the block. #### Read Latency The READ latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first bit of output data. The latency can be set to 2, 2.5, or 3 clocks, as shown in Figure 7. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available nominally coincident with clock edge n + m. Table 6 indicates the operating frequencies at which each CAS latency setting can be used. Reserved states should not be used, as unknown operation or incompatibility with future versions may result. Figure 7: CAS Latency **Table 6: CAS Latency (CL)** | | Allowable Operating Clock Frequency (MHz) | | | | | |-------|-------------------------------------------|--------------|---------------|--|--| | Speed | CL = 2 | CL = 2.5 | CL = 3 | | | | -75 | 75 ≤ f ≤ 100 | 75 ≤ f ≤ 133 | NA | | | | -6T | 75 ≤ f ≤ 133 | 75 ≤ f ≤ 167 | NA | | | | -5B | 75 ≤ f ≤ 133 | 75 ≤ f ≤ 167 | 133 ≤ f ≤ 200 | | | ### **Operating Mode** The normal operating mode is selected by issuing a MODE REGISTER SET command with bits A7-A13 each set to zero, and bits A0-A6 set to the desired values. A DLL reset is initiated by issuing a MODE REGISTER SET command with bits A7 and A9-A13 each set to zero, bit A8 set to one, and bits A0-A6 set to the desired values. Although not required by the Micron device, JEDEC specifications recommend when a LOAD MODE REGISTER command is issued to reset the DLL, it should always be followed by a LOAD MODE REGISTER command to select normal operating mode. All other combinations of values for A7-A13 are reserved for future use and/or test modes. Test modes and reserved states should not be used, as unknown operation or incompatibility with future versions may result. ## **Extended Mode Register** The extended mode register controls functions beyond those controlled by the mode register; these additional functions are DLL enable/disable, and output drive strength. These functions are controlled via the bits shown in Figure 8. The extended mode register is programmed via the LOAD MODE REGISTER command to the mode register (with BA0 = 1 and BA1 = 0) and will retain the stored information until it is programmed again or the device loses power. The enabling of the DLL should always be followed by a LOAD MODE REGISTER command to the mode register (BA0/BA1 both LOW) to reset the DLL. The extended mode register must be loaded when all banks are idle and no bursts are in progress, and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements could result in unspecified operation. #### **Output Drive Strength** The normal drive strength for all outputs are specified to be SSTL\_2, Class II. The x16 supports a programmable option for reduced drive. This option is intended for the support of the lighter load and/or point-to-point environments. The selection of the reduced drive strength will alter the DQ pins and DQS pins from SSTL\_2, Class II drive strength to a reduced drive strength, which is approximately 54 percent of the SSTL\_2, Class II drive strength. #### **DLL Enable/Disable** When the part is running without the DLL enabled, device functionality may be altered. The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to normal operation after having disabled the DLL for the purpose of debug or evaluation. (When the device exits self refresh mode, the DLL is enabled automatically.) Any time the DLL is enabled and subsequently reset, at least 200 clock cycles must occur before a READ command can be issued. #### Figure 8: Extended Mode Register Definition Notes: 1. The reduced drive strength option is not supported on the x4 and x8 versions, and is only available on the x16 version. #### **Commands** Table 7 and Table 8 provide a quick reference of available commands. This is followed by a verbal description of each command. Two additional Truth Tables, Table 10 on page 48, and Table 11 on page 50, appear following the Operation section, provide current state/next state information. **Table 7: Truth Table - Commands** Notes 1 and 10 apply to all commands | NAME (FUNCTION) | CS# | RAS# | CAS# | WE# | ADDR | NOTES | |--------------------------------------------------------|-----|------|------|-----|----------|-------| | DESELECT (NOP) | | Х | Х | Х | Х | 9 | | NO OPERATION (NOP) | | Н | Н | Н | X | 9 | | ACTIVE (Select bank and activate row) | L | L | Н | Н | Bank/Row | 3 | | READ (Select bank and column, and start READ burst) | L | Н | L | Н | Bank/Col | 4 | | WRITE (Select bank and column, and start WRITE burst) | L | Н | L | L | Bank/Col | 4 | | BURST TERMINATE | L | Н | Н | L | X | 8 | | PRECHARGE (Deactivate row in bank or banks) | L | L | Н | L | Code | 5 | | AUTO REFRESH or SELF REFRESH (Enter self refresh mode) | | L | L | Н | Х | 6, 7 | | LOAD MODE REGISTER | | L | L | L | Op-Code | 2 | - Notes: 1. CKE is HIGH for all commands shown except SELF REFRESH. - 2. BA0–BA1 select either the mode register or the extended mode register (BA0 = 0, BA1 = 0 select the mode register; BA0 = 1, BA1 = 0 select extended mode register; other combinations of BA0-BA1 are reserved). A0–A13 provide the op-code to be written to the selected mode register. - 3. BA0-BA1 provide bank address and A0-A13 provide row address. - 4. BA0-BA1 provide bank address; A0-Ai provide column address, (where i=9 for x16, i=9, 11 for x8, and i = 9, 11, 12 for x4) A10 HIGH enables the auto precharge feature (non persistent), and A10 LOW disables the auto precharge feature. - 5. A10 LOW: BA0–BA1 determine which bank is precharged. A10 HIGH: all banks are precharged and BA0–BA1 are "Don't Care." - 6. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW. - 7. Internal refresh counter controls row addressing; for within the Self Refresh mode all inputs and I/Os are "Don't Care" except for CKE. - 8. Applies only to read bursts with auto precharge disabled; this command is undefined (and should not be used) for read bursts with auto precharge enabled and for write bursts. - 9. DESELECT and NOP are functionally interchangeable. - 10. All states and sequences not shown are illegal or reserved. #### **Table 8: Truth Table - DM Operation** Note 1 applies to all commands | Name (Function) | DM | DQ | |-----------------|----|-------| | Write Enable | L | Valid | | Write Inhibit | Н | X | Notes: 1. Used to mask write data; provided coincident with the corresponding data. #### **DESELECT** The DESELECT function (CS# HIGH) prevents new commands from being executed by the DDR SDRAM. The DDR SDRAM is effectively deselected. Operations already in progress are not affected. #### **NO OPERATION (NOP)** The NO OPERATION (NOP) command is used to instruct the selected DDR SDRAM to perform a NOP (CS# is LOW with RAS#, CAS#, and WE# equal HIGH). This prevents unwanted commands from being registered during idle or wait states. Operations already in progress are not affected. #### **LOAD MODE REGISTER** The mode registers are loaded via inputs A0–A13. See mode register descriptions in the Register Definition section. The LOAD MODE REGISTER command can only be issued when all banks are idle, and a subsequent executable command cannot be issued until <sup>t</sup>MRD is met. #### **ACTIVE** The ACTIVE command is used to open (or activate) a row in a particular bank for a subsequent access. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0–A13 selects the row. This row remains active (or open) for accesses until a precharge command is issued to that bank. A precharge command must be issued before opening a different row in the same bank. #### **READ** The READ command is used to initiate a burst read access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0–Ai (where i = 9 for x16; 9, 11 for x8; or 9, 11, 12 for x4) selects the starting column location. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the READ burst; if auto precharge is not selected, the row will remain open for subsequent accesses. #### WRITE The WRITE command is used to initiate a burst write access to an active row. The value on the BA0, BA1 inputs selects the bank, and the address provided on inputs A0–Ai (where i = 9 for x16; 9, 11 for x8; or 9, 11, 12 for x4) selects the starting column location. The value on input A10 determines whether or not auto precharge is used. If auto precharge is selected, the row being accessed will be precharged at the end of the WRITE burst; if auto precharge is not selected, the row will remain open for subsequent accesses. Input data appearing on the DQ is written to the memory array subject to the DM input logic level appearing coincident with the data. If a given DM signal is registered LOW, the corresponding data will be written to memory; if the DM signal is registered HIGH, the corresponding data inputs will be ignored, and a WRITE will not be executed to that byte/column location. #### **PRECHARGE** The PRECHARGE command is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access a specified time (<sup>t</sup>RP) after the precharge command is issued. Except in the case of concurrent auto precharge, where a READ or WRITE command to a different bank is allowed as long as it does not interrupt the data transfer in the current bank and does not violate any other timing parameters. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. Otherwise BA0, BA1 are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. A PRECHARGE command will be treated as a NOP if there is no open row in that bank (idle state), or if the previously open row is already in the process of precharging. #### **Auto Precharge** Auto precharge is a feature which performs the same individual-bank precharge function described above, but without requiring an explicit command. This is accomplished by using A10 to enable auto precharge in conjunction with a specific READ or WRITE command. A precharge of the bank/row that is addressed with the READ or WRITE command is automatically performed upon completion of the READ or WRITE burst. Auto precharge is nonpersistent in that it is either enabled or disabled for each individual Read or Write command. This device supports concurrent auto precharge if the command to the other bank does not interrupt the data transfer to the current bank. Auto precharge ensures that the precharge is initiated at the earliest valid stage within a burst. This "earliest valid stage" is determined as if an explicit PRECHARGE command was issued at the earliest possible time, without violating <sup>t</sup>RAS (MIN), as described for each burst type in the Operation section of this data sheet. The user must not issue another command to the same bank until the precharge time (<sup>t</sup>RP) is completed. #### **BURST TERMINATE** The BURST TERMINATE command is used to truncate read bursts (with auto precharge disabled). The most recently registered READ command prior to the BURST TERMINATE command will be truncated, as shown in the Operation section of this data sheet. The open page which the READ burst was terminated from remains open. #### **AUTO REFRESH** AUTO REFRESH is used during normal operation of the DDR SDRAM and is analogous to CAS#-BEFORE-RAS# (CBR) refresh in FPM/EDO DRAMs. This command is nonpersistent, so it must be issued each time a refresh is required. All banks must be idle before an AUTO REFRESH command is issued. The addressing is generated by the internal refresh controller. This makes the address bits a "Don't Care" during an AUTO REFRESH command. The 1Gb DDR SDRAM requires AUTO REFRESH cycles at an average interval of 7.8125µs (maximum). To allow for improved efficiency in scheduling and switching between tasks, some flexibility in the absolute refresh interval is provided. A maximum of eight AUTO REFRESH commands can be posted to any given DDR SDRAM, meaning that the maximum absolute interval between any AUTO REFRESH command and the next AUTO REFRESH command is 9 x 7.8125µs (70.3µs). Note the JEDEC specifications only allows 8 x 7.8125µs, thus the Micron specification exceeds the JEDEC requirement by one $^{\rm t}$ REFI interval. Although not a JEDEC requirement, to provide for future functionality features, CKE must be active (High) during the AUTO REFRESH period. The AUTO REFRESH period begins when the AUTO REFRESH command is registered and ends <sup>t</sup>RFC later. #### **SELF REFRESH** The SELF REFRESH command can be used to retain data in the DDR SDRAM, even if the rest of the system is powered down. When in the self refresh mode, the DDR SDRAM retains data without external clocking. The SELF REFRESH command is initiated like an AUTO REFRESH command except CKE is disabled (LOW). The DLL is automatically disabled upon entering SELF REFRESH and is automatically enabled upon exiting SELF REFRESH (A DLL reset and at least 200 clock cycles must then occur before a READ command can be issued). Input signals except CKE are "Don't Care" during SELF REFRESH. VREF voltage is also required for the SELF REFRESH full duration. The procedure for exiting self refresh requires a sequence of commands. First, CK and CK# must be stable prior to CKE going back HIGH. Once CKE is HIGH, the DDR SDRAM must have NOP commands issued for <sup>t</sup>XSNR because time is required for the completion of any internal refresh in progress. A simple algorithm for meeting both refresh and DLL requirements is to apply NOPs for <sup>t</sup>XSNR time, then a DLL Reset and NOPs for 200 additional clock cycles before applying any other command. ## **Operations** #### **Bank/Row Activation** Before any READ or WRITE commands can be issued to a bank within the DDR SDRAM, a row in that bank must be "opened." This is accomplished via the ACTIVE command, which selects both the bank and the row to be activated, as shown in Figure 9. After a row is opened with an ACTIVE command, a READ or WRITE command may be issued to that row, subject to the ${}^{t}RCD$ specification. ${}^{t}RCD$ (MIN) should be divided by the clock period and rounded up to the next whole number to determine the earliest clock edge after the ACTIVE command on which a READ or WRITE command can be entered. For example, a ${}^{t}RCD$ specification of 20ns with a 133 MHz clock (7.5ns period) results in 2.7 clocks rounded to 3. This is reflected in Figure 10, which covers any case where $2 < {}^{t}RCD$ (MIN)/ ${}^{t}CK \le 3$ . (Figure 10 also shows the same case for ${}^{t}RCD$ ; the same procedure is used to convert other specification limits from time units to clock cycles). A subsequent ACTIVE command to a different row in the same bank can only be issued after the previous active row has been "closed" (precharged). The minimum time interval between successive ACTIVE commands to the same bank is defined by <sup>t</sup>RC. A subsequent ACTIVE command to another bank can be issued while the first bank is being accessed, which results in a reduction of total row-access overhead. The minimum time interval between successive ACTIVE commands to different banks is defined by <sup>t</sup>RRD. Figure 9: Activating a Specific Row in a Specific Bank Figure 10: Example: Meeting <sup>t</sup>RCD (<sup>t</sup>RRD) MIN When 2 < <sup>t</sup>RCD (<sup>t</sup>RRD) MIN/<sup>t</sup>CK≤3 #### **READs** READ bursts are initiated with a READ command, as shown in Figure 11 on page 26. The starting column and bank addresses are provided with the READ command and auto precharge is either enabled or disabled for that burst access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst. Note: For the READ commands used in the following illustrations, auto precharge is disabled. During READ bursts, the valid data-out element from the starting column address will be available following the CAS latency after the READ command. Each subsequent data-out element will be valid nominally at the next positive or negative clock edge (i.e., at the next crossing of CK and CK#). Figure 12 on page 27 shows general timing for each possible CAS latency setting. DQS is driven by the DDR SDRAM along with output data. The initial LOW state on DQS is known as the read preamble; the LOW state coincident with the last data-out element is known as the read postamble. Upon completion of a burst, assuming no other commands have been initiated, the DQs will go High-Z. A detailed explanation of <sup>t</sup>DQSQ (valid data-out skew), <sup>t</sup>QH (data-out window hold), the valid data window are depicted in Figure 39 on page 73 and Figure 40 on page 74. A detailed explanation of <sup>t</sup>DQSCK (DQS transition skew to CK) and <sup>t</sup>AC (data-out transition skew to CK) is depicted in Figure 41 on page 75. Data from any READ burst may be concatenated with or truncated with data from a subsequent READ command. In either case, a continuous flow of data can be maintained. The first data element from the new burst follows either the last element of a completed burst or the last desired data element of a longer burst which is being truncated. The new READ command should be issued x cycles after the first READ command, where x equals the number of desired data element pairs (pairs are required by the 2n-prefetch architecture). This is shown in Figure 13 on page 28. A READ command can be initiated on any clock cycle following a previous READ command. Nonconsecutive read data is shown for illustration in Figure 14 on page 29. Full-speed random read accesses within a page (or pages) can be performed as shown in Figure 15 on page 30. Data from any READ burst may be truncated with a BURST TERMINATE command, as shown in Figure 16 on page 31. The BURST TERMINATE latency is equal to the read (CAS) latency, i.e., the BURST TERMINATE command should be issued x cycles after the READ command, where x equals the number of desired data element pairs (pairs are required by the 2n-prefetch architecture). Data from any READ burst must be completed or truncated before a subsequent WRITE command can be issued. If truncation is necessary, the BURST TERMINATE command must be used, as shown in Figure 17 on page 32. The <sup>t</sup>DQSS (NOM) case is shown; the <sup>t</sup>DQSS (MAX) case has a longer bus idle time. (<sup>t</sup>DQSS [MIN] and <sup>t</sup>DQSS [MAX] are defined in the section on WRITEs.) A READ burst may be followed by, or truncated with, a PRECHARGE command to the same bank provided that auto precharge was not activated. The PRECHARGE command should be issued x cycles after the READ command, where x equals the number of desired data element pairs (pairs are required by the 2n-prefetch architecture). This is shown in Figure 18 on page 33. Following the PRECHARGE command, a subsequent command to the same bank cannot be issued until both <sup>†</sup>RAS and <sup>†</sup>RP has been met. Note that part of the row precharge time is hidden during the access of the last data elements. Figure 11: READ Command Figure 12: READ Burst Notes: 1. DO n = data-out from column n. - 2. Burst length = 4. - 3. Three subsequent elements of data-out appear in the programmed order following DO n. - 4. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. Figure 13: Consecutive READ Bursts Notes: 1. DO n (or b) = data-out from column n (or column b). - 2. Burst length = 4 or 8 (if 4, the bursts are concatenated; if 8, the second burst interrupts the first). - 3. Three subsequent elements of data-out appear in the programmed order following DO n. - 4. Three (or seven) subsequent elements of data-out appear in the programmed order following DO b. - 5. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. - 6. Example applies only when READ commands are issued to same device. Figure 14: Nonconsecutive READ Bursts Notes: 1. DO n (or b) = data-out from column n (or column b). - 2. Burst length = 4 or 8 (if 4, the bursts are concatenated; if 8, the second burst interrupts the first). - 3. Three subsequent elements of data-out appear in the programmed order following DO n. - 4. Three (or seven) subsequent elements of data-out appear in the programmed order following DO b. - 5. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. - 6. Example applies when READ commands are issued to different devices or nonconsecutives READS Figure 15: Random READ Accesses Notes: 1. DO n (or x or b or g) = data-out from column n (or column x or column b or column g). - 2. Burst length = 2, 4 or 8 (if 4 or 8, the following burst interrupts the previous). - 3. n' or x' or b' or g' indicates the next data-out following DO n or DO x or DO b or DO g, respectively. - 4. READs are to an active row in any bank. - 5. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. Figure 16: Terminating a READ Burst Notes: 1. DO n = data-out from column n. - 2. Burst length = 4. - 3. Subsequent element of data-out appears in the programmed order following DO n. - 4. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. - 5. BST = BURST TERMINATE command, page remains open. Figure 17: READ to WRITE - Notes: 1. DO n = data-out from column n. - 2. DI b = data-in from column b. - 3. Burst length = 4 in the cases shown (applies for bursts of 8 as well; if the burst length is 2, the BST command shown can be NOP). - 4. One subsequent element of data-out appears in the programmed order following DO n. - 5. Data-in elements are applied following DI *b* in the programmed order. - 6. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. - 7. BST = BURST TERMINATE command, page remains open. Figure 18: READ to PRECHARGE Notes: 1. DO n = data-out from column n. - 2. Burst length = 4, or an interrupted burst of 8. - 3. Three subsequent elements of data-out appear in the programmed order following DO n. - 4. Shown with nominal <sup>t</sup>AC, <sup>t</sup>DQSCK, and <sup>t</sup>DQSQ. - 5. READ to PRECHARGE equals two clocks, which allows two data pairs of data-out. - 6. A READ command with AUTO-PRECHARGE enabled, provided ${}^{t}RAS(MIN)$ is met, would cause a precharge to be performed at x number of clock cycles after the READ command, where x = BL/2. - 7. PRE = PRECHARGE command; ACT = ACTIVE command. #### **WRITEs** WRITE bursts are initiated with a WRITE command, as shown in Figure 19. The starting column and bank addresses are provided with the WRITE command, and auto precharge is either enabled or disabled for that access. If auto precharge is enabled, the row being accessed is precharged at the completion of the burst and after the <sup>t</sup>WR time. Note: For the WRITE commands used in the following illustrations, auto precharge is disabled. During WRITE bursts, the first valid data-in element will be registered on the first rising edge of DQS following the WRITE command, and subsequent data elements will be registered on successive edges of DQS. The LOW state on DQS between the WRITE command and the first rising edge is known as the write preamble; the LOW state on DQS following the last data-in element is known as the write postamble. The time between the WRITE command and the first corresponding rising edge of DQS (<sup>t</sup>DQSS) is specified with a relatively wide range (from 75 percent to 125 percent of one clock cycle). All of the WRITE diagrams show the nominal case, and where the two extreme cases (i.e., <sup>t</sup>DQSS [MIN] and <sup>t</sup>DQSS [MAX]) might not be intuitive, they have also been included. Figure 20 on page 36 shows the nominal case and the extremes of <sup>t</sup>DQSS for a burst of 4. Upon completion of a burst, assuming no other commands have been initiated, the DQ will remain High-Z and any additional input data will be ignored. Data for any WRITE burst may be concatenated with or truncated with a subsequent WRITE command. In either case, a continuous flow of input data can be maintained. The new WRITE command can be issued on any positive edge of clock following the previous WRITE command. The first data element from the new burst is applied after either the last element of a completed burst or the last desired data element of a longer burst which is being truncated. The new WRITE command should be issued x cycles after the first WRITE command, where x equals the number of desired data element pairs (pairs are required by the 2n-prefetch architecture). Figure 21 on page 37 shows concatenated bursts of 4. An example of nonconsecutive WRITEs is shown in Figure 22 on page 38. Full-speed random write accesses within a page or pages can be performed as shown in Figure 23 on page 39. Figure 19: WRITE Command Data for any WRITE burst may be followed by a subsequent READ command. To follow a WRITE without truncating the WRITE burst, <sup>t</sup>WTR should be met as shown in Figure 24 on page 40. Data for any WRITE burst may be truncated by a subsequent READ command, as shown in Figure 25 on page 41. Note that only the data-in pairs that are registered prior to the <sup>t</sup>WTR period are written to the internal array, and any subsequent data-in should be masked with DM as shown in Figure 26 on page 42. Data for any WRITE burst may be followed by a subsequent PRECHARGE command. To follow a WRITE without truncating the WRITE burst, <sup>t</sup>WR should be met as shown in Figure 27 on page 43. Data for any WRITE burst may be truncated by a subsequent PRECHARGE command, as shown in Figure 28 on page 44 and Figure 29 on page 45. Note that only the data-in pairs that are registered prior to the <sup>t</sup>WR period are written to the internal array, and any subsequent data-in should be masked with DM as shown in Figures 28 and 29. After the PRECHARGE command, a subsequent command to the same bank cannot be issued until <sup>t</sup>RP is met. Figure 20: WRITE Burst Notes: 1. DI b = data-in for column b. - 2. Three subsequent elements of data-in are applied in the programmed order following DI b. - 3. An uninterrupted burst of 4 is shown. - 4. A10 is LOW with the WRITE command (auto precharge is disabled). Figure 21: Consecutive WRITE to WRITE - Notes: 1. DI b, etc. = data-in for column b, etc. - 2. Three subsequent elements of data-in are applied in the programmed order following DI b. - 3. Three subsequent elements of data-in are applied in the programmed order following DL n - 4. An uninterrupted burst of 4 is shown. - 5. Each WRITE command may be to any bank. Figure 22: Nonconsecutive WRITE to WRITE Notes: 1. DI b, etc. = data-in for column b, etc. - 2. Three subsequent elements of data-in are applied in the programmed order following DI b. - 3. Three subsequent elements of data-in are applied in the programmed order following DI n. - 4. An uninterrupted burst of 4 is shown. - 5. Each WRITE command may be to any bank. Figure 23: Random WRITE Cycles Notes: 1. DI b, etc. = data-in for column b, etc. - 2. b', etc. = the next data-in following DI b, etc., according to the programmed burst order. - 3. Programmed burst length = 2, 4, or 8 in cases shown. - 4. Each WRITE command may be to any bank. Figure 24: WRITE to READ - Uninterrupting Notes: 1. DI b = data-in for column b, DO n = data-out for column n. - 2. Three subsequent elements of data-in are applied in the programmed order following DI b. - 3. An uninterrupted burst of 4 is shown. - 4. <sup>t</sup>WTR is referenced from the first positive CK edge after the last data-in pair. - The READ and WRITE commands are to same device. However, the READ and WRITE commands may be to different devices, in which case <sup>t</sup>WTR is not required and the READ command could be applied earlier. - 6. A10 is LOW with the WRITE command (auto precharge is disabled). Figure 25: WRITE to READ - Interrupting - Notes: 1. DI b = data-in for column b, DO n = data-out for column n. - 2. An interrupted burst of 4 is shown; two data elements are written. - 3. One subsequent element of data-in is applied in the programmed order following DI b. - 4. tWTR is referenced from the first positive CK edge after the last data-in pair. - 5. A10 is LOW with the WRITE command (auto precharge is disabled). - 6. DQS is required at T2 and T2n (nominal case) to register DM. - 7. If the burst of 8 was used, DM and DQS would be required at T3 and T3n because the READ command would not mask these two data elements. Figure 26: WRITE to READ - Odd Number of Data, Interrupting Notes: 1. DI b = data-in for column b, DO n = data-out for column n. - 2. An interrupted burst of 4 is shown; one data element is written. - 3. <sup>t</sup>WTR is referenced from the first positive CK edge after the last desired data-in pair (not the last two data elements). - 4. A10 is LOW with the WRITE command (auto precharge is disabled). - 5. DQS is required at T1n, T2, and T2n (nominal case) to register DM. - 6. If the burst of 8 was used, DM and DQS would be required at T3 T3n because the READ command would not mask these data elements. Figure 27: WRITE to PRECHARGE - Uninterrupting DON'T CARE TRANSITIONING DATA Notes: 1. DI b = data-in for column b. - 2. Three subsequent elements of data-in are applied in the programmed order following DI b. - 3. An uninterrupted burst of 4 is shown. - 4. tWR is referenced from the first positive CK edge after the last data-in pair. - 5. The PRECHARGE and WRITE commands are to the same device. However, the PRECHARGE and WRITE commands may be to different devices, in which case <sup>t</sup>WR is not required and the PRECHARGE command could be applied earlier. - 6. A10 is LOW with the WRITE command (auto precharge is disabled). - 7. PRE = PRECHARGE command. Figure 28: WRITE to Precharge - Interrupting Notes: 1. DI b = data-in for column b. - 2. Subsequent element of data-in is applied in the programmed order following DI b. - 3. An interrupted burst of 8 is shown; two data elements are written. - 4. <sup>t</sup>WR is referenced from the first positive CK edge after the last data-in pair. - 5. A10 is LOW with the WRITE command (auto precharge is disabled). - 6. DQS is required at T4 and T4n (nominal case) to register DM. - 7. If the burst of 4 was used, DQS and DM would not be required at T3, T3n, T4 and T4n. - 8. PRE = PRECHARGE command. Figure 29: WRITE to PRECHARGE Odd Number of Data, Interrupting Notes: 1. DI b = data-in for column b. - 2. An interrupted burst of 8 is shown; one data element is written. - 3. <sup>t</sup>WR is referenced from the first positive CK edge after the last data-in pair. - 4. A10 is LOW with the WRITE command (auto precharge is disabled). - 5. DQS is required at T4 and T4n (nominal case) to register DM. - 6. If the burst of 4 was used, DQS and DM would not be required at T3, T3n, T4 and T4n. - 7. PRE = PRECHARGE command. #### **PRECHARGE** The PRECHARGE command as shown in Figure 30, is used to deactivate the open row in a particular bank or the open row in all banks. The bank(s) will be available for a subsequent row access some specified time (<sup>t</sup>RP) after the PRECHARGE command is issued. Input A10 determines whether one or all banks are to be precharged, and in the case where only one bank is to be precharged, inputs BA0, BA1 select the bank. When all banks are to be precharged, inputs BA0, BA1 are treated as "Don't Care." Once a bank has been precharged, it is in the idle state and must be activated prior to any READ or WRITE commands being issued to that bank. Figure 30: PRECHARGE Command # **Power-Down (CKE Not Active)** Unlike SDR SDRAMs, DDR SDRAMs require CKE to be active at all times an access is in progress, from the issuing of a READ or WRITE command until completion of the access. Thus a clock suspend is not supported. For READs, an access completion is defined when the Read Postamble is satisfied; for WRITEs, an access completion is defined when the Write Recovery time (tWR) is satisfied. Power-down as shown in Figure 31 on page 47, is entered when CKE is registered LOW and all Table 9 (page 47) criteria are met. If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CK, CK#, and CKE. For maximum power savings, the DLL is frozen during precharge power-down mode. Exiting power-down requires the device to be at the same voltage and frequency as when it entered power-down. However, power-down duration is limited by the refresh requirements of the device (<sup>t</sup>REFC). While in power-down, CKE LOW and a stable clock signal must be maintained at the inputs of the DDR SDRAM, while all other input signals are "Don't Care." The power-down state is synchronously exited when CKE is registered HIGH (in conjunction with a NOP or DESELECT command). A valid executable command may be applied one clock cycle later. Figure 31: Power-Down **Table 9:** Truth Table – CKE Notes: 1-5 | CKE <sub>n-1</sub> | CKEn | <b>Current State</b> | Command <sub>n</sub> | Action <sub>n</sub> | Notes | |--------------------|------|----------------------|-------------------------|----------------------------|-------| | L | L | Power-Down | X | Maintain Power-Down | | | | | Self Refresh | X | Maintain Self Refresh | | | L | Н | Power-Down | DESELECT or NOP | Exit Power-Down | | | | | Self Refresh | DESELECT or NOP | Exit Self Refresh | 6 | | Н | L | All Banks Idle | DESELECT or NOP | Precharge Power-Down Entry | | | | | Bank(s) Active | DESELECT or NOP | Active Power-Down Entry | | | | | All Banks Idle | AUTO REFRESH | Self Refresh Entry | | | Н | Н | | See Table 10 on page 48 | | | Notes: 1. $CKE_n$ is the logic state of CKE at clock edge n; $CKE_{n-1}$ was the state of CKE at the previous clock edge. - 2. Current state is the state of the DDR SDRAM immediately prior to clock edge *n*. - 3. COMMAND<sub>n</sub> is the command registered at clock edge n, and ACTION<sub>n</sub> is a result of COMMAND<sub>n</sub>. - 4. All states and sequences not shown are illegal or reserved. - 5. CKE must not drop low during a column access. For a READ, this means CKE must stay high until after the Read Postamble time; for a WRITE, CKE must stay high until the WRITE Recovery Time (<sup>t</sup>WR) has been met. - Upon exit of the Self Refresh mode the DLL is automatically enabled, but a DLL Reset must still occur. A minimum of 200 clock cycles is needed before applying a READ command for the DLL to lock. DESELECT or NOP commands should be issued on any clock edges occurring during the <sup>t</sup>XSNR period. #### Table 10: Truth Table – Current State Bank *n* - Command to Bank *n* (Notes: 1-6; notes appear below and on next page) | Current<br>State | CS# | RAS# | CAS# | WE# | Command/Action | Notes | |------------------------|-----|------|------|-----|---------------------------------------------------|--------| | Any | Н | Х | Х | Х | DESELECT (NOP/continue previous operation) | | | | L | Н | Н | Н | NO OPERATION (NOP/continue previous operation) | | | Idle | L | L | Н | Н | ACTIVE (select and activate row) | | | | L | L | L | Н | AUTO REFRESH | 7 | | | L | L | L | L | LOAD MODE REGISTER | 7 | | Row | L | Н | L | Н | READ (select column and start READ burst) | 10 | | Active | L | Н | L | L | WRITE (select column and start WRITE burst) | 10 | | | L | L | Н | L | PRECHARGE (deactivate row in bank or banks) | 8 | | Read | L | Н | L | Н | READ (select column and start new READ burst) | 10 | | (Auto- | L | Н | L | L | WRITE (select column and start WRITE burst) | 10, 12 | | Precharge | L | L | Н | L | PRECHARGE (truncate READ burst, start PRECHARGE) | 8 | | Disabled) | L | Н | Н | L | BURST TERMINATE | 9 | | Write | L | Н | L | Н | READ (select column and start READ burst) | 10, 11 | | (Auto- | L | Н | L | L | WRITE (select column and start new WRITE burst) | 10 | | Precharge<br>Disabled) | L | L | Н | L | PRECHARGE (truncate WRITE burst, start PRECHARGE) | 8, 11 | Notes: 1. This table applies when $CKE_{n-1}$ was HIGH and $CKE_n$ is HIGH (see Table 9 on page 47) and after <sup>t</sup>XSNR has been met (if the previous state was self refresh). - 2. This table is bank-specific, except where noted (i.e., the current state is for a specific bank and the commands shown are those allowed to be issued to that bank when in that state). Exceptions are covered in the notes below. - 3. Current state definitions: - Idle: The bank has been precharged, and <sup>t</sup>RP has been met. - Row Active: A row in the bank has been activated, and <sup>t</sup>RCD has been met. No data bursts/accesses and no register accesses are in progress. - Read: A READ burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated. - Write: A WRITE burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated. - 4. The following states must not be interrupted by a command issued to the same bank. COMMAND INHIBIT or NOP commands, or allowable commands to the other bank should be issued on any clock edge occurring during these states. Allowable commands to the other bank are determined by its current state and Table 10, Truth Table Current State Bank n Command to Bank n, on page 48 and according to Table 11, Truth Table Current State Bank n Command to Bank m, on page 50. - Precharging: Starts with registration of a PRECHARGE command and ends when <sup>t</sup>RP is met. Once <sup>t</sup>RP is met, the bank will be in the idle state. - Row Activating: Starts with registration of an ACTIVE command and ends when <sup>t</sup>RCD is met. Once <sup>t</sup>RCD is met, the bank will be in the "row active" state. - Read w/Auto-Precharge Enabled: Starts with registration of a READ command with auto precharge enabled and ends when <sup>t</sup>RP has been met. Once <sup>t</sup>RP is met, the bank will be in the idle state. - Write w/Auto-Precharge Enabled: Starts with registration of a WRITE command with auto precharge enabled and ends when <sup>t</sup>RP has been met. Once <sup>t</sup>RP is met, the bank will be in the idle state. - The following states must not be interrupted by any executable command; COMMAND INHIBIT or NOP commands must be applied on each positive clock edge during these states. - Refreshing: Starts with registration of an AUTO REFRESH command and ends when <sup>t</sup>RFC is met. Once <sup>t</sup>RFC is met, the DDR SDRAM will be in the all banks idle state. - Accessing Mode Register: Starts with registration of a LOAD MODE REGISTER command and ends when <sup>t</sup>MRD has been met. Once <sup>t</sup>MRD is met, the DDR SDRAM will be in the all banks idle state. - Precharging All: Starts with registration of a PRECHARGE ALL command and ends when <sup>t</sup>RP is met. Once <sup>t</sup>RP is met, all banks will be in the idle state. - 6. All states and sequences not shown are illegal or reserved. - 7. Not bank-specific; requires that all banks are idle, and bursts are not in progress. - 8. May or may not be bank-specific; if multiple banks are to be precharged, each must be in a valid state for precharging. - 9. Not bank-specific; BURST TERMINATE affects the most recent READ burst, regardless of bank. - 10. READs or WRITEs listed in the Command/Action column include Reads or Writes with auto precharge enabled and READs or WRITEs with auto precharge disabled. - 11. Requires appropriate DM masking. - A WRITE command may be applied after the completion of the READ burst; otherwise, a BURST TERMINATE must be used to end the READ burst prior to asserting a WRITE command. #### Table 11: Truth Table – Current State Bank *n* - Command to Bank *m* Notes: 1-6; notes appear below and on next page | <b>Current State</b> | CS# | RAS# | CAS# | WE# | Command/Action | Notes | |---------------------------|-----|------|------|-----|-------------------------------------------------|----------| | Any | Н | Х | Х | Х | DESELECT (NOP/continue previous operation) | | | | L | Н | Н | Н | NO OPERATION (NOP/continue previous operation) | | | Idle | Х | Х | Х | Х | Any Command Otherwise Allowed to Bank m | | | Row | L | L | Н | Н | ACTIVE (select and activate row) | | | Activating, | L | Н | L | Н | READ (select column and start READ burst) | 7 | | Active, or<br>Precharging | L | Н | L | L | WRITE (select column and start WRITE burst) | 7 | | Precharging | L | L | Н | L | PRECHARGE | | | Read | L | L | Н | Н | ACTIVE (select and activate row) | | | (Auto- | L | Н | L | Н | READ (select column and start new READ burst) | 7 | | Precharge<br>Disabled) | L | Н | L | L | WRITE (select column and start WRITE burst) | 7, 9 | | Disabled) | L | L | Н | L | PRECHARGE | | | Write | L | L | Н | Н | ACTIVE (select and activate row) | | | (Auto- | L | Н | L | Н | READ (select column and start READ burst) | 7, 8 | | Precharge<br>Disabled) | L | Н | L | L | WRITE (select column and start new WRITE burst) | 7 | | Disabled) | L | L | Н | L | PRECHARGE | | | Read | L | L | Н | Н | ACTIVE (select and activate row) | | | (With Auto- | L | Н | L | Н | READ (select column and start new READ burst) | 7, 3a | | Precharge) | L | Н | L | L | WRITE (select column and start WRITE burst) | 7, 9, 3a | | | L | L | Н | L | PRECHARGE | | | Write | L | L | Н | Н | ACTIVE (select and activate row) | | | (With Auto- | L | Н | L | Н | READ (select column and start READ burst) | 7, 3a | | Precharge) | L | Н | L | L | WRITE (select column and start new WRITE burst) | 7, 3a | | | L | L | Н | L | PRECHARGE | | - Notes: 1. This table applies when $CKE_{n-1}$ was HIGH and $CKE_n$ is HIGH (see Truth Table 2) and after <sup>t</sup>XSNR has been met (if the previous state was self refresh). - 2. This table describes alternate bank operation, except where noted (i.e., the current state is for bank *n* and the commands shown are those allowed to be issued to bank *m*, assuming that bank *m* is in such a state that the given command is allowable). Exceptions are covered in the notes below. - 3. Current state definitions: - Idle: The bank has been precharged, and <sup>t</sup>RP has been met. - Row Active: A row in the bank has been activated, and <sup>t</sup>RCD has been met. No data bursts/accesses and no register accesses are in progress. - Read: A READ burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated. - Write: A WRITE burst has been initiated, with auto precharge disabled, and has not yet terminated or been terminated - Read with Auto Precharge Enabled: See following text 3a - Write with Auto Precharge Enabled: See following text 3a - a. The read with auto precharge enabled or write with auto precharge enabled states can each be broken into two parts: the access period and the precharge period. For read with auto precharge, the precharge period is defined as if the same burst was executed with auto precharge disabled and then followed with the earliest possible PRECHARGE command that still accesses all of the data in the burst. For write with auto precharge, the precharge period begins when <sup>t</sup>WR ends, with <sup>t</sup>WR measured as if auto precharge was disabled. The access period starts with registration of the command and ends where the precharge period (or <sup>t</sup>RP) begins. This device supports concurrent auto precharge such that when a read with auto precharge is enabled or a write with auto precharge is enabled any command to other banks is allowed, as long as that command does not interrupt the read or write data transfer already in process. In either case, all other related limitations apply (e.g., contention between read data and write data must be avoided). b. The minimum delay from a read or write command with auto precharge enabled, to a command to a different bank is summarized below:. CL<sub>RU</sub> = CAS Latency (CL) rounded up to the next integer BL = Burst Length | From Command | To Command | Minimum Delay<br>(with Concurrent Auto Precharge) | |--------------|---------------------|----------------------------------------------------------| | WRITE w/AP | READ or READ w/AP | [1 + (BL/2)] * <sup>t</sup> CK + <sup>t</sup> WTR | | | WRITE or WRITE w/AP | (BL/2) * <sup>t</sup> CK | | | PRECHARGE | 1 <sup>t</sup> CK | | | ACTIVE | 1 <sup>t</sup> CK | | READ w/AP | READ or READ w/AP | (BL/2) * <sup>t</sup> CK | | | WRITE or WRITE w/AP | [CL <sub>RU</sub> <sup>+</sup> (BL/2)] * <sup>t</sup> CK | | | PRECHARGE | 1 <sup>t</sup> CK | | | ACTIVE | 1 <sup>t</sup> CK | - 4. AUTO REFRESH and LOAD MODE REGISTER commands may only be issued when all banks are idle. - 5. A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only. - 6. All states and sequences not shown are illegal or reserved. - 7. READs or WRITEs listed in the Command/Action column include READs or WRITEs with auto precharge enabled and READs or WRITEs with auto precharge disabled. - 8. Requires appropriate DM masking. - A WRITE command may be applied after the completion of the READ burst; otherwise, a BURST TERMINATE must be used to end the READ burst prior to asserting a WRITE command. # **Absolute Maximum Ratings** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | VDD Supply Voltage Relative to Vss | 1V to +3.6V | |----------------------------------------------------|---------------| | VDDQ Supply Voltage Relative to Vss | 1V to +3.6V | | VREF and Inputs Voltage Relative to Vss | 1V to +3.6V | | I/O Pins Voltage Relative to Vss0.5V to | VDDQ +0.5V | | Operating Temperature, $T_A$ (ambient, Commercial) | .0°C to +70°C | | Storage Temperature (plastic) | 5°C to +150°C | Table 12: DC Electrical Characteristics and Operating Conditions (-6T, -75) $0^{\circ}\text{C} \le T_{A} \le +70^{\circ}\text{C}$ ; VDDQ = $+2.5\text{V} \pm 0.2\text{V}$ , VDD = $+2.5\text{V} \pm 0.2\text{V}$ ; Notes: 1–5, 16, notes appear on page 65-70 | Parameter/Condition | Symbol | Min | Max | Units | Notes | |--------------------------------------------------------------------------------------------------------------------------------|---------|-------------|-------------|-------|-----------| | Supply Voltage | VDD | 2.3 | 2.7 | V | 36, 41 | | I/O Supply Voltage | VddQ | 2.3 | 2.7 | V | 36, 41 44 | | I/O Reference Voltage | VREF | 0.49 x VDDQ | 0.51 x VDDQ | V | 6, 44 | | I/O Termination Voltage (system) | VTT | Vref - 0.04 | VREF + 0.04 | V | 7, 44 | | Input High (Logic 1) Voltage | Vih(dc) | VREF + 0.15 | VDD + 0.3 | V | 28 | | Input Low (Logic 0) Voltage | VIL(DC) | -0.3 | Vref - 0.15 | V | 28 | | INPUT LEAKAGE CURRENT Any input $0V \le VIN \le VDD$ , VREF PIN $0V \le VIN \le 1.35V$ (All other pins not under test = $0V$ ) | lı | -2 | 2 | μА | | | OUTPUT LEAKAGE CURRENT (DQs are disabled; $0V \le VOUT \le VDDQ$ ) | loz | -5 | 5 | μA | | | OUTPUT LEVELS: Full drive option - x4, x8, x16 High Current (Vout = VddQ - 0.373V, minimum Vref, minimum Vtt) | Іон | -16.8 | - | mA | 37, 39 | | Low Current (Voυτ = 0.373V, maximum Vref, maximum Vττ) | lor | 16.8 | - | mA | | | OUTPUT LEVELS: Reduced drive option - x16 only<br>High Current (Vout = VddQ - 0.763V, minimum VREF,<br>minimum VTT) | Іонг | -9 | - | mA | 38, 39 | | Low Current (Voυτ = 0.763V, maximum Vref, maximum Vττ) | lolr | 9 | - | mA | | #### Table 13: DC Electrical Characteristics and Operating Conditions (-5B DDR400) Notes: 1–5, 16, and 53; Notes appear on page 65-70; $0^{\circ}C \le T_A \le +70^{\circ}C$ ; $VDDQ = +2.6V \pm 0.1V$ , $VDD = +2.6V \pm 0.1V$ | Parameter/Condition | Symbol | Min | Max | Units | Notes | |--------------------------------------------------------------------------------------------------------------------------------|---------|-------------|-------------|-------|------------------| | Supply Voltage | VDD | 2.5 | 2.7 | V | 36, 41, 52 | | I/O Supply Voltage | VddQ | 2.5 | 2.7 | V | 36, 41 44,<br>52 | | I/O Reference Voltage | VREF | 0.49 x VDDQ | 0.51 x VDDQ | V | 6, 44 | | I/O Termination Voltage (system) | VTT | Vref - 0.04 | VREF + 0.04 | V | 7, 44 | | Input High (Logic 1) Voltage | Vih(DC) | VREF + 0.15 | VDD + 0.3 | V | 28 | | Input Low (Logic 0) Voltage | VIL(DC) | -0.3 | Vref - 0.15 | V | 28 | | INPUT LEAKAGE CURRENT Any input $0V \le VIN \le VDD$ , VREF PIN $0V \le VIN \le 1.35V$ (All other pins not under test = $0V$ ) | lı | -2 | 2 | μА | | | OUTPUT LEAKAGE CURRENT (DQs are disabled; $0V \le VOUT \le VDDQ$ ) | loz | -5 | 5 | μA | | | OUTPUT LEVELS: Full drive option - x4, x8, x16<br>High Current (Vout = VDDQ - 0.373V, minimum VREF,<br>minimum VTT) | Іон | -16.8 | - | mA | 37, 39 | | Low Current (Vout = 0.373V, maximum Vref, maximum VTT) | lor | 16.8 | - | mA | | | OUTPUT LEVELS: Reduced drive option - x16 only High Current (Vout = VddQ - 0.763V, minimum VREF, minimum VTT) | Іонг | -9 | - | mA | 38, 39 | | Low Current (Vout = 0.763V, maximum Vref, maximum Vtt) | lolr | 9 | - | mA | | #### Table 14: **AC Input Operating Conditions** $0^{\circ}\text{C} \le T_{A} \le +70^{\circ}\text{C}$ ; VDDQ = +2.5V ±0.2V, VDD = +2.5V ±0.2V; Notes: 1–5, 16, notes appear on page 65-70 | Parameter/Condition | Symbol | Min | Max | Units | Notes | |------------------------------|----------|--------------|--------------|-------|------------| | Input High (Logic 1) Voltage | Vih(AC) | VREF + 0.310 | - | V | 14, 28, 40 | | Input Low (Logic 0) Voltage | VIL(AC) | - | Vref - 0.310 | V | 14, 28, 40 | | I/O Reference Voltage | Vref(AC) | 0.49 x VDDQ | 0.51 x VddQ | V | 6 | Figure 32: Input Voltage Waveform # **Table 15: Clock Input Operating Conditions** $0^{\circ}C \le T_{\Delta} \le +70^{\circ}C$ ; VDDQ = +2.5V ±0.2V, VDD = +2.5V ±0.2V; Notes: 1–5, 15, 16, 30; notes appear on page 65-70 | Parameter/Condition | Symbol | Min | Max | Units | Notes | |------------------------------------------------|---------|------------------|------------------|-------|-------| | Clock Input Mid-Point Voltage; CK and CK# | Vmp(dc) | 1.15 | 1.35 | V | 6, 9 | | Clock Input Voltage Level; CK and CK# | Vin(dc) | -0.3 | VDDQ + 0.3 | V | 6 | | Clock Input Differential Voltage; CK and CK# | VID(DC) | 0.36 | VDDQ + 0.6 | V | 6, 8 | | Clock Input Differential Voltage; CK and CK# | VID(AC) | 0.7 | VDDQ + 0.6 | V | 8 | | Clock Input Crossing Point Voltage; CK and CK# | Vix(AC) | 0.5 x VddQ - 0.2 | 0.5 x VDDQ + 0.2 | V | 9 | Figure 33: SSTL\_2 Clock Input - Notes: 1. This provides a minimum of 1.15V to a maximum of 1.35V, and is always half of VDDQ. - 2. CK and CK# must cross in this region. - 3. CK and CK# must meet at least VID(DC) min when static and is centered around VMP(DC) - 4. CK and CK# must have a minimum 700mv peak to peak swing. - 5. CK or CK# may not be more positive than VDDQ+ 0.3V or more negative than Vss 0.3V. - 6. For AC operation, all DC clock requirements must also be satisfied. - 7. Numbers in diagram reflect nominal values. # **Table 16: Capacitance (x4, x8)** (Note: 13; notes appear on page 65-70) | Parameter | Symbol | Min | Max | Units | Notes | |------------------------------------------------------------|-------------------|-----|------|-------|-------| | Delta Input/Output Capacitance: DQ0-DQ3 (x4), DQ0-DQ7 (x8) | DCıo | _ | 0.50 | pF | 24 | | Delta Input Capacitance: Command and Address | DC <sub>1</sub> 1 | _ | 0.50 | pF | 29 | | Delta Input Capacitance: CK, CK# | DC <sub>1</sub> 2 | _ | 0.25 | pF | 29 | | Input/Output Capacitance: DQs, DQS, DM | Cıo | 4.0 | 5.0 | pF | | | Input Capacitance: Command and Address | C <sub>1</sub> 1 | 2.0 | 3.0 | pF | | | Input Capacitance: CK, CK# | Cı2 | 2.0 | 3.0 | pF | | | Input Capacitance: CKE | Сіз | 2.0 | 3.0 | pF | | ## **Table 17: Capacitance (x16)** (Note: 13; notes appear on page 65-70) | Parameter | Symbol | Min | Max | Units | Notes | |-----------------------------------------------------|-------------------|-----|------|-------|-------| | Delta Input/Output Capacitance: DQ0-DQ7, LDQS, LDM | DCIOL | _ | 0.50 | pF | 24 | | Delta Input/Output Capacitance: DQ8-DQ15, UDQS, UDM | DCiou | _ | 0.50 | pF | 24 | | Delta Input Capacitance: Command and Address | DC <sub>1</sub> 1 | _ | 0.50 | pF | 29 | | Delta Input Capacitance: CK, CK# | DC <sub>1</sub> 2 | - | 0.25 | pF | 29 | | Input/Output Capacitance: DQ, LDQS, UDQS, LDM, UDM | Cıo | 4.0 | 5.0 | pF | | | Input Capacitance: Command and Address | C <sub>1</sub> 1 | 2.0 | 3.0 | pF | | | Input Capacitance: CK, CK# | C <sub>12</sub> | 2.0 | 3.0 | pF | | | Input Capacitance: CKE | Сіз | 2.0 | 3.0 | pF | | # **Table 18:** IDD Specifications and Conditions (x4, x8) $0^{\circ}\text{C} \le T_{A} \le +70^{\circ}\text{C}$ ; VDDQ = +2.5V ±0.2V, VDD = +2.5V ±0.2V; Notes: 1–5, 10, 12, 14; notes appear on page 65-70; See also Table 20, Idd Test Cycle Times, on page 59 | | | | | Мах | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------|-----|-----|-----|-------|---------------| | Parameter/Condition | | Symbol | -5B | -6T | -75 | Units | Notes | | OPERATING CURRENT: One bank; Active <sup>†</sup> RC = <sup>†</sup> RC (MIN); <sup>†</sup> CK = <sup>†</sup> CK (MIN); DQ, DN changing once per clock cycle; Address an changing once every two clock cycles | and DQS inputs | Oddl | 165 | 160 | 145 | mA | 22, 47 | | OPERATING CURRENT: One bank; Active<br>Burst = 4; <sup>t</sup> RC = <sup>t</sup> RC (MIN); <sup>t</sup> CK = <sup>t</sup> CK (MI<br>Address and control inputs changing on | N); Ιουτ = 0mA; | ldd1 | 200 | 195 | 180 | mA | 22, 47 | | PRECHARGE POWER-DOWN STANDBY (banks idle; Power-down mode; <sup>t</sup> CK = <sup>t</sup> C CKE = (LOW) | | IDD2P | 13 | 10 | 10 | mA | 23, 32,<br>49 | | IDLE STANDBY CURRENT: CS# = HIGH; A tCK = tCK (MIN); CKE = HIGH; Address an inputs changing once per clock cycle. VIN DQS, and DM | d other control | Idd2F | 70 | 65 | 60 | mA | 49 | | ACTIVE POWER-DOWN STANDBY CURR active; Power-down mode; <sup>t</sup> CK = <sup>t</sup> CK (MIN); CKE | | IDD3P | 40 | 35 | 30 | mA | 23, 32,<br>49 | | ACTIVE STANDBY CURRENT: CS# = HIGH<br>One bank active; <sup>t</sup> RC = <sup>t</sup> RAS (MAX); <sup>t</sup> CK =<br>and DQS inputs changing twice per clock<br>other control inputs changing once per clo | tCK (MIN); DQ, DM<br>cycle; Address and | IDD3N | 55 | 50 | 45 | mA | 22, 47 | | OPERATING CURRENT: Burst = 2; Reads;<br>One bank active; Address and control inpoper clock cycle; <sup>t</sup> CK = <sup>t</sup> CK (MIN); IOUT = 0m | uts changing once | Idd4R | 225 | 220 | 200 | mA | 22, 47 | | OPERATING CURRENT: Burst = 2; Writes;<br>One bank active; Address and control inp<br>per clock cycle; <sup>t</sup> CK = <sup>t</sup> CK (MIN); DQ, DM, changing twice per clock cycle | uts changing once | Idd4W | 235 | 230 | 210 | mA | 22 | | AUTO REFRESH BURST CURRENT: | <sup>t</sup> REFC = <sup>t</sup> RFC (MIN) | IDD5 | 345 | 340 | 330 | mA | 48 | | | <sup>t</sup> REFC = 7.8us | IDD5A | 13 | 10 | 10 | mA | 27, 48 | | SELF REFRESH CURRENT: CKE ≤ 0.2V | Standard | IDD6 | 10 | 9 | 9 | mA | 11 | | OPERATING CURRENT: Four bank interleaving READs (Burst = 4) with auto precharge, <sup>t</sup> RC = minimum <sup>t</sup> RC allowed; <sup>t</sup> CK = <sup>t</sup> CK (MIN); Address and control inputs change only during Active READ, or WRITE commands | | lod7 | 530 | 525 | 485 | mA | 22, 47 | ## **Table 19: IDD Specifications and Conditions (x16)** $0^{\circ}\text{C} \le T_{A} \le +70^{\circ}\text{C}$ ; VDDQ = +2.5V ±0.2V, VDD = +2.5V ±0.2V (-6T/-75), +2.6V ±0.1V (-5B); Notes: 1–5, 10, 12, 14; notes appear on page 65-70; See also Table 20, Idd Test Cycle Times, on page 59 | | | | | Max | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------|-----|-----|-----|--------|---------------| | Parameter/Condition | | Symbol | -5B | -6Т | -75 | Units | Notes | | OPERATING CURRENT: One bank; Active <sup>t</sup> RC = <sup>t</sup> RC (MIN); <sup>t</sup> CK = <sup>t</sup> CK (MIN); DQ, DM changing once per clock cycle; Address an changing once every two clock cycles | and DQS inputs | IDD0 | 170 | 165 | 145 | mA | 22, 47 | | OPERATING CURRENT: One bank; Active<br>Burst = 4; <sup>t</sup> RC = <sup>t</sup> RC (MIN); <sup>t</sup> CK = <sup>t</sup> CK (MI<br>Address and control inputs changing one | N); Ιουτ = 0mA; | IDD1 | 215 | 210 | 195 | mA | 22, 47 | | PRECHARGE POWER-DOWN STANDBY C<br>banks idle; Power-down mode; <sup>t</sup> CK = <sup>t</sup> C<br>CKE = (LOW) | | IDD2P | 15 | 10 | 10 | mA | 23, 32,<br>49 | | TIDLE STANDBY CURRENT: CS# = HIGH; A tCK = tCK (MIN); CKE = HIGH; Address and inputs changing once per clock cycle. Vin DQS, and DM | d other control | IDD2F | 70 | 65 | 60 | mA | 49 | | ACTIVE POWER-DOWN STANDBY CURRI<br>active;<br>Power-down mode; <sup>t</sup> CK = <sup>t</sup> CK (MIN); CKE | | IDD3P | 40 | 35 | 30 | mA | 23, 32,<br>49 | | ACTIVE STANDBY CURRENT: CS# = HIGH<br>One bank active; <sup>t</sup> RC = <sup>t</sup> RAS (MAX); <sup>t</sup> CK = <sup>t</sup><br>and DQS inputs changing twice per clock of<br>other control inputs changing once per clo | CK (MIN); DQ, DM<br>cycle; Address and | IDD3N | 55 | 50 | 45 | mA | 22, 47 | | OPERATING CURRENT: Burst = 2; Reads; One bank active; Address and control inpuper clock cycle; <sup>t</sup> CK = <sup>t</sup> CK (MIN); lout = 0m | its changing once | IDD4R | 280 | 270 | 245 | mA | 22, 47 | | OPERATING CURRENT: Burst = 2; Writes; burst; One bank active; Address and control inp per clock cycle; <sup>t</sup> CK = <sup>t</sup> CK (MIN); DQ, DM, a changing twice per clock cycle | Continuous uts changing once | IDD4W | 285 | 275 | 250 | mA | 22 | | AUTO REFRESH BURST CURRENT: | IDD5 | 345 | 340 | 330 | mA | 48 | | | | Idd5A | 15 | 10 | 10 | mA | 27, 48 | | | SELF REFRESH CURRENT: CKE ≤ 0.2V | IDD6 | 10 | 9 | 9 | mA | 11 | | | OPERATING CURRENT: Four bank interle<br>(Burst = 4) with auto precharge, <sup>t</sup> RC = mini<br><sup>t</sup> CK = <sup>t</sup> CK (MIN); Address and control inpu<br>during Active READ, or WRITE commands | ldd7 | 545 | 535 | 495 | mA | 22, 47 | | Table 20: IDD Test Cycle Times Values reflect number of clock cycles for each test. | IDD Test | Speed<br>Grade | Clock Cycle<br>Time | <sup>t</sup> RRD | <sup>t</sup> RCD | <sup>t</sup> RAS | <sup>t</sup> RP | <sup>t</sup> RC | <sup>t</sup> RFC | <sup>t</sup> REFI | CL | |----------|----------------|---------------------|------------------|------------------|------------------|-----------------|-----------------|------------------|-------------------|-----| | | -75 | 7.5ns | NA | NA | 6 | 3 | 9 | NA | NA | NA | | IDD0 | -6T | 6ns | NA | NA | 7 | 3 | 10 | NA | NA | NA | | | -5B | 5ns | NA | NA | 8 | 3 | 11 | NA | NA | NA | | | -75 | 7.5ns | NA | NA | 6 | 3 | 9 | NA | NA | 2.5 | | IDD1 | -6T | 6ns | NA | NA | 7 | 3 | 10 | NA | NA | 2.5 | | | -5B | 5ns | NA | NA | 8 | 3 | 11 | NA | NA | 3 | | | -75 | 7.5ns | NA 2.5 | | IDD4R | -6T | 6ns | NA 2.5 | | | -5B | 5ns | NA 3 | | | -75 | 7.5ns | NA | IDD4W | -6T | 6ns | NA | | -5B | 5ns | NA | | -75 | 7.5ns | NA | NA | NA | NA | NA | 16 | 16 | NA | | IDD5 | -6T | 6ns | NA | NA | NA | NA | NA | 20 | 20 | NA | | | -5B | 5ns | NA | NA | NA | NA | NA | 24 | 24 | NA | | | -75 | 7.5ns | NA | NA | NA | NA | NA | 16 | 1,026 | NA | | IDD5A | -6T | 6ns | NA | NA | NA | NA | NA | 20 | 1,182 | NA | | | -5B | 5ns | 2/4 | NA | NA | NA | NA | 24 | 1,414 | NA | | | -75 | 7.5ns | 2/4 | 3 | NA | 3 | 10 | NA | NA | 2.5 | | IDD7 | -6T | 6ns | 2/4 | 3 | NA | 3 | 10 | NA | NA | 2.5 | | | -5B | 5ns | 2/4 | 3 | NA | 3 | 11 | NA | NA | 3 | Table 21: Electrical Characteristics and AC Operating Conditions (-6T, -75) $0^{\circ}C \leq T_{A} \leq +70^{\circ}C; \ VDDQ = +2.5V \ \pm 0.2V, \ VDD = +2.5V \ \pm 0.2V; \ Notes: 1-5, 14-17, 33, \ notes \ appear \ on \ page 65-70$ | AC Characteristics | | | -6T (1 | rsop) | -7 | 75 | | | |-----------------------------------------------------------|----------|------------------------------|----------------------------------|--------|----------------------------------|-------------------|-----------------|--------| | Parameter | | Symbol | Min | Max | Min | Max | Units | Notes | | Access window of DQs from CK/CK# | | <sup>t</sup> AC | -0.70 | +0.70 | -0.75 | +0.75 | ns | | | CK high-level width | | <sup>t</sup> CH | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | 30 | | CK low-level width | | <sup>t</sup> CL | 0.45 | 0.55 | 0.45 | 0.55 | <sup>t</sup> CK | 30 | | Clock cycle time | CL = 2.5 | <sup>t</sup> CK (2.5) | 6 | 13 | 7.5 | 13 | ns | 45, 51 | | , | CL = 2 | <sup>t</sup> CK (2) | 7.5 | 13 | 10 | 13 | ns | 45, 51 | | DQ and DM input hold time relative to DQS | 1 | <sup>t</sup> DH | 0.45 | | 0.5 | | ns | 26, 31 | | DQ and DM input setup time relative to DQS | | <sup>t</sup> DS | 0.45 | | 0.5 | | ns | 26, 31 | | DQ and DM input pulse width (for each input) | | <sup>t</sup> DIPW | 1.75 | | 1.75 | | ns | 31 | | Access window of DQS from CK/CK# | | <sup>t</sup> DQSCK | -0.6 | +0.6 | -0.75 | +0.75 | ns | | | DQS input high pulse width | | <sup>t</sup> DQSH | 0.35 | | 0.35 | | <sup>t</sup> CK | | | DQS input low pulse width | | <sup>t</sup> DQSL | 0.35 | | 0.35 | | <sup>t</sup> CK | | | DQS-DQ skew, DQS to last DQ valid, per group, per | access | †DQSQ | | 0.45 | | 0.5 | ns | 25, 26 | | Write command to first DQS latching transition | | <sup>t</sup> DQSS | 0.75 | 1.25 | 0.75 | 1.25 | <sup>t</sup> CK | | | DQS falling edge to CK rising - setup time | | t <sub>DSS</sub> | 0.2 | | 0.2 | | <sup>t</sup> CK | | | DQS falling edge from CK rising - hold time | | <sup>t</sup> DSH | 0.2 | | 0.2 | | <sup>t</sup> CK | | | Half clock period | | <sup>t</sup> HP | <sup>t</sup> CH, <sup>t</sup> CL | | <sup>t</sup> CH, <sup>t</sup> CL | | ns | 34 | | Data-out high-impedance window from CK/CK# | | tHZ | | +0.7 | | +0.75 | ns | 18, 42 | | Data-out low-impedance window from CK/CK# | | <sup>t</sup> LZ | -0.7 | | -0.75 | | ns | 18, 42 | | Address and control input hold time (slew rate $\geq$ 1\ | //ns) | t <sub>IH</sub> <sub>E</sub> | .75 | | .90 | | ns | | | Address and control input setup time (slew rate $\geq 1$ | | tIS <sub>F</sub> | .75 | | .90 | | ns | | | Addr. and control input hold time (0.5V/ns $\leq$ slew ra | | tIH <sub>S</sub> | 0.8 | | 1 | | ns | 14 | | Addr. and control input setup time (0.5V/ns ≤ slew | | tIS <sub>S</sub> | 0.8 | | 1 | | ns | 14 | | Address and Control input pulse width (for each in | | tIPW | 2.2 | | 2.2 | | ns | | | LOAD MODE REGISTER command cycle time | . , | <sup>t</sup> MRD | 12 | | 15 | | ns | | | DQ-DQS hold, DQS to first DQ to go non-valid, per | access | <sup>t</sup> QH | <sup>t</sup> HP | | <sup>t</sup> HP | | ns | 25, 26 | | | | - | - <sup>t</sup> QHS | | - <sup>t</sup> QHS | | | | | Data Hold Skew Factor | | <sup>t</sup> QHS | | 0.55 | | 0.75 | ns | | | ACTIVE to PRECHARGE command | | <sup>t</sup> RAS | 42 | 70,000 | 40 | 120,000 | ns | 35, 53 | | ACTIVE to READ with Auto precharge command | | <sup>t</sup> RAP | 15 | | 20 | | ns | | | ACTIVE to ACTIVE/AUTO REFRESH command period | k | <sup>t</sup> RC | 60 | | 65 | | ns | | | AUTO REFRESH command period | | <sup>t</sup> RFC | 120 | | 120 | | ns | 49 | | ACTIVE to READ or WRITE delay | | <sup>t</sup> RCD | 15 | | 20 | | ns | | | PRECHARGE command period | | <sup>t</sup> RP | 15 | | 20 | | ns | | | DQS read preamble | | <sup>t</sup> RPRE | 0.9 | 1.1 | 0.9 | 1.1 | <sup>t</sup> CK | 43 | | DQS read postamble | | <sup>t</sup> RPST | 0.4 | 0.6 | 0.4 | 0.6 | <sup>t</sup> CK | 43 | | ACTIVE bank a to ACTIVE bank b command | | <sup>t</sup> RRD | 12 | | 15 | | ns | | | DQS write preamble | | <sup>t</sup> WPRE | 0.25 | | 0.25 | | <sup>t</sup> CK | | | DQS write preamble setup time | | <sup>t</sup> WPRES | 0 | | 0 | | ns | 20, 21 | | DQS write postamble | | tWPST | 0.4 | 0.6 | 0.4 | 0.6 | <sup>t</sup> CK | 19 | | Write recovery time | | <sup>t</sup> WR | 15 | | 15 | | ns | | | Internal WRITE to READ command delay | | <sup>t</sup> WTR | 1 | | 1 | | <sup>t</sup> CK | | | Data valid output window (DVW) | | N/A | <sup>t</sup> QH - <sup>1</sup> | DQSQ | tQH - | <sup>t</sup> DQSQ | ns | 25 | | REFRESH to REFRESH command interval | | <sup>t</sup> REFC | | 70.3 | | 70.3 | μs | 23 | ### Table 21: Electrical Characteristics and AC Operating Conditions (-6T, -75) $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ; VDDQ = +2.5V ±0.2V, VDD = +2.5V ±0.2V; Notes: 1–5, 14–17, 33, notes appear on page 65-70 | AC Characteristics | | | -6T (TSOP) | | -75 | | | |---------------------------------------|-------------------|-----|------------|-------|-----|-----------------|-------| | Parameter | Symbol | Min | Max | Min | Max | Units | Notes | | Average periodic refresh interval | <sup>t</sup> REFI | | 7.8 | | 7.8 | μs | 23 | | Terminating voltage delay to VDD | <sup>t</sup> VTD | 0 | | 0 | | ns | | | Exit SELF REFRESH to non-READ command | <sup>t</sup> XSNR | 126 | | 127.5 | | ns | | | Exit SELF REFRESH to READ command | <sup>t</sup> XSRD | 200 | | 200 | | <sup>t</sup> CK | | Table 22: Electrical Characteristics & Recommended AC Operating Conditions (-5B) Notes: 1–5, 14–17, 33; notes appear on page 65–70; $0^{\circ}\text{C} \le \text{T}_{A} \le +70^{\circ}\text{C}$ ; $\text{VDDQ} = +2.6\text{V} \pm 0.1\text{V}$ , $\text{VDD} = +2.6\text{V} \pm 0.1\text{V}$ | AC Characteristics | | -5 | В | | | | |-------------------------------------------|---------------------|------------------------------|---------------------------------------|-----------------|-----------------|--------| | Parameter | | Symbol | Min | Max | Units | Notes | | Access window of DQs from CK/CK# | | <sup>t</sup> AC | -0.70 | +0.70 | ns | | | CK high-level width | | <sup>t</sup> CH | 0.45 | 0.55 | <sup>t</sup> CK | 30 | | CK low-level width | <sup>t</sup> CL | 0.45 | 0.55 | <sup>t</sup> CK | 30 | | | Clock cycle time | CL = 3 | <sup>t</sup> CK (3) | 5 | 7.5 | ns | 45, 51 | | • | CL = 2.5 | <sup>t</sup> CK (2.5) | 6 | 13 | ns | 45, 51 | | | CL = 2 | <sup>t</sup> CK (2) | 7.5 | 13 | ns | 45, 51 | | DQ and DM input hold time relative to I | DQS | <sup>t</sup> DH | 0.40 | | ns | 26, 31 | | DQ and DM input setup time relative to | DQS | <sup>t</sup> DS | 0.40 | | ns | 26, 31 | | DQ and DM input pulse width (for each | input) | <sup>t</sup> DIPW | 1.75 | | ns | 31 | | Access window of DQS from CK/CK# | · | <sup>t</sup> DQSCK | -0.60 | +0.60 | <sup>t</sup> CK | | | DQS input high pulse width | | <sup>t</sup> DQSH | 0.35 | | <sup>t</sup> CK | | | DQS input low pulse width | | <sup>t</sup> DQSL | 0.35 | | ns | | | DQS–DQ skew, DQS to last DQ valid, per | group, per access | <sup>t</sup> DQSQ | | 0.40 | <sup>t</sup> CK | 25, 26 | | WRITE command to first DQS latching tr | • • • | <sup>t</sup> DQSS | 0.72 | 1.28 | <sup>t</sup> CK | | | DQS falling edge to CK rising – setup tim | | <sup>t</sup> DSS | 0.2 | | <sup>t</sup> CK | | | DQS falling edge from CK rising – hold t | ime | <sup>t</sup> DSH | 0.2 | | ns | | | Half clock period | | <sup>t</sup> HP | <sup>t</sup> CH, <sup>t</sup> CL | | ns | 34 | | Data-out high-impedance window from | CK/CK# | <sup>t</sup> HZ | | +0.70 | ns | 18, 42 | | Data-out low-impedance window from ( | CK/CK# | <sup>t</sup> LZ | -0.70 | | ns | 18, 42 | | Address and control input hold time (sle | w rate ≤ 0.5V/ns) | <sup>t</sup> IH <sub>F</sub> | 0.60 | | ns | 14 | | Address and control input setup time (sl- | ew rate ≤ 0.5V/ns) | <sup>t</sup> IS <sub>F</sub> | 0.60 | | ns | 14 | | Address and Control input pulse width ( | for each input) | <sup>t</sup> IPW | 2.2 | | ns | | | LOAD MODE REGISTER command cycle t | ime | <sup>t</sup> MRD | 10 | | ns | | | DQ-DQS hold, DQS to first DQ to go nor | n-valid, per access | <sup>t</sup> QH | <sup>t</sup> HP<br>- <sup>t</sup> QHS | | ns | 25, 26 | | Data hold skew factor | | <sup>t</sup> QHS | | 0.50 | ns | | | ACTIVE to PRECHARGE command | | <sup>t</sup> RAS | 40 | 70,000 | ns | 35 | | ACTIVE to READ with auto precharge co | mmand | <sup>t</sup> RAP | 15 | | ns | | | ACTIVE to ACTIVE/AUTO REFRESH comm | and period | <sup>t</sup> RC | 55 | | ns | | | AUTO REFRESH command period | | <sup>t</sup> RFC | 120 | | ns | 49 | | ACTIVE to READ or WRITE delay | | <sup>t</sup> RCD | 15 | | ns | | | PRECHARGE command period | | <sup>t</sup> RP | 15 | | ns | | | DQS read preamble | | <sup>t</sup> RPRE | 0.9 | 1.1 | <sup>t</sup> CK | 43 | | DQS read postamble | | <sup>t</sup> RPST | 0.4 | 0.6 | <sup>t</sup> CK | 43 | | ACTIVE bank $a$ to ACTIVE bank $b$ comma | and | <sup>t</sup> RRD | 10 | | ns | | | DQS write preamble | <sup>t</sup> WPRE | 0.25 | | <sup>t</sup> CK | | | | DQS write preamble setup time | <sup>t</sup> WPRES | 0 | | ns | 20, 21 | | | DQS write postamble | <sup>t</sup> WPST | 0.4 | 0.6 | <sup>t</sup> CK | 19 | | | Write recovery time | <sup>t</sup> WR | 15 | | ns | | | | Internal WRITE to READ command delay | , | <sup>t</sup> WTR | 2 | | <sup>t</sup> CK | | | Data valid output window (DVW) | | N/A | <sup>t</sup> QH - <sup>t</sup> | DQSQ | ns | 25 | | REFRESH to REFRESH command interval | | <sup>t</sup> REFC | | 70.3 | μs | 23 | | Average periodic refresh interval | | <sup>t</sup> REFI | | 7.8 | μs | 23 | ### Table 22: Electrical Characteristics & Recommended AC Operating Conditions (-5B) Notes: 1–5, 14–17, 33; notes appear on page 65–70; $0^{\circ}\text{C} \le \text{T}_{A} \le +70^{\circ}\text{C}$ ; $\text{VDDQ} = +2.6\text{V} \pm 0.1\text{V}$ , $\text{VDD} = +2.6\text{V} \pm 0.1\text{V}$ | AC Characteristics | -51 | 3 | | | | |---------------------------------------|-------------------|-----|-----|-----------------|-------| | Parameter | Symbol | Min | Max | Units | Notes | | Terminating voltage delay to VDD | <sup>t</sup> VTD | 0 | | ns | | | Exit SELF REFRESH to non-READ command | <sup>t</sup> XSNR | 126 | | ns | | | Exit SELF REFRESH to READ command | <sup>t</sup> XSRD | 200 | | <sup>t</sup> CK | | ### Table 23: Input Slew Rate Derating Values for Addresses and Commands $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ; VDDQ = +2.5V ±0.2V, VDD = +2.5V ±0.2V; Notes: 14; notes appear on page 65-70 | Speed | Slew Rate | <sup>t</sup> IS | <sup>t</sup> IH | Units | |-------|-------------|-----------------|-----------------|-------| | -75 | 0.500V / ns | 1.00 | 1 | ns | | -75 | 0.400V / ns | 1.05 | 1 | ns | | -75 | 0.300V / ns | 1.15 | 1 | ns | #### Table 24: Input Slew Rate Derating Values for DQ, DQS, and DM $0^{\circ}\text{C} \le \text{T}_{A} \le +70^{\circ}\text{C}$ ; VDDQ = $+2.5\text{V} \pm 0.2\text{V}$ , VDD = $+2.5\text{V} \pm 0.2\text{V}$ Notes: 31; notes appear on page 65-70 | Speed | Slew Rate | <sup>t</sup> DS | <sup>t</sup> DH | Units | |-------|-------------|-----------------|-----------------|-------| | -75 | 0.500V / ns | 0.50 | 0.50 | ns | | -75 | 0.400V / ns | 0.55 | 0.55 | ns | | -75 | 0.300V / ns | 0.60 | 0.60 | ns | #### Notes - 1. All voltages referenced to Vss. - 2. Tests for AC timing, IDD, and electrical AC and DC characteristics may be conducted at nominal reference/supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified. - 3. Outputs (except for IDD measurements) measured with equivalent load: - 4. AC timing and IDD tests may use a VIL-to-VIH swing of up to 1.5V in the test environment, but input timing is still referenced to VREF (or to the crossing point for CK/CK#), and parameter specifications are guaranteed for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals used to test the device is 1V/ns in the range between VIL(AC) and VIH(AC). - 5. The AC and DC input level specifications are as defined in the SSTL\_2 Standard (i.e., the receiver will effectively switch as a result of the signal crossing the AC input level, and will remain in that state as long as the signal does not ring back above [below] the DC input LOW [HIGH] level). - 6. VREF is expected to equal VDDQ/2 of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise (non-common mode) on VREF may not exceed ±2 percent of the DC value. Thus, from VDDQ/2, VREF is allowed ±25mV for DC error and an additional ±25mV for AC noise. This measurement is to be taken at the nearest VREF by-pass capacitor. - 7. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF and must track variations in the DC level of VREF. - 8. VID is the magnitude of the difference between the input level on CK and the input level on CK#. - 9. The value of VIX and VMP are expected to equal VDDQ/2 of the transmitting device and must track variations in the DC level of the same. - 10. IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle times at CL = 2.5 for -75/-6T and at CL = 3 for -5B with the outputs open. - 11. Enables on-chip refresh and address counters. - 12. IDD specifications are tested after the device is properly initialized, and is averaged at the defined cycle rate. - 13. This parameter is sampled. $VDD=+2.5V\pm0.2V$ , $VDDQ=+2.5V\pm0.2V$ , VREF=VSS, f=100MHz, $T_A=25^{\circ}C$ VOUT(DC)=VDDQ/2, VOUT (peak to peak)=0.2V. DM input is grouped with I/O pins, reflecting the fact that they are matched in loading. - 14. For slew rates less than 1V/ns and and greater than or equal to 0.5V/ns. If the slew rate is less than 0.5V/ns, timing must be derated: <sup>t</sup>IS has an additional 50ps per each 100mV/ns reduction in slew rate from the 500mV/ns. <sup>t</sup>IH has 0ps added, that is, it remains constant. If the slew rate exceeds 4.5V/ns, functionality is uncertain. For -6T and -5B speed grades, slew rates must be greater or equal to 0.5V/ns. - 15. The CK/CK# input reference level (for timing referenced to CK/CK#) is the point at which CK and CK# cross; the input reference level for signals other than CK/CK# is VREF. - 16. Inputs are not recognized as valid until VREF stabilizes. Exception: during the period before VREF stabilizes, CKE 0.3 x VDDQ is recognized as LOW. - 17. The output timing reference level, as measured at the timing reference point indicated in Note 3, is VTT. - 18. <sup>t</sup>HZ and <sup>t</sup>LZ transitions occur in the same access time windows as data valid transitions. These parameters are not referenced to a specific voltage level, but specify when the device output is no longer driving (HZ) or begins driving (LZ). - 19. The intent of the Don't Care state after completion of the postamble is the DQS-driven signal should either be high, low, or high-Z and that any signal transition within the input switching region must follow valid input requirements. That is, if DQS transitions high (above VihDC(MIN) then it must not transition low (below VihDC) prior to <sup>t</sup>DQSH(MIN). - 20. This is not a device limit. The device will operate with a negative value, but system performance could be degraded due to bus turnaround. - 21. It is recommended that DQS be valid (HIGH or LOW) on or before the WRITE command. The case shown (DQS going from High-Z to logic LOW) applies when no WRITEs were previously in progress on the bus. If a previous WRITE was in progress, DQS could be HIGH during this time, depending on <sup>t</sup>DQSS. - 22. MIN (<sup>t</sup>RC or <sup>t</sup>RFC) for IDD measurements is the smallest multiple of <sup>t</sup>CK that meets the minimum absolute value for the respective parameter. <sup>t</sup>RAS (MAX) for IDD measurements is the largest multiple of <sup>t</sup>CK that meets the maximum absolute value for <sup>t</sup>RAS. - 23. The refresh period is 64ms. This equates to an average refresh rate of 7.8125µs. However, an AUTO REFRESH command must be asserted at least once every 70.3µs; burst refreshing or posting by the DRAM controller greater than eight refresh cycles is not allowed. - 24. The I/O capacitance per DQS and DQ byte/group will not differ by more than this maximum amount for any given device. - 25. The data valid window is derived by achieving other specifications <sup>t</sup>HP (<sup>t</sup>CK/2), <sup>t</sup>DQSQ, and <sup>t</sup>QH (<sup>t</sup>QH = <sup>t</sup>HP <sup>t</sup>QHS). The data valid window derates in direct proportion to the clock duty cycle and a practical data valid window can be derived. The clock is allowed a maximum duty cycle variation of 45/55, because functionality is uncertain when operating beyond a 45/55 ratio. The data valid window derating curves are provided in Figure 33 for duty cycles ranging between 50/50 and 45/55. - 26. Referenced to each output group: x4 = DQS with DQ0-DQ3; x8 = DQS with DQ0-DQ7; x16 = LDQS with DQ0-DQ7; and UDQS with DQ8-DQ15. - 27. This limit is actually a nominal value and does not result in a fail value. CKE is HIGH during REFRESH command period (<sup>t</sup>RFC [MIN]) else CKE is LOW (i.e., during standby). - 28. To maintain a valid level, the transitioning edge of the input must: - a. Sustain a constant slew rate from the current AC level through to the target AC level, VIL(AC) or VIH(AC). - b. Reach at least the target AC level. - c. After the AC target level is reached, continue to maintain at least the target DC level, VIL(DC) or VIH(DC). - 29. The Input capacitance per pin group will not differ by more than this maximum amount for any given device. - 30. CK and CK# input slew rate must be $\geq 1V/ns$ ( $\geq 2V/ns$ if measured differentially). - 31. DQ and DM input slew rates must not deviate from DQS by more than 10 percent. If the DQ/DM/DQS slew rate is less than 0.5V/ns, timing must be derated: 50ps must be added to <sup>t</sup>DS and <sup>t</sup>DH for each 100mv/ns reduction in slew rate. For If slew rate exceeds 4V/ns, functionality is uncertain. For -6T and-5B speed grades, slew rates must be greater or equal to 0.5V/ns. - 32. VDD must not vary more than 4 percent if CKE is not active while any bank is active. - 33. The clock is allowed up to $\pm 150$ ps of jitter. Each timing parameter is allowed to vary by the same amount. Figure 34: Derating Data Valid Window (<sup>t</sup>QH - <sup>t</sup>DQSQ) - 34. <sup>t</sup>HP (MIN) is the lesser of <sup>t</sup>CL minimum and <sup>t</sup>CH minimum actually applied to the device CK and CK# inputs, collectively during bank active. - 35. READs and WRITEs with auto precharge are not allowed to be issued until <sup>t</sup>RAS (MIN) can be satisfied prior to the internal precharge command being issued. - 36. Any positive glitch must be less than 1/3 of the clock cycle and not more than +400mV or 2.9V (+300mV or 2.9V maximum for -5B), whichever is less. Any negative glitch must be less than 1/3 of the clock cycle and not exceed either -300mV or 2.2V (2.4V for -5B), whichever is more positive. The average cannot be below +2.5V (+2.6V for -5B) minimum - 37. Normal Output Drive Curves: - a. The full variation in driver pull-down current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines of the V-I curve of Figure 35 - b. The variation in driver pull-down current within nominal limits of voltage and temperature is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve of Figure 35. - c. The full variation in driver pull-up current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines of the V-I curve of Figure 36. - d. The variation in driver pull-up current within nominal limits of voltage and temperature is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve of Figure 36. - e. The full variation in the ratio of the maximum to minimum pull-up and pull-down current should be between 0.71 and 1.4, for device drain-to-source voltages from 0.1V to 1.0V, and at the same voltage and temperature. f) The full variation in the ratio of the nominal pull-up to pull-down current should be unity ±10 percent, for device drain-to-source voltages from 0.1V to 1.0V. Figure 35: Full Drive Pull-Down Characteristics Figure 36: Full Drive Pull-Up Characteristics #### 38. Reduced Output Drive Curves: a. The full variation in driver pull-down current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines of the V-I curve of Figure 37. - b. The variation in driver pull-down current within nominal limits of voltage and temperature is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve of Figure 37. - c. The full variation in driver pull-up current from minimum to maximum process, temperature and voltage will lie within the outer bounding lines of the V-I curve of Figure 38. - d. The variation in driver pull-up current within nominal limits of voltage and temperature is expected, but not guaranteed, to lie within the inner bounding lines of the V-I curve of Figure 38. - e. The full variation in the ratio of the maximum to minimum pull-up and pull-down current should be between 0.71 and 1.4 for device drain-to-source voltages from 0.1V to 1.0V, and at the same voltage and temperature. - f. The full variation in the ratio of the nominal pull-up to pull-down current should be unity ±10 percent, for device drain-to-source voltages from 0.1V to 1.0V. Figure 37: Reduced Drive Pull-Down Characteristics Figure 38: Reduced Drive Pull-Up Characteristics - 39. The voltage levels used are derived from a minimum VDD level and the referenced test load. In practice, the voltage levels obtained from a properly terminated bus will provide significantly different voltage values. - 40. VIH overshoot: VIH (MAX) = VDDQ + 1.5V for a pulse width $\leq$ 3ns and the pulse width can not be greater than 1/3 of the cycle rate. VIL undershoot: VIL (MIN) = -1.5V for a pulse width $\leq$ 3ns and the pulse width can not be greater than 1/3 of the cycle rate. - 41. VDD and VDDQ must track each other. - 42. <sup>t</sup>HZ (MAX) will prevail over <sup>t</sup>DQSCK (MAX) + <sup>t</sup>RPST (MAX) condition. <sup>t</sup>LZ (MIN) will prevail over <sup>t</sup>DQSCK (MIN) + <sup>t</sup>RPRE (MAX) condition. - 43. <sup>t</sup>RPST end point and <sup>t</sup>RPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving (<sup>t</sup>RPST), or begins driving (<sup>t</sup>RPRE). - 44. During initialization, VDDQ, VTT, and VREF must be equal to or less than VDD + 0.3V. Alternatively, VTT may be 1.35V maximum during power up, even if VDD/VDDQ are 0V, provided a minimum of $42\Omega$ of series resistance is used between the VTT supply and the input pin. - 45. The current Micron part operates below the slowest JEDEC operating frequency of 83 MHz. As such, future die may not reflect this option. - 46. When an input signal is HIGH or LOW, it is defined as a steady state logic high or logic low. - 47. Random addressing changing 50 percent of data changing at every transfer. - 48. Random addressing changing 100 percent of data changing at every transfer. - 49. CKE must be active (HIGH) during the entire time a refresh command is executed. That is, from the time the AUTO REFRESH command is registered, CKE must be active at each rising clock edge, until <sup>t</sup>RFC has been satisfied. - 50. IDD2N specifies the DQ, DQS and DM to be driven to a valid high or low logic level. IDD2Q is similar to IDD2F except IDD2Q specifies the address and control inputs to remain stable. Although IDD2F, IDD2N, and IDD2Q are similar, IDD2F is "worst case." - 51. Whenever the operating frequency is altered, not including jitter, the DLL is required to be reset followed by at least 200 clock cycles before any Read command. - 52. This is the DC voltage supplied at the component and ius inclusive of all noise upt to 20 MHz. Any noise above 20 MHz at the component, generated from any source other than the component itself, may not exceed the DC voltage range of $2.6V \pm 0.1V$ - 53. The -6T speed grade will operate with ${}^{t}RAS$ (MIN) = 40ns and ${}^{t}RAS$ (max) = 120,000ns. **Table 25: Normal Output Drive Characteristics** | | | Pull-Down C | Current (mA) | | | Pull-Up Cu | rrent (mA) | | |----------------|----------------|-----------------|--------------|---------|----------------|-----------------|------------|---------| | Voltage<br>(V) | Nominal<br>Low | Nominal<br>High | Minimum | Maximum | Nominal<br>Low | Nominal<br>High | Minimum | Maximum | | 0.1 | 6.0 | 6.8 | 4.6 | 9.6 | -6.1 | -7.6 | -4.6 | -10.0 | | 0.2 | 12.2 | 13.5 | 9.2 | 18.2 | -12.2 | -14.5 | -9.2 | -20.0 | | 0.3 | 18.1 | 20.1 | 13.8 | 26.0 | -18.1 | -21.2 | -13.8 | -29.8 | | 0.4 | 24.1 | 26.6 | 18.4 | 33.9 | -24.0 | -27.7 | -18.4 | -38.8 | | 0.5 | 29.8 | 33.0 | 23.0 | 41.8 | -29.8 | -34.1 | -23.0 | -46.8 | | 0.6 | 34.6 | 39.1 | 27.7 | 49.4 | -34.3 | -40.5 | -27.7 | -54.4 | | 0.7 | 39.4 | 44.2 | 32.2 | 56.8 | -38.1 | -46.9 | -32.2 | -61.8 | | 0.8 | 43.7 | 49.8 | 36.8 | 63.2 | -41.1 | -53.1 | -36.0 | -69.5 | | 0.9 | 47.5 | 55.2 | 39.6 | 69.9 | -43.8 | -59.4 | -38.2 | -77.3 | | 1.0 | 51.3 | 60.3 | 42.6 | 76.3 | -46.0 | -65.5 | -38.7 | -85.2 | | 1.1 | 54.1 | 65.2 | 44.8 | 82.5 | -47.8 | -71.6 | -39.0 | -93.0 | | 1.2 | 56.2 | 69.9 | 46.2 | 88.3 | -49.2 | -77.6 | -39.2 | -100.6 | | 1.3 | 57.9 | 74.2 | 47.1 | 93.8 | -50.0 | -83.6 | -39.4 | -108.1 | | 1.4 | 59.3 | 78.4 | 47.4 | 99.1 | -50.5 | -89.7 | -39.6 | -115.5 | | 1.5 | 60.1 | 82.3 | 47.7 | 103.8 | -50.7 | -95.5 | -39.9 | -123.0 | | 1.6 | 60.5 | 85.9 | 48.0 | 108.4 | -51.0 | -101.3 | -40.1 | -130.4 | | 1.7 | 61.0 | 89.1 | 48.4 | 112.1 | -51.1 | -107.1 | -40.2 | -136.7 | | 1.8 | 61.5 | 92.2 | 48.9 | 115.9 | -51.3 | -112.4 | -40.3 | -144.2 | | 1.9 | 62.0 | 95.3 | 49.1 | 119.6 | -51.5 | -118.7 | -40.4 | -150.5 | | 2.0 | 62.5 | 97.2 | 49.4 | 123.3 | -51.6 | -124.0 | -40.5 | -156.9 | | 2.1 | 62.8 | 99.1 | 49.6 | 126.5 | -51.8 | -129.3 | -40.6 | -163.2 | | 2.2 | 63.3 | 100.9 | 49.8 | 129.5 | -52.0 | -134.6 | -40.7 | -169.6 | | 2.3 | 63.8 | 101.9 | 49.9 | 132.4 | -52.2 | -139.9 | -40.8 | -176.0 | | 2.4 | 64.1 | 102.8 | 50.0 | 135.0 | -52.3 | -145.2 | -40.9 | -181.3 | | 2.5 | 64.6 | 103.8 | 50.2 | 137.3 | -52.5 | -150.5 | -41.0 | -187.6 | | 2.6 | 64.8 | 104.6 | 50.4 | 139.2 | -52.7 | -155.3 | -41.1 | -192.9 | | 2.7 | 65.0 | 105.4 | 50.5 | 140.8 | -52.8 | -160.1 | -41.2 | -198.2 | Note: The above characteristics are specified under best, worst, and nominal process variation/conditions. **Table 26: Reduced Output Drive Characteristics** | | | Pull-Down C | Current (mA) | | | Pull-Up Cu | rrent (mA) | | |----------------|----------------|-----------------|--------------|---------|----------------|-----------------|------------|---------| | Voltage<br>(V) | Nominal<br>Low | Nominal<br>High | Minimum | Maximum | Nominal<br>Low | Nominal<br>High | Minimum | Maximum | | 0.1 | 3.4 | 3.8 | 2.6 | 5.0 | -3.5 | -4.3 | -2.6 | -5.0 | | 0.2 | 6.9 | 7.6 | 5.2 | 9.9 | -6.9 | -7.8 | -5.2 | -9.9 | | 0.3 | 10.3 | 11.4 | 7.8 | 14.6 | -10.3 | -12.0 | -7.8 | -14.6 | | 0.4 | 13.6 | 15.1 | 10.4 | 19.2 | -13.6 | -15.7 | -10.4 | -19.2 | | 0.5 | 16.9 | 18.7 | 13.0 | 23.6 | -16.9 | -19.3 | -13.0 | -23.6 | | 0.6 | 19.9 | 22.1 | 15.7 | 28.0 | -19.4 | -22.9 | -15.7 | -28.0 | | 0.7 | 22.3 | 25.0 | 18.2 | 32.2 | -21.5 | -26.5 | -18.2 | -32.2 | | 0.8 | 24.7 | 28.2 | 20.8 | 35.8 | -23.3 | -30.1 | -20.4 | -35.8 | | 0.9 | 26.9 | 31.3 | 22.4 | 39.5 | -24.8 | -33.6 | -21.6 | -39.5 | | 1.0 | 29.0 | 34.1 | 24.1 | 43.2 | -26.0 | -37.1 | -21.9 | -43.2 | | 1.1 | 30.6 | 36.9 | 25.4 | 46.7 | -27.1 | -40.3 | -22.1 | -46.7 | | 1.2 | 31.8 | 39.5 | 26.2 | 50.0 | -27.8 | -43.1 | -22.2 | -50.0 | | 1.3 | 32.8 | 42.0 | 26.6 | 53.1 | -28.3 | -45.8 | -22.3 | -53.1 | | 1.4 | 33.5 | 44.4 | 26.8 | 56.1 | -28.6 | -48.4 | -22.4 | -56.1 | | 1.5 | 34.0 | 46.6 | 27.0 | 58.7 | -28.7 | -50.7 | -22.6 | -58.7 | | 1.6 | 34.3 | 48.6 | 27.2 | 61.4 | -28.9 | -52.9 | -22.7 | -61.4 | | 1.7 | 34.5 | 50.5 | 27.4 | 63.5 | -28.9 | -55.0 | -22.7 | -63.5 | | 1.8 | 34.8 | 52.2 | 27.7 | 65.6 | -29.0 | -56.8 | -22.8 | -65.6 | | 1.9 | 35.1 | 53.9 | 27.8 | 67.7 | -29.2 | -58.7 | -22.9 | -67.7 | | 2.0 | 35.4 | 55.0 | 28.0 | 69.8 | -29.2 | -60.0 | -22.9 | -69.8 | | 2.1 | 35.6 | 56.1 | 28.1 | 71.6 | -29.3 | -61.2 | -23.0 | -71.6 | | 2.2 | 35.8 | 57.1 | 28.2 | 73.3 | -29.5 | -62.4 | -23.0 | -73.3 | | 2.3 | 36.1 | 57.7 | 28.3 | 74.9 | -29.5 | -63.1 | -23.1 | -74.9 | | 2.4 | 36.3 | 58.2 | 28.3 | 76.4 | -29.6 | -63.8 | -23.2 | -76.4 | | 2.5 | 36.5 | 58.7 | 28.4 | 77.7 | -29.7 | -64.4 | -23.2 | -77.7 | | 2.6 | 36.7 | 59.2 | 28.5 | 78.8 | -29.8 | -65.1 | -23.3 | -78.8 | | 2.7 | 36.8 | 59.6 | 28.6 | 79.7 | -29.9 | -65.8 | -23.3 | -79.7 | Note: The above characteristics are specified under best, worst, and nominal process variation/conditions. Figure 39: x4, x8 Data Output Timing – <sup>t</sup>DQSQ, <sup>t</sup>QH, and Data Valid Window Notes: 1. DQ transitioning after DQS transition define <sup>t</sup>DQSQ window. DQS transitions at T2 and at T2n are an "early DQS," at T3 is a "nominal DQS," and at T3n is a "late DQS." - 2. For a x4, only two DQ apply. - 3. <sup>t</sup>DQSQ is derived at each DQS clock edge and is not cumulative over time and begins with DQS transition and ends with the last valid DQ transition. - 4. ${}^{t}QH$ is derived from ${}^{t}HP$ : ${}^{t}QH = {}^{t}HP {}^{t}QHS$ . - 5. <sup>t</sup>HP is the lesser of <sup>t</sup>CL or <sup>t</sup>CH clock transition collectively when a bank is active. - 6. The data valid window is derived for each DQS transitions and is defined as <sup>t</sup>QH minus <sup>t</sup>DQSQ. Figure 40: x16 Data Output Timing – <sup>t</sup>DQSQ, <sup>t</sup>QH, and Data Valid Window - Notes: 1. DQ transitioning after DQS transition define <sup>t</sup>DQSQ window. LDQS defines the lower byte and UDQS defines the upper byte. - 2. DQ0, DQ1, DQ2, DQ3, DQ4, DQ5, DQ6, or DQ7. - 3. <sup>t</sup>DQSQ is derived at each DQS clock edge and is not cumulative over time and begins with DQS transition and ends with the last valid DQ transition. - 4. ${}^{t}QH$ is derived from ${}^{t}HP$ : ${}^{t}QH = {}^{t}HP {}^{t}QHS$ . - 5. <sup>t</sup>HP is the lesser of <sup>t</sup>CL or <sup>t</sup>CH clock transition collectively when a bank is active. - 6. The data valid window is derived for each DQS transition and is <sup>t</sup>QH minus <sup>t</sup>DQSQ. - 7. DQ8, DQ9, DQ10, D11, DQ12, DQ13, DQ14, or DQ15. Figure 41: Data Output Timing – <sup>t</sup>AC and <sup>t</sup>DQSCK - Notes: 1. <sup>t</sup>DQSCK is the DQS output window relative to CK and is the "long term" component of DQS skew. - 2. DQ transitioning after DQS transition define <sup>t</sup>DQSQ window. - 3. All DQ must transition by <sup>t</sup>DQSQ after DQS transitions, regardless of <sup>t</sup>AC. - 4. <sup>t</sup>AC is the DQ output window relative to CK, and is the "long term" component of DQ skew. - 5. <sup>t</sup>LZ (MIN) and <sup>t</sup>AC (MIN) are the first valid signal transition. - 6. <sup>t</sup>HZ (MAX), and <sup>t</sup>AC (MAX) are the latest valid signal transition. - 7. READ command with CL = 2 issued at T0. Figure 42: Data Input Timing - Notes: 1. <sup>t</sup>DSH (MIN) generally occurs during <sup>t</sup>DQSS (MIN). - 2. <sup>t</sup>DSS (MIN) generally occurs during <sup>t</sup>DQSS (MAX). - 3. WRITE command issued at T0. - 4. For x16, LDQS controls the lower byte and UDQS controls the upper byte. ## **Initialization** To ensure device operation the DRAM must be initialized as described below: - 1. Simultaneously apply power to VDD and VDDQ. - 2. Apply VREF and then VTT power. - 3. Assert and hold CKE at a LVCMOS logic low. - 4. Provide stable CLOCK signals. - 5. Wait at least 200 µs. - 6. Bring CKE high and provide at least one NOP or DESELECT command. At this point the CKE input changes from a LVCMOS input to a SSTL2 input only and will remain a SSTL\_2 input unless a power cycle occurs. - 7. Perform a PRECHARGE ALL command. - 8. Wait at least <sup>t</sup>RP time, during this time NOPs or DESELECT commands must be given. - 9. Using the LMR command program the Extended Mode Register (E0 = 0 to enable the DLL and E1 = 0 for normal drive or E1 = 1 for reduced drive, E2 through En must be set to 0; where *n* = most significant bit). - 10. Wait at least <sup>t</sup>MRD time, only NOPs or DESELECT commands are allowed. - 11. Using the LMR command program the Mode Register to set operating parameters and to reset the DLL. Note at least 200 clock cycles are required between a DLL reset and any READ command. - 12. Wait at least <sup>t</sup>MRD time, only NOPs or DESELECT commands are allowed. - 13. Issue a PRECHARGE ALL command. - 14. Wait at least <sup>t</sup>RP time, only NOPs or DESELECT commands are allowed. - 15. Issue an AUTO REFRESH command (Note this may be moved prior to step 13). - 16. Wait at least <sup>t</sup>RFC time, only NOPs or DESELECT commands are allowed. - 17. Issue an AUTO REFRESH command (Note this may be moved prior to step 13). - 18. Wait at least <sup>t</sup>RFC time, only NOPs or DESELECT commands are allowed. - 19. Although not required by the Micron device, JEDEC requires a LMR command to clear the DLL bit (set M8 = 0). If a LMR command is issued the same operating parameters should be utilized as in step 11. - 20. Wait at least <sup>t</sup>MRD time, only NOPs or DESELECT commands are allowed. - 21. At this point the DRAM is ready for any valid command. Note at least 200 clock cycles with CKE high are required between step 11 (DLL Reset) and any READ command. Figure 43: Initialization Flow Diagram ## **Timing Diagrams** Figure 44: Initialize and Load Mode Registers Notes: 1. VTT is not applied directly to the device; however, <sup>t</sup>VTD should be greater than or equal to zero to avoid device latch-up. VDDQ, VTT, and VREF, must be equal to or less than VDD + 0.3V. Alternatively, VTT may be 1.35V maximum during power up, even if VDD/VDDQ are 0V, provided a minimum of 42 ohms of series resistance is used between the VTT supply and the input pin. Once initialized, VREF must always be powered with in specified range. - 2. Reset the DLL with A8 = H while programming the operating parameters. - 3. <sup>†</sup>MRD is required before any command can be applied (during <sup>†</sup>MRD time only NOPs or deselects are allowed), and 200 cycles of CK are required before a READ command can be issued. - 4. The two AUTO REFRESH commands at Td0 and Te0 may be applied following the LOAD MODE REGISTER (LMR) command at Ta0. - 5. Although not required by the Micron device, JEDEC specifies issuing another LMR command (A8 = L) prior to activating any bank. If another LMR command is issued, the same operating parameter, previously issued, must be used. - 6. PRE = PRECHARGE command, LMR = LOAD MODE REGISTER command, AR = AUTO REFRESH command, ACT = ACTIVE command, RA = Row Address, BA = Bank Address. Figure 45: Power-Down Mode - Notes: 1. If this command is a PRECHARGE (or if the device is already in the idle state), then the power-down mode shown is precharge power-down. If this command is an ACTIVE (or if at least one row is already active), then the power-down mode shown is active power-down. - 2. No column accesses are allowed to be in progress at the time power-down is entered. Figure 46: Auto Refresh Mode - Notes: 1. PRE = PRECHARGE, ACT = ACTIVE, AR = AUTO REFRESH, RA = Row Address, BA = Bank Address. - 2. NOP commands are shown for ease of illustration; other valid commands may be possible at these times. CKE must be active during clock positive transitions. - 3. NOP or COMMAND INHIBIT are the only commands allowed until after <sup>t</sup>RFC time, CKE must be active during clock positive transitions. - 4. "Don't Care" if A10 is HIGH at this point; A10 must be HIGH if more than one bank is active (i.e., must precharge all active banks). - 5. DM, DQ, and DQS signals are all "Don't Care"/High-Z for operations shown. - The second AUTO REFRESH is not required and is only shown as an example of two backto-back AUTO REFRESH commands. Figure 47: Self Refresh Mode - Notes: 1. Clock must be stable until after the self refresh command has been registered. A change in clock frequency is allowed before Ta0, provided it is within the specified <sup>t</sup>CK limits. Regardless, the clock must be stable before exiting self refresh mode. That is, the clock must be cycling within specifications by Ta0. - 2. NOPs are interchangeable with DESELECT commands, AR = AUTO REFRESH command. - 3. Auto Refresh is not required at this point, but is highly recommended. - 4. Device must be in the all banks idle state prior to entering self refresh mode. - <sup>t</sup>XSNR is required before any non-READ command can be applied. That is only NOP or DESELECT commands are allowed until Tb1. - 6. <sup>t</sup>XSRD (200 cycles of a valid clock with CKE = HIGH) is required before any READ command can be applied. - 7. As a general rule, any time Self Refresh Mode is exited, the DRAM may not re-enter the Self Refresh Mode until all rows have been refreshed via the Auto Refresh command at the distributed refresh rate, <sup>†</sup>REFI, or faster. However, the following exception is allowed. Self Refresh Mode may be re-entered anytime after exiting, if the following conditions are all met: - A. The DRAM had been in the Self Refresh Mode for a minimum of 200ms prior to exiting. - B. <sup>t</sup>XSNR and <sup>t</sup>XSRD are not violated. - C. At least two Auto Refresh commands are performed during each <sup>t</sup>REFI interval while the DRAM remains out of Self Refresh mode. - 8. If the clock frequency is changed during self refresh mode, a DLL reset is required upon exit. Figure 48: Bank Read - Without Auto Precharge - Notes: 1. DOn = data-out from column n; subsequent elements are provided in the programmed order. - 2. Burst length = 4 in the case shown. - 3. Disable auto precharge. - 4. "Don't Care" if A10 is HIGH at T5. - 5. PRE = PRECHARGE, ACT = ACTIVE, RA = Row Address, BA = Bank Address. - 6. NOP commands are shown for ease of illustration; other commands may be valid at these times. - 7. The PRECHARGE command can only be applied at T5 if <sup>t</sup>RAS minimum is met. - 8. Refer to Figure 39 on page 73, Figure 40 on page 74, and Figure 41 on page 75 for detailed DQS and DQ timing. Figure 49: Bank Read - With Auto Precharge - Notes: 1. DOn = data-out from column n; subsequent elements are provided in the programmed order. - 2. Burst length = 4 in the case shown. - 3. Enable auto precharge. - 4. ACT = ACTIVE, RA = Row Address, BA = Bank Address. - 5. NOP commands are shown for ease of illustration; other commands may be valid at these times. - 6. The READ command can only be applied at T3 if <sup>t</sup>RAP is satisfied at T3. - 7. <sup>t</sup>RP starts only after <sup>t</sup>RAS has been satisfied. - 8. Refer to Figure 39 on page 73, Figure 40 on page 74, and Figure 41 on page 75 for detailed DQS and DQ timing. Figure 50: Bank Write - Without Auto Precharge - Notes: 1. DIn = data-in. from column n; subsequent elements are provided in the programmed order. - 2. Burst length = 4 in the case shown. - 3. Disable auto precharge. - 4. "Don't Care" if A10 is HIGH at T8. - 5. PRE = PRECHARGE, ACT = ACTIVE, RA = Row Address, BA = Bank Address. - 6. NOP commands are shown for ease of illustration; other commands may be valid at these times. - 7. See Figure 42, Data Input Timing, on page 75 for detailed DQ timing. Figure 51: Bank Write - With Auto Precharge - Notes: 1. DIn = data-out from column n; subsequent elements are provided in the programmed order. - 2. Burst length = 4 in the case shown. - 3. Enable auto precharge. - 4. ACT = ACTIVE, RA = Row Address, BA = Bank Address. - 5. NOP commands are shown for ease of illustration; other commands may be valid at these times. - 6. See Figure 42, Data Input Timing, on page 75 for detailed DQ timing. Figure 52: Write - DM Operation - Notes: 1. DIn = data-in from column n; subsequent elements are provided in the programmed order. - 2. Burst length = 4 in the case shown. - 3. Disable auto precharge. - 4. "Don't Care" if A10 is HIGH at T8. - 5. PRE = PRECHARGE, ACT = ACTIVE, RA = Row Address, BA = Bank Address. - 6. NOP commands are shown for ease of illustration; other commands may be valid at these - 7. See Figure 42, Data Input Timing, on page 75 for detailed DQ timing. Figure 53: 66-Pin Plastic TSOP (400 mil) Notes: 1. All dimensions in millimeters 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 prodmktg@micron.com www.micron.com Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the complete power supply and temperature range for production devices. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.