

# 2-Mbit (128K x 16) Static RAM

#### **Features**

■ Very high speed: 45 ns

■ Wide voltage range: 2.20 V to 3.60 V■ Pin compatible with CY62137CV30

■ Ultra low standby power

Typical standby current: 1 μA
 Maximum standby current: 7 μA

■ Ultra low active power

□ Typical active current: 2 mA at f = 1 MHz

■ Easy memory expansion with CE and OE features

■ Automatic power-down when deselected

 Complementary metal oxide semiconductor (CMOS) for optimum speed and power

■ Byte power-down feature

 Offered in Pb-free 48-ball very fine ball grid array (VFBGA) and 44-pin thin small outline package (TSOPII) package

# **Functional Description**

The CY62137EV30<sup>[1]</sup> is a high performance CMOS static RAM organized as 128K words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power down feature that significantly reduces power consumption by 90% when addresses are not toggling. The device can also be put into standby mode reducing power consumption when deselected ( $\overline{\text{CE}}$  HIGH or both BLE and BHE are HIGH). The input and output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high impedance state when: deselected ( $\overline{\text{CE}}$  HIGH), outputs are disabled ( $\overline{\text{OE}}$  HIGH), both Byte High Enable and Byte Low Enable are disabled ( $\overline{\text{BHE}}$ , BLE HIGH), or during a write operation ( $\overline{\text{CE}}$  LOW and WE LOW).

Writing to the device is accomplished by asserting Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$  through I/O $_1$ ), is written into the location specified on the address pins (A $_0$  through A $_1$ 6). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$  through I/O $_1$ 5) is written into the location specified on the address pins (A $_0$  through A $_1$ 6).

Reading <u>fro</u>m the device is accomplished by asserting Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the <u>address</u> pins appears on  $I/O_0$  to  $I/O_7$ . If Byte High Enable (BHE) is LOW, then data from memory appears on  $I/O_8$  to  $I/O_{15}$ . See the Truth Table on page 10 for a complete description of read and write modes.

The CY62137EV30 is available in 48-ball VFBGA and 44-pin TSOPII packages.



Note

1. For best practice recommendations, refer to the Cypress application note "SRAM System Design Guidelines" on http://www.cypress.com.

# CY62137EV30 MoBL®



# **Contents**

| Pin Configurations             | 3 |
|--------------------------------|---|
| Product Portfolio              |   |
| Maximum Ratings                |   |
| Operating Range                |   |
| Electrical Characteristics     |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| Data Retention Characteristics |   |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 11 |
|-----------------------------------------|----|
| Ordering Code Definition                |    |
| Package Diagrams                        |    |
| Acronyms                                |    |
| Document Conventions                    | 13 |
| Units of Measure                        | 13 |
| Document History Page                   | 14 |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      | 15 |
| Products                                |    |
| PSoC Solutions                          | 15 |



# Pin Configurations[2, 3]

### VFBGA (Top View)



### 44 TSOP II (Top View)



# **Product Portfolio**

|                  |                                   |                    |               |                                |                    |                      | Power D                                | Dissipatio | n                  |     |
|------------------|-----------------------------------|--------------------|---------------|--------------------------------|--------------------|----------------------|----------------------------------------|------------|--------------------|-----|
| Product          | Product V <sub>CC</sub> Range (V) |                    | Speed<br>(ns) | Operating I <sub>CC</sub> (mA) |                    | 1                    | Standby I <sub>SB2</sub> (μ <b>A</b> ) |            |                    |     |
|                  |                                   |                    | f = 1 MHz     |                                | MHz                | f = f <sub>max</sub> |                                        |            |                    |     |
|                  | Min                               | Typ <sup>[4]</sup> | Max           |                                | Typ <sup>[4]</sup> | Max                  | Typ <sup>[4]</sup>                     | Max        | Typ <sup>[4]</sup> | Max |
| CY62137EV30-45LL | 2.2 V                             | 3.0 V              | 3.6 V         | 45 ns                          | 2                  | 2.5                  | 15                                     | 20         | 1                  | 7   |

- NC pins are not connected on the die.
   NC pins are not connected on the die.
   Pins D3, H1, G2, H6 and H3 in the VFBGA package are address expansion pins for 4 Mb, 8 Mb, 16 Mb, and 32 Mb and 64 Mb respectively
   Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C



# **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Ambient temperature with power applied ...... -55 °C to + 125 °C

Supply voltage to ground

potential .....-0.3 V to (V<sub>CC(MAX)</sub> + 0.3 V)

DC voltage applied to outputs

in High Z state  $^{[5, 6]}$  ......-0.3 V to  $(V_{CC(MAX)} + 0.3 \text{ V})$ 

| DC input voltage <sup>[5, 6]</sup>                  | 0.3 V to $(V_{CC(MAX)} + 0.3 V)$ |
|-----------------------------------------------------|----------------------------------|
| Output current into outputs (LC                     | OW)20 mA                         |
| Static discharge voltage(per MIL-STD-883, Method 30 | > 2001 V<br>15)                  |
| Latch up current                                    | > 200 mA                         |

# **Operating Range**

| Device           | Range      | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[7]</sup> |  |
|------------------|------------|------------------------|---------------------------------------|--|
| CY62137EV30-45LL | Industrial | –40 °C to +85 °C       | 2.2 V to 3.6 V                        |  |

# **Electrical Characteristics** Over the Operating Range

| Davamatav                       | Description                                         | Took Conditions                      | Took Conditions                                 |      | 45 ns          |                       |      |
|---------------------------------|-----------------------------------------------------|--------------------------------------|-------------------------------------------------|------|----------------|-----------------------|------|
| Parameter                       | Description                                         | Test Conditions                      |                                                 | Min  | <b>Typ</b> [8] | Max                   | Unit |
| V <sub>OH</sub>                 | Output HIGH voltage                                 | I <sub>OH</sub> = -0.1 mA            | V <sub>CC</sub> = 2.20 V                        | 2.0  | _              | -                     | V    |
|                                 |                                                     | I <sub>OH</sub> = -1.0 mA            | V <sub>CC</sub> = 2.70 V                        | 2.4  | _              | -                     | V    |
| V <sub>OL</sub>                 | Output LOW voltage                                  | I <sub>OL</sub> = 0.1 mA             | V <sub>CC</sub> = 2.20 V                        | _    | _              | 0.4                   | V    |
|                                 |                                                     | I <sub>OL</sub> = 2.1 mA             | V <sub>CC</sub> = 2.70 V                        | _    | _              | 0.4                   | V    |
| V <sub>IH</sub>                 | Input HIGH voltage                                  | V <sub>CC</sub> = 2.2 V to 2.7 V     |                                                 | 1.8  | _              | V <sub>CC</sub> + 0.3 | V    |
|                                 |                                                     | V <sub>CC</sub> = 2.7 V to 3.6 V     |                                                 | 2.2  | _              | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>                 | Input LOW voltage                                   | V <sub>CC</sub> = 2.2 V to 2.7 V     |                                                 | -0.3 | _              | 0.6                   | V    |
|                                 |                                                     | V <sub>CC</sub> = 2.7 V to 3.6 V     |                                                 | -0.3 | _              | 8.0                   | V    |
| I <sub>IX</sub>                 | Input leakage current                               | $GND \le V_I \le V_{CC}$             |                                                 | -1   | _              | +1                    | μΑ   |
| I <sub>OZ</sub>                 | Output leakage current                              | $GND \le V_O \le V_{CC}$ , Output of | disabled                                        | -1   | _              | +1                    | μΑ   |
| I <sub>CC</sub>                 | V <sub>CC</sub> Operating supply                    | $f = f_{max} = 1/t_{RC}$             | $V_{CC} = V_{CCmax}$                            | _    | 15             | 20                    | mA   |
|                                 | current                                             | f = 1 MHz                            | I <sub>OUT</sub> = 0 mA<br>CMOS levels          | _    | 2.0            | 2.5                   |      |
| I <sub>SB1</sub> <sup>[9]</sup> | Automatic CE<br>power-down current —<br>CMOS inputs |                                      | -                                               | 1    | 7              | μΑ                    |      |
| I <sub>SB2</sub> <sup>[9]</sup> | Automatic CE<br>power-down current —<br>CMOS inputs |                                      | and BLE) ≥ V <sub>CC</sub> – 0.2 V,<br>≤ 0.2 V, | -    | 1              | 7                     | μА   |

- Notes

  5. V<sub>IL(min.)</sub> = -2.0 V for pulse durations less than 20 ns.

  6. V<sub>IH(max)</sub>=V<sub>CC</sub>+0.75 V for pulse durations less than 20 ns.

  7. Full device AC operation assumes a 100 μs ramp time from 0 to Vcc(min) and 200 μs wait time after V<sub>CC</sub> stabilization.

  8. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C.

  9. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating.



# Capacitance

| Parameter <sup>[10]</sup> | Description        | Test Conditions                    | Max | Unit |
|---------------------------|--------------------|------------------------------------|-----|------|
| C <sub>IN</sub>           | Input capacitance  | T <sub>A</sub> = 25 °C, f = 1 MHz, | 10  | pF   |
| C <sub>OUT</sub>          | Output capacitance | $V_{CC} = V_{CC(typ)}$             | 10  | pF   |

### Thermal Resistance

| Parameter <sup>[10]</sup> | Description                              | Test Conditions                                                        | BGA | TSOP II | Unit |
|---------------------------|------------------------------------------|------------------------------------------------------------------------|-----|---------|------|
| $\Theta_{JA}$             | Thermal resistance (junction to ambient) | Still air, soldered on a 3 × 4.5 inch, two-layer printed circuit board | 75  | 77      | °C/W |
| 30                        | Thermal resistance (junction to case)    |                                                                        | 10  | 13      | °C/W |

Figure 1. AC Test Loads and Waveforms



| Parameters      | 2.50 V | 3.0 V | Unit |
|-----------------|--------|-------|------|
| R1              | 16667  | 1103  | Ω    |
| R2              | 15385  | 1554  | Ω    |
| R <sub>TH</sub> | 8000   | 645   | Ω    |
| V <sub>TH</sub> | 1.20   | 1.75  | V    |

# Data Retention Characteristics (Over the Operating Range)

| Parameter                         | Description                          | Conditions                                                                                                                                                                               | Min | <b>Typ</b> [11] | Max | Unit |
|-----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|-----|------|
| $V_{DR}$                          | V <sub>CC</sub> for data retention   |                                                                                                                                                                                          | 1   | _               | _   | V    |
| I <sub>CCDR</sub> <sup>[12]</sup> | Data retention current               | $V_{CC}$ = 1V ,<br>$CE \ge V_{CC} - 0.2 \text{ V or } (BHE \text{ and } \overline{BLE}) \ge V_{CC} - 0.2 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | -   | 0.8             | 3   | μА   |
| t <sub>CDR</sub> <sup>[10]</sup>  | Chip deselect to data retention time |                                                                                                                                                                                          | 0   | _               | _   | ns   |
| t <sub>R</sub> <sup>[13]</sup>    | Operation recovery time              |                                                                                                                                                                                          | 45  | _               | -   | ns   |

# Data Retention Waveform[14]



- 10. Tested initially and after any design or process changes that may affect these parameters.

  11. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C

  12. Chip enable (CE) and byte enables (BHE and BLE) need to be tied to CMOS levels to meet the I<sub>SB1</sub> / I<sub>SB2</sub> / I<sub>CCDR</sub> specification. Other inputs can be left floating.

  13. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 100 µs or stable at V<sub>CC(min.)</sub> ≥ 100 µs.

  14. BHE.BLE is the AND of both BHE and BLE. The chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE.



# Switching Characteristics

Over the Operating Range

| Dava-mata-v[15, 16]           | Description                           | 45       | 45 ns |      |  |  |
|-------------------------------|---------------------------------------|----------|-------|------|--|--|
| Parameter <sup>[15, 16]</sup> | Description                           | Min      | Max   | Unit |  |  |
| Read Cycle                    |                                       | <u>'</u> | l     | 1    |  |  |
| t <sub>RC</sub>               | Read cycle time                       | 45       | _     | ns   |  |  |
| t <sub>AA</sub>               | Address to data valid                 | _        | 45    | ns   |  |  |
| t <sub>OHA</sub>              | Data hold from address change         | 10       | _     | ns   |  |  |
| t <sub>ACE</sub>              | CE LOW to data valid                  | _        | 45    | ns   |  |  |
| t <sub>DOE</sub>              | OE LOW to data valid                  | _        | 22    | ns   |  |  |
| t <sub>LZOE</sub>             | OE LOW to LOW Z[17]                   | 5        | _     | ns   |  |  |
| t <sub>HZOE</sub>             | OE HIGH to High Z <sup>[17, 18]</sup> | _        | 18    | ns   |  |  |
| t <sub>LZCE</sub>             | CE LOW to Low Z <sup>[17]</sup>       | 10       | _     | ns   |  |  |
| t <sub>HZCE</sub>             | CE HIGH to High Z[17, 18]             | _        | 18    | ns   |  |  |
| t <sub>PU</sub>               | CE LOW to power-up                    | 0        | _     | ns   |  |  |
| t <sub>PD</sub>               | CE HIGH to power-down                 | _        | 45    | ns   |  |  |
| t <sub>DBE</sub>              | BLE/BHE LOW to data valid             | _        | 45    | ns   |  |  |
| t <sub>LZBE</sub>             | BLE/BHE LOW to Low Z <sup>[17]</sup>  | 5        | _     | ns   |  |  |
| t <sub>HZBE</sub>             | BLE/BHE HIGH to HIGH Z[17, 18]        | _        | 18    | ns   |  |  |
| Write Cycle <sup>[19]</sup>   |                                       | -        |       | 1    |  |  |
| t <sub>WC</sub>               | Write cycle time                      | 45       | _     | ns   |  |  |
| t <sub>SCE</sub>              | CE LOW to write end                   | 35       | _     | ns   |  |  |
| t <sub>AW</sub>               | Address setup to write end            | 35       | _     | ns   |  |  |
| t <sub>HA</sub>               | Address hold from write end           | 0        | _     | ns   |  |  |
| t <sub>SA</sub>               | Address setup to write start          | 0        | -     | ns   |  |  |
| t <sub>PWE</sub>              | WE pulse width                        | 35       | _     | ns   |  |  |
| t <sub>BW</sub>               | BLE/BHE LOW to write end              | 35       | _     | ns   |  |  |
| t <sub>SD</sub>               | Data setup to write end               | 25       | _     | ns   |  |  |
| t <sub>HD</sub>               | Data hold from write end              | 0        | _     | ns   |  |  |
| t <sub>HZWE</sub>             | WE LOW to High-Z[17, 18]              | _        | 18    | ns   |  |  |
| t <sub>LZWE</sub>             | WE HIGH to Low-Z[17]                  | 10       | _     | ns   |  |  |

<sup>18.</sup> t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZDE</sub>, and t<sub>HZWE</sub> transitions are measured when th<u>e outputs</u> enter <u>a hig</u>h impedance state.

19. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write.



# **Switching Waveforms**

Figure 2. Read Cycle 1: Address Transition Controlled [20, 21]



Figure 3. Read Cycle No. 2: OE Controlled [21, 22]



<sup>20.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{|L}$ ,  $\overline{BHE}$  and  $\overline{BLE} = V_{|L}$ . 21.  $\overline{WE}$  is HIGH for read cycle.

<sup>22.</sup> Address valid prior to or coincident with  $\overline{CE}$  and  $\overline{BHE}$ ,  $\overline{BLE}$  transition LOW.



# Switching Waveforms (continued)

Figure 4. Write Cycle No. 1: WE Controlled [23, 24, 25]



Figure 5. Write Cycle No. 2: CE Controlled [23, 24, 25]



- 23. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write 24. Data I/O is high impedance if OE = V<sub>IL</sub>.

  25. If CE goes HIGH simultaneously with WE = V<sub>IH</sub>, the output remains in a high impedance state.

  26. During this period, the I/Os are in output state and input signals should not be applied.



# Switching Waveforms (continued)

Figure 6. Write Cycle No. 3: WE Controlled, OE LOW [27]



Figure 7. Write Cycle No. 4: BHE/BLE Controlled, OE LOW [27]



Notes \_\_\_\_\_ 27. If CE goes HIGH simultaneously with WE = V<sub>IH</sub>, the output remains in a high impedance state. 28. During this period, the I/Os are in output state and input signals should not be applied.



# **Truth Table**

| CE                | WE | OE | BHE               | BLE               | Inputs/Outputs                                                                                   | Mode                | Power                      |
|-------------------|----|----|-------------------|-------------------|--------------------------------------------------------------------------------------------------|---------------------|----------------------------|
| Н                 | Х  | Х  | X <sup>[29]</sup> | X <sup>[29]</sup> | High Z                                                                                           | Deselect/power-down | Standby (I <sub>SB</sub> ) |
| X <sup>[29]</sup> | X  | Х  | Н                 | Н                 | High Z                                                                                           | Deselect/power-down | Standby (I <sub>SB</sub> ) |
| L                 | Н  | L  | L                 | L                 | Data out (I/O <sub>O</sub> –I/O <sub>15</sub> )                                                  | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н  | L  | Н                 | L                 | Data out (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н  | L  | L                 | Н                 | Data out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Read                | Active (I <sub>CC</sub> )  |
| L                 | Н  | Н  | L                 | L                 | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н  | Н  | Н                 | L                 | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | Н  | Н  | L                 | Н                 | High Z                                                                                           | Output disabled     | Active (I <sub>CC</sub> )  |
| L                 | L  | Х  | L                 | L                 | Data in (I/O <sub>O</sub> –I/O <sub>15</sub> )                                                   | Write               | Active (I <sub>CC</sub> )  |
| L                 | L  | X  | Н                 | L                 | Data in (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z  | Write               | Active (I <sub>CC</sub> )  |
| L                 | L  | Х  | L                 | Н                 | Data in (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z  | Write               | Active (I <sub>CC</sub> )  |

Note 29. Chip enable ( $\overline{\text{CE}}$ ) and Byte enables ( $\overline{\text{BHE}}$  /  $\overline{\text{BLE}}$ ) must be at fixed CMOS levels (not floating). Intermediate voltage levels on these pins is not permitted



# **Ordering Information**

| Speed (ns) | Ordering Code        | Package<br>Diagram | Package Type                                              | Operating Range |
|------------|----------------------|--------------------|-----------------------------------------------------------|-----------------|
| 45         | CY62137EV30LL-45BVXI | 51-85150           | 48-Ball Very Fine Pitch BGA (6 mm × 8mm × 1 mm) (Pb-free) | Industrial      |
| 45         | CY62137EV30LL-45ZSXI | 51-85087           | 44-Pin TSOP II (Pb-free)                                  |                 |

# **Ordering Code Definition**





# **Package Diagrams**

Figure 8. 48-Pin VFBGA (6 x 8 x 1 mm) (51-85150)





51-85150-\*F



# Package Diagrams (continued)

Figure 9. 44-Pin TSOP II (51-85087)



# **Acronyms**

| Acronym | Description                             |
|---------|-----------------------------------------|
| CMOS    | complementary metal oxide semiconductor |
| I/O     | input/output                            |
| SRAM    | static random access memory             |
| VFBGA   | very fine ball gird array               |
| TSOP    | thin small outline package              |

# **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure |  |  |
|--------|-----------------|--|--|
| °C     | degrees Celsius |  |  |
| μΑ     | microamperes    |  |  |
| mA     | milliampere     |  |  |
| MHz    | megahertz       |  |  |
| ns     | nanoseconds     |  |  |
| pF     | picofarads      |  |  |
| V      | volts           |  |  |
| Ω      | ohms            |  |  |
| W      | watts           |  |  |



# **Document History Page**

| Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 203720  | AJU                | See ECN            | New Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *A   | 234196  | AJU                | See ECN            | Changed I <sub>CC</sub> MAX at f=1MHz from 1.7 mA to 2.0 mA Changed I <sub>CC</sub> TYP from 12 mA (35 ns speed bin) and 10 mA (45 ns speed bin) to 15 mA and 12 mA respectively Changed I <sub>CC</sub> MAX from 20 mA (35 ns speed bin) and 15 mA (45 ns speed bin) to 25 mA and 20 mA respectively Changed I <sub>SB1</sub> and I <sub>SB2</sub> TYP from 0.6 $\mu$ A to 0.7 $\mu$ A Changed I <sub>SB1</sub> and I <sub>SB2</sub> MAX from 1.5 $\mu$ A to 2.5 $\mu$ A Changed I <sub>CCDR</sub> from 1 $\mu$ A to 2 $\mu$ A Fixed typos on TSOP II pinout: Pin 18-22: address lines Pin 23: NC Added Pb-free information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *B   | 427817  | NXR                | See ECN            | Converted from Advanced Information to Final. Removed 35 ns Speed Bin Removed "L" version Changed ball E3 from DNU to NC. Removed the redundant footnote on DNU. Moved Product Portfolio from Page # 3 to Page #2. Changed $I_{CC}$ (Max) value from 2 mA to 2.5 mA and $I_{CC}$ (Typ) value from 1.5 mA to 2 mA at f=1 MHz Changed $I_{CC}$ (Typ) value from 12 mA to 15 mA at f = $f_{max}$ =1/ $t_{RC}$ Changed $I_{SB1}$ and $I_{SB2}$ Typ. values from 0.7 $\mu$ A to 1 $\mu$ A and Max. values from 2.5 $\mu$ A to 7 $\mu$ A. Changed $V_{CC}$ stabilization time in footnote #7 from 100 $\mu$ s to 200 $\mu$ s Changed Voc stabilization time in footnote #7 from 100 $\mu$ s to 200 $\mu$ s Changed $V_{CC}$ from 1.5V to 1V on Page# 4. Changed $I_{CCDR}$ from 1.5V to 1V on Page# 4. Changed $I_{CCDR}$ from 2 $\mu$ A to 3 $\mu$ A. Added $I_{CCDR}$ typical value. Corrected $I_{R}$ in Data Retention Characteristics from 100 $\mu$ s to $I_{RC}$ ns Changed $I_{CDR}$ from 6 ns to 5 ns Changed $I_{LZBE}$ from 6 ns to 5 ns Changed $I_{LZDE}$ from 3 ns to 5 ns Changed $I_{LZOE}$ , $I_{HZCE}$ , $I_{HZBE}$ and $I_{HZWE}$ from 15 ns to 18 ns Changed $I_{RCOE}$ , $I_{HZCE}$ , $I_{HZDE}$ and $I_{RZWE}$ from 15 ns to 18 ns Changed $I_{RCOE}$ , $I_{RZOE}$ , $I_{RZOE}$ , $I_{RZOE}$ and $I_{RZWE}$ from 15 ns to 18 ns Changed $I_{RZOE}$ , $I_{RZOE}$ , $I_{RZOE}$ , and $I_{RZWE}$ from 40 ns to 35 ns Changed $I_{RZOE}$ from 20 ns to 25 ns Updated the Ordering Information table and replaced the Package Name column with Package Diagram. |
| *C   | 2604685 | VKN/PYRS           | 11/12/08           | Added footnote 8 related to I <sub>SB2</sub> and I <sub>CCDR</sub> Added footnote 13 related to AC timing parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| *D   | 3143896 | RAME               | 01/17/2011         | Added Acronyms and Units of Measure table Added Ordering Code Definition Added TOC Converted all tablenote to footnotes Updated Package Diagrams 51-85150 from *D to *F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |



# Sales, Solutions, and Legal Information

### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

### **Products**

Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc

cypress.com/go/plc
Memory cypress.com/go/memory
Optical & Image Sensing cypress.com/go/image
PSoC cypress.com/go/psoc
Touch Sensing cypress.com/go/touch
USB Controllers cypress.com/go/USB
Wireless/RF cypress.com/go/wireless

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2008-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-05443 Rev. \*D

Revised January 17, 2011

Page 15 of 15