**VRoHS** # LIN System Basis Chip with High Side Drivers The 33910 is a Serial Peripheral Interface (SPI) controlled System Basis Chip (SBC), combining many frequently used functions in an MCU based system, plus a Local Interconnect Network (LIN) transceiver. The 33910 has a 5.0 V, 50 mA low dropout regulator with full protection and reporting features. The device provides full SPI readable diagnostics and a selectable timing watchdog for detecting errant operation. The LIN Protocol Specification 2.0 and 2.1 compliant LIN transceiver has waveshaping circuitry that can be disabled for higher data rates. Two 50 mA high side switches with optional pulse-width modulated (PWM) are implemented to drive small loads. One high voltage input is available for use in contact monitoring, or as external wake-up input. This input can be used as high voltage Analog Input. The voltage on this pin is divided by a selectable ratio and available via an analog multiplexer. The 33910 has three main operating modes: Normal (all functions available), Sleep ( $V_{DD}$ off, wake-up via LIN, wake-up inputs (L1), cyclic sense and forced wake-up), and Stop ( $V_{DD}$ on with limited current capability, wake-up via CS, LIN bus, wake-up inputs, cyclic sense, forced wake-up and external reset). The 33910 is compatible with LIN Protocol Specification 2.0, 2.1, and SAEJ2602-2. #### **Features** - · Full-duplex SPI interface at frequencies up to 4.0 MHz - · LIN transceiver capable of up to 100 kbps with wave shaping - Two 50 mA high side switches - One high voltage analog/logic Input - · Configurable window watchdog - 5.0 V low drop regulator with fault detection and low voltage reset (LVR) circuitry - Switched/protected 5.0 V output (used for Hall sensors) - Pb-free packaging designated by suffix code AC # 33910 # SYSTEM BASIS CHIP WITH LIN 2<sup>ND</sup> GENERATION | ORDERING INFORMATION | | | | | | |----------------------------------------------------|----------------|---------|--|--|--| | Device Temperature Range (T <sub>A</sub> ) Package | | | | | | | MC33910G5AC/R2 | -40°C to 125°C | 32-LQFP | | | | | MC34910G5AC/R2 | -40°C to 85°C | 32-LQFF | | | | Figure 1. 33910 Simplified Application Diagram <sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice. # **DEVICE VARIATIONS** Table 1. This specification support the following products | Device | Temperature | Generation | Specification | |-------------|--------------|------------|-------------------------| | MC33910AC | -40 to 125°C | 2.5 | Rev. 5.0 <sup>(1)</sup> | | MC34910G5AC | -40 to 85°C | 2.5 | Rev. 5.0 <sup>(1)</sup> | ## Notes - 1. Changes to Rev. 5 include: - Increase ESD GUN IEC61000-4-2 (gun test contact with 150 pF, 330 $\Omega$ test conditions) performance to achieve +/-6 kV min on the LIN pin - Immunity against ISO7637 pulse 3b - Reduce EMC emission level on LIN - Improve EMC immunity against RF target new specification including 3x68 pF - Comply with J2602 conformance test # Table 2. This specification does not support the following products | Device | Temperature | Generation | Specification | |---------------|--------------|------------|-------------------------------| | MC33910BAC/R2 | -40 to 125°C | 2.0 | Rev 1.0 to 4.0 <sup>(2)</sup> | | MC34910BAC/R2 | -40 to 85°C | 2.0 | Rev 1.0 to 4.0 <sup>(2)</sup> | #### Notes 2. For device specifications, refer to the documentation archive history. The current specification does not cover these products. # INTERNAL BLOCK DIAGRAM Figure 2. 33910 Simplified Internal Block Diagram #### **PIN CONNECTIONS** VSENSE AGND VDD HS1 VS1 25 26 32 30 29 31 RXD 1 24 HS2 2 TXD 23 L1 MISO NC\* 3 22 MOSI 4 NC\* SCLK 5 20 NC\* CS 6 NC\* 19 ADOUT0 7 18 **PGND** \* Special Configuration Recommended / Mandatory for Marked NC Pins **PWMIN** 8 17 NC\* 10 12 3 15 6 RQ WDCONF LGND Figure 3. 33910 Pin Connections Table 3. 33910 Pin Definitions A functional description of each pin can be found in the Functional Pin Description section beginning on page 23. | Pin | Pin Name | Formal Name | Definition | |-----|-----------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 1 | RXD | Receiver Output | This pin is the receiver output of the LIN interface which reports the state of the bus voltage to the MCU interface. | | 2 | TXD | Transmitter Input | This pin is the transmitter input of the LIN interface which controls the state of the bus output. | | 3 | MISO | SPI Output | SPI (Serial Peripheral Interface) data output. When $\overline{\text{CS}}$ is high, pin is in the high-impedance state. | | 4 | MOSI | SPI Input | SPI (Serial Peripheral Interface) data input. | | 5 | SCLK | SPI Clock | SPI (Serial Peripheral Interface) clock Input. | | 6 | <u>cs</u> | SPI Chip Select | SPI (Serial Peripheral Interface) chip select input pin. $\overline{\text{CS}}$ is active low. | | 7 | ADOUT0 | Analog Output Pin 0 | Analog Multiplexer Output. | | 8 | PWMIN | PWM Input | High Side Pulse Width Modulation Input. | | 9 | RST | Internal Reset I/O | Bidirectional Reset I/O pin - driven low when any internal reset source is asserted. RST is active low. | | 10 | ĪRQ | Internal Interrupt<br>Output | Interrupt output pin, indicating wake-up events from Stop Mode or events from Normal and Normal request modes. IRQ is active low. | #### Table 3. 33910 Pin Definitions A functional description of each pin can be found in the Functional Pin Description section beginning on page 23. | Pin | Pin Name | Formal Name | Definition | |--------------------------|----------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 11, 15-17, 19-<br>22, 28 | NC | | No connect | | 12 | WDCONF | Watchdog<br>Configuration Pin | This input pin is for configuration of the watchdog period and allows the disabling of the watchdog. | | 13 | LIN | LIN Bus | This pin represents the single-wire bus transmitter and receiver. | | 14 | LGND | LIN Ground Pin | This pin is the device LIN ground connection. It is internally connected to the PGND pin. | | 18 | PGND | Power Ground Pin | This pin is the device low side ground connection. It is internally connected to the LGND pin. | | 23 | L1 | Wake-up Input | This pin is the wake-up capable digital input <sup>(3)</sup> . In addition, L1 input can be sensed analog via the analog multiplexer. | | 24 | HS2 | High Side Outputs | High side switch outputs. | | 25 | HS1 | riigii Side Odipais | riigii side switch odiputs. | | 26 | VS2 | Power Supply Pin | These pins are device battery level power supply pins. VS2 is supplying the | | 27 | VS1 | Power Supply Pill | HSx drivers while VS1 supplies the remaining blocks. (4) | | 29 | VSENSE | Voltage Sense Pin | Battery voltage sense input. (5) | | 30 | HVDD | Hall Sensor Supply<br>Output | +5.0 V switchable supply output pin. <sup>(6)</sup> | | 31 | VDD | Voltage Regulator<br>Output | +5.0 V main voltage regulator output pin. <sup>(7)</sup> | | 32 | AGND | Analog Ground Pin | This pin is the device analog ground connection. | - 3. When used as digital input, a series 33 $k\Omega$ resistor must be used to protect against automotive transients. - 4. Reverse battery protection series diodes must be used externally to protect the internal circuitry. - 5. This pin can be connected directly to the battery line for voltage measurements. The pin is self protected against reverse battery connections. It is strongly recommended to connect a 10 kΩ resistor in series with this pin for protection purposes. - 6. External capacitor (1.0 $\mu$ F < C < 10 $\mu$ F; 0.1 $\Omega$ < ESR < 5.0 $\Omega$ ) required. - 7. External capacitor (2.0 $\mu$ F < C < 100 $\mu$ F; 0.1 $\Omega$ < ESR < 10 $\Omega$ ) required. # **ELECTRICAL CHARACTERISTICS** # **MAXIMUM RATINGS** # **Table 4. Maximum Ratings** All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------------------|----------------------|-------------------------------|------| | ELECTRICAL RATINGS | | | | | Supply Voltage at VS1 and VS2 | | | V | | Normal Operation (DC) | V <sub>SUP(SS)</sub> | -0.3 to 27 | | | Transient Conditions (load dump) | V <sub>SUP(PK)</sub> | -0.3 to 40 | | | Supply Voltage at VDD | V <sub>DD</sub> | -0.3 to 5.5 | V | | Input / Output Pins Voltage <sup>(8)</sup> CS, RST, SCLK, PWMIN, ADOUTO, MOSI, MISO, TXD, RXD, HVDD | V <sub>IN</sub> | -0.3 to V <sub>DD</sub> +0.3 | V | | Interrupt Pin (IRQ) <sup>(9)</sup> | V <sub>IN(IRQ)</sub> | -0.3 to 11 | | | HS1 and HS2 Pin Voltage (DC) | V <sub>HS</sub> | -0.3 to V <sub>SUP</sub> +0.3 | V | | L1 Pin Voltage | | | V | | Normal Operation with a series 33k resistor (DC) | V <sub>L1DC</sub> | -18 to 40 | | | Transient input voltage with external component (according to ISO7637-2) (See Figure 5, page 19) | V <sub>L1TR</sub> | ±100 | | | VSENSE Pin Voltage (DC) | V <sub>VSENSE</sub> | -27 to 40 | V | | LIN Pin Voltage | | | V | | Normal Operation (DC) | $V_{BUSDC}$ | -18 to 40 | | | Transient input voltage with external component (according to ISO7637-2) (See Figure 4, page 19) | V <sub>BUSTR</sub> | -150 to 100 | | | VDD Output Current | I <sub>VDD</sub> | Internally Limited | Α | - 8. Exceeding voltage limits on specified pins may cause a malfunction or permanent damage to the device. - 9. Extended voltage range for programming purpose only. ## Table 4. Maximum Ratings (continued) All voltages are with respect to ground unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device. | Ratings | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------|------| | ESD Capability | | | V | | AECQ100 | | | | | Human Body Model - JESD22/A114 ( $C_{ZAP}$ = 100 pF, $R_{ZAP}$ = 1500 $\Omega$ ) | | | | | LIN Pin | V <sub>ESD1-1</sub> | ±8.0k | | | L1 | V <sub>ESD1-2</sub> | ±6.0k | | | all other Pins | V <sub>ESD1-3</sub> | ±2000 | | | Charge Device Model - JESD22/C101 (C <sub>ZAP</sub> = 4.0 pF) | | | | | Corner Pins (Pins 1, 8, 9, 16, 17, 24, 25 and 32) | V <sub>ESD2-1</sub> | ±750 | | | All other Pins (Pins 2-7, 10-15, 18-23, 26-31) | V <sub>ESD2-2</sub> | ±500 | | | According to LIN Conformance Test Specification / LIN EMC Test Specification, August 2004 ( $C_{ZAP}$ = 150 pF, $R_{ZAP}$ = 330 $\Omega$ ) | | | | | Contact Discharge, Unpowered | | | | | LIN pin with 220 pF | V <sub>ESD3-1</sub> | ±20k | | | LIN pin without capacitor | V <sub>ESD3-2</sub> | ±11k | | | VS1/VS2 (100 nF to ground) | V <sub>ESD3-3</sub> | >±12k | | | L1 input (33 $k\Omega$ serial resistor) | V <sub>ESD3-4</sub> | ±6000 | | | According to IEC 61000-4-2 ( $C_{ZAP}$ = 150 pF, $R_{ZAP}$ = 330 $\Omega$ ) | | | | | Unpowered | | | | | LIN pin with 220 pF and without capacitor | V <sub>ESD4-1</sub> | ±8000 | | | VS1/VS2 (100 nF to ground) | V <sub>ESD4-2</sub> | ±8000 | | | L1 input (33 k $\Omega$ serial resistor) | V <sub>ESD4-3</sub> | ±8000 | | ## THERMAL RATINGS | Operating Ambient Temperature (10) | T <sub>A</sub> | | °C | |---------------------------------------------------------------------|-------------------|------------|------| | 339 | 10 | -40 to 125 | | | 349 | 10 | -40 to 85 | | | Operating Junction Temperature | TJ | -40 to 150 | °C | | Storage Temperature | T <sub>STG</sub> | -55 to 150 | °C | | Thermal Resistance, Junction to Ambient | $R_{ heta JA}$ | | °C/W | | Natural Convection, Single Layer board (1s) <sup>(10), (11)</sup> | | 85 | | | Natural Convection, Four Layer board (2s2p) <sup>(10), (12)</sup> | | 56 | | | Thermal Resistance, Junction to Case <sup>(13)</sup> | $R_{ heta JC}$ | 23 | °C/W | | Peak Package Reflow Temperature During Reflow <sup>(14), (15)</sup> | T <sub>PPRT</sub> | Note 15 | °C | - 10. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 11. Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal. - 12. Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 13. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 14. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. - 15. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. ## STATIC ELECTRICAL CHARACTERISTICS #### **Table 5. Static Electrical Characteristics** Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------|--------------------------|------|-------|------|------| | SUPPLY VOLTAGE RANGE (VS1, VS2) | • | | • | • | | | Nominal Operating Voltage | V <sub>SUP</sub> | 5.5 | _ | 18 | V | | Functional Operating Voltage <sup>(16)</sup> | V <sub>SUPOP</sub> | - | _ | 27 | V | | Load Dump | V <sub>SUPLD</sub> | - | _ | 40 | V | | SUPPLY CURRENT RANGE (V <sub>SUP</sub> = 13.5 V) | | | | | | | Normal Mode (I <sub>OUT</sub> at V <sub>DD</sub> = 10 mA), LIN Recessive State <sup>(17)</sup> | I <sub>RUN</sub> | - | 4.5 | 10 | mA | | Stop Mode, VDD ON with $I_{OUT}$ = 100 $\mu$ A, LIN Recessive State <sup>(17), (18), (19), (20)</sup> | I <sub>STOP</sub> | | | | μA | | 5.5 V < V <sub>SUP</sub> < 12 V | | _ | 47 | 80 | | | V <sub>SUP</sub> = 13.5 V | | _ | 62 | 90 | | | 13.5 V < V <sub>SUP</sub> < 18 V | | _ | 180 | 400 | | | Sleep Mode, VDD OFF, LIN Recessive State <sup>(17), (19)</sup> | I <sub>SLEEP</sub> | | | | μA | | 5.5 V < V <sub>SUP</sub> < 12 V | 0222. | - | 27 | 35 | | | V <sub>SUP</sub> = 13.5 V | | - | 33 | 48 | | | $13.5 \text{ V} \le \text{V}_{SUP} < 18 \text{ V}$ | | - | 160 | 300 | | | Cyclic Sense Supply Current Adder <sup>(21)</sup> | I <sub>CYCLIC</sub> | - | 10 | - | μA | | SUPPLY UNDER/OVER-VOLTAGE DETECTIONS | | | | | | | Power-On Reset (BATFAIL) <sup>(22)</sup> | | | | | V | | Threshold (measured on VS1) <sup>(21)</sup> | $V_{BATFAIL}$ | 1.5 | 3.0 | 3.9 | | | Hysteresis (measured on VS1) <sup>(21)</sup> | V <sub>BATFAIL_HYS</sub> | - | 0.9 | _ | | | $V_{SUP}$ under-voltage detection (VSUV Flag) (Normal and Normal Request Modes, Interrupt Generated) | | | | | V | | Threshold (measured on VS1) | V <sub>SUV</sub> | 5.55 | 6.0 | 6.6 | V | | Hysteresis (measured on VS1) | V <sub>SUV_HYS</sub> | - | 0.2 | _ | | | $V_{SUP}$ over-voltage detection (VSOV Flag) (Normal and Normal Request Modes, Interrupt Generated) | | | | | V | | Threshold (measured on VS1) | V <sub>SOV</sub> | 18 | 19.25 | 20.5 | v | | Hysteresis (measured on VS1) | V <sub>SOV_HYS</sub> | _ | 1.0 | _ | | - 16. Device is fully functional. All features are operating. - 17. Total current (I<sub>VS1</sub> + I<sub>VS2</sub>) measured at GND pins excluding all loads, cyclic sense disabled. - 18. Total I<sub>DD</sub> current (including loads) below 100 μA. - 19. Stop and Sleep Modes current will increase if $V_{\mbox{SUP}}$ exceeds13.5 V. - 20. This parameter is guaranteed after 90 ms. - 21. This parameter is guaranteed by process monitoring but not production tested. - 22. The Flag is set during power up sequence. To clear the flag, a SPI read must be performed. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------|----------------------|------|------|------|------| | VOLTAGE REGULATOR <sup>(23)</sup> (VDD) | · | | | | | | Normal Mode Output Voltage | V <sub>DDRUN</sub> | | | | V | | $1.0 \text{ mA} < I_{VDD} < 50 \text{ mA}; 5.5 \text{ V} < V_{SUP} < 27 \text{ V}$ | | 4.75 | 5.00 | 5.25 | | | Normal Mode Output Current Limitation | I <sub>VDDRUN</sub> | 60 | 110 | 200 | mA | | Dropout Voltage <sup>(24)</sup> | $V_{DDDROP}$ | | | | V | | $I_{VDD} = 50 \text{ mA}$ | | _ | 0.1 | 0.25 | | | Stop Mode Output Voltage | V <sub>DDSTOP</sub> | | | | V | | $I_{VDD}$ < 5.0 mA | | 4.75 | 5.0 | 5.25 | | | Stop Mode Output Current Limitation | I <sub>VDDSTOP</sub> | 6.0 | 13 | 36 | mA | | Line Regulation | | | | | mV | | Normal Mode, $5.5 \text{ V} < \text{V}_{\text{SUP}} < 18 \text{ V}; I_{\text{VDD}} = 10 \text{ mA}$ | LR <sub>RUN</sub> | _ | _ | 25 | | | Stop Mode, 5.5 V $<$ V <sub>SUP</sub> $<$ 18 V; I <sub>VDD</sub> $=$ 1.0 mA | LR <sub>STOP</sub> | _ | _ | 25 | | | Load Regulation | | | | | mV | | Normal Mode, 1.0 mA < I <sub>VDD</sub> < 50 mA | LD <sub>RUN</sub> | _ | - | 80 | | | Stop Mode, 0.1 mA $< I_{VDD} < 5.0$ mA | LD <sub>STOP</sub> | _ | _ | 50 | | | Over-temperature Prewarning (Junction) <sup>(25)</sup> | T <sub>PRE</sub> | | | | °C | | Interrupt generated, VDDOT Bit Set | | 90 | 115 | 140 | | | Over-temperature Prewarning Hysteresis <sup>(25)</sup> | T <sub>PRE_HYS</sub> | - | 13 | - | °C | | Over-temperature Shutdown Temperature (Junction) <sup>(25)</sup> | T <sub>SD</sub> | 150 | 170 | 190 | °C | | Over-temperature Shutdown Hysteresis <sup>(25)</sup> | T <sub>SD_HYS</sub> | - | 13 | - | °C | | HALL SENSOR SUPPLY OUTPUT <sup>(26)</sup> (HVDD) | <u> </u> | • | | | | | V <sub>DD</sub> Voltage matching H <sub>VDDACC</sub> = (HVDD-VDD) / VDD * 100% | H <sub>VDDACC</sub> | | | | % | | $I_{HVDD} = 15 \text{ mA}$ | | -2.0 | _ | 2.0 | | | Current Limitation | I <sub>HVDD</sub> | 20 | 35 | 50 | mA | | Dropout Voltage | H <sub>VDDDROP</sub> | | | | mV | | $I_{HVDD} = 15 \text{ mA}$ ; $I_{VDD} = 5.0 \text{ mA}$ | | _ | 160 | 300 | | | Line Regulation | LR <sub>HVDD</sub> | | | | mV | | $I_{HVDD} = 5.0 \text{ mA}; I_{VDD} = 5.0 \text{ mA}$ | | _ | _ | 40 | | | Load Regulation | LD <sub>HVDD</sub> | | | | mV | | $1.0 \text{ mA} > I_{HVDD} > 15 \text{ mA}; I_{VDD} = 5.0 \text{ mA}$ | | - | _ | 20 | | - 23. Specification with external capacitor 2.0 $\mu F$ < C < 100 $\mu F$ and 100 m $\Omega$ $\leq$ ESR $\leq$ 10 $\Omega$ . - 24. Measured when voltage has dropped 250 mV below its nominal Value (5.0 V). - 25. This parameter is guaranteed by process monitoring but not production tested. - 26. Specification with external capacitor 1.0 $\mu$ F < C < 10 $\mu$ F and 100 m $\Omega$ $\leq$ ESR $\leq$ 10 $\Omega$ . Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------|----------------------|-----------------------|------|-----------------------|------| | RST INPUT/OUTPUT PIN (RST) | | | | | | | VDD Low Voltage Reset Threshold | V <sub>RSTTH</sub> | 4.3 | 4.5 | 4.7 | V | | Low-state Output Voltage | V <sub>OL</sub> | | | | V | | $I_{OUT}$ = 1.5 mA; 3.5 V $\leq$ V <sub>SUP</sub> $\leq$ 27 V | | 0.0 | - | 0.9 | | | High-state Output Current (0 V < V <sub>OUT</sub> < 3.5 V) | I <sub>OH</sub> | -150 | -250 | -350 | μA | | Pull-down Current Limitation (internally limited) | I <sub>PD_MAX</sub> | | | | mA | | $V_{OUT} = V_{DD}$ | | 1.5 | - | 8.0 | | | Low-state Input Voltage | V <sub>IL</sub> | -0.3 | _ | 0.3 x V <sub>DD</sub> | V | | High-state Input Voltage | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | MISO SPI OUTPUT PIN (MISO) | • | • | | • | | | Low-state Output Voltage | V <sub>OL</sub> | | | | V | | I <sub>OUT</sub> = 1.5 mA | | 0.0 | _ | 1.0 | | | High-state Output Voltage | V <sub>OH</sub> | | | | V | | $I_{OUT} = -250 \mu A$ | | V <sub>DD</sub> -0.9 | _ | $V_{DD}$ | | | Tri-state Leakage Current | I <sub>TRIMISO</sub> | | | | μA | | $0 \text{ V} \leq \text{V}_{\text{MISO}} \leq \text{V}_{\text{DD}}$ | | -10 | - | 10 | | | SPI INPUT PINS (MOSI, SCLK, CS) | | 1 | | 1 | | | Low-state Input Voltage | V <sub>IL</sub> | -0.3 | _ | 0.3 x V <sub>DD</sub> | V | | High-state Input Voltage | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | MOSI, SCLK Input Current | I <sub>IN</sub> | | | | μA | | $0 \text{ V} \leq V_{\text{IN}} \leq V_{\text{DD}}$ | | -10 | - | 10 | | | CS Pull-up Current | I <sub>PU</sub> CS | | | | μΑ | | 0 V < V <sub>IN</sub> < 3.5 V | | 10 | 20 | 30 | | | INTERRUPT OUTPUT PIN (IRQ) | - | | | 1 | | | Low-state Output Voltage | V <sub>OL</sub> | | | | V | | $I_{OUT} = 1.5 \text{ mA}$ | | 0.0 | - | 0.8 | | | High-state Output Voltage | V <sub>OH</sub> | | | | V | | $I_{OUT} = -250 \mu A$ | | V <sub>DD</sub> -0.8 | _ | $V_{DD}$ | | | Leakage Current | I <sub>OUT</sub> | | | | mA | | $V_{DD} \le V_{OUT} \le 10 \text{ V}$ | | _ | _ | 2.0 | | | PULSE WIDTH MODULATION INPUT PIN (PWMIN) | | · " | | • | | | Low-state Input Voltage | V <sub>IL</sub> | -0.3 | _ | 0.3 x V <sub>DD</sub> | V | | High-state Input Voltage | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> +0.3 | V | | Pull-up current | I <sub>PUPWMIN</sub> | | | | μA | | 0 V < V <sub>IN</sub> < 3.5 V | . 5 | 10 | 20 | 30 | • | Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------|------------------------|-----------------------|------|------|------| | HIGH SIDE OUTPUTS HS1 AND HS2 PINS (HS1, HS2) | <u>.</u> | | | | | | Output Drain-to-Source On Resistance | R <sub>DS(ON)</sub> | | | | Ω | | $T_J = 25^{\circ}C$ , $I_{LOAD} = 50$ mA; $V_{SUP} > 9.0$ V | , , | _ | - | 7.0 | | | $T_J = 150$ °C, $I_{LOAD} = 50$ mA; $V_{SUP} > 9.0$ $V^{(27)}$ | | | - | 10 | | | $T_J = 150$ °C, $I_{LOAD} = 30$ mA; $5.5$ V < $V_{SUP} < 9.0$ V <sup>(27)</sup> | | _ | _ | 14 | | | Output Current Limitation <sup>(28)</sup> | I <sub>LIMHSX</sub> | | | | mA | | 0 V < V <sub>OUT</sub> < V <sub>SUP</sub> - 2.0 V | | 60 | 90 | 250 | | | Open Load Current Detection <sup>(29)</sup> | l <sub>OLHSX</sub> | - | 5.0 | 7.5 | mA | | Leakage Current | I <sub>LEAK</sub> | | | | μA | | -0.2 V < V <sub>HSX</sub> < V <sub>S2</sub> + 0.2 V | | _ | _ | 10 | | | Short-circuit Detection Threshold <sup>(30)</sup> | V <sub>THSC</sub> | | | | V | | 5.5 V < V <sub>SUP</sub> < 27 V | | V <sub>SUP</sub> -2.0 | - | _ | | | Over-temperature Shutdown <sup>(31), (32)</sup> | T <sub>HSSD</sub> | 140 | 160 | 180 | °C | | Over-temperature Shutdown Hysteresis <sup>(32)</sup> | T <sub>HSSD_HYS</sub> | - | 10 | - | °C | | L1 INPUT PIN (L1) | <u>.</u> | | | | | | Low Detection Threshold <sup>(33)</sup> | $V_{THL}$ | | | | V | | 5.5 V < V <sub>SUP</sub> < 27 V | | 2.0 | 2.5 | 3.0 | | | High Detection Threshold <sup>(33)</sup> | V <sub>THH</sub> | | | | V | | 5.5 V < V <sub>SUP</sub> < 27 V | | 3.0 | 3.5 | 4.0 | | | Hysteresis <sup>(33)</sup> | V <sub>HYS</sub> | | | | V | | 5.5 V < V <sub>SUP</sub> < 27 V | | 0.4 | 0.8 | 1.4 | | | Input Current <sup>(34)</sup> | I <sub>IN</sub> | | | | μΑ | | -0.2 V < V <sub>IN</sub> < VS1 | | -10 | _ | 10 | | | Analog Input Impedance <sup>(35)</sup> | R <sub>L1IN</sub> | 800 | 1300 | 2000 | kΩ | | Analog Input Divider Ratio (RATIO <sub>L1</sub> = V <sub>L1</sub> / V <sub>ADOUT0</sub> ) | RATIO <sub>L1</sub> | | | | | | L1DS (L1 Divider Select) = 0 | | 0.95 | 1.0 | 1.05 | | | L1DS (L1 Divider Select) = 1 | | 3.42 | 3.6 | 3.78 | | | Analog Output offset Ratio | V <sub>RATIOL1</sub> - | | | | mV | | L1DS (L1 Divider Select) = 0 | OFFSET | -80 | 6.0 | 80 | | | L1DS (L1 Divider Select) = 1 | | -22 | 2.0 | 22 | | | Analog Inputs Matching | L1 <sub>MATCHING</sub> | | | | % | | L1DS (L1 Divider Select) = 0 | | 96 | 100 | 104 | | | L1DS (L1 Divider Select) = 1 | | 96 | 100 | 104 | | #### Notes - 27. This parameter is production tested up to $T_A = 125^{\circ}C$ , and guaranteed by process monitoring up to $T_J = 150^{\circ}C$ . - 28. When over-current occurs, the corresponding high side stays ON with limited current capability and the HSxCL flag is set in the HSSR. - 29. When open load occurs, the flag (HSxOP) is set in the HSSR. - 30. HS automatically shutdown if HSOT occurs or if the HVSE flag is enabled and an over-voltage occurs. - 31. When over-temperature shutdown occurs, both high sides are turned off. All flags in HSSR are set. - 32. Guaranteed by characterization but not production tested - 33. If L1 pin is unused it must be connected to ground. - 34. Analog multiplexer input disconnected from L1 input pin. - 35. Analog multiplexer input connected to L1 input pin. 33910 Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------------------|-------|----------|------| | WINDOW WATCHDOG CONFIGURATION PIN (WDCONF)(36) | • | | | 1 | • | | External Resistor Range | R <sub>EXT</sub> | 20 | _ | 200 | kΩ | | Watchdog Period Accuracy with External Resistor (Excluding Resistor Accuracy) <sup>(37)</sup> | WD <sub>ACC</sub> | -15 | - | 15 | % | | ANALOG MULTIPLEXER | | | | -1 | • | | Temperature Sense Analog Output Voltage | V <sub>ADOUT0_TEMP</sub> | | | | V | | $T_A = -40$ °C | | 2.0 | - | 2.8 | | | $T_A = 25^{\circ}C$ | | 2.8 | 3.0 | 3.6 | | | T <sub>A</sub> = 125°C | | 3.6 | | 4.6 | | | Temperature Sense Analog Output Voltage per characterization <sup>(38)</sup> $T_{\Delta} = 25^{\circ}C$ | V <sub>ADOUT0_25</sub> | 3.1 | 3.15 | 3.2 | V | | | _ | | | | | | Internal Chip Temperature Sense Gain | S <sub>TTOV</sub> | 9.0 | 10.5 | 12 | mV/K | | Internal Chip Temperature Sense Gain per characterization at 3 temperatures <sup>(38)</sup> See <u>Figure 16</u> , <u>Temperature Sense Gain</u> | S <sub>TTOV_3T</sub> | 9.9 | 10.2 | 10.5 | mV/K | | VSENSE Input Divider Ratio (RATIO <sub>VSENSE</sub> = V <sub>VSENSE</sub> / V <sub>ADOUT0</sub> ) | RATIO <sub>VSENSE</sub> | | | | | | 5.5 V < V <sub>SUP</sub> < 27 V | | 5.0 | 5.25 | 5.5 | | | VSENSE Input Divider Ratio (RATIOVSENSE=Vsense/Vadout0) per characterization <sup>(38)</sup> | RATIO <sub>VSENSECZ</sub> | | | | | | 5.5 <vsup< 27="" td="" v<=""><td></td><td>5.15</td><td>5.25</td><td>5.35</td><td></td></vsup<> | | 5.15 | 5.25 | 5.35 | | | VSENSE Output Related Offset | OFFSET <sub>VSENSE</sub> | | | | mV | | | VOLINOE | -30 | -10 | 30 | | | VSENSE Output Related Offset per characterization <sup>(38)</sup> | OFFSET <sub>VSENSE</sub> | | | | mV | | | _CZ | -30 | -12.6 | 0 | | | ANALOG OUTPUT (ADOUT0) | • | • | | 1 | • | | Maximum Output Voltage | V <sub>OUT MAX</sub> | | | | V | | $-5.0 \text{ mA} < I_{O} < 5.0 \text{ mA}$ | | V <sub>DD</sub> -0.35 | - | $V_{DD}$ | | | Minimum Output Voltage | V <sub>OUT_MIN</sub> | | | | V | | $-5.0 \text{ mA} < I_{O} < 5.0 \text{ mA}$ | | 0.0 | _ | 0.35 | | | RXD OUTPUT PIN (LIN PHYSICAL LAYER) (RXD) | • | | | • | • | | Low-state Output Voltage | V <sub>OL</sub> | | | | V | | $I_{OUT} = 1.5 \text{ mA}$ | | 0.0 | - | 8.0 | | | High-state Output Voltage | V <sub>OH</sub> | | | | V | | I <sub>OUT</sub> = -250 μA | | V <sub>DD</sub> -0.8 | - | $V_{DD}$ | | | Notes | | | | • | • | - 36. For $V_{SUP}$ 4.7 to 18 V - 37. Watchdog timing period calculation formula: $t_{PWD}$ [ms] = [0.466 \* (R<sub>EXT</sub> 20)] + 10 with (R<sub>EXT</sub> in k $\Omega$ ) - 38. These limits have been defined after laboratory characterization on 3 lots and 30 samples. These tighten limits could not be guaranteed by production test. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------|--------------------------|-----------------------|-----|-----------------------|------------------| | TXD INPUT PIN (LIN PHYSICAL LAYER) (TXD) | | | | | | | Low-state Input Voltage | V <sub>IL</sub> | -0.3 | - | 0.3 x V <sub>DD</sub> | V | | High-state Input Voltage | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> +0.3 | V | | Pin Pull-up Current, 0 V < V <sub>IN</sub> < 3.5 V | I <sub>PUIN</sub> | 10 | 20 | 30 | μA | | LIN PHYSICAL LAYER WITH J2602 FEATURE ENABLED (BIT DIS_J2 | (602 = 0) | | | | | | LIN Under Voltage threshold | V <sub>TH_UNDER_</sub> | | | | V | | Positive and Negative threshold (V <sub>THP</sub> , V <sub>THN</sub> ) | VOLTAGE | 5.0 | | 6.0 | | | Hysteresis (V <sub>THP</sub> - V <sub>THN</sub> ) | V <sub>J2602_DEG</sub> | | 400 | | mV | | LIN PHYSICAL LAYER, TRANSCEIVER (LIN) <sup>(39)</sup> | | | | | | | Operating Voltage Range | V <sub>BAT</sub> | 8.0 | | 18 | V | | Supply Voltage Range | V <sub>SUP</sub> | 7.0 | | 18 | V | | Voltage Range within which the device is not destroyed | V <sub>SUP_NON_OP</sub> | -0.3 | | 40 | V | | Current Limitation for Driver Dominant State | I <sub>BUS_LIM</sub> | | | | mA | | Driver ON, V <sub>BUS</sub> = 18 V | | 40 | 90 | 200 | | | Input Leakage Current at the receiver | I <sub>BUS_PAS_DOM</sub> | | | | | | Driver off; $V_{BUS} = 0 \text{ V}$ ; $V_{BAT} = 12 \text{ V}$ | | -1.0 | _ | _ | mA | | Leakage Output Current to GND | I <sub>BUS_PAS_REC</sub> | | | | μΑ | | Driver Off; 8.0 V < $V_{BAT}$ < 18 V; 8.0 V < $V_{BUS}$ < 18 V; $V_{BUS} \ge V_{BAT}$ | | _ | | 20 | | | Control unit disconnected from ground <sup>(40)</sup> | I <sub>BUS_NO_GND</sub> | 4.0 | | 4.0 | mA | | GND <sub>DEVICE</sub> = V <sub>SUP</sub> ; V <sub>BAT</sub> = 12 V; 0 < V <sub>BUS</sub> < 18 V | | -1.0 | _ | 1.0 | | | $V_{BAT}$ Disconnected; $V_{SUP\_DEVICE} = GND$ ; $0 \text{ V} < V_{BUS} < 18 \text{ V}^{(41)}$ | I <sub>BUSNO_BAT</sub> | | | 100 | μA | | Receiver Dominant State | V | _ | | 100 | V | | Receiver Bornmant State | V <sub>BUSDOM</sub> | _ | _ | 0.4 | $V_{SUP}$ | | Receiver Recessive State | V <sub>BUSREC</sub> | | | | V <sub>SUP</sub> | | | BOOKEO | 0.6 | _ | _ | 001 | | Receiver Threshold Center | V <sub>BUS_CNT</sub> | | | | V <sub>SUP</sub> | | $(V_{TH\_DOM} + V_{TH\_REC})/2$ | | 0.475 | 0.5 | 0.525 | | | Receiver Threshold Hysteresis | V <sub>HYS</sub> | | | | V <sub>SUP</sub> | | (V <sub>TH_REC</sub> - V <sub>TH_DOM</sub> ) | | - | _ | 0.175 | | | Voltage Drop at the serial Diode in pull-up path | V <sub>SERDIODE</sub> | 0.4 | | 1.0 | V | | VBAT_SHIFT | V <sub>SHIFT_BAT</sub> | 0 | | 10% | $V_{BAT}$ | | GND_SHIFT | V <sub>SHIFT_GND</sub> | 0 | | 10% | $V_{BAT}$ | - 39. Parameters guaranteed for 7.0 V $\leq$ V $_{SUP} \leq$ 18 V. - 40. Loss of local ground must not affect communication in the residual network. - 41. Node has to sustain the current that can flow under this condition. Bus must remain operational under this condition. # ELECTRICAL CHARACTERISTICS STATIC ELECTRICAL CHARACTERISTICS # Table 5. Static Electrical Characteristics (continued) Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | | | | | |---------------------------------------------------------------|------------------------|-----|-----|-----|------|--|--|--|--| | LIN PHYSICAL LAYER, TRANSCEIVER (LIN) (CONTINUED)(39) | | | | | | | | | | | LIN Wake-up threshold from Stop or Sleep Mode <sup>(42)</sup> | V <sub>BUSWU</sub> | | 5.3 | 5.8 | V | | | | | | LIN Pull-up Resistor to V <sub>SUP</sub> | R <sub>SLAVE</sub> | 20 | 30 | 60 | kΩ | | | | | | Over-temperature Shutdown <sup>(43)</sup> | T <sub>LINSD</sub> | 140 | 160 | 180 | °C | | | | | | Over-temperature Shutdown Hysteresis | T <sub>LINSD_HYS</sub> | ı | 10 | - | °C | | | | | - 42. This parameter is 100% tested on an Automatic Tester. However, since it has not been monitored during reliability stresses, Freescale does not guarantee this parameter during the product's life time. - 43. When over-temperature shutdown occurs, the LIN bus goes in recessive state and the flag LINOT in LINSR is set. # **DYNAMIC ELECTRICAL CHARACTERISTICS** # **Table 6. Dynamic Electrical Characteristics** Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------|---------------------|------|-----|------|------| | SPI INTERFACE TIMING (SEE Figure 13, PAGE 22) | | | | | | | SPI Operating Frequency | f <sub>SPIOP</sub> | - | - | 4.0 | MHz | | SCLK Clock Period | t <sub>PSCLK</sub> | 250 | _ | N/A | ns | | SCLK Clock High Time <sup>(44)</sup> | t <sub>WSCLKH</sub> | 110 | _ | N/A | ns | | SCLK Clock Low Time <sup>(44)</sup> | tWSCLKL | 110 | _ | N/A | ns | | Falling Edge of CS to Rising Edge of SCLK <sup>(44)</sup> | t <sub>LEAD</sub> | 100 | _ | N/A | ns | | Falling Edge of SCLK to CS Rising Edge <sup>(44)</sup> | t <sub>LAG</sub> | 100 | _ | N/A | ns | | MOSI to Falling Edge of SCLK <sup>(44)</sup> | t <sub>SISU</sub> | 40 | _ | N/A | ns | | Falling Edge of SCLK to MOSI <sup>(44)</sup> | t <sub>SIH</sub> | 40 | _ | N/A | ns | | MISO Rise Time <sup>(44)</sup> | t <sub>RSO</sub> | | | | ns | | C <sub>L</sub> = 220 pF | | - | 40 | _ | | | MISO Fall Time <sup>(44)</sup> | t <sub>FSO</sub> | | | | ns | | C <sub>L</sub> = 220 pF | | _ | 40 | _ | | | Time from Falling or Rising Edges of $\overline{\text{CS}}$ to: (44) | | | | | ns | | - MISO Low-impedance | t <sub>SOEN</sub> | 0.0 | _ | 50 | | | - MISO High-impedance | t <sub>SODIS</sub> | 0.0 | _ | 50 | | | Time from Rising Edge of SCLK to MISO Data Valid <sup>(44)</sup> | t <sub>VALID</sub> | | | | ns | | $0.2~x~V_{DD} \leq MISO \geq 0.8~x~V_{DD},~C_L = 100~pF$ | | 0.0 | _ | 75 | | | RST OUTPUT PIN | | | | | | | Reset Low-level Duration After V <sub>DD</sub> High (see Figure 12, page 22) | t <sub>RST</sub> | 0.65 | 1.0 | 1.35 | ms | | Reset Deglitch Filter Time | tRSTDF | 350 | 480 | 900 | ns | | WINDOW WATCHDOG CONFIGURATION PIN (WDCONF) | 1 | | ı | | I. | | Watchdog Time Period <sup>(45)</sup> | t <sub>PWD</sub> | | | | ms | | External Resistor $R_{EXT} = 20 \text{ k}\Omega (1\%)$ | | 8.5 | 10 | 11.5 | | | External Resistor R <sub>EXT</sub> = 200 kΩ (1%) | | 79 | 94 | 108 | | | Without External Resistor R <sub>EXT</sub> (WDCONF Pin Open) | | 110 | 150 | 205 | | | | | | 1 | | 1 | - 44. This parameter is guaranteed by process monitoring but not production tested. - 45. Watchdog timing period calculation formula: $t_{PWD}$ [ms] = [0.466 \* (R<sub>EXT</sub> 20)] + 10 with (R<sub>EXT</sub> in k $\Omega$ ) Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|------| | L1 INPUT | | | | | | | L1 Filter Time Deglitcher <sup>(46)</sup> | t <sub>WUF</sub> | 8.0 | 20 | 38 | μS | | STATE MACHINE TIMING | • | | • | • | • | | Delay Between CS LOW-to-HIGH Transition (at End of SPI Stop Command) and Stop Mode Activation (46) | t <sub>STOP</sub> | _ | _ | 5.0 | μS | | Normal Request Mode Timeout (see Figure 12, page 22) | t <sub>NRTOUT</sub> | 110 | 150 | 205 | ms | | Cyclic Sense ON Time from Stop and Sleep Mode <sup>(47)</sup> | T <sub>ON</sub> | 130 | 200 | 270 | μs | | Cyclic Sense Accuracy <sup>(46)</sup> | | -35 | | +35 | % | | Delay Between SPI Command and HS Turn On <sup>(48)</sup> | t <sub>S-ON</sub> | | | | μS | | 9.0 V < V <sub>SUP</sub> < 27 V | | - | _ | 10 | | | Delay Between SPI Command and HS Turn Off <sup>(48)</sup> | t <sub>S-OFF</sub> | | | | μS | | $9.0 \text{ V} < \text{V}_{\text{SUP}} < 27 \text{ V}$ | | - | - | 10 | | | Delay Between Normal Request and Normal Mode After a Watchdog Trigger | t <sub>SNR2N</sub> | | | | μS | | Command (Normal Request Mode) <sup>(46)</sup> | | _ | _ | 10 | | | Delay Between CS Wake-up (CS LOW to HIGH) in Stop Mode and: | | | | | μS | | Normal Request Mode, VDD ON and RST HIGH | t <sub>wucs</sub> | 9.0 | 15 | 80 | | | First Accepted SPI Command | t <sub>WUSPI</sub> | 90 | _ | N/A | | | Minimum Time Between Rising and Falling Edge on the CS | t <sub>2CS</sub> | 4.0 | _ | _ | μS | | J2602 DEGLITCHER | • | | • | • | • | | V <sub>SUP</sub> Deglitcher <sup>(49)</sup> | t <sub>J2602_DEG</sub> | | | | μS | | $(DIS_J2602 = 0)$ | | 35 | 50 | 70 | | - 46. This parameter is guaranteed by process monitoring but not production tested. - 47. This parameter is 100% tested on an Automatic Tester. However, since it has not been monitored during reliability stresses, Freescale does not guarantee this parameter during the product's life time. - 48. Delay between turn on or off command (rising edge on CS) and HS ON or OFF, excluding rise or fall time due to external load. - 49. This parameter has not been monitoring during operating life test. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | | Min | Тур | Max | Unit | | | | | |----------------------------------------------------------------------------------------------------------|--|-----|-----|-----|------|--|--|--|--| | LIN PHYSICAL LAYER: DRIVER CHARACTERISTICS FOR NORMAL SLEW RATE - 20.0KBIT/SEC ACCORDING TO LIN PHYSICAL | | | | | | | | | | | LAYER SPECIFICATION <sup>(50), (51)</sup> | | | | | | | | | | | Duty Cycle 1: | D1 | | | | | |-----------------------------------------------------------------------------------------------------|----|-------|---|-------|--| | TH <sub>REC(MAX)</sub> = 0.744 * V <sub>SUP</sub> | | | | | | | $TH_{DOM(MAX)} = 0.581 * V_{SUP}$ | | | | | | | D1 = $t_{BUS\_REC(MIN)}/(2 \times t_{BIT})$ , $t_{BIT} = 50 \mu s$ , 7.0 V $\leq V_{SUP} \leq 18 V$ | | 0.396 | _ | _ | | | Duty Cycle 2: | D2 | | | | | | $TH_{REC(MIN)} = 0.422 * V_{SUP}$ | | | | | | | $TH_{DOM(MIN)} = 0.284 * V_{SUP}$ | | | | | | | D2 = $t_{BUS\_REC(MAX)}/(2 \times t_{BIT})$ , $t_{BIT}$ = 50 $\mu$ s, 7.6 $V \le V_{SUP} \le 18 V$ | | _ | _ | 0.581 | | # LIN PHYSICAL LAYER: DRIVER CHARACTERISTICS FOR SLOW SLEW RATE - 10.4KBIT/SEC ACCORDING TO LIN PHYSICAL LAYER SPECIFICATION $^{(50)}$ , $^{(52)}$ | Duty Cycle 3: | D3 | | | | | |------------------------------------------------------------------------------------------------------|----|-------|---|-------|--| | $TH_{REC(MAX)} = 0.778 * V_{SUP}$ | | | | | | | TH <sub>DOM(MAX)</sub> = 0.616 * V <sub>SUP</sub> | | | | | | | D3 = $t_{BUS\_REC(MIN)}/(2 \times t_{BIT})$ , $t_{BIT} = 96 \mu s$ , 7.0 V $\leq V_{SUP} \leq 18 V$ | | 0.417 | _ | _ | | | Duty Cycle 4: | D4 | | | | | | $TH_{REC(MIN)} = 0.389 * V_{SUP}$ | | | | | | | $TH_{DOM(MIN)} = 0.251 * V_{SUP}$ | | | | | | | D4 = $t_{BUS\_REC(MAX)}/(2 \times t_{BIT})$ , $t_{BIT}$ = 96 $\mu$ s, 7.6 $V \le V_{SUP} \le$ 18 $V$ | | _ | _ | 0.590 | | <sup>50.</sup> Bus load R<sub>BUS</sub> and C<sub>BUS</sub> 1.0 nF / 1.0 k $\Omega$ , 6.8 nF / 660 $\Omega$ , 10 nF / 500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 6, page 20. <sup>51.</sup> See <u>Figure 7</u>, page <u>20</u>. <sup>52.</sup> See <u>Figure 8</u>, page <u>20</u>. Characteristics noted under conditions 5.5 V $\leq$ V<sub>SUP</sub> $\leq$ 18 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C for the 33910 and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C for the 34910, unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | | | | | |---------------------------------------------------------------------------------------|-------------------------|------|-----|------|------|--|--|--|--| | LIN PHYSICAL LAYER: DRIVER CHARACTERISTICS FOR FAST SLEW RATE | | | | | | | | | | | LIN Fast Slew Rate (Programming Mode) | _ | V/µs | | | | | | | | | LIN PHYSICAL LAYER: CHARACTERISTICS AND WAKE-UP TIMINGS <sup>(53)</sup> | 1 | | | | | | | | | | Propagation Delay and Symmetry <sup>(54)</sup> | | | | | μS | | | | | | Propagation Delay of Receiver, $t_{REC\_PD}$ =MAX ( $t_{REC\_PDR}$ , $t_{REC\_PDF}$ ) | t <sub>REC_PD</sub> | _ | 4.2 | 6.0 | | | | | | | Symmetry of Receiver Propagation Delay, t <sub>REC_PDF</sub> - t <sub>REC_PDR</sub> | t <sub>REC_SYM</sub> | -2.0 | _ | 2.0 | | | | | | | Bus Wake-Up Deglitcher (Sleep and Stop Modes) <sup>(55)(59)</sup> (56) | t <sub>PROPWL</sub> | 42 | 70 | 95 | μs | | | | | | Bus Wake-Up Event Reported | | | | | μS | | | | | | From Sleep Mode <sup>(57)</sup> | t <sub>WAKE_SLEEP</sub> | _ | _ | 1500 | | | | | | | From Stop Mode <sup>(58)</sup> | t <sub>WAKE_STOP</sub> | 9.0 | 27 | 35 | | | | | | | TXD Permanent Dominant State Delay | t <sub>TXDDOM</sub> | 0.65 | 1.0 | 1.35 | s | | | | | | PULSE WIDTH MODULATION INPUT PIN (PWMIN) | • | | | • | • | | | | | | PWMIN pin <sup>(59)</sup> | f <sub>PWMIN</sub> | | | | kHz | | | | | | Max. frequency to drive HS output pins | | | 10 | | | | | | | - 53. $V_{SUP}$ from 7.0 to 18 V, bus load $R_{BUS}$ and $C_{BUS}$ 1.0 nF / 1.0 k $\Omega$ , 6.8 nF / 660 $\Omega$ , 10 nF / 500 $\Omega$ . Measurement thresholds: 50% of TXD signal to LIN signal threshold defined at each parameter. See Figure 6, page 20. - 54. See Figure 9, page 21 - 55. See Figure 10, page 21 for Sleep and Figure 11, page 21 for Stop Mode. - 56. This parameter is tested on automatic tester but has not been monitoring during operating life test. - 57. The measurement is done with 1.0 μF capacitor and 0 mA current load on V<sub>DD</sub>. The value takes into account the delay to charge the capacitor. The delay is measured between the bus wake-up threshold (V<sub>BUSWU</sub>) rising edge of the LIN bus and when V<sub>DD</sub> reaches 3.0 V. See <u>Figure 10</u>, page <u>21</u>. The delay depends of the load and capacitor on V<sub>DD</sub>. - 58. In Stop Mode, the delay is measured between the bus wake-up threshold (V<sub>BUSWU</sub>) and the falling edge of the IRQ pin. See <u>Figure 11</u>, page <u>21</u>. - 59. This parameter is guaranteed by process monitoring but not production tested. # **TIMING DIAGRAMS** Note Waveform per ISO 7637-2. Test Pulses 1, 2, 3a, 3b. Figure 4. Test Circuit for Transient Test Pulses (LIN) Note Waveform per ISO 7637-2. Test Pulses 1, 2, 3a, 3b,. Figure 5. Test Circuit for Transient Test Pulses (L1) Figure 6. Test Circuit for LIN Timing Measurements Figure 7. LIN Timing Measurements for Normal Slew Rate Figure 8. LIN Timing Measurements for Slow Slew Rate Figure 9. LIN Receiver Timing Figure 10. LIN Wake-Up Sleep Mode Timing Figure 11. LIN Wake-up Stop Mode Timing Figure 12. Power On Reset and Normal Request Timeout Timing Figure 13. SPI Timing Characteristics ## **FUNCTIONAL DESCRIPTION** ## INTRODUCTION The 33910 was designed and developed as a highly integrated and cost-effective solution for automotive and industrial applications. For automotive body electronics, the 33910 is well suited to perform keypad applications via the LIN bus. Power switches are provided on the device configured as high side outputs. Other ports are also provided, which include a Hall Sensor port supply, and one wake-up capable pin. An internal voltage regulator provides power to a MCU device. Also included in this device is a LIN physical layer, which communicates using a single wire. This enables this device to be compatible with 3-wire bus systems, where one wire is used for communication, one for battery, and one for ground. ## **FUNCTIONAL PIN DESCRIPTION** See Figure 1, 33910 Simplified Application Diagram, page 1, for a graphic representation of the various pins referred to in the following paragraphs. Also, see the pin diagram on page 4 for a description of the pin locations in the package. ## **RECEIVER OUTPUT PIN (RXD)** The RXD pin is a digital output. It is the receiver output of the LIN interface and reports the state of the bus voltage: RXD Low when LIN bus is dominant, RXD High when LIN bus is recessive. ## TRANSMITTER INPUT PIN (TXD) The TXD pin is a digital input. It is the transmitter input of the LIN interface and controls the state of the bus output (dominant when TXD is Low, recessive when TXD is High). This pin has an internal pull-up to force recessive state in case the input is left floating. # LIN BUS PIN (LIN) The LIN pin represents the single-wire bus transmitter and receiver. It is suited for automotive bus systems and is compliant to the LIN bus specification 2.0, 2.1, and SAE J2602-2. The LIN interface is only active during Normal Mode. See Table 7. Operating Modes Overview. # **SERIAL DATA CLOCK PIN (SCLK)** The SCLK pin is the SPI clock input. MISO data changes on the positive transition of the SCLK. MOSI is sampled on the negative edge of the SCLK. ## **MASTER OUT SLAVE IN PIN (MOSI)** The MOSI digital pin receives SPI data from the MCU. This data input is sampled on the negative edge of SCLK. ## **MASTER IN SLAVE OUT PIN (MISO)** The MISO pin sends data to an SPI-enabled MCU. It is a digital tri-state output used to shift serial data to the microcontroller. Data on this output pin changes on the positive edge of the SCLK. When CS is High, this pin will remain in the high-impedance state. # CHIP SELECT PIN (CS) $\overline{\text{CS}}$ is an active low digital input. It must remain low during a valid SPI communication and allow for several devices to be connected in the same SPI bus without contention. A rising edge on $\overline{\text{CS}}$ signals the end of the transmission and the moment the data shifted in is latched. A valid transmission must consist of 8 bits only. While in STOP Mode, a low-to-high level transition on this pin will generate a wake-up condition for the 33910. ## **ANALOG MULTIPLEXER PIN (ADOUT0)** The ADOUT0 pin can be configured via the SPI to allow the MCU A/D converter to read the several inputs of the Analog Multiplexer, including the VSENSE and L1 input voltages, and the internal junction temperature. # **PWM INPUT CONTROL PIN (PWMIN)** This digital input can control the high sides drivers in Normal Request and Normal Mode. To enable PWM control, the MCU must perform a write operation to the High Side Control Register (HSCR). This pin has an internal 20 µA current pull-up. # RESET PIN (RST) This bidirectional pin is used to reset the MCU in case the 33910 detects a reset condition, or to inform the 33910 that the MCU has just been reset. After release of the $\overline{\text{RST}}$ pin, Normal Request Mode is entered. The $\overline{RST}$ pin is an active low filtered input and output formed by a weak pull-up and a switchable pull-down structure which allows this pin to be shorted either to $V_{DD}$ or to GND during software development, without the risk of destroying the driver. # **INTERRUPT PIN (IRQ)** The $\overline{\text{IRQ}}$ pin is a digital output used to signal events or faults to the MCU while in Normal and Normal Request Mode or to signal a wake-up from Stop Mode. This active low output will transition to high only after the interrupt is acknowledged by a SPI read of the respective status bits. ## WATCHDOG CONFIGURATION PIN (WDCONF) The WDCONF pin is the configuration pin for the internal watchdog. A resistor can be connected to this pin to configure the window watchdog period. When connected directly to ground, the watchdog will be disabled. When this pin is left open, the watchdog period is fixed to its lower precision internal default value (150 ms typical). # GROUND CONNECTION PINS (AGND, PGND, LGND) The AGND, PGND and LGND pins are the Analog and Power ground pins. The AGND pin is the ground reference of the voltage regulator module. The PGND and LGND pins are used for high current load return as in the LIN interface pin. Note: PGND, AGND and LGND pins must be connected together. # **DIGITAL/ANALOG PIN (L1)** The L1 pin is multi purpose input. It can be used as a digital input, which can be sampled by reading the SPI and used for wake-up when 33910 is in low power mode or used as analog input for the analog multiplexer. When used to sense voltage outside the module, a 33 kohm series resistor must be used on the input. When used as wake-up input L1 can be configured to operate in cyclic-sense mode. In this mode one or both of the high side switches are configured to be periodically turned on and sample the wake-up input. If a state change is detected between two cycles a wake-up is initiated. The 33910 can also wake-up from Stop or Sleep by a simple state change on L1. When used as analog input, the voltage present on the L1 pin is scaled down by an selectable internal voltage divider and can be routed to the ADOUT0 output through the analog multiplexer. Note: If L1 input is selected in the analog multiplexer, it will be disabled as digital input and remains disabled in low power mode. No wake-up feature is available in that condition. When the L1 input is not selected in the analog multiplexer, the voltage divider is disconnected from that input. ## **HIGH SIDE OUTPUT PINS (HS1 AND HS2)** These two high side switches are able to drive loads such as relays or lamps. Their structures are connected to the VS2 supply pin. The pins are short-circuit protected and both outputs are also protected against overheating. HS1 and HS2 are controlled by SPI and can respond to a signal applied to the PWMIN input pin. HS1 and HS2 outputs can also be used during low-power mode for the cyclic-sense of the wake inputs. ## **POWER SUPPLY PINS (VS1 AND VS2)** Those are the battery level voltage supply pins. In an application, VS1 and VS2 pins must be protected against reverse battery connection and negative transient voltages with external components. These pins sustain standard automotive voltage conditions such as a load dump at 40 V. The high side switches (HS1 and HS2) are supplied by the VS2 pin. All other internal blocks are supplied by the VS1 pin. # **VOLTAGE SENSE PIN (VSENSE)** This input can be connected directly to the battery line. It is protected against battery reverse connection. The voltage present in this input is scaled down by an internal voltage divider, and can be routed to the ADOUTO output pin and used by the MCU to read the battery voltage. The ESD structure on this pin allows for excursion up to +40 V and down to -27 V, allowing this pin to be connected directly to the battery line. It is strongly recommended to connect a 10 kohm resistor in series with this pin for protection purposes. # HALL SENSOR SWITCHABLE SUPPLY PIN (HVDD) This pin provides a switchable supply for external hall sensors. While in Normal Mode, this current limited output can be controlled through the SPI. The HVDD pin needs to be connected to an external capacitor to stabilize the regulated output voltage. # +5V MAIN REGULATOR OUTPUT PIN (VDD) An external capacitor has to be placed on the VDD pin to stabilize the regulated output voltage. The VDD pin is intended to supply a microcontroller. The pin is current limited against shorts to GND and over-temperature protected. During Stop Mode, the voltage regulator does not operate with its full drive capabilities and the output current is limited. During Sleep Mode, the regulator output is completely shut down. ## **FUNCTIONAL DEVICE OPERATIONS** ## **OPERATIONAL MODES** #### INTRODUCTION The 33910 offers three main operating modes: Normal (Run), Stop, and Sleep (Low Power). In Normal Mode, the device is active and is operating under normal application conditions. The Stop and Sleep Modes are low power modes with wake-up capabilities. In Stop Mode, the voltage regulator still supplies the MCU with $V_{DD}$ (limited current capability), while in Sleep Mode the voltage regulator is turned off ( $V_{DD} = 0 \text{ V}$ ). Wake-up from Stop Mode is initiated by a wake-up interrupt. Wake-up from Sleep Mode is done by a reset and the voltage regulator is turned back on. The selection of the different modes is controlled by the MOD1:2 bits in the Mode Control Register (MCR). <u>Figure 14</u> describes how transitions are done between the different operating modes. <u>Table 7</u>, <u>28</u>, gives an overview of the operating modes. #### **RESET MODE** The $339\underline{10}$ enters the Reset Mode after a power up. In this mode, the $\overline{RST}$ pin is low for 1.0 ms (typical value). After this delay, it enters the Normal Request Mode and the $\overline{RST}$ pin is driven high. The Reset Mode is entered if a reset condition occurs (V<sub>DD</sub> low, watchdog trigger fail, after wake-up from Sleep Mode, Normal Request Mode timeout occurs). ## **NORMAL REQUEST MODE** This is a temporary mode automatically accessed by the device after the Reset Mode, or after a wake-up from Stop Mode In Normal Request Mode, the VDD regulator is ON, the RESET pin is High, and the LIN is operating in RX Only Mode. As soon as the device enters in the Normal Request Mode an internal timer is started for 150 ms (typical value). During these 150 ms, the MCU must configure the Timing Control Register (TIMCR) and the Mode Control Register (MCR) with MOD2 and MOD1 bits set = 0, to enter the Normal Mode. If within the 150 ms timeout, the MCU does not command the 33910 to Normal Mode, it will enter in Reset Mode. If the WDCONF pin is grounded in order to disable the watchdog function, it goes directly in Normal Mode after the Reset Mode. # **NORMAL MODE** In Normal Mode, all 33910 functions are active and can be controlled by the SPI interface and the PWMIN pin. The VDD regulator is ON and delivers its full current capability. If an external resistor is connected between the WDCONF pin and the Ground, the window watchdog function will be enabled. The wake-up input (L1) can be read as digital input or have its voltage routed through the analog-multiplexer. The LIN interface has slew rate and timing compatible with the LIN protocol specification 2.0, 2.1 and SAEJ2602. The LIN bus can transmit and receive information. The high side switches are active and have PWM capability according to the SPI configuration. The interrupts are generated to report failures for $V_{SUP}$ over/under-voltage, thermal shutdown, or thermal shutdown prewarning on the main regulator. #### **SLEEP MODE** The Sleep Mode is a low power mode. From Normal Mode, the device enters into Sleep Mode by sending one SPI command through the Mode Control Register (MCR), or ( $V_{DD}$ low > 150 ms) with $V_{SUV}=0$ . When in Reset Mode, a $V_{DD}$ under-voltage condition with no $V_{SUP}$ under-voltage ( $V_{SUV}=0$ ) will send the device to Sleep Mode. All blocks are in their lowest power consumption condition. Only some wake-up sources (wake-up input with or without cyclic sense, forced wake-up and LIN receiver) are active. The 5.0 V regulator is OFF. The internal low-power oscillator may be active if the IC is configured for cyclic-sense. In this condition, one of the high side switches is turned on periodically and the wake-up input is sampled. Wake-up from Sleep Mode is similar to a power-up. The device goes in Reset Mode except that the SPI will report the wake-up source and the BATFAIL flag is not set. #### STOP MODE The Stop Mode is the second low power mode, but in this case the 5.0 V regulator is ON with limited current drive capability. The application MCU is always supplied while the 33910 is operating in Stop Mode. The device can enter into Stop Mode only by sending the SPI command. When the application is in this mode, it can wake-up from the 33910 side (for example: cyclic sense, force wake-up, LIN bus, wake inputs) or the MCU side (CS, RST pins). Wake-up from Stop Mode will transition the 33910 to Normal Request Mode and generates an interrupt except if the wake-up event is a low to high transition on the $\overline{\text{CS}}$ pin or comes from the $\overline{\text{RST}}$ pin. ## Legend WD: Watchdog WD Disabled: Watchdog disabled (WDCONF pin connected to GND) WD Trigger: Watchdog is triggered by SPI command WD Failed: No watchdog trigger or trigger occurs in closed window Stop Command: Stop command sent via SPI Sleep Command: Sleep command sent via SPI Wake-up from Stop Mode: L1 state change, LIN bus wake-up, Periodic wake-up, CS rising edge wake-up or RST wake-up. Wake-up from Sleep Mode: L1 state change, LIN bus wake-up, Periodic wake-up. Figure 14. Operating Modes and Transitions **Table 7. Operating Modes Overview** | Function | Reset Mode | Normal Request Mode | Normal<br>Mode | Stop Mode | Sleep Mode | |-----------------------|-----------------------------------|-----------------------------------|-----------------------------------|----------------------|----------------------| | VDD | Full | Full | Full | Stop | - | | HVDD | - | SPI <sup>(60)</sup> | SPI | - | - | | HSx | - | SPI/PWM <sup>(61)</sup> | SPI/PWM | Note <sup>(62)</sup> | Note <sup>(63)</sup> | | Analog Mux | - | SPI | SPI | - | - | | L1 | - | Input | Input | Wake-up | Wake-up | | LIN | - | Rx-Only | Full/Rx-Only | Rx-Only/Wake-up | Wake-up | | Watchdog | - | 150 ms (typ.) timeout | On <sup>(64)</sup> /Off | - | - | | Voltage<br>Monitoring | V <sub>SUP</sub> /V <sub>DD</sub> | V <sub>SUP</sub> /V <sub>DD</sub> | V <sub>SUP</sub> /V <sub>DD</sub> | V <sub>DD</sub> | - | #### Notes - 60. Operation can be enabled/controlled by the SPI. - 61. Operation can be controlled by the PWMIN input. - 62. HSx switches can be configured for cyclic sense operation in Stop Mode. - 63. HSx switches can be configured for cyclic sense operation in Sleep Mode. - 64. Windowing operation when enabled by an external resistor. #### **INTERRUPTS** Interrupts are used to signal a microcontroller that a peripheral needs to be serviced. The interrupts which can be generated, change according to the operating mode. While in Normal and Normal Request Modes, the 33910 signals through interrupts special conditions which may require a MCU software action. Interrupts are not generated until all pending wake-up sources are read in the Interrupt Source Register (ISR). While in Stop Mode, interrupts are used to signal wake-up events. Sleep Mode does not use interrupts. Wake-up is performed by powering-up the MCU. In Normal and Normal Request Mode the wake-up source can be read by SPI. The interrupts are signaled to the MCU by a low logic level of the IRQ pin, which will remain low until the interrupt is acknowledged by a SPI read command of the ISR register. The IRQ pin will then be driven high. Interrupts are only asserted while in Normal, Normal Request and Stop Mode. Interrupts are not generated while the RST pin is low. The following is a list of the interrupt sources in Normal and Normal Request Modes. Some of these can be masked by writing to the SPI - Interrupt Mask Register (IMR). #### Low-voltage Interrupt: Signals when the supply line (VS1) voltage drops below the VSUV threshold ( $V_{SUV}$ ). #### **High-voltage Interrupt:** Signals when the supply line (VS1) voltage increases above the VSOV threshold ( $V_{SOV}$ ). #### **Over-temperature Prewarning:** Signals when the 33910 temperature has reached the preshutdown warning threshold. It is used to warn the MCU that an over-temperature shutdown in the main 5.0 V regulator is imminent. # LIN Over-temperature Shutdown / TXD Stuck At Dominant / RXD Short-circuit: These signal fault conditions within the LIN interface will cause the LIN driver to be disabled. In order to restart the operation, the fault must be removed and TXD must go recessive. ## **High Side Over-temperature Shutdown:** Signals a shutdown in the high side outputs. #### **RESET** To reset a MCU the 33910 drives the $\overline{\text{RST}}$ pin low for the time the reset condition lasts. After the reset source is removed, the state machine will drive the RST output low for at least 1.0 ms (typical value) before driving it high. In the 33910, four main reset sources exist: # 5.0 V Regulator Low-voltage-Reset (V<sub>RSTTH</sub>) The 5.0 V regulator output $V_{DD}$ is continuously monitored against brown outs. If the supply monitor detects that the voltage at the VDD pin has dropped below the reset threshold $V_{\overline{RSTTH}}$ the 33910 will issue a reset. In case of overtemperature, the voltage regulator will be disabled and the voltage monitoring will issue a VDDOT Flag independently of the $V_{DD}$ voltage. #### Window Watchdog Overflow If the watchdog counter is not properly serviced while its window is open, the 33910 will detect an MCU software runaway and will reset the microcontroller. #### Wake-up From Sleep Mode During Sleep Mode, the 5V regulator is not active, hence all wake-up requests from Sleep Mode require a power-up/reset sequence. #### **External Reset** The 33910 has a bidirectional reset pin which drives the device to a safe state (same as Reset Mode) for as long as this pin is held low. The RST pin must be held low long enough to pass the internal glitch filter and get recognized by the internal reset circuit. This functionality is also active in Stop Mode. After the $\overline{\text{RST}}$ pin is released, there is no extra $t_{\overline{\text{RST}}}$ to be considered. # **WAKE-UP CAPABILITIES** Once entered into one of the low-power modes (Sleep or Stop) only wake-up sources can bring the device into Normal Mode operation. In Stop Mode, a wake-up is signaled to the MCU as an interrupt, while in Sleep Mode the wake-up is performed by activating the 5.0 V regulator and resetting the MCU. In both cases the MCU can detect the wake-up source by accessing the SPI registers and reading the Interrupt Source Register. There is no specific SPI register bit to signal a $\overline{\text{CS}}$ wake-up or external reset. If necessary this condition is detected by excluding all other possible wake-up sources. # Wake-up from Wake-up input (L1) with cyclic sense disabled The wake-up line is dedicated to sense state changes of external switch and wake-up the MCU (in Sleep or Stop Mode). In order to select and activate direct wake-up from L1 input, the Wake-up Control Register (WUCR) must be configured with appropriate L1WE input enabled or disabled. The wake-up input's state is read through the Wake-up Status Register (WUSR). L1 input is also used to perform cyclic-sense wake-up. Note: Selecting an L1 input in the analog multiplexer before entering low power mode will disable the wake-up capability of the L1 input # Wake-up from Wake-up input (L1) with cyclic sense timer enabled The SBCLIN can wake-up at the end of a cyclic sense period if on the wake-up input line (L1) a state change occurs. One or both HSx switch can be activated in Sleep or Stop Modes from an internal timer. Cyclic sense and force wake-up are exclusive. If cyclic sense is enabled, the force wake-up can not be enabled. In order to select and activate the cyclic sense wake-up from the L1 input, before entering in low power modes (Stop or Sleep Modes), the following SPI set-up has to be performed: In WUCR: select the L1 input to WU-enable. In HSCR: enable the desired HSx. - In TIMCR: select the CS/WD bit and determine the cyclic sense period with CYSTx bits. - Perform Goto Sleep/Stop command. #### Forced Wake-up The 33910 can wake-up automatically after a predetermined time spent in Sleep or Stop Mode. Cyclic sense and Forced wake-up are exclusive. If Forced wake-up is enabled, the Cyclic Sense can not be enabled. To determine the wake-up period, the following SPI set-up has to be sent before entering in low power modes: - In TIMCR: select the CS/WD bit and determine the low power mode period with CYSTx bits. - In HSCR: all HSx bits must be disabled. ## **CS** Wake-up While in Stop Mode, a rising edge on the CS will cause a wake-up. The CS wake-up does not generate an interrupt, and is not reported on SPI. ## LIN Wake-up While in the low-power mode, the 33910 monitors the activity on the LIN bus. A dominant pulse larger than $t_{PROPWL}$ followed by a dominant to recessive transition will cause a LIN wake-up. This behavior protects the system from a short to ground bus condition. The bit RXONLY = 1 from LINCR Register disables the LIN wake-up from Stop Mode. 33910 ## **RST Wake-up** While in Stop Mode, the 33910 can wake-up when the RST pin is held low long enough to pass the internal glitch filter. Then, the 33910 will change to Normal Request or Normal Modes depending on the WDCONF pin configuration. The RST wake-up does not generate an interrupt and is not reported via SPI. From Stop Mode, the following wake-up events can be configured: - Wake-up from L1 input without cyclic sense - · Cyclic sense wake-up inputs - Force wake-up - · CS wake-up - LIN wake-up - RST wake-up From Sleep Mode, the following wake-up events can be configured: - · Wake-up from L1 input without cyclic sense - Cyclic sense wake-up inputs - Force wake-up - · LIN wake-up #### WINDOW WATCHDOG The 33910 includes a configurable window watchdog which is active in Normal Mode. The watchdog can be configured by an external resistor connected to the WDCONF pin. The resistor is used to achieve higher precision in the timebase used for the watchdog. SPI clears are performed by writing through the SPI in the MOD bits of the Mode Control Register (MCR). During the first half of the SPI timeout, watchdog clears are not allowed, but after the first half of the SPI timeout window, the clear operation opens. If a clear operation is performed outside the window, the 33910 will reset the MCU, in the same way as when the watchdog overflows. Figure 15. Window Watchdog Operation To disable the watchdog function in Normal Mode the user must connect the WDCONF pin to ground. This measure effectively disables Normal Request Mode. The WDOFF bit in the Watchdog Status Register (WDSR) will be set. This condition is only detected during Reset Mode. If neither a resistor nor a connection to ground is detected, the watchdog falls back to the internal lower precision timebase of 150 ms (typ.) and signals the faulty condition through the Watchdog Status Register (WDSR). The watchdog timebase can be further divided by a prescaler which can be configured by the Timing Control Register (TIMCR). During Normal Request Mode, the window watchdog is not active but there is a 150 ms (typ.) timeout for leaving the Normal Request Mode. In case of a timeout, the 33910 will enter into Reset Mode, resetting the microcontroller before entering again into Normal Request Mode. # **FAULTS DETECTION MANAGEMENT** The 33910 has the capability to detect faults like an over or under-voltage on VS1, TxD in permanent Dominant State, Over-temperature on HS, LIN. It is able to take corrective actions accordingly. Most of faults are monitoring through SPI and the Interrupt pin. The microcontroller can also take actions. The following table summarizes all fault sources the device is able to detect with associated conditions. The status for a device recovery and the SPI or pins monitoring are also described. **Table 8. Fault Detection Management Conditions** | | | | | FALLOUT | | MONITO | RING <sup>(66)</sup> | | | | | |--------------|-------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------|-----------------------------------------|--|--|-----------------------|--| | BLOCK | FAULT | MODE | CONDITION | | RECOVERY | REG (FLAG,<br>BIT) | INTERRUPT | | | | | | | BATTERY FAIL | All modes | V <sub>SUP</sub> <3.0 V (typ)<br>then power-up | - | Condition gone | VSR (BATFAIL, 0) | - | | | | | | | VSUP OVER-<br>VOLTAGE | Normal, Normal<br>Request | V <sub>SUP</sub> > 19.25 V (typ) | In Normal mode, HS<br>shutdown if bit<br>HVSE=1 (reg MCR) | Condition gone, to<br>re-enable HS write to<br>HSCR registers | VSR (VSOV,3) | IRQ low +<br>ISR (0101)<br>(67) | | | | | | Power Supply | VSUP UNDER-<br>VOLTAGE | rioquoot | V <sub>SUP</sub> < 6.0 V (typ) | - | | VSR (VSUV,2) | IRQ low + ISR<br>(0101) | | | | | | | VDD UNDER-<br>VOLTAGE | All except Sleep | V <sub>DD</sub> < 4.5 V (typ) | Reset (65) | Condition was | - | - | | | | | | | VDD OVER-TEMP<br>PREWARNING | All except Low | Temperature > 115°C (typ) | - | Condition gone | VSR (VDDOT,1) | IRQ low + ISR<br>(0101) | | | | | | | VDD OVER-<br>TEMPERATURE | Power modes | Temperature > 170°C (typ) | VDD shutdown,<br>Reset then Sleep | | - | - | | | | | | | RXD PIN SHORT<br>CIRCUIT | | RXD pin shorted to<br>GND or 5 V | LIN trans shutdown | LIN transmitter re-<br>enabled once the<br>condition is gone and<br>TXD is high | | | | | LINSR,<br>(RXSHORT,3) | | | LIN | TXD PIN<br>PERMANENT<br>DOMINANT | Normal, Normal<br>Request | TXD pin low for more than 1s (typ) | LIN transmitter | | LINSR (TXDOM,2) | IRQ low + ISR<br>(0100) <sup>(67)</sup> | | | | | | | LIN DRIVER OVER-<br>TEMPERATURE | | Temperature > 160°C (typ) | Shutdown | | LINSR (LINOT,1) | | | | | | | | HIGH SIDE DRIVERS<br>OVER-<br>TEMPERATURE | | Temperature > 160°C (typ) | Both HS thermal shutdown | Condition gone, to re-enable HS write to HSCR reg | All flags in HSSR are set | IRQ low + ISR<br>(0010) <sup>(67)</sup> | | | | | | | HS1 OPEN-LOAD<br>DETECTION | | Current through HSx | | | HSSR (HS1OP,1) | | | | | | | High Side | HS2 OPEN-LOAD<br>DETECTION | Normal, Normal<br>Request | < 5.0 mA (typ) | - | Condition gone | HSSR (HS2OP,3) | | | | | | | | HS1 OVER-<br>CURRENT | | Current through HSx tends to rise above | HSx on with limited current capability | Condition gone | HSSR (HS1CL,0) | -<br>- | | | | | | | HS2 OVER-<br>CURRENT | | the current limit<br>60 mA (min) | 60 mA (min) | | HSSR (HS2CL,2) | | | | | | | | NORMAL REQUEST<br>TIME-OUT EXPIRED | Normal Request | The MCU did not<br>command the device<br>to Normal mode<br>within the 150 ms<br>timeout after reset | Reset | - | - | | | | | | | Watchdog | WATCHDOG<br>TIMEOUT | Normal | WD timeout or WD clear within the window closed | Reset | | WDSR (WDTO, 3) | - | | | | | | | WATCHDOG ERROR | Normal | WDCONF pin is floating | WD internal lower<br>precision timebase<br>150 ms (typ) | Connect WDCONF<br>to a resistor or to<br>GND | WDSR (WDERR, 2) | | | | | | Notes 65. When in Reset mode a VDD under-voltage condition combined with no $V_{SUP}$ under-voltage (VSUV=0) will send the device to Sleep mode. Registers to be read when back in Normal Request or Normal Mode depending on the fault. Interrupts only generated in Normal, Normal Request and Stop modes Unless masked, If masked IRQ remains high and the ISR flags are not set. ## **TEMPERATURE SENSE GAIN** The analog multiplexer can be configured via SPI to allow the ADOUT0 pin to deliver the internal junction temperature of the device. The graph below illustrates the internal chip temp sense obtained per characterization at 3 temperatures with 3 different lots and 30 samples. Figure 16. Temperature Sense Gain ## HIGH SIDE OUTPUT PINS HS1 AND HS2 These outputs are two high side drivers intended to drive small resistive loads or LEDs incorporating the following features: - PWM capability (software maskable) - Open load detection - Current limitation - Over-temperature shutdown (with maskable interrupt) - High-voltage shutdown (software maskable) - · Cyclic sense The high side switches are controlled by the bits HS1:2 in the High Side Control Register (HSCR). #### **PWM Capability (direct access)** Each high side driver offers additional (to the SPI control) direct control via the PWMIN pin. If both the bits HS1 and PWMHS1 are set in the High Side Control Register (HSCR), then the HS1 driver is turned on if the PWMIN pin is high and turned of if the PWMIN pin is low. This applies to HS2 configuring HS2 and PWMHS2 bits. Figure 17. High Side Drivers HS1 and HS2 ## **Open Load Detection** Each high side driver signals an open load condition if the current through the high side is below the open load current threshold. The open load condition is indicated with the bits HS10P and HS20P in the High Side Status Register (HSSR). #### **Current Limitation** Each high side driver has an output current limitation. In combination with the over-temperature shutdown the high-side drivers are protected against over-current and short-circuit failures. When the driver operates in the current limitation area, it is indicated with the bits HS1CL and HS2CL in the HSSR. Note: If the driver is operating in current limitation mode, excessive power might be dissipated. ## **Over-temperature Protection (HS Interrupt)** Both high side drivers are protected against overtemperature. In case of an over-temperature condition both high side drivers are shut down and the event is latched in the Interrupt Control Module. The shutdown is indicated as HS Interrupt in the Interrupt Source Register (ISR). A thermal shutdown of the high side drivers is indicated by setting all HSxOP and HSxCL bits simultaneously. If the bit HSM is set in the Interrupt Mask Register (IMR), then an interrupt $(\overline{IRQ})$ is generated. A write to the High Side Control Register (HSCR), when the over-temperature condition is gone, will re-enable the high side drivers. ## **High-voltage Shutdown** In case of a high voltage condition and if the high voltage shutdown is enabled (bit HVSE in the Mode Control Register (MCR) is set both high side drivers are shut down. A write to the High Side Control Register (HSCR), when the high voltage condition is gone, will re-enable the high side drivers. #### **Sleep And Stop Mode** The high side drivers can be enabled to operate in Sleep and Stop Mode for cyclic sensing. Also see Table 7. Operating Modes Overview. ## LIN PHYSICAL LAYER The LIN bus pin provides a physical layer for single-wire communication in automotive applications. The LIN physical layer is designed to meet the LIN physical layer specification and has the following features: - · LIN physical layer 2.0, 2.1 and SAEJ2602 compliant - · Slew rate selection - Over-temperature shutdown - · Advanced diagnostics The LIN driver is a low side MOSFET with thermal shutdown. An internal pull-up resistor with a serial diode structure is integrated, so no external pull-up components are 33910 required for the application in a slave node. The fall time from dominant to recessive and the rise time from recessive to dominant is controlled. The symmetry between both slopes is guaranteed. #### LIN Pin The LIN pin offers a high susceptibility immunity level from external disturbance, guaranteeing communication during external disturbance. Figure 18. LIN Interface #### **Slew Rate Selection** The slew rate can be selected for optimized operation at 10.4 and 20 kBit/s as well as a fast baud rate for test and programming. The slew rate can be adapted with the bits LSR1:0 in the LIN Control Register (LINCR). The initial slew rate is optimized for 20 kBit/s. ## J2602 Conformance To be compliant with the SAE J2602-2 specification, the J2602 feature has to be enabled in the LINCR Register (bit DIS\_J2602 sets to 0). The LIN transmitter is disabled in case of a $V_{SUP}$ under-voltage condition occurs and TXD is in Recessive State: the LIN bus goes in Recessive State and RXD goes high. The LIN transmitter is not disabled if TXD is in Dominant State. A deglitcher on $V_{SUP}$ ( $t_{J2602\_DEG}$ ) is implemented to avoid false switching. If the (DIS\_J2602) bit is set to 1, the J2602 feature is disabled and the communication TXD-LIN-RXD works for $V_{SUP}$ down to 4.6 V (typical value) and then the communication is interrupted. The (DIS\_J2602) bit is set per default to 0. # **Over-temperature Shutdown (LIN Interrupt)** The output low side FET is protected against overtemperature conditions. In case of an over-temperature condition, the transmitter will be shut down and the LINOT bit in the LIN Status Register (LINSR) is set. If the LINM bit is set in the Interrupt Mask Register (IMR), an Interrupt $\overline{\text{IRQ}}$ will be generated. The transmitter is automatically re-enabled once the condition is gone and TXD is high. #### **RXD Short-circuit Detection (LIN Interrupt)** The LIN transceiver has a short-circuit detection for the RXD output pin. If the device transmits and in case of a short-circuit condition, either 5.0 V or Ground, the RXSHORT bit in the LIN Status Register (LINSR) is set and the transmitter is shut down. If the LINM bit is set in the Interrupt Mask Register (IMR), an Interrupt IRQ will be generated. The transmitter is automatically re-enabled once the condition is gone (transition on RXD) and TXD is high. A read of the LIN Status Register (LINSR) without the RXD pin short-circuit condition will clear the bit RXSHORT. ## **TXD Dominant Detection (LIN Interrupt)** The LIN transceiver monitors the TXD input pin to detect a stuck in dominant (0 V) condition. In case of a stuck condition (TXD pin 0 V for more than 1 second (typ.)), the transmitter is shut down and the TXDOM bit in the LIN Status Register (LINSR) is set. If the LINM bit is set in the IMR, an Interrupt $\overline{\text{IRQ}}$ will be generated. The transmitter is automatically re-enabled once TXD is high. A read of the LIN Status Register (LINSR) with the TXD pin at 5.0 V will clear the bit TXDOM. #### **LIN Receiver Operation Only** While in Normal Mode, the activation of the RXONLY bit disables the LIN TXD driver. In case of a LIN error condition, this bit is automatically set. If Stop mode is selected with this bit set, the LIN wake-up functionality is disabled and the RXD pin will reflect the state of the LIN bus. ## **STOP Mode And Wake-up Feature** During Stop Mode operation, the transmitter of the physical layer is disabled. The receiver is still active and able to detect wake-up events on the LIN bus line. A dominant level longer than $T_{PROPWL}$ followed by a rising edge will generate a wake-up interrupt, and will be reported in the Interrupt Source Register (ISR). Also see <u>Figure 11</u>, page <u>21</u>. #### **SLEEP Mode And Wake-up Feature** During Sleep Mode operation, the transmitter of the physical layer is disabled. The receiver must be active to detect wake-up events on the LIN bus line. A dominant level longer than T<sub>PROPWL</sub> followed by a rising edge will generate a system wake-up (Reset), and will be reported in the Interrupt Source Register (ISR). Also see <u>Figure 10</u>, page <u>21</u>. ## LOGIC COMMANDS AND REGISTERS ## 33910 SPI INTERFACE AND CONFIGURATION The serial peripheral interface creates the communication link between a microcontroller (master) and the 33910. The interface consists of four pins (see Figure 19): - CS—Chip Select - · MOSI-Master-out Slave-in - MISO-Master-in Slave-out - SCLK—Serial Clock A complete data transfer via the SPI consists of 1 byte. The master sends 4 bits of address (A3:A0) + 4 bits of control information (C3:C0) and the slave replies with 4 system status bits (VMS,LINS,HSS,n.d.) + 4 bits of status information (S3:S0). Figure 19. SPI Protocol During the inactive phase of the $\overline{\text{CS}}$ (HIGH), the new data transfer is prepared. The falling edge of the $\overline{\text{CS}}$ indicates the start of a new data transfer and puts the MISO in the low-impedance state and latches the analog status data (Register read data). With the rising edge of the SPI clock (SCLK), the data is moved to MISO/MOSI pins. With the falling edge of the SPI clock (SCLK), the data is sampled by the receiver. The data transfer is only valid if exactly 8 sample clock edges are present during the active (low) phase of $\overline{CS}$ . The rising edge of the Chip Select $\overline{CS}$ indicates the end of the transfer and latches the write data (MOSI) into the register. The $\overline{CS}$ high forces MISO to the high-impedance state. Register reset values are described along with the reset condition. Reset condition is the condition causing the bit to be set to its reset value. The main reset conditions are: - Power-On Reset (POR): the level at which the logic is reset and BATFAIL flag sets. - Reset Mode - Reset done by the RST pin (ext\_reset) ## **SPI REGISTER OVERVIEW** Table 9. System Status Register | Adress(A3:A0) Register Name / Read/Write Information – | | BIT Posicion Name / Poad / Write Information | | | | | |--------------------------------------------------------|----------------------------------|-----------------------------------------------|-----|------|-----|---| | | | 7 | 6 | 5 | 4 | | | \$0 - \$F | SYSSR - System Status Register R | | VMS | LINS | HSS | - | <u>Table 10</u> summarizes the SPI Register content for Control Information (C3:C0)=W and status information (S3:S0) = R. **Table 10. SPI Register Overview** | Adress(A3:A0) | Register Name / Read/Write Information | | | В | IT | | |---------------|----------------------------------------------------------------|----|-----------|--------|-------|---------| | Auress(A3.A0) | Register Name / Read/Write information | | 3 | 2 | 1 | 0 | | ¢o. | \$0 MCR - Mode Control Register VSR - Voltage Status Register | | HVSE | 0 | MOD2 | MOD1 | | φυ | | | VSOV | VSUV | VDDOT | BATFAIL | | \$1 | VSR - Voltage Status Register | R | VSOV | VSUV | VDDOT | BATFAIL | | \$2 | WUCR - Wake-up Control Register | W | 0 | 0 | 0 | L1WE | | φ2 | WUSR - Wake-up Status Register | R | - | - | - | L1 | | \$3 | WUSR - Wake-up Status Register | R | - | - | - | L1 | | \$4 | LINCR - LIN Control Register V | | DIS_J2602 | RXONLY | LSR1 | LSR0 | | Φ4 | LINSR - LIN Status Register | | RXSHORT | TXDOM | LINOT | 0 | | \$5 | LINSR - LIN Status Register | | RXSHORT | TXDOM | LINOT | 0 | | \$6 | HSCR - High Side Control Register | W | PWMHS2 | PWMHS1 | HS2 | HS1 | | φο | HSSR - High Side Status Register | | HS2OP | HS2CL | HS10P | HS1CL | | \$7 | HSSR - High Side Status Register | | HS2OP | HS2CL | HS1OP | HS1CL | | | TIMOR Timing Control Register | W | CS/WD | WD2 | WD1 | WD0 | | \$A | TIMCR - Timing Control Register | VV | CS/VVD | CYST2 | CYST1 | CYST0 | | | WDSR - Watchdog Status Register | R | WDTO | WDERR | WDOFF | WDWO | | \$B | WDSR - Watchdog Status Register | R | WDTO | WDERR | WDOFF | WDWO | | \$C | AMUXCR - Analog Multiplexer Control Register | W | L1DS | MX2 | MX1 | MX0 | | \$D | CFR - Configuration Register | W | HVDD | CYSX8 | 0 | 0 | | ¢г | IMR - Interrupt Mask Register | W | HSM | 0 | LINM | VMM | | \$E | ISR - Interrupt Source Register | R | ISR3 | ISR2 | ISR1 | ISR0 | | \$F | ISR - Interrupt Source Register | R | ISR3 | ISR2 | ISR1 | ISR0 | #### **REGISTER DEFINITIONS** #### System Status Register - SYSSR The System Status Register (SYSSR) is always transferred with every SPI transmission and gives a quick system status overview. It summarizes the status of the Voltage Monitor Status (VMS), LIN Status (LINS) and High Side Status (HSS). Table 11. System Status Register | | <b>S</b> 7 | S6 | <b>S</b> 5 | S4 | |------|------------|------|------------|----| | Read | VMS | LINS | HSS | - | #### VMS - Voltage Monitor Status This read-only bit indicates that one or more bits in the VSR are set. - 1 = Voltage Monitor bit set - 0 = None Figure 20. Voltage Monitor Status #### LINS - LIN Status This read-only bit indicates that one or more bits in the LINSR are set. - 1 = LIN Status bit set - 0 = None Figure 21. LIN Status #### HSS - High Side Switch Status This read-only bit indicates that one or more bits in the HSSR are set. - 1 = High Side Status bit set - 0 = None Figure 22. High Side Status #### **Mode Control Register - MCR** The Mode Control Register (MCR) allows switching between the operation modes and to configure the 33910. Writing the MCR will return the VSR. Table 12. Mode Control Register - \$0 | | C3 | C2 | C1 | C0 | |--------------------|------|-----|------|------| | Write | HVSE | 0 | MOD2 | MOD1 | | Reset<br>Value | 1 | 0 | - | - | | Reset<br>Condition | POR | POR | - | ı | #### HVSE - High-Voltage Shutdown Enable This write-only bit enables/disables automatic shutdown of the high side drivers during a high-voltage VSOV condition. - 1 = automatic shutdown enabled - 0 = automatic shutdown disabled #### MOD2, MOD1 - Mode Control Bits These write-only bits select the operating mode and allow clearing the watchdog in accordance with <u>Table 10</u> Mode Control Bits. Table 13. Mode Control Bits | MOD2 | MOD1 | Description | |------|------|------------------------------| | 0 | 0 | Normal Mode | | 0 | 1 | Stop Mode | | 1 | 0 | Sleep Mode | | 1 | 1 | Normal Mode + Watchdog Clear | #### Voltage Status Register - VSR Returns the status of the several voltage monitors. This register is also returned when writing to the Mode Control Register (MCR). Table 14. Voltage Status Register - \$0/\$1 | | S3 | S2 | S1 | S0 | |------|------|------|-------|---------| | Read | VSOV | VSUV | VDDOT | BATFAIL | #### VSOV - V<sub>SUP</sub> Over-voltage This read-only bit indicates an over-voltage condition on the VS1 pin. - 1 = Over-voltage condition. - 0 = Normal condition. #### VSUV - V<sub>SUP</sub> Under-voltage This read-only bit indicates an under-voltage condition on the VS1 pin. - 1 = Under-voltage condition. - 0 = Normal condition. # VDDOT - Main Voltage Regulator Over-temperature Warning This read-only bit indicates that the main voltage regulator temperature reached the Over-temperature Prewarning Threshold. - 1 = Over-temperature Prewarning - 0 = Normal #### BATFAIL - Battery Fail Flag. This read-only bit is set during power-up and indicates that the 33910 had a Power-On-Reset (POR). Any access to the MCR or VSR will clear the BATFAIL flag. - 1 = POR Reset has occurred - 0 = POR Reset has not occurred ## Wake-Up Control Register - WUCR This register is used to control the digital wake-up input. Writing the WUCR will return the Wake-Up Status Register (WUSR). Table 15. Wake-Up Control Register - \$2 | | C3 | C2 | C1 | C0 | |--------------------|------------------------------|----|----|------| | Write | 0 | 0 | 0 | L1WE | | Reset<br>Value | 1 | 1 | 1 | 1 | | Reset<br>Condition | POR, Reset Mode or ext_reset | | | | #### L1WE - Wake-up Input Enable This write-only bit enables/disables the L1 input. In Stop and Sleep Mode the L1WE bit activates the L1 input for wake-up. If the L1 input is selected on the analog multiplexer, the L1WE is masked to 0. - 1 = Wake-up Input enabled. - 0 = Wake-up Input disabled. #### Wake-up Status Register - WUSR This register is used to monitor the digital wake-up input and is also returned when writing to the WUCR. Table 16. Wake-up Status Register - \$2/\$3 | | <b>S</b> 3 | S2 | S1 | S0 | |------|------------|----|----|----| | Read | - | - | - | L1 | #### L1 - Wake-up input 1 This read-only bit indicates the status of the L1 input. If the L1 input is not enabled, then the Wake-up status will return 0. After a wake-up from Stop or Sleep Mode this bit also allows to verify the L1 input has caused the wake-up, by first reading the Interrupt Status Register (ISR) and then reading the WUSR. The source of the wake-up is only reported on the first WUCR or WUSR access. - 1 = L1 pin high, or L1 is the source of the wake-up. - 0 = L1 pin low, disabled or selected as an analog input. #### **LIN Control Register - LINCR** This register controls the LIN physical interface block. Writing the LIN Control Register (LINCR) returns the LIN Status Register (LINSR). Table 17. LIN Control Register - \$4 | | C3 | C2 | <b>C</b> 1 | C0 | |--------------------|-----------|----------------------------------------------------------|------------|------| | Write | DIS_J2602 | RXONLY | LSR1 | LSR0 | | Reset<br>Value | 0 | 0 | 0 | 0 | | Reset<br>Condition | POR | POR, Reset<br>Mode, ext_reset<br>or LIN failure<br>gone* | PC | DR | <sup>\*</sup> LIN failure gone: if LIN failure (overtemp, TXD/RXD short) was set, the flag resets automatically when the failure is gone. #### J2602 - LIN Dominant Voltage Select This write-only bit controls the J2602 circuitry. If the circuitry is enabled (bit sets to 0), the TXD-LIN-RXD communication works down to the battery under-voltage condition is detected. Below, the bus is in recessive state. If the circuitry is disabled (bit sets to 1), the communication TXD-LIN-RXD works down to 4.6 V (typical value). - 0 = Enabled J2602 feature. - 1 = Disabled J2602 feature. #### **RXONLY - LIN Receiver Operation Only** This write-only bit controls the behavior of the LIN transmitter. In Normal Mode, the activation of the RXONLY bit disables the LIN transmitter. In case of a LIN error condition, this bit is automatically set. In Stop Mode this bit disables the LIN wake-up functionality, and the RXD pin will reflect the state of the LIN bus. 1 = only LIN receiver active (Normal Mode) or LIN wakeup disabled (Stop Mode). 0 = LIN fully enabled. #### LSRx - LIN Slew-Rate This write-only bit controls the LIN driver slew-rate in accordance with <u>Table</u> 18. **Table 18. LIN Slew Rate Control** | LSR1 | LSR0 | Description | |------|------|----------------------------------| | 0 | 0 | Normal Slew Rate (up to 20 kb/s) | | 0 | 1 | Slow Slew Rate (up to 10 kb/s) | | 1 | 0 | Fast Slew Rate (up to 100 kb/s) | | 1 | 1 | Reserved | #### LIN Status Register - LINSR This register returns the status of the LIN physical interface block and is also returned when writing to the LINCR. Table 19. LIN Status Register - \$4/\$5 | | S3 | S2 | S1 | S0 | |------|---------|-------|-------|----| | Read | RXSHORT | TXDOM | LINOT | 0 | #### RXSHORT - RXD Pin Short-circuit This read-only bit indicates a short-circuit condition on the RXD pin (shorted either to 5.0 V or to Ground). The short-circuit delay must be a worst case of 8.0 µs to be detected and to shut down the driver. To clear this bit, it must be read after the condition is gone (transition detected on RXD pin). The LIN driver is automatically re-enabled once the condition is gone and TXD is high. - 1 = RXD short-circuit condition. - 0 = None. #### TXDOM - TXD Permanent Dominant This read-only bit signals the detection of a TXD pin stuck at dominant (Ground) condition and the resultant shutdown in the LIN transmitter. This condition is detected after the TXD pin remains in dominant state for more than 1 second (typical value). To clear this bit, it must be read after TXD has gone high. The LIN driver is automatically re-enabled once TXD goes High. - 1 = TXD stuck at dominant fault detected. - 0 = None. #### LINOT - LIN Driver Over-temperature This read-only bit signals that the LIN transceiver was shutdown due to over-temperature. The transmitter is automatically re-enabled after the over-temperature condition is gone and TXD is high. The LINOT bit is cleared after SPI read once the condition is gone. - 1 = LIN over-temperature shutdown - 0 = None ### **High Side Control Register - HSCR** This register controls the operation of the high side drivers. Writing to this register returns the High Side Status Register (HSSR). Table 20. High Side Control Register - \$6 | | C3 | C2 | C1 | C0 | |--------------------|--------|--------|-----------------------------------------------------------|-----| | Write | PWMHS2 | PWMHS1 | HS2 | HS1 | | Reset<br>Value | 0 | 0 | 0 | 0 | | Reset<br>Condition | POR | | POR, Reset Mode, ext_reset, HS over-temp or (VSOV & HVSE) | | #### PWMHSx - PWM Input Control Enable. This write-only bit enables/disables the PWMIN input pin to control the respective high side switch. The corresponding high side switch must be enabled (HSx bit). - 1 = PWMIN input controls HSx output. - 0 = HSx is controlled only by SPI. #### HSx - HSx Switch Control. This write-only bit enables/disables the corresponding high side switch. - 1 = HSx switch on. - 0 = HSx switch off. #### **High Side Status Register - HSSR** This register returns the status of the high side switches and is also returned when writing to the HSCR. Table 21. High Side Status Register - \$6/\$7 | | S3 | S2 | S1 | S0 | |------|-------|-------|-------|-------| | Read | HS2OP | HS2CL | HS1OP | HS1CL | #### High Side thermal shutdown A thermal shutdown of the high side drivers is indicated by setting all HSxOP and HSxCL bits simultaneously. ## HSxOP - High Side Switch Open-Load Detection This read-only bit signals that the high side switches are conducting current below a certain threshold indicating possible load disconnection. - 1 = HSx Open Load detected (or thermal shutdown) - 0 = Normal ### **HSxCL - High Side Current Limitation** This read-only bit indicates that the respective high side switch is operating in current limitation mode. - 1 = HSx in current limitation (or thermal shutdown) - 0 = Normal #### **Timing Control Register - TIMCR** This register allows to configure the watchdog, the cyclic sense and Forced Wake-up periods. Writing to the Timing Control Register (TIMCR) will also return the Watchdog Status Register (WDSR). Table 22. Timing Control Register - \$A | | C3 | C2 | C1 | C0 | |--------------------|-------|-------|-------|-------| | Write CS/V | CS/WD | WD2 | WD1 | WD0 | | VVIIC | C3/WD | CYST2 | CYST1 | CYST0 | | Reset<br>Value | - | 0 | 0 | 0 | | Reset<br>Condition | - | POR | | | ### CS/WD - Cyclic Sense or Watchdog prescaler select This write-only bit selects which prescaler is being written to, the Cyclic Sense/Forced Wake-up prescaler or the Watchdog prescaler. - 1 = Cyclic Sense/Forced Wake-up Prescaler selected - 0 = Watchdog Prescaler select #### WDx - Watchdog Prescaler This write-only bits selects the divider for the watchdog prescaler and therefore selects the watchdog period in accordance with <u>Table</u>. This configuration is valid only if windowing watchdog is active. Table 23. Watchdog Prescaler | WD2 | WD1 | WD0 | Prescaler Divider | |-----|-----|-----|-------------------| | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 2 | | 0 | 1 | 0 | 4 | | 0 | 1 | 1 | 6 | | 1 | 0 | 0 | 8 | | 1 | 0 | 1 | 10 | | 1 | 1 | 0 | 12 | | 1 | 1 | 1 | 14 | #### CYSTx - Cyclic Sense Period Prescaler Select This write-only bits selects the interval for the wake-up cyclic sensing together with the bit CYSX8 in the Configuration Register (CFR) (see page 43). This option is only active if one of the high side switches is enabled when entering in Stop or Sleep Mode. Otherwise, a timed wake-up is performed after the period shown in <u>Table</u>. Table 24. Cyclic Sense and Force Wake-up Interval | CYSX8 <sup>(68)</sup> | CYST2 | CYST1 | CYST0 | Interval | |-----------------------|-------|-------|-------|---------------------------------| | Х | 0 | 0 | 0 | No cyclic sense <sup>(69)</sup> | Table 24. Cyclic Sense and Force Wake-up Interval | CYSX8 <sup>(68)</sup> | CYST2 | CYST1 | CYST0 | Interval | |-----------------------|-------|-------|-------|----------| | 0 | 0 | 0 | 1 | 20 ms | | 0 | 0 | 1 | 0 | 40 ms | | 0 | 0 | 1 | 1 | 60 ms | | 0 | 1 | 0 | 0 | 80 ms | | 0 | 1 | 0 | 1 | 100 ms | | 0 | 1 | 1 | 0 | 120 ms | | 0 | 1 | 1 | 1 | 140 ms | | 1 | 0 | 0 | 1 | 160 ms | | 1 | 0 | 1 | 0 | 320 ms | | 1 | 0 | 1 | 1 | 480 ms | | 1 | 1 | 0 | 0 | 640 ms | | 1 | 1 | 0 | 1 | 800 ms | | 1 | 1 | 1 | 0 | 960 ms | | 1 | 1 | 1 | 1 | 1120 ms | Notes - 68. bit CYSX8 is located in Configuration Register (CFR) - 69. No Cyclic Sense and no Force Wake-up available. #### Watchdog Status Register - WDSR This register returns the Watchdog status information and is also returned when writing to the TIMCR. Table 25. Watchdog Status Register - \$A/\$B | | S3 | S2 | S1 | S0 | |------|------|-------|-------|------| | Read | WDTO | WDERR | WDOFF | WDWO | ## WDTO - Watchdog Timeout This read-only bit signals the last reset was caused by either a watchdog timeout or by an attempt to clear the Watchdog within the window closed. Any access to this register or the Timing Control Register (TIMCR) will clear the WDTO bit. - 1 = Last reset caused by watchdog timeout - 0 = None ## WDERR - Watchdog Error This read-only bit signals the detection of a missing watchdog resistor. In this condition the watchdog is using the internal, lower precision timebase. The Windowing function is disabled. - 1 = WDCONF pin resistor missing - 0 = WDCONF pin resistor not floating ### WDOFF - Watchdog Off This read-only bit signals that the watchdog pin connected to Ground and therefore disabled. In this case watchdog timeouts are disabled and the device automatically enters Normal Mode out of Reset. This might be necessary for software debugging and for programming the Flash memory. - 1 = Watchdog is disabled - 0 = Watchdog is enabled #### WDWO - Watchdog Window Open This read-only bit signals when the watchdog window is open for clears. The purpose of this bit is for testing. Should be ignored in case WDERR is High. - 1 = Watchdog window open - 0 = Watchdog window closed #### **Analog Multiplexer Control Register - MUXCR** This register controls the analog multiplexer and selects the divider ration for the L1 input divider. Table 26. Analog Multiplexer Control Register -\$C | | C3 | C2 | C1 | C0 | |--------------------|------|------------------------------|-----|-----| | Write | L1DS | MX2 | MX1 | MX0 | | Reset<br>Value | 1 | 0 | 0 | 0 | | Reset<br>Condition | POR | POR, Reset Mode or ext_reset | | | #### L1DS - L1 Analog Input Divider Select This write-only bit selects the resistor divider for the L1 analog input. Voltage is internally clamped to VDD. 0 = L1 Analog divider: 1 1 = L1 Analog divider: 3.6 (typ.) #### MXx - Analog Multiplexer Input Select These write-only bits selects which analog input is multiplexed to the ADOUT0 pin according to <u>Table</u>. When disabled or when in Stop or Sleep Mode, the output buffer is not powered and the ADOUT0 output is left floating to achieve lower current consumption. **Table 27. Analog Multiplexer Channel Select** | MX2 | MX1 | MX0 | Meaning | |-----|-----|-----|------------------------| | 0 | 0 | 0 | Disabled | | 0 | 0 | 1 | Reserved | | 0 | 1 | 0 | Die Temperature Sensor | | 0 | 1 | 1 | VSENSE input | | 1 | 0 | 0 | L1 input | | 1 | 0 | 1 | Reserved | | 1 | 1 | 0 | Reserved | | 1 | 1 | 1 | Reserved | #### **Configuration Register - CFR** This register controls the Hall Sensor Supply enable/ disable and the cyclic sense timing multiplier. Table 28. Configuration Register - \$D | | C3 | C2 | C1 | C0 | |--------------------|------------------------------------|-------|-----|-----| | Write | HVDD | CYSX8 | 0 | 0 | | Reset<br>Value | 0 | 0 | 0 | 0 | | Reset<br>Condition | POR, Reset<br>Mode or<br>ext_reset | POR | POR | POR | ## HVDD - Hall Sensor Supply Enable This write-only bit enables/disables the state of the hall sensor supply. 1 = HVDD on 0 = HVDD off #### CYSX8 - Cyclic Sense Timing x 8. This write-only bit influences the cyclic sense and Forced Wake-up period as shown in <u>Table</u>. 1 = Multiplier enabled 0 = None #### Interrupt Mask Register - IMR This register allows masking of some of the interrupt sources. No interrupt will be generated to the MCU and no flag will be set in the ISR register. The 5.0V Regulator overtemperature prewarning interrupt and Under-voltage (VSUV) interrupts can not be masked and will always cause an interrupt. Writing to the IMR will return the ISR. Table 29. Interrupt Mask Register - \$E | | C3 | C2 | C1 | C0 | |--------------------|-----|----|------|-----| | Write | HSM | 0 | LINM | VMM | | Reset<br>Value | 1 | 1 | 1 | 1 | | Reset<br>Condition | POR | | | | #### HSM - High Side Interrupt Mask This write-only bit enables/disables interrupts generated in the high side block. 1 = HS Interrupts Enabled 0 = HS Interrupts Disabled #### LINM - LIN Interrupts Mask This write-only bit enables/disables interrupts generated in the LIN block. 1 = LIN Interrupts Enabled 0 = LIN Interrupts Disabled ## VMM - Voltage Monitor Interrupt Mask This write-only bit enables/disables interrupts generated in the Voltage Monitor block. The only maskable interrupt in the Voltage Monitor Block is the $V_{SUP}$ over-voltage interrupt. 1 = Interrupts Enabled 0 = Interrupts Disabled #### **Interrupt Source Register - ISR** This register allows the MCU to determine the source of the last interrupt or wake-up respectively. A read of the register acknowledges the interrupt and leads IRQ pin to high, in case there are no other pending interrupts. If there are pending interrupts, IRQ will be driven high for 10µs and then be driven low again. This register is also returned when writing to the Interrupt Mask Register (IMR). Table 30. Interrupt Source Register - \$E/\$F | | S3 | S2 | S1 | S0 | |------|------|------|------|------| | Read | ISR3 | ISR2 | ISR1 | ISR0 | ## ISRx - Interrupt Source Register These read-only bits indicate the interrupt source following Table . If no interrupt is pending then all bits are 0. In case more than one interrupt is pending, the interrupt sources are handled sequentially multiplex. # FUNCTIONAL DEVICE OPERATIONS LOGIC COMMANDS AND REGISTERS **Table 31. Interrupt Sources** | | | | | Interrup | Priority | | |------|------|------|------|----------------------------------------|----------------------------------------|---------| | ISR3 | ISR2 | ISR1 | ISR0 | none maskable | maskable | | | 0 | 0 | 0 | 0 | no interrupt | no interrupt | none | | 0 | 0 | 0 | 1 | L1 Wake-up from Stop and Sleep Mode | - | highest | | 0 | 0 | 1 | 0 | - | HS Interrupt (Over-temperature) | | | 0 | 0 | 1 | 1 | - | Reserved | | | 0 | 1 | 0 | 0 | LIN Wake-up | LIN Interrupt (RXSHORT, TXDOM, LIN OT) | | | 0 | 1 | 0 | 1 | Voltage Monitor Interrupt | Voltage Monitor Interrupt | | | | | | | (Low Voltage and VDD over-temperature) | (High Voltage) | | | 0 | 1 | 1 | 0 | Forced Wake-up | - | lowest | ## **TYPICAL APPLICATION** The 33910 can be configured in several applications. The figure below shows the 33910 in the typical Slave Node Application. ## **PACKAGING** ## **PACKAGE DIMENSIONS** **Important** For the most current revision of the package, visit <a href="www.Freescale.com">www.Freescale.com</a> and select Documentation, then under Available Documentation column select Packaging Information. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |--------------------------------------------------------------------|--------------------|--------------------------|----------------------------|-------------| | TITLE: | | DOCUMENT NO: 98ASH70029A | | RE∨: D | | LOW PROFILE QUAD FLAT PACK (LQFP) 32 LEAD, 0.8 PITCH (7 X 7 X 1.4) | | CASE NUMBER: 873A-03 | | 19 MAY 2005 | | | | STANDARD: JE | IDEC MS-026 BBA | | ## AC SUFFIX (PB-FREE) 32-PIN LQFP 98ASH70029A REVISION D ## **PACKAGE DIMENSIONS (Continued)** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | | PRINT VERSION NOT TO SCALE | | |------------------------------------------------------|--------------------|--------------------------|----------------------------|-------------| | 32 IFAD 0.8 PITCH (7 X 7 X 1.4) - | | DOCUMENT NO: 98ASH70029A | | RE√: D | | | | CASE NUMBER: 873A-03 | | 19 MAY 2005 | | | | STANDARD: JE | DEC MS-026 BBA | | AC SUFFIX (PB-FREE) 32-PIN LQFP 98ASH70029A REVISION D ## **REVISION HISTORY** | Revision | Date | Description of Changes | |----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1.0 | 5/2007 | Initial Release | | 2.0 | 9/2007 | <ul> <li>Several textual corrections</li> <li>Page 11: "Analog Output offset Ratio" changed to "Analog Output offset" +/-22mV</li> <li>Page 11: VSENSE Input Divider Ratio adjusted to 5,0/5,25/5,5</li> <li>Page 12: Common mode input impedance corrected to 75kΩ</li> <li>Page 13/15: LIN PHYSICAL LAYER parameters adjusted to final LIN specification release</li> </ul> | | 3.0 | 9/2007 | Revision number incremented at engineering request. | | 4.0 | 2/2008 | Changed Functional Block Diagram on page 24. | | 5.0 | 11/2008 | <ul> <li>Datasheet updated according to the Pass1.2 silicon version electrical parameters</li> <li>Add Maximum Rating on I<sub>BUS_NO_GND</sub> parameter</li> <li>Added L1, Temperature Sense Analog Output Voltage per characterization<sup>(38)</sup>, Internal Chip Temperature Sense Gain per characterization at 3 temperatures<sup>(38)</sup> See Figure 16, Temperature Sense Gain, VSENSE Input Divider Ratio (RATIOVSENSE=Vsense/Vadout0) per characterization<sup>(38)</sup>, and VSENSE Output Related Offset per characterization<sup>(38)</sup> parameters</li> <li>Added Temperature Sense Gain section</li> <li>Minor corrections to ESD Capability, <sup>(20)</sup>, Cyclic Sense ON Time from Stop and Sleep Mode<sup>(47)</sup>, Lin Bus Pin (LIN), Serial Data Clock Pin (SCLK), Master Out Slave In Pin (MOSI), Master In Slave Out Pin (MISO), Digital/analog Pin (L1), Normal Request Mode, Sleep Mode, LIN Over-temperature Shutdown / TXD Stuck At Dominant / RXD Short-circuit:, Fault Detection Management Conditions, Lin Physical Layer, LIN Interface, Over-temperature Shutdown (LIN Interrupt), LIN Receiver Operation Only, SPI Protocol, L1 - Wake-up input 1, LIN Control Register - LINCR, and RXSHORT - RXD Pin Short-circuit</li> <li>Updated Freescale form and style</li> </ul> | #### How to Reach Us: #### **Home Page:** www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2007-2008. All rights reserved.