| | | | | | | | | F | REVISI | ONS | | | | | | | | | | | |--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------|-----------------------------------------------------|-----------------------------|-------------------------------|--------|---------------|-------------------|----------------------|------------|------------|-------------------------|--------------|---------------------------|------------------------------------|-----------------|-------|------| | LTR | | | | | D | ESCR | IPTIO | N | | | | | DA | ATE (Y | R-MO-E | )A) | | APPR | OVE | ) | | Α | Add CAGE number 34335 as approved source for 01 CAGE number 66579 for devices 01 through 04. Add Delete footnote 4/ from t <sub>QLQV</sub> condition block. Add t <sub>EHQZ</sub> condition block. Remove test condition C. Michanges to margin test method B. Make editorial chadissipation. | | | | Add for Make | device<br>otnote<br>ce edit | 04.<br><u>4</u> / to<br>orial | | 89-08-23 | | | | M.A. Frye | | | | | | | | | В | 1FN-<br>num<br>and<br>and | Add case outline letter and device type 05 for vendor CAGE number 1FN41. Add test condition C to 4.2 and 4.3.2. Add vendor CAGE number 34649 to the drawing as a source for device types 01XX, 02XX, and 03XX. Add vendor CAGE 34335 for devices 04XX, 04YX, 05XX, and 05YX. Removed vendor CAGE number 60991 from drawing. Editorial changes throughout. | | | | | | | | | | | | | | | | | | | | С | para | graph | 3.11 a | parag<br>Ind ren<br>Bulleti | nove p | 1.3, Ta<br>paragra | ble I, a<br>aph 4.2 | ind AC | wave<br>dated | forms.<br>boilerp | Add<br>late a | nd | 96 | -03-01 | | | M.A | \. Frye | | | | D | Add<br>as so | device | types | 06 - 1<br>olv. Up | 4 to di | rawing<br>boilen | along | with C | AGE | numbe | r 6578 | 36 | 97 | -07-07 | | Ü | Ray | mond | Monni | n | | | | <b>-</b> | | <u></u> | <b>-</b> | <del> </del> | | | | | | | | , , | | | | | | | | REV<br>SHEET | | | | | | | | | | | | | | | | | | | | | | | D | | | | | | | | | | | | | | | | | | | | | SHEET | D 15 | | | | | | | | | | | | | | - | | | | | | | SHEET REV SHEET REV STATE | 15<br>US | | | REV | V | | D | D | D | D | D | D | D | D | D | D | D | D | D | D | | SHEET<br>REV<br>SHEET | 15<br>US | | | | V | | D 1 | D 2 | D 3 | D 4 | D 5 | D 6 | D 7 | D 8 | D 9 | D 10 | D 11 | D 12 | D 13 | D 14 | | SHEET REV SHEET REV STATE OF SHEET PMIC N/A | 15<br>US<br>S | | | SHE | EET | ED BY | <del>-</del> | | <del>-</del> | <u> </u> | 5 | 6<br>DEFE | 7<br>NSE S | 8<br>UPPL | 9<br>Y CEI | 10 | 11<br>COLU | 12 | 13 | | | SHEET REV SHEET REV STATOF SHEET PMIC N/A STA | 15<br>US<br>S | CUI | <b>F</b> | SHE<br>PRE<br>Keni | EET | Rice<br>BY | <del>-</del> | | <del>-</del> | <u> </u> | 5 | 6<br>DEFE | 7 | 8<br>UPPL | 9<br>Y CEI | 10 | 11<br>COLU | 12 | 13 | | | SHEET REV SHEET REV STAT OF SHEET PMIC N/A STA MICRO DR THIS I AV FOR | 15 US S ANDA OCIR AWIN DRAWIN VAILABL | CUITIG<br>IG<br>IG IS<br>E<br>ALL | <b>r</b> | SHE<br>PRE<br>Kenn<br>CHE<br>Ray | EPARE neth P ECKEE y Mon | Rice<br>BY | 1 | | <del>-</del> | 4´ | 5<br>ROCIF | 6<br>DEFE | 7 NSE S | 8<br>SUPPL<br>IBUS, | 9 Y CEI OHIO | 10 NTER 4321 | 11<br>COLU<br>6-500 | 12<br>MBUS | 13 | | | SHEET REV SHEET REV STATOF SHEET PMIC N/A STA MICRO DR THIS I AV FOR | IS S S S S S S S S S S S S S S S S S S | CUITING IS E ALL NTS OF TH | ΙΕ | SHE<br>PRE<br>Kenn<br>CHE<br>Ray | EPARE<br>neth F<br>ECKE<br>y Mon<br>PROVE | D BY nin ED BY A. Frys | 1 | 2 | 3 | 4<br>MIC<br>64K | 5<br>ROCIF | 6 DEFE CO | 7 NSE S | 8 SUPPL MBUS, MORY | 9 Y CEI OHIO | 10 NTER 4321 TAL, ( SILIC | 11<br>COLU<br>6-500<br>CMOS,<br>ON | 12<br>MBUS<br>0 | 13 | 1 | | SHEET REV SHEET REV STATE OF SHEET PMIC N/A STA MICRO DR THIS I AV FOR AND AGE DEPARTME | IS S S S S S S S S S S S S S S S S S S | CUITING IS E ALL NTS OF TH | ΙΕ | SHE<br>Keni<br>CHE<br>Ray<br>APP<br>Mid | EPARE<br>neth F<br>ECKEU<br>y Mon<br>PROVE<br>chael | D BY nin ED BY A. Frys | 1<br>ROVA<br>96-13 | 2 | 3 | MIC<br>64K | 5<br>ROCIF<br>x 8 UV | 6 DEFE CO | 7 NSE S | 8 SUPPL MBUS, MORY ONOL | 9 Y CEI OHIO | 10 NTER 4321 TAL, ( SILIC | 11<br>COLU<br>6-500 | 12<br>MBUS<br>0 | 13 | 1 | DSCC FORM 2233 APR 97 <u>DISTRIBUTION STATEMENT A.</u> Approved for public release; distribution is unlimited. 5962-E175-97 **3004708 0029390 488** ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following examples. For device class M: For device classes Q and V: - 1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | Access time | |-------------|-------------------|---------------------|-------------| | 01,12 | | 64K x 8-bit UVEPROM | 150 ns | | 02,13 | | 64K x 8-bit UVEPROM | 200 ns | | 03,14 | | 64K x 8-bit UVEPROM | 250 ns | | 04,11 | | 64K x 8-bit UVEPROM | 120 ns | | 05,10 | | 64K x 8-bit UVEPROM | 90 ns | | 06 | | 64K x 8-bit UVEPROM | 70 ns | | 07 | | 64K x 8-bit UVEPROM | 55 ns | | 08 | | 64K x 8-bit UVEPROM | 45 ns | | 09 | | 64K x 8-bit UVEPROM | 35 ns | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as listed below. Since the device class designator has been added after the original issuance of this drawing, device class M and Q designators will not be included in the PIN for device types 01 through 05, and will not be marked on the device. | <u>Device class</u> | Device requirements documentation | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A | | Q or V | Certification and qualification to MIL-PRF-38535 | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87648 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>D | SHEET 2 | DSCC FORM 2234 APR 97 ■ 9004708 0029391 314 ■ 1.2.4 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|--------------------------------------| | × | GDIP1-T28 or CDIP2-T28 | 28 | Dual-in-line 2/ | | Υ | CQCC1-N32 | 32 | Rectangular leadless chip carrier 2/ | | Z | See figure 1 | 32 | "J" lead chip carrier 2/ | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. ## 1.3 Absolute maximum ratings. Storage temperature range ..... -65°C to +150°C Input voltages with respect to ground ..... -0.6 V dc to +6.25 V dc Output voltages with respect to ground ......-0.6 V dc to $V_{CC}$ +1.0 V dc Voltage on pin A9 with respect to ground ....-0.6 V dc to +13.5 V dc ## 1.4 Recommended operating conditions. Case operating temperature range (T $_{\rm C}$ ) .......-55°C to +125°C Supply voltage range (V $_{\rm CC}$ ) ......+4.5 V dc to 5.5 V dc ## 1.5 Digital logic testing for device classes Q and V. Fault coverage measurement of manufacturing | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87648 | |----------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>D | SHEET<br>3 | DSCC FORM 2234 **APR 97** 9004708 0029392 250 <sup>1/</sup> Generic numbers listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-HDBK-103. Lid shall be transparent to permit ultraviolet light erasure. <sup>3/</sup> Must withstand the added P<sub>D</sub> due to short-circuit test; e.g., I<sub>OS</sub>. 4/ Values will be added when they become available. ### 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, and handbooks. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation. #### **SPECIFICATION** #### **MILITARY** MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. #### **STANDARDS** #### **MILITARY** - Test Methods and Procedures for Microelectronics. MIL-STD-883 MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. #### **HANDBOOKS** #### **MILITARY** MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standardized Military Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. #### 3. REQUIREMENTS - 3.1 Item requirements. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 Design, construction, and physical dimensions. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.2 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table(s). The truth table(s) shall be as specified on figure 3. - 3.2.3.1 Unprogrammed or erased devices. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in groups A, B, or C inspection (see 4.3), the devices shall be programmed by the manufacturer prior to test in a checkerboard pattern or equivalent (minimum of 50 percent of the total number of bits programmed) or to any altered item drawing pattern which includes at least 25 percent of the total number of bits programmed. **STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000** | SIZE<br><b>A</b> | | 5962-87648 | |------------------|---------------------|------------| | | REVISION LEVEL<br>D | SHEET<br>4 | DSCC FORM 2234 **APR 97** **-** 9004708 0029393 197 **-** | ··· | | | | | | | | |---------------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------|-------------------|--------------|--------| | Test | Symbol | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C; V <sub>S</sub> S<br>4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | = 0 V; Group A | | <u>Lim</u><br>Min | Max | _ Unit | | Input leakage current | ı <sub>Ll</sub> | V <sub>IN</sub> = 0 V to 5.5 V | 1, 2, 3 | All | -10 | +10 | μА | | Output leakage<br>current | LO 1/ | V <sub>OUT</sub> = 0 V to 5.5 V | 1, 2, 3 | All | -10 | +10 | μA | | Operating current | l <sub>CC1</sub> | $\overline{CE} = \overline{OE}/V_{PP} = V_{IL}$ , $0_{0-7} = 0 \text{ mÅ}$ , $V_{CC} = 5.5 \text{ V}$ $f = 1/t_{AVQV} \text{ (maximum)}$ | 1, 2, 3 | All | | 60 | mA | | Standby current<br>(TTL inputs) | l <sub>CC2</sub> | $\overline{CE} = V_{IH}, V_{CC} = 5.5 V$ | 1, 2, 3 | 01 - 05 | | _3 | _ mA | | | | | | 06 - 14 | | 25 | | | Standby current<br>(CMOS inputs) | ССЗ | $\overline{CE} = V_{CC} \pm 0.2 \text{ V}, V_{CC} = 5$ | .5 V 1, 2, 3 | 01 - 05 | _ | 325 | μA | | (Single inputs) | | | | 06 - 14 | | 25 | mA | | Input low voltage<br>(TTL) | V <sub>J</sub> L <sub>3/</sub> | | 1, 2, 3 | Ali | -0.1 | 0.8 | V | | Input low voltage<br>(CMOS) | ۷ <sub>یا ع</sub> ر | | 1, 2, 3 | All | -0.2 | +0.2 | V | | Input high voltage<br>(TTL) | У <u>јн</u> 3/ | | 1, 2, 3 | All | 2.0 | V<br>+ 9.5 | V | | Input high voltage<br>(CMOS) | V_H3/ | | 1, 2, 3 | All | v <sub>6.2</sub> | +8:5 | V | | Output low voltage | VOL | I <sub>OL</sub> = 2.1 mA,<br>V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = 2.0 V | 1, 2, 3 | All | | 0.45 | V | | Output high voltage | v <sub>OH</sub> | l <sub>OH</sub> = -400 μA,<br>V <sub>IH</sub> = 2.0 V, V <sub>IL</sub> = 0.8 V | 1, 2, 3 | All | 2.4 | | v | | Output short-circuit | 1 | V <sub>O</sub> = 0 V | 1, 2, 3 | 01 - 05 | | ±100 | | | output officer on out | los | $V_O = 0 V \underline{4}$ | 1, 2, 3 | 06 - 14 | _ | <u>+</u> 100 | _ mA | | Input capacitance (excluding OE/V <sub>PP</sub> ) | | V <sub>IN</sub> = 0 V, T <sub>C</sub> = +25°C,<br>f = 1 MHz,<br>see 4.4.1c | 4 | All | | 12 | pF | | Input capacitance<br>(for OE/V <sub>PP</sub> ) | CINS<br>4/15/ | OE/V <sub>PP</sub> = 0, f = 1 MHz,<br>V <sub>IN</sub> , V <sub>OUT</sub> = 0 V, T <sub>C</sub> = +25<br>see 4.4.1c | 9°C, 4 | All | | 25 | pF | | Output capacitance | C <sub>OUT</sub> | V <sub>OUT</sub> = 0 V, T <sub>C</sub> = +25°C,<br>f = 1 MHz,<br>see 4.4.1c | 4 | All | | 12 | pF | | Functional tests See footnotes at end o | f table. | See 4.4.1e | 7,8A,8 | B All | | | | | | | | | | | | | | MICR | STANDAF<br>OCIRCUIT I | 1 | SIZE<br><b>A</b> | | | 596 | 2-8764 | | DEFENSE SU | JPPLY CEN | TER COLUMBUS<br>43216-5000 | | REVISION | | SHEET | 5 | **9**004708 0029394 023 **9** | Test | Symbol | Conditions | s Group A | | Lim | ite | Unit | |-----------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------------------------------------|-----|-----------------------------------------------------------|--------| | Test | Symbol | $-55^{\circ}C \le T_{C} \le +125^{\circ}C; V_{SS} = 0 V;$ $4.5 V \le V_{CC} \le 5.5 V$ unless otherwise specified | subgroups | Device<br>types | Min | Max | - Orac | | Address to output<br>delay | <sup>t</sup> AVQV | CE = OE/V <sub>PP</sub> = V <sub>IL</sub> <u>6</u> / <u>7</u> / | 9, 10, 11 | 01,12<br>02,13<br>03,14<br>04,11<br>05,10<br>06<br>07<br>08<br>09 | | 150<br>200<br>250<br>120<br>90<br>70<br>55<br>45<br>35 | ns | | CE to output delay | <sup>t</sup> ELQV | OE/V <sub>PP</sub> = V <sub>IL</sub> <u>6</u> / <u>7</u> / | 9, 10, 11 | 01.12<br>02.13<br>03.14<br>04.11<br>05.10<br>06<br>07<br>08<br>09 | | 150<br>200<br>250<br>120<br>90<br>70<br>55<br>45<br>35 | ns | | OE to output delay | <sup>t</sup> OLQV | CE = V <sub>IL</sub> 6/7/ | 9, 10, 11 | 01<br>02<br>03<br>04<br>05.12<br>13.14<br>11<br>10<br>06<br>07<br>08.09 | | 70<br>75<br>100<br>50<br>40<br>60<br>35<br>30<br>25<br>20 | ns | | OE high to output<br>float | <sup>t</sup> EHQZ | CE = V <sub>IL</sub> 4/6/7/ | 9, 10, 11 | 01<br>02<br>03,13,14<br>04<br>05,10<br>12<br>11<br>06<br>07<br>08,09 | | 50<br>55<br>60<br>45<br>30<br>40<br>35<br>25<br>20<br>18 | ns | | Output hold from<br>address CE or OE/V<br>whichever occurred<br>first | <sup>t</sup> AVQZ | <u>CE</u> = <u>OE</u> /V <sub>PP</sub> = V <sub>IL</sub> <u>6</u> / <u>7</u> / | 9, 10, 11 | All | 0 | | ns | 1/ Connect all address inputs and OE to V<sub>IH</sub> and measure I<sub>LO</sub> with the output under test connected to V<sub>OUT</sub>. 2/ Test for all input and control pins. 3/ Guaranteed if applied as a forcing function for V<sub>OL</sub> and V<sub>OH</sub>. 4/ Tested initially and after any design changes that affect this parameter, and therefore shall be guaranteed to the limits specified in table I. 5/ All pins not being tested shall be grounded. Illinus specifics. 5/ All pins not being tested shall be grounded. 5/ See figure 5. 7/ Equivalent ac test conditions (actual load conditions vary by tester): Device types 01-06, 10-14: Output load = 1 TTL gate and C<sub>L</sub> = 100 pF. Input rise and fall times ≤ 20 ns. Input pulse levels: 0.45 V and 2.4 V. Timing measurement reference levels: Device types 07-09: Output load; $C_1 = 30$ pF. Input rise and fall times $\leq 3$ ns. Input pulse levels: 0.0 V and 3.0 V. Timing measurement reference levels: Inputs = 1.5 V; Outputs = 1.5 V | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87648 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | D | 6 | DSCC FORM 2234 **APR 97** 9004708 0029395 TbT ■ 9004708 0029396 9T6 ■ | Device types | 01 throu | ugh 14 | |-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------| | Case outlines | X | Y and Z | | Terminal number | Terminal | symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21 | A15<br>A12<br>A6<br>A5<br>A4<br>A3<br>A2<br>A1<br>V00<br>V01<br>V03<br>V05<br>V05<br>V05<br>CE<br>A10<br>OE/VPP | NC A15 A7 A6 A7 A6 A4 A2 AA2 AA2 AA2 AA2 AA2 AA2 AA2 AA2 A | | 24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32 | A <sub>9</sub> A <sub>8</sub> A <sub>13</sub> A <sub>14</sub> V <sub>CC</sub> | A10<br>OE/V <sub>PP</sub><br>NC<br>A11<br>A9<br>A8<br>A13<br>A14<br>VCC | FIGURE 2. <u>Terminal connections</u> - Continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87648 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | D | 8 | | | | | Pins | | | |-----------------|-----------------|--------------------|----------------|------------------------------|---------------------| | Mode | CE | OE/V <sub>PP</sub> | Ag | v <sub>cc</sub> | Outputs | | Read | V <sub>IL</sub> | V <sub>IL</sub> | x | v <sub>cc</sub> | D out | | Output disable | VIL | V <sub>IH</sub> | x | v <sub>cc</sub> | High Z | | Standby | VIH | x | x | v <sub>cc</sub> | High Z | | Program | V <sub>IL</sub> | V <sub>PP</sub> | x | V <sub>CC</sub> (see note 1) | D in | | Program verify | VIL | V <sub>IL</sub> | x | V <sub>CC</sub> (see note 1) | D out | | Program inhibit | V <sub>IH</sub> | V <sub>PP</sub> | × | V <sub>CC</sub> (see note 1) | High Z | | Identity | V <sub>IL</sub> | V <sub>IL</sub> | v <sub>H</sub> | V <sub>CC</sub> (see note 1) | Identity<br>code(s) | # NOTES: V<sub>CC</sub> in programming mode shall be as specified by the device manufacturer. V<sub>H</sub> = 11.5 V to 12.5 V. X can be either V<sub>IL</sub> or V<sub>IH</sub> (don't care state). FIGURE 3. Truth table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87648 | |----------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>D | SHEET<br>9 | DSCC FORM 2234 APR 97 9004708 0029398 779 **■** 9004708 0029399 605 **■** # AC testing input, output waveform, device types 01 - 06, 10 - 14 2.4 -2.0 🖚 TEST - 2.0-0.8 - POINTS - 0.8-0.45 -AC testing: See footnote 7/ on sheet 5. AC testing input, output waveform, device types 07 - 09 3.0 -0.0 -AC testing: See footnote 7/ on sheet 5. AC waveforms ADDRESS ADDRESS VALID V IL VIH CE ٧IH OE/V<sub>PP</sub> t OLQV t EHQZ tAVOV\_ - <sup>t</sup> AVQZ 🕶 v<sub>OL</sub> -HIGH Z OUTPUT VALID OUTPUT NOTES: t<sub>EHQZ</sub> and t<sub>AVQZ</sub> are specified from OE/V<sub>PP</sub> or CE, whichever occurs first. OE/V<sub>PP</sub> may be delayed up to t<sub>ELQV</sub> - t<sub>OLQV</sub> after the falling edge of CE without impact on t<sub>ELQV</sub>. FIGURE 5. Switching waveforms. SIZE **STANDARD** 5962-87648 Α MICROCIRCUIT DRAWING **DEFENSE SUPPLY CENTER COLUMBUS** DSCC FORM 2234 APR 97 ## 9004708 0029400 157 **REVISION LEVEL** SHEET 11 **COLUMBUS, OHIO 43216-5000** - 3.2.3.2 Programmed devices. The truth table for programmed devices shall as specified by an attached altered item drawing. - 3.2.4 Block diagram(s). The block diagram(s) shall be as specified on figure 4. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical test for each subgroup are described in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 Certificate of compliance. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973. - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A). - 3.11 <u>Processing EPROMs</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.11.1 <u>Erasure of EPROMs</u>. When specified, devices shall be erased in accordance with the procedure and characteristics specified in 4.5 herein. - 3.11.2 <u>Programmability of EPROMs</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.6 herein. - 3.11.3 <u>Verification of erasure and/or programmability of EPROMs</u>. When specified devices shall be verified as either programmed to the specified pattern or erased. As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. - 3.12 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process changes which may affect data retention. The methods and procedures may be vendor specific but shall guarantee data retention over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the aquiring or preparing activity, along with test data. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-87648 | |-------------------------------------------------------------------------------------------------|------------------|---------------------|-----------------| | | | REVISION LEVEL<br>D | SHEET <b>12</b> | **3** 9004708 0029401 093 #### 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. ## 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4) - 4.4.1 Group A inspection. - Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured for the initial characterization and after any process or design changes which may affect capacitance. Sample size is 15 devices with no failures, and all input and output terminals tested. - d. All devices selected for testing shall have the EPROM programmed with a checkerboard pattern or equivalent. After completion of all testing, the devices shall be erased and verified (except devices submitted for groups C and D testing). - e. Subgroups 7 and 8 shall consist of verifying the EPROM pattern specified in 4.4.1d. | STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> | | 5962-87648 | |----------------------------------------------------------------------------------------|------------------|---------------------|-------------| | | | REVISION LEVEL<br>D | SHEET<br>13 | DSCC FORM 2234 APR 97 ■ 9004708 0029402 T2T ■ #### TABLE IIA. Electrical test requirements. 1/2/3/4/ | Line<br>no. | Test requirements | Subgroups (in accordance with MIL-STD-883, TM 5005 Table I) | | groups<br>IIL-PRF-38535, table III) | |-------------|---------------------------------------------------|-------------------------------------------------------------|--------------------------------------------|--------------------------------------------| | | ļ | Device<br>class M | Device<br>class Q | Device<br>class V | | 1 | Interim electrical parameters (see 4.2) | | | 1, 7, 9 | | 2 | Static burn-in<br>(method 1015) | Not required | Not required | Required | | 3 | Same as line 1 | | | 1*, 7* ∆ | | 4 | Dynamic burn-in<br>(method 1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*, 7* △ | | 6 | Final electrical parameters (see 4.2) | 1*, 2, 3, 7*,<br>8A, 8B, 9 | 1*, 2, 3, 7*,<br>8A, 8B, 9 | 1*, 2, 3, 7*, 8A,<br>8B, 9, 10, 11 | | 7 | Group A test requirements (see 4.4) | 1, 2, 3, 4***, 7, 8A,<br>8B, 9, 10**, 11** | 1, 2, 3, 4***, 7, 8A,<br>8B, 9, 10**, 11** | 1, 2, 3, 4***, 7, 8A,<br>8B, 9, 10**, 11** | | 8 | Group C end-point electrical parameters (see 4.4) | 2, 8A, 10 | 2, 8A, 10 | 1, 2, 3, 7, 8A,<br>8B, 9, 10, 11 ∆ | | 9 | Group D end-point electrical parameters (see 4.4) | 2, 8A, 10 | 2, 8A, 10 | 2, 3, 8A, 8B | | 10 | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | - 1/ (\*) indicates PDA applies to subgroups 1 and 7. - (\*\*) indicates that subgroups 10 and 11, if not tested, shall be guaranteed to the specified limits in table I. (\*\*\*) see 4.4.1c. - 4/ Any subgroups at the same temperature may be combined when using a multifunction tester. - 5/ Subgroups 7 and 8 shall consist of verifying the applicable data pattern, see 4.4.1d. - 6/ ∆ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - Test conditions C and D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. C. - All devices selected for testing shall be programmed with a checkerboard pattern or equivalent. After completion of all d. testing, those devices that were subjected to a nondestructive subgroup for testing shall be erased and verified. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87648 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43216-5000 | | D | <b>14</b> | DSCC FORM 2234 **APR 97** 9004708 0029403 966 #### TABLE IIB. Delta limits at +25°C. | Parameter 1/ | Device types | |------------------|--------------| | l <sub>CC3</sub> | All | | L | ± 10% | | lo | <u>+</u> 10% | <sup>1/</sup> The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 Erasing procedure. The recommended erasure procedure for the device is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for exposure should be a minimum of 15 Ws/cm². The erasure time with this dosage is approximately 25 minutes using an ultraviolet lamp with a 12000 $\mu$ W/cm² power rating. The device should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose the device can be exposed to without damage is 7258 Ws/cm² (1 week at 12000 $\mu$ W/cm²). Exposure of EPROMs to high intensity UV light for long periods may cause permanent damage. - 4.6 Programming procedures. The programming procedures shall be as specified by the device manufacturer. - 5. PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal. - 6.3 Record of users. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA , Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87648 | |----------------------------------------------------------|------------------|---------------------|--------------------| | DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000 | | REVISION LEVEL<br>D | SHEET<br><b>15</b> | DSCC FORM 2234 ■ 9004708 0029404 8T2 **■** ## STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN DATE: 97-07-07 Approved sources of supply for SMD 5962-87648 are listed below for immediate acquisition only and shall be added to MIL-HDBK-103 and QML-38535, as applicable, during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. | Standard | Vendor | Vendor | Replacement | |-----------------|--------------------------|----------------------------------------|-------------------------------| | microcircuit | CAGE<br>number | similar<br>PIN 3/ | military specification<br>PIN | | drawing PIN 1/ | | _ | FIIV | | 5962-8764801XA | <u>2</u> /<br>2/ | AT27C512R-15DM/883<br>AM27C512-150/BXA | | | | 34649 <u>4</u> / | MD27C512-15/B | | | | <u>2</u> / | WS27C512L-15DMB | | | 5962-8764801YX | 2/ | AT27C512R-15LM/883 | | | | <u>2</u> / | AM27C512-150/BUA | | | | <u>2</u> / | WS27C512L-15CMB | | | 5962-8764801ZX | <u>2</u> / | AT27C512R-15KM/883 | | | 5962-8764802XA | 01295 | SMJ27C512-20JM | | | | <u>2</u> / | AT27C512R-20DM/883 | | | | <u>2</u> / | AM27C512-200/BXA | | | | 34649 <u>4</u> / | MD27C512-20/B | | | 5060 976490000 | <u>2</u> / | WS27C512L-20DMB | | | 5962-8764802YX | <u>2</u> /<br><u>2</u> / | AT27C512R-20LM/883<br>AM27C512-200/BUA | | | | <u>2</u> / | WS27C512L-20CMB | | | 5962-8764802ZX | 2/ | AT27C512R-20KLM/883 | | | 5962-8764803XA | 01295 | SMJ27C512-25JM | | | 0002 0704000701 | 2/ | AT27C512R-25DM/883 | | | | 2/ | AM27C512-250/BXA | | | | 34649 <u>4</u> / | MD27C512-25/B | | | | <u>2</u> / | WS27C512L-25DMB | | | 5962-8764803YX | <u>2</u> / | AT27C512R-25LM/883 | | | | <u>2</u> / | AM27C512-250/BUA | | | | <u>2</u> / | WS27C512L-25CMB | | | 5962-8764803ZX | 2/ | AT27C512R-25KM/883 | | | 5962-8764804XX | <u>2</u> / | AT27C512R-12DM/883 | | | | <u>2</u> /<br>2/ | WS27C512L-12DMB<br>AM27C512-120/BXA | | | 5962-8764804YX | 2/ | AT27C512R-12LM/883 | | | 3902-07040041A | <u>2</u> /<br>2/ | WS27C512L-12CMB | | | | 2/ | AM27C512-120/BUA | | | 5962-8764804ZX | 2/ | AT27C512R-12KM/883 | | | 5962-8764805XX | 2/ | AT27C512R-90DM/883 | | | | 2/ | AM27C512-90/BXA | | | 5962-8764805YX | 2/ | AT27C512R-90LM/883 | | | | <u>2</u> / | AM27C512-90/BUA | | | 5962-8764805ZX | 2/ | AT27C512R-90KM/883 | | | 5962-8764806QXA | 65786 | CY27C512-70WMB | | | 5962-8764806QYA | 65786 | CY27C512-70QMB | | | 5962-8764807QXA | 65786 | CY27C512-55WMB | | | 5962-8764807QYA | 65786 | CY27C512-55QMB | | | 5962-8764808QXA | 65786 | CY27C512-45WMB | | | 5962-8764808QYA | 65786 | CY27C512-45QMB | | | | | | | See footnotes at end of table. 1 of 2 # STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN - Continued | 5962-8764809QXA | 65786 | CY27H512-35WMB | |-----------------|-------|-----------------| | 5962-8764809QYA | 65786 | CY27H512-35QMB | | 5962-8764810QXA | 65786 | CY27C512-90WMB | | 5962-8764810QYA | 65786 | CY27C512-90QMB | | 5962-8764811QXA | 65786 | CY27C512-120WMB | | 5962-8764811QYA | 65786 | CY27C512-120QMB | | 5962-8764812QXA | 65786 | CY27C512-150WMB | | 5962-8764812QYA | 65786 | CY27C512-150QMB | | 5962-8764813QXA | 65786 | CY27C512-200WMB | | 5962-8764813QYA | 65786 | CY27C512-200QMB | | 5962-8764814QXA | 65786 | CY27C512-250WMB | | 5962-8764814QYA | 65786 | CY27C512-250QMB | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. The device manufacturers listed herein are authorized to supply alternate lead finishes "A", "B", or "C" at their discretion. Contact the listed approved source of supply for further information. - 2/ No longer available from an approved source of supply. - 3/ <u>Caution</u>: Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 4/ Vendor has announced end-of-life for these devices. Please refer to the latest revision of MIL-HDBK-103 or QML-38535, as applicable, for details. | Vendor CAGE number | Vendor name<br>and address | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 01295 | Texas Instruments P. O. Box 6448 Midland, TX 79711 | | 34649 | Intel Corporation<br>3065 Bowers Avenue<br>Santa Clara, CA 95051<br>Point of contact: 5000 W. Chandler Boulevard<br>Chandler, AZ 85226 | | 65786 | Cypress Semiconductor<br>3901 North First Street<br>San Jose, CA 95134-1599 | The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin. 2