

## 4A, 4MHz, Monolithic Synchronous Step-Down Regulator with Tracking

### **FEATURES**

- High Efficiency: Up to 95%
- 4A Output Current
- Low R<sub>DS(ON)</sub> Internal Switch: 67mΩ
- Tracking Input to Provide Easy Supply Sequencing
- Programmable Frequency: 300kHz to 4MHz
- 2.25V to 5.5V Input Voltage Range
- ±2% Output Voltage Accuracy
- 0.8V Reference Allows Low Output Voltage
- Low Dropout Operation: 100% Duty Cycle
- Power Good Output Voltage Monitor
- Overtemperature Protected
- Available in a 20-Lead Thermally Enhanced TSSOP Package

#### **APPLICATIONS**

- Portable Instruments
- Notebook Computers
- Distributed Power Systems
- Battery-Powered Equipment
- POL Board Power

### DESCRIPTION

The LTC®3416 is a high efficiency monolithic synchronous, step-down DC/DC converter utilizing a constant frequency, current mode architecture. It operates from an input voltage range of 2.25V to 5.5V and provides a regulated output voltage from 0.8V to 5V while delivering up to 4A of output current. The internal synchronous power switch with  $67m\Omega$  of on-resistance increases efficiency and eliminates the need for an external Schottky diode. Switching frequency is set by an external resistor. 100% duty cycle provides low dropout operation extending battery life in portable systems. OPTI-LOOP® compensation allows the transient response to be optimized over a wide range of loads and output capacitors.

The LTC3416 operates in forced continuous operation and provides tracking of another power supply rail. Forced continuous operation reduces noise and RF interference and provides excellent transient response. Fault protection is provided by an overcurrent comparator, and adjustable compensation allows the transient response to be optimized over a wide range of loads and output capacitors.

(T), LTC and LT are registered trademarks of Linear Technology Corporation. OPTI-LOOP is a registered trademark of Linear Technology Corporation.

### TYPICAL APPLICATION



Figure 1a. 2.5V/4A Step-Down Regulator with Tracking



Figure 1b. Efficiency vs Load Current

3416f



### **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

### PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{IN} = 3.3V$ , unless otherwise noted.

| SYMBOL               | PARAMETER                                           | CONDITIONS                                                                                           |   | MIN          | TYP           | MAX          | UNITS      |
|----------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------|---|--------------|---------------|--------------|------------|
| V <sub>IN</sub>      | Input Voltage Range                                 |                                                                                                      |   | 2.25         |               | 5.5          | V          |
| $V_{FB}$             | Regulated Feedback Voltage                          | (Note 3)                                                                                             | • | 0.784        | 0.800         | 0.816        | V          |
| I <sub>FB</sub>      | Feedback Input Current                              |                                                                                                      |   |              |               | 0.2          | μА         |
| $\Delta V_{FB}$      | Reference Voltage Line Regulation                   | V <sub>IN</sub> = 2.5V to 5.5V (Note 3)                                                              |   |              | 0.04          | 0.2          | %/V        |
| V <sub>TRACK</sub>   | Tracking Voltage Offset<br>Tracking Voltage Range   | V <sub>TRACK</sub> = 0.4V                                                                            |   | 0            |               | 30<br>0.8    | mV<br>V    |
| V <sub>LOADREG</sub> | Output Voltage Load Regulation                      | Measured in Servo Loop, V <sub>ITH</sub> = 0.36V<br>Measured in Servo Loop, V <sub>ITH</sub> = 0.84V |   |              | 0.02<br>-0.02 | 0.2<br>-0.2  | %<br>%     |
| $\Delta V_{PGOOD}$   | Power Good Range                                    |                                                                                                      |   |              | ±7.5          | <u>+</u> 9   | %          |
| R <sub>PGOOD</sub>   | Power Good Resistance                               |                                                                                                      |   |              | 120           | 200          | Ω          |
| IQ                   | Input DC Bias Current<br>Active Current<br>Shutdown | (Note 4)<br>V <sub>FB</sub> = 0.7V, V <sub>ITH</sub> = 1.2V<br>V <sub>RUN</sub> = 0V                 |   |              | 300<br>0.02   | 350<br>1     | μΑ<br>μΑ   |
| f <sub>OSC</sub>     | Switching Frequency<br>Switching Frequency Range    | $R_{OSC} = 294k\Omega$                                                                               |   | 0.88<br>0.30 | 1             | 1.12<br>4.00 | MHz<br>MHz |
| f <sub>SYNC</sub>    | SYNC Capture Range                                  |                                                                                                      |   | 0.3          |               | 4            | MHz        |
| R <sub>PFET</sub>    | R <sub>DS(ON)</sub> of P-Channel FET                | I <sub>SW</sub> = 300mA                                                                              |   |              | 67            | 100          | mΩ         |
| R <sub>NFET</sub>    | R <sub>DS(ON)</sub> of N-Channel FET                | $I_{SW} = -300 \text{mA}$                                                                            |   |              | 50            | 100          | mΩ         |
| I <sub>LIMIT</sub>   | Peak Current Limit                                  |                                                                                                      |   | 6            | 8             |              | A          |
| V <sub>UVLO</sub>    | Undervoltage Lockout Threshold                      |                                                                                                      |   | 1.75         | 2             | 2.25         | V          |
| I <sub>LSW</sub>     | SW Leakage Current                                  | $V_{RUN} = 0V$ , $V_{IN} = 5.5V$                                                                     |   |              | 0.1           | 1            | μΑ         |
| $V_{RUN}$            | RUN Threshold                                       |                                                                                                      |   | 0.5          | 0.65          | 0.8          | V          |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** The LTC3416E is guaranteed to meet performance specifications from 0°C to 70°C. Specifications over the -40°C to 85°C operating

temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 3:** The LTC3416 is tested in a feedback loop that adjusts  $V_{FB}$  to achieve a specified error amplifier output voltage ( $I_{TH}$ ).

3416f



### **ELECTRICAL CHARACTERISTICS**

**Note 4:** Dynamic supply current is higher due to the internal gate charge being delivered at the switching frequency.

**Note 5:**  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation  $P_D$  as follows:

LTC3416E:  $T_J = T_A + (P_D)(38^{\circ}C/W)$ 

**Note 6:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

### TYPICAL PERFORMANCE CHARACTERISTICS













3416f

### TYPICAL PERFORMANCE CHARACTERISTICS









INPUT VOLTAGE (V)

3416 G10







### PIN FUNCTIONS

**PGND (Pins 1, 10, 11, 20):** Power Ground. Connect this pin closely to the (-) terminal of  $C_{IN}$  and  $C_{OUT}$ .

**R**<sub>T</sub> (**Pin 2**): Oscillator Resistor Input. Connecting a resistor to ground from this pin sets the switching frequency.

**TRACK (Pin 3):** Tracking Voltage Input. Applying a voltage that is less than 0.8V to this pin enables tracking. During tracking, the  $V_{FB}$  pin will regulate to the voltage on this pin. Do not float this pin.

**RUN/SS (Pin 4):** Run Control and Soft-Start Input. Forcing this pin below 0.5V shuts down the LTC3416. In shutdown all functions are disabled, drawing  $<1\mu$ A of supply current. A capacitor to ground from this pin sets the ramp time to full output current.

**SGND (Pin 5):** Signal Ground. All small-signal components and compensation components should connect to this ground, which in turn connects to PGND at one point.

NC (Pins 6, 15): No Connect.

**PV**<sub>IN</sub> (**Pins 7, 14**): Power Input Supply. Decouple this pin to PGND with a capacitor.

**SW** (**Pins 8, 9, 12, 13**): Switch Node Connection to Inductor. This pin connects to the drains of the internal main and synchronous power MOSFET switches.

 $SV_{IN}$  (Pin 16): Signal Input Supply. Decouple this pin to the SGND capacitor.

**PGOOD (Pin 17):** Power Good Output. Open-drain logic output that is pulled to ground when the output voltage is not within  $\pm 7.5\%$  of the regulation point.

**I**<sub>TH</sub> (**Pin 18**): Error Amplifier Compensation Point. The current comparator threshold increases with this control voltage. Nominal voltage range for this pin is from 0.2V to 1.4V with 0.4V corresponding to the zero-sense voltage (zero current).

**V<sub>FB</sub> (Pin 19):** Feedback Pin. Receives the feedback voltage from a resistive divider connected across the output.

**Exposed Pad (Pin 21):** Ground. Connect to SGND.

### **FUNCTIONAL DIAGRAM**



### **OPERATION**

### **Main Control Loop**

The LTC3416 is a monolithic, constant frequency, current mode step-down DC/DC converter. During normal operation, the internal top power switch (P-channel MOSFET) is turned on at the beginning of each clock cycle. Current in the inductor increases until the current comparator trips and turns off the top power MOSFET. The peak inductor current at which the current comparator shuts off the top power switch is controlled by the voltage on the  $I_{TH}$  pin. The error amplifier adjusts the voltage on the  $I_{TH}$  pin by comparing the feedback signal from a resistor divider on the  $V_{FB}$  pin with an internal 0.8V reference. When the load current increases, it causes a reduction in the feedback voltage relative to the reference. The error amplifier raises

the  $I_{TH}$  voltage until the average inductor current matches the new load current. When the top power MOSFET shuts off, the synchronous power switch (N-channel MOSFET) turns on until either the bottom current limit is reached or the beginning of the next clock cycle. The bottom current limit is set at -5A.

The operating frequency is externally set by an external resistor connected between the  $R_T$  pin and ground. The practical switching frequency can range from 300kHz to 4MHz.

Overvoltage and undervoltage comparators will pull the PGOOD output low if the output voltage comes out of regulation by  $\pm 7.5\%$ . In an overvoltage condition, the top

3416



### **OPERATION**

power MOSFET is turned off and the bottom power MOSFET is switched on until either the overvoltage condition clears or the bottom MOSFET's current limit is reached.

#### **Voltage Tracking**

Some microprocessors, ASIC and DSP chips need two power supplies with different voltage levels. These systems often require voltage sequencing between the core power supply and the I/O power supply. Without proper sequencing, latch-up failure or excessive current draw may occur that could result in damage to the processor's I/O ports or the I/O ports of supporting system devices such as memory, FPGAs or data converters. To ensure that the I/O loads are not driven until the core voltage is properly biased, tracking of the core supply voltage and the I/O supply voltage is necessary.

Voltage tracking is enabled by applying a voltage to the TRACK pin. When the voltage on the TRACK pin is below 0.8V, the feedback voltage will regulate to this tracking voltage. When the tracking voltage exceeds 0.8V, tracking is disabled and the feedback voltage will regulate to the internal reference voltage.

#### **Dropout Operation**

When the input supply voltage decreases toward the output voltage, the duty cycle increases toward the maximum on-time. Further reduction of the supply voltage forces the main switch to remain on for more than one cycle, eventually reaching 100% duty cycle. The output voltage will then be determined by the input voltage minus the voltage drop across the internal P-channel MOSFET and the inductor.

#### **Low Supply Operation**

The LTC3416 is designed to operate down to an input supply voltage of 2.25V. One important consideration at low input supply voltages is that the  $R_{DS(0N)}$  of the P-channel and N-channel power switches increases. The user should calculate the power dissipation when the LTC3416 is used at 100% duty cycle with low input voltages to ensure that thermal limits are not exceeded.

#### **Slope Compensation and Inductor Peak Current**

Slope compensation provides stability in constant frequency architectures by preventing subharmonic oscillations at duty cycles greater than 50%. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of 40%. Normally, the maximum inductor peak current is reduced when slope compensation is added. In the LTC3416, however, slope compensation recovery is implemented to keep the maximum inductor peak current constant throughout the range of duty cycles. This keeps the maximum output current relatively constant regardless of duty cycle.

#### **Short-Circuit Protection**

When the output is shorted to ground, the inductor current decays very slowly during a single switching cycle. To prevent current runaway from occurring, a secondary current limit is imposed on the inductor current. If the inductor valley current exceeds 7.8A, the top power MOSFET will be held off and switching cycles will be skipped until the inductor current is reduced.



LTC3416

### APPLICATIONS INFORMATION

The basic LTC3416 application circuit is shown in Figure 1a. External component selection is determined by the maximum load current and begins with the selection of the operating frequency and inductor value followed by  $C_{IN}$  and  $C_{OUT}$ .

#### **Operating Frequency**

Selection of the operating frequency is a tradeoff between efficiency and component size. High frequency operation allows the use of smaller inductor and capacitor values. Operation at lower frequencies improves efficiency by reducing internal gate charge losses but requires larger inductance values and/or capacitance to maintain low output ripple voltage.

The operating frequency of the LTC3416 is determined by an external resistor that is connected between the  $R_T$  pin and ground. The value of the resistor sets the ramp current that is used to charge and discharge an internal timing capacitor within the oscillator and can be calculated by using the following equation:

$$R_{OSC} = \frac{3.08 \cdot 10^{11}}{f} (\Omega) - 10k\Omega$$

Although frequencies as high as 4MHz are possible, the minimum on-time of the LTC3416 imposes a minimum limit on the operating duty cycle. The minimum on-time is typically 110ns. Therefore, the minimum duty cycle is equal to  $100 \cdot 110$ ns  $\cdot$  f(Hz).

#### **Inductor Selection**

For a given input and output voltage, the inductor value and operating frequency determine the ripple current. The ripple current  $\Delta I_L$  increases with higher  $V_{IN}$  or lower  $V_{OUT}$  and decreases with higher inductance.

$$\Delta I_{L} = \left(\frac{V_{OUT}}{fL}\right) \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

Having a lower ripple current reduces the core losses in the inductor, the ESR losses in the output capacitors and the output voltage ripple. Highest efficiency operation is achieved at low frequency with small ripple current. This, however, requires a large inductor.

A reasonable starting point for selecting the ripple current is  $\Delta I_L = 0.4(I_{MAX})$ . The largest ripple current occurs at the highest  $V_{IN}$ . To guarantee that the ripple current stays below a specified maximum, the inductor value should be chosen according to the following equation:

$$L = \left(\frac{V_{OUT}}{f\Delta I_{L(MAX)}}\right) \left(1 - \frac{V_{OUT}}{V_{IN(MAX)}}\right)$$

#### **Inductor Core Selection**

Once the value for L is known, the type of inductor must be selected. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on the inductance selected. As the inductance increases, core losses decrease. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core losses and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

Different core materials and shapes will change the size/current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar characteristics. The choice of which style inductor to use mainly depends on the price vs size requirements and any radiated field/EMI requirements. New designs for surface mount inductors are available from Coiltronics, Coilcraft, Toko and Sumida.

#### **CIN** and **COUT** Selection

The input capacitance,  $C_{IN}$ , is needed to filter the trapezoidal wave current at the source of the top MOSFET. To



prevent large voltage transients from occurring, a low ESR input capacitor sized for the maximum RMS current should be used. The maximum RMS current is given by:

$$I_{RMS} = I_{OUT(MAX)} \frac{V_{OUT}}{V_{IN}} \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that ripple current ratings from capacitor manufacturers are often based on only 2000 hours of life which makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. For low input voltage applications, sufficient bulk input capacitance is needed to minimize transient effects during output load changes.

The selection of  $C_{OUT}$  is determined by the effective series resistance (ESR) that is required to minimize voltage ripple and load step transients as well as the amount of bulk capacitance that is necessary to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section. The output ripple,  $\Delta V_{OUT}$ , is determined by:

$$\Delta V_{OUT} \le \Delta I_L \left( ESR + \frac{1}{8fC_{OUT}} \right)$$

The output ripple is highest at maximum input voltage since  $\Delta I_L$  increases with input voltage. Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Special polymer capacitors offer very low ESR but have lower capacitance density than other types. Tantalum capacitors have the highest capacitance density but it is important to only use types that have been surge tested for use in switching power supplies. Aluminum electrolytic capacitors have significantly higher ESR, but can be used in cost-sensitive applications provided that consideration is given to ripple current ratings and long term reliability. Ceramic capacitors have excellent low ESR characteristics but can have a

high voltage coefficient and audible piezoelectric effects. The high Q of ceramic capacitors with trace inductance can also lead to significant ringing.

### **Using Ceramic Input and Output Capacitors**

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. However, care must be taken when these capacitors are used at the input and output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input,  $V_{IN}$ . At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at  $V_{IN}$  large enough to damage the part.

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

#### **Output Voltage Programming**

The output voltage is set by an external resistive divider according to the following equation:

$$V_{OUT} = 0.8V \left( 1 + \frac{R2}{R1} \right)$$

The resistive divider allows the  $V_{FB}$  pin to sense a fraction of the output voltage as shown in Figure 2.



Figure 2. Setting the Output Voltage

#### **Voltage Tracking**

The LTC3416 allows the user to program how its output voltage ramps during start-up by means of the TRACK pin. Through this pin, the output voltage can be set up to either



coincidentally or ratiometrically track another output voltage as shown in Figure 3.

If the voltage on the TRACK pin is less than 0.8V, voltage tracking is enabled. During voltage tracking, the output voltage regulates to the tracking voltage through a resistor divider network. The output voltage during tracking can be calculated with the following equation:

$$V_{OUT} = V_{TRACK} \left( 1 + \frac{R2}{R1} \right), V_{TRACK} < 0.8V$$

Voltage tracking can be accomplished by sensing a fraction of the output voltage from another regulator. This is typically done by using a resistor divider to attenuate the output voltage that is being tracked. Setting this attenuation factor equal to the reciprocal of the gain factor provided by the feedback resistors will force the regulator outputs to be equal to each other during tracking. If tracking is not desired, connect the TRACK pin to SV<sub>IN</sub>.

To implement the coincident tracking shown in Figure 3a, connect an extra resistor divider to the output of  $V_{OUT2}$  and connect its midpoint to the TRACK pin of the LTC3416 as shown in Figure 4. The ratio of this divider should be selected the same as that of  $V_{OUT1}$ 's resistor divider. To implement the ratiometric sequencing in Figure 3b, no extra resistor divider is necessary. Simply connect the TRACK pin to  $V_{FB(MASTER)}$ .

An alternative method of tracking is shown in Figure 5. For the circuit of Figure 5, the following equations can be used to determine the resistor values:

$$V_{OUT1} = 0.8V \left( 1 + \frac{R2}{R1} \right)$$

$$V_{OUT2} = 0.8V \left( 1 + \frac{R4 + R5}{R3} \right)$$

$$R4 = R3 \left( \frac{V_{OUT2}}{V_{OUT1}} - 1 \right)$$





Figure 3. Two Different Modes of Output Voltage Sequencing



(4a) Coincident Tracking Setup



(4b) Ratiometric Setup

Figure 4. Setup for Tracking and Ratiometric Sequencing





Figure 5. Dual Voltage System with Tracking

#### Soft-Start

The RUN/SS pin provides a means to shut down the LTC3416 as well as a timer for soft-start. Pulling the RUN/SS pin below 0.5V places the LTC3416 in a low quiescent current shutdown state ( $I_0 < 1\mu A$ ).

The soft-start gradually raises the clamp on  $I_{TH}$ . The full current range becomes available on  $I_{TH}$  after the voltage on  $I_{TH}$  reaches approximately 2V. The clamp on  $I_{TH}$  is set externally with a resistor and capacitor on the RUN/SS pin as shown in Figure 1a. The soft-start duration can be calculated by using the following formula:

$$t_{SS} = R_{SS}C_{SS}In\left(\frac{V_{IN}}{V_{IN} - 1.8V}\right)$$
(Seconds)

#### **Efficiency Considerations**

The efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as:

Efficiency = 
$$100\% - (L1 + L2 + L3 + ...)$$

where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses: V<sub>IN</sub> quiescent current and I<sup>2</sup>R losses.

The  $V_{IN}$  quiescent current loss dominates the efficiency loss at very low load currents whereas the  $I^2R$  loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of no consequence.

- 1. The  $V_{IN}$  quiescent current is due to two components: the DC bias current as given in the electrical characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge dQ moves from  $V_{IN}$  to ground. The resulting dQ/dt is the current out of  $V_{IN}$  that is typically larger than the DC bias current. In continuous mode,  $I_{GATECHG} = f(Q_T + Q_B)$  where  $Q_T$  and  $Q_B$  are the gate charges of the internal top and bottom switches. Both the DC bias and gate charge losses are proportional to  $V_{IN}$  and thus their effects will be more pronounced at higher supply voltages.
- 2.  $I^2R$  losses are calculated from the resistances of the internal switches,  $R_{SW}$ , and external inductor  $R_L$ . In continuous mode the average output current flowing through inductor L is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET  $R_{DS(ON)}$  and the duty cycle (DC) as follows:

$$R_{SW} = (R_{DS(ON)TOP})(DC) + (R_{DS(ON)BOT})(1 - DC)$$

The  $R_{DS(ON)}$  for both the top and bottom MOSFETs can be obtained from the Typical Performance Characteristics curves. Thus, to obtain I<sup>2</sup>R losses, simply add  $R_{SW}$  to  $R_L$  and multiply the result by the square of the average output current.

Other losses including  $C_{IN}$  and  $C_{OUT}$  ESR dissipative losses and inductor core losses generally account for less than 2% of the total loss.

In most applications, the LTC3416 does not dissipate much heat due to its high efficiency. But in applications where the LTC3416 is running at high ambient temperature with low supply voltage and high duty cycles, such as

LTC3416

### APPLICATIONS INFORMATION

in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately 150°C, both power switches will be turned off and the SW node will become high impedance.

To avoid the LTC3416 from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by:

$$T_R = (P_D)(\theta_{JA})$$

where  $P_D$  is the power dissipated by the regulator and  $\theta_{JA}$  is the thermal resistance from the junction of the die to the ambient temperature. For the 20-lead exposed TSSOP package, the  $\theta_{JA}$  is 38°C/W.

The junction temperature, T<sub>.I</sub>, is given by:

$$T_{.I} = T_A + T_B$$

where T<sub>A</sub> is the ambient temperature.

Note that at higher supply voltages, the junction temperature is lower due to reduced switch resistance ( $R_{DS(0N)}$ ). To maximize the thermal performance of the LTC3416, the Exposed Pad should be soldered to a ground plane.

### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current.

When a load step occurs,  $V_{OUT}$  immediately shifts by an amount equal to  $\Delta I_{LOAD}(ESR)$ , where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{LOAD}$  also begins to charge or discharge  $C_{OUT}$  generating a feedback error signal used by the regulator to return  $V_{OUT}$  to its steady-state value. During this recovery time,  $V_{OUT}$  can be monitored for overshoot or ringing that would indicate a stability problem. The  $I_{TH}$  pin external components and output capacitor shown in figure 1a will provide adequate compensation for most applications.

#### **Design Example**

As a design example, consider using the LTC3416 in an application with the following specifications:  $V_{IN} = 3.3V$ ,  $V_{OUT1} = 1.8V$ ,  $V_{OUT2} = 2.5V$ ,  $I_{OUT1(MAX)} = I_{OUT2(MAX)} = 4A$ , f = 1MHz.  $V_{OUT1}$  and  $V_{OUT2}$  must track when powering up and powering down.

First, calculate the timing resistor:

$$R_{OSC} = \frac{3.08 \cdot 10^{11}}{1 \cdot 10^6} - 10k = 298k$$

Use a standard value of  $294k\Omega$ . Next, calculate the inductor values for about 40% ripple current:

$$L1 = \left(\frac{1.8V}{1MHz \cdot 1.6A}\right) \left(1 - \frac{1.8V}{3.3V}\right) = 0.51\mu H$$

$$L2 = \left(\frac{2.5V}{1MHz \cdot 1.6A}\right) \left(1 - \frac{2.5V}{3.3V}\right) = 0.38\mu H$$

Using a  $0.47\mu H$  inductor for both results in maximum ripple currents of:

$$\Delta I_{L1} = \left(\frac{1.8V}{1MHz \cdot 0.47\mu H}\right) \left(1 - \frac{1.8V}{3.3V}\right) = 1.74A$$

$$\Delta I_{L2} = \left(\frac{2.5V}{1MHz \cdot 0.47\mu H}\right) \left(1 - \frac{2.5V}{3.3V}\right) = 1.29A$$

 $C_{OUT1}$  and  $C_{OUT2}$  will be selected based on the ESR that is required to satisfy the output voltage ripple requirement and the bulk capacitance needed for loop stability. For this design, two  $100\mu F$  ceramic capacitors will be used at each output.

 $C_{IN1}$  and  $C_{IN2}$  should be sized for a maximum current rating of:

$$I_{RMS1} = 4A \left(\frac{1.8V}{3.3V}\right) \sqrt{\frac{3.3V}{1.8V} - 1} = 1.99A_{RMS}$$

$$I_{RMS2} = 4A \left(\frac{2.5V}{3.3V}\right) \sqrt{\frac{3.3V}{2.5V} - 1} = 1.71A_{RMS}$$

LINEAR

Decoupling the PV<sub>IN</sub> and SV<sub>IN</sub> pins with two  $100\mu F$  capacitors on both switching regulators is adequate for most applications.

The resitor values for the voltage divider on V<sub>OUT1</sub> can be calculated by using the following equation:

$$1.8V = 0.8V \left(1 + \frac{R2}{R1}\right)$$

Setting R1 to 200k results in a value of 255k for R2. To calculate the resistor values for the voltage divider on  $V_{OUT2}$ , we can use the following equations:

$$R4 = R3 \left( \frac{2.5V}{1.8V} - 1 \right)$$
$$2.5V = 0.8V \left( 1 + \frac{R4 + R5}{R3} \right)$$

Setting R3 to 205k gives the following results: R4 = 78.7k and R5 = 357k. Figure 6 shows the complete schematic for this design example.



Figure 6. 1.8V and 2.5V, 4A Voltage Tracking Regulators at 1MHz



### **PC Board Layout Checklist**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3416. Check the following in your layout.

- A ground plane is recommended. If a ground plane layer is not used, the signal and power grounds should be segregated with all small-signal components returning to the SGND pin at one point which is then connected to the PGND pin close to the LTC3416.
- Connect the (+) terminal of the input capacitor(s), C<sub>IN</sub>, as close as possible to the PV<sub>IN</sub> pin. This capacitor provides the AC current into the internal power MOSFETs.

- 3. Keep the switching node, SW, away from all sensitive small-signal nodes.
- Flood all unused areas on all layers with copper. Flooding with copper will reduce the temperature rise of power components. You can connect the copper areas to any DC net (PV<sub>IN</sub>, SV<sub>IN</sub>, V<sub>OUT</sub>, PGND, SGND or any other DC rail in your system).
- 5. Connect the  $V_{FB}$  pin directly to the feedback resistors. The resistor divider must be connected between  $V_{OUT}$  and SGND.



(7a) Top Layer



(7b) Bottom Layer

Figure 7. LTC3416 Layout Diagram

### PACKAGE DESCRIPTION

#### FE Package 20-Lead Plastic TSSOP (4.4mm)

(Reference LTC DWG # 05-08-1663)

#### **Exposed Pad Variation CA**



RECOMMENDED SOLDER PAD LAYOUT







- 1. CONTROLLING DIMENSION: MILLIMETERS
- 2. DIMENSIONS ARE IN  $\frac{\text{MILLIMETERS}}{\text{(INCHES)}}$
- 3. DRAWING NOT TO SCALE
- 4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT
- \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE



### TYPICAL APPLICATION

#### 1.5V, 4A Step-Down Regulator Tracking from 3.3V I/O Supply





### **RELATED PARTS**

| PART NUMBER      | DESCRIPTION                                                                                                 | COMMENTS                                                                                                                                      |
|------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| LT1616           | 500mA (I <sub>OUT</sub> ), 1.4MHz, High Efficiency Step-Down DC/DC Converter                                | 90% Efficiency, V <sub>IN</sub> : 3.6V to 25V, V <sub>OUT</sub> = 1.25V, I <sub>Q</sub> = 1.9mA, I <sub>SD</sub> < 1 $\mu$ A, ThinSOT Package |
| LT1676           | 450mA (I <sub>OUT</sub> ), 100kHz, High Efficiency Step-Down<br>DC/DC Converter                             | 90% Efficiency, $V_{IN}$ : 7.4V to 60V, $V_{OUT}$ = 1.24V, $I_Q$ = 3.2mA, $I_{SD}$ < 2.5 $\mu$ A, S8 Package                                  |
| LT1765           | 25V, 2.75A (I <sub>OUT</sub> ), 1.25MHz, High Efficiency Step-Down<br>DC/DC Converter                       | 90% Efficiency, $V_{IN}$ : 3V to 25V, $V_{OUT}$ = 1.2V, $I_Q$ = 1mA, $I_{SD}$ < 15 $\mu$ A, S8, TSSOP16E Packages                             |
| LT1776           | 500mA (I <sub>OUT</sub> ), 200kHz, High Efficiency Step-Down<br>DC/DC Converter                             | 90% Efficiency, $V_{IN}$ : 7.4V to 40V, $V_{OUT}$ = 1.24V, $I_Q$ = 3.2mA, $I_{SD}$ < 30 $\mu$ A, N8, S8 Packages                              |
| LTC1879          | 1.20A (I <sub>OUT</sub> ), 550kHz, Synchronous Step-Down<br>DC/DC Converter                                 | 95% Efficiency, $V_{IN}$ : 2.7V to 10V, $V_{OUT}$ = 0.8V, $I_Q$ = 15 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, TSSOP16 Package                           |
| LTC3405/LTC3405A | 300mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous Step-Down<br>DC/DC Converter                                 | 95% Efficiency, $V_{IN}$ : 2.75V to 6V, $V_{OUT}$ = 0.8V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, ThinSOT Package                           |
| LTC3406/LTC3406B | 600mA (I <sub>OUT</sub> ), 1.5MHz, Synchronous Step-Down<br>DC/DC Converter                                 | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.6V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, ThinSOT Package                          |
| LTC3411          | 1.25A (I <sub>OUT</sub> ), 4MHz, Synchronous Step-Down<br>DC/DC Converter                                   | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.8V, $I_Q$ = 60 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, MS, DFN Packages                         |
| LTC3412          | 2.5A (I <sub>OUT</sub> ), 4MHz, Synchronous Step-Down<br>DC/DC Converter                                    | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 0.8V $I_Q$ = 60 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, TSSOP16E Package                          |
| LTC3413          | 3A (I <sub>OUT</sub> Sink/source), 2MHz, Monolithic Synchronous<br>Regulator for DDR/QDR Memory Termination | 90% Efficiency, $V_{IN}$ : 2.25V to 5.5V, $V_{OUT}$ = $V_{REF}/2$ , $I_Q$ = 280 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, TSSOP16E Package               |
| LTC3414          | 4A (I <sub>OUT</sub> ), 4MHz Synchronous Step-Down Regulator                                                | 95% Efficiency, $V_{IN}$ : 2.25V to 5V, $V_{OUT}$ to 0.8V, $I_Q$ = 64 $\mu$ A, TSSOP28E Package                                               |
| LTC3430          | 60V, 2.75A (I <sub>OUT</sub> ), 200kHz, High Efficiency Step-Down<br>DC/DC Converter                        | 90% Efficiency, $V_{IN}$ : 5.5V to 60V, $V_{OUT}$ = 1.2V, $I_Q$ = 2.5mA, $I_{SD}$ < 25 $\mu$ A, TSSOP16E Package                              |
| LTC3440          | 600mA (I <sub>OUT</sub> ), 2MHz, Synchronous Buck-Boost<br>DC/DC Converter                                  | 95% Efficiency, $V_{IN}$ : 2.5V to 5.5V, $V_{OUT}$ = 2.5V, $I_Q$ = 25 $\mu$ A, $I_{SD}$ < 1 $\mu$ A, MS Package                               |

LT/TP 0104 1K • PRINTED IN USA

LINEAR

TECHNOLOGY

© LINEAR TECHNOLOGY CORPORATION 2004