|                     |                                                                                                                                                |                                                                       |                    |                    |                     |                      |                     | F                  | REVISI              | ONS                   |                  |          |                 |        |       |            |                   |               |         |     |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--------------------|--------------------|---------------------|----------------------|---------------------|--------------------|---------------------|-----------------------|------------------|----------|-----------------|--------|-------|------------|-------------------|---------------|---------|-----|
| LTR                 |                                                                                                                                                |                                                                       |                    |                    | I                   | DESCF                | RIPTIO              | ٧                  |                     |                       |                  |          | DA              | ATE (Y | R-MO- | DA)        |                   | APPF          | ROVED   |     |
| А                   | Add tw<br>chang<br>throug                                                                                                                      | ges to 1                                                              | dors, C<br>.2.1, 1 | AGE 2<br>.3, 1.4,  | 4355 a<br>and tal   | nd CA0<br>ble I, fig | GE 178<br>jure 1, a | 56. Ad<br>and figu | d devic<br>ire 3. E | e type (<br>Editorial | 2. Mal<br>change | ke<br>es |                 | 89-    | 11-09 |            |                   | M. A          | . Frye  |     |
| В                   | Remo                                                                                                                                           | ove ven                                                               | dor, CA<br>nges. E | AGE 24<br>Editoria | 1355 fro<br>I chang | om devi<br>es thro   | ce type:<br>ughout. | s 01 an            | d 02. <i>A</i>      | \dd dev               | ice type         | ə 03.    | 93-03-02        |        |       | M. A. Frye |                   |               |         |     |
| С                   | Updat                                                                                                                                          | te boile                                                              | rplate t           | o add c            | lass V.             | –rrp                 |                     |                    |                     |                       |                  |          |                 | 00-0   | 09-07 |            |                   | R. M          | Ionnin  |     |
| D                   | Updat                                                                                                                                          | te to cu                                                              | rrent re           | eauirem            | nents. I            | Editoria             | l chanc             | es thro            | uahout              | drw                   |                  |          |                 | 03-(   | 05-01 |            | F                 | Ravmor        | id Monr | nin |
| cheeth, con         |                                                                                                                                                |                                                                       |                    |                    |                     |                      |                     |                    |                     |                       |                  |          |                 |        |       |            |                   |               |         |     |
| REV<br>SHEET        |                                                                                                                                                |                                                                       |                    |                    |                     |                      |                     |                    |                     |                       |                  |          |                 |        |       |            |                   |               |         |     |
| REV                 |                                                                                                                                                |                                                                       |                    |                    |                     |                      |                     |                    |                     |                       |                  |          |                 |        |       |            |                   |               |         |     |
| SHEET               |                                                                                                                                                |                                                                       |                    |                    |                     |                      |                     |                    |                     |                       |                  |          |                 |        |       |            |                   |               |         |     |
| REV STATUS          |                                                                                                                                                |                                                                       |                    | RE∖                | /                   |                      | D                   | D                  | D                   | D                     | D                | D        | D               | D      | D     | D          | D                 | D             | D       |     |
| OF SHEETS           |                                                                                                                                                |                                                                       |                    | SHE                | ET                  |                      | 1                   | 2                  | 3                   | 4                     | 5                | 6        | 7               | 8      | 9     | 10         | 11                | 12            | 13      |     |
| MICRO               | PMIC N/A PREPARED BY   Rick Officer DEFENSE SUPPLY CENTER COLUMBUS   STANDARD CHECKED BY   MICROCIRCUIT Checked BY   DRAWING Charles E. Besore |                                                                       |                    |                    |                     |                      |                     |                    |                     |                       |                  |          |                 |        |       |            |                   |               |         |     |
| DEPA                | JSE BY A                                                                                                                                       | ALL<br>TS                                                             |                    |                    |                     | Michae               | I A. Fry            |                    |                     | QU                    | AD S             | PST      |                 |        |       |            |                   | h sp<br>Iolit |         | -   |
|                     |                                                                                                                                                | CIES OF THE<br>T OF DEFENSE DRAWING APPROVAL DATE<br>87-01-30 SILICON |                    |                    |                     |                      |                     |                    |                     |                       |                  |          |                 |        |       |            |                   |               |         |     |
| AM                  | ISC N/A                                                                                                                                        |                                                                       |                    | REV                | ISION               |                      | D                   |                    |                     | ,                     | ZE<br>A          |          | .GE CC<br>67268 |        | ð     | <u>ò</u>   | 5962 <sup>.</sup> | -8671         | 6       |     |
|                     |                                                                                                                                                |                                                                       |                    |                    |                     |                      |                     |                    |                     | SHE                   | ET               |          | 1               | 1 OF   | 13    |            |                   |               |         |     |
| DSCC FORM<br>APR 97 |                                                                                                                                                |                                                                       |                    |                    |                     | ved for              |                     |                    |                     |                       |                  |          |                 | 14     |       |            | 5                 | 962-E3        | 70-03   |     |

## 1. SCOPE

1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.

1.2 PIN. The PIN is as shown in the following examples.

For device classes M and Q:



1.2.1 <u>RHA designator</u>. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.

1.2.2 Device types. The device types identify the circuit function as follows:

| Device type | Generic number | Circuit function                        |
|-------------|----------------|-----------------------------------------|
| 01          | HI201HS        | High speed quad SPST CMOS analog switch |
| 02          | DG271          | High speed quad SPST CMOS analog switch |
| 03          | ADG201HST      | High speed quad SPST CMOS analog switch |

1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as listed below. Since the device class designator has been added after the original issuance of this drawing, device classes M and Q designators will not be included in the PIN and will not be marked on the device.

| Device class                              | Device requirements documentation |                                                                                                                                                           |                     |            |  |  |  |  |
|-------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|--|--|--|--|
| М                                         |                                   | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A |                     |            |  |  |  |  |
| Q or V                                    | Certification and                 | l qualification to M                                                                                                                                      | IL-PRF-38535        |            |  |  |  |  |
| STANDARI<br>MICROCIRCUIT D                | -                                 | SIZE<br>A                                                                                                                                                 |                     | 5962-86716 |  |  |  |  |
| DEFENSE SUPPLY CENTE<br>COLUMBUS, OHIO 43 |                                   |                                                                                                                                                           | REVISION LEVEL<br>D | SHEET 2    |  |  |  |  |
| C FORM 2234                               |                                   |                                                                                                                                                           |                     |            |  |  |  |  |

| 1.2.4 <u>Case outlines</u> . The case out                                    | lines are as designated in M                                                                                                                    | IIL-STD-1835 and  | as follows:                             |               |  |  |  |  |
|------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------------------|---------------|--|--|--|--|
| Outline letter Desc                                                          | riptive designator                                                                                                                              | Terminals         | Package style                           |               |  |  |  |  |
|                                                                              | 1-T16 or CDIP2-T16<br>C1-N20                                                                                                                    | 16<br>20          | Dual-in-line<br>Square leadless chip ca | arrier        |  |  |  |  |
| 1.2.5 <u>Lead finish</u> . The lead finish is appendix A for device class M. | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. |                   |                                         |               |  |  |  |  |
| 1.3 Absolute maximum ratings. 1/                                             | <u>2</u> /                                                                                                                                      |                   |                                         |               |  |  |  |  |
| Positive supply voltage (V+ to g<br>Device type 01                           |                                                                                                                                                 |                   | ±18 \/                                  |               |  |  |  |  |
| Device types 02 and 03                                                       |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Negative supply voltage (V- to                                               |                                                                                                                                                 |                   | .20 1                                   |               |  |  |  |  |
| Device type 01                                                               |                                                                                                                                                 |                   | -18 V                                   |               |  |  |  |  |
| Device types 02 and 03                                                       |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Digital input voltage (V <sub>IN</sub> ):                                    |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Device types 01 and 03                                                       |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
|                                                                              |                                                                                                                                                 |                   | ) mA, whichever comes first             |               |  |  |  |  |
| Device type 02                                                               |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Analog input voltage, and avail                                              |                                                                                                                                                 |                   | ) mA, whichever comes first             |               |  |  |  |  |
| Analog input voltage, one swite                                              | (V <sub>S</sub> )                                                                                                                               |                   | ) mA, whichever comes first             |               |  |  |  |  |
| Maximum power dissipation (P                                                 | D).                                                                                                                                             | 20                | TITA, WITCHEVELCOMES HIST               |               |  |  |  |  |
| Device types 01 and 03                                                       |                                                                                                                                                 |                   | 750 mW 3/                               |               |  |  |  |  |
| Device type 02                                                               |                                                                                                                                                 |                   | —                                       |               |  |  |  |  |
| Maximum junction temperature                                                 | ə (T」)                                                                                                                                          |                   | +150°C                                  |               |  |  |  |  |
| Lead temperature (soldering, 1                                               |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Thermal resistance, junction-to                                              |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Thermal resistance, junction-to                                              | -ambient $(\theta_{JA})$                                                                                                                        |                   | 76°C/W                                  |               |  |  |  |  |
| Storage temperature range                                                    |                                                                                                                                                 |                   | -65°C to +150°C                         |               |  |  |  |  |
| Peak current, S or D (pulsed a                                               | t 1 ms, 10 percent duty cyc                                                                                                                     | le max):          |                                         |               |  |  |  |  |
| Device type 01                                                               |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Device type 02                                                               |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Device type 03                                                               |                                                                                                                                                 |                   | 70 mA                                   |               |  |  |  |  |
| Continuous current, any termir                                               | ,                                                                                                                                               |                   | 25 ~ ^                                  |               |  |  |  |  |
| Device type 01<br>Device types 02 and 03                                     |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
|                                                                              |                                                                                                                                                 |                   | 2011/1                                  |               |  |  |  |  |
| 1.4 <u>Recommended operating cond</u>                                        | <u>ditions</u> .                                                                                                                                |                   |                                         |               |  |  |  |  |
| Positive supply voltage (V+)                                                 |                                                                                                                                                 |                   | +15 V dc                                |               |  |  |  |  |
| Negative supply voltage (V-)                                                 |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Minimum high level input voltag                                              |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Device types 01 and 03                                                       |                                                                                                                                                 |                   | 2.4 V dc                                |               |  |  |  |  |
| Device type 02                                                               |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Maximum low level input voltag                                               |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Ambient operating temperature                                                |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| Ground (GND)                                                                 |                                                                                                                                                 |                   | U V dc                                  |               |  |  |  |  |
|                                                                              |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
|                                                                              |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| 1/ Stresses above the absolute may                                           | kimum rating may cause per                                                                                                                      | manent damage to  | the device. Extended ope                | ration at the |  |  |  |  |
| maximum levels may degrade pe                                                |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
| 2/ Unless otherwise specified, all vo                                        | Itages are referenced to gro                                                                                                                    | bund.             |                                         |               |  |  |  |  |
| 3/ Derate case E, 8 mW/°C above                                              | $\Gamma_A = +75^{\circ}C$ . Derate case 2                                                                                                       | , 10 mW/°C above  | T <sub>A</sub> = +75°C.                 |               |  |  |  |  |
| 4/ Derate case E, 12 mW/°C above                                             | $T_A = +75^{\circ}C$ . Derate case 2                                                                                                            | 2, 10 mW/°C above | e T <sub>A</sub> = +75°C.               |               |  |  |  |  |
|                                                                              |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
|                                                                              |                                                                                                                                                 |                   |                                         |               |  |  |  |  |
|                                                                              |                                                                                                                                                 |                   |                                         | Γ             |  |  |  |  |
| STANDAR                                                                      | D                                                                                                                                               | SIZE              |                                         |               |  |  |  |  |
| MICROCIRCUIT D                                                               | RAWING                                                                                                                                          | A                 |                                         | 5962-86716    |  |  |  |  |
| DEFENSE SUPPLY CENTE                                                         |                                                                                                                                                 |                   | REVISION LEVEL                          | SHEET         |  |  |  |  |
| COLUMBUS, OHIO 4                                                             |                                                                                                                                                 |                   | D REVISION LEVEL                        | -             |  |  |  |  |
| ······································                                       |                                                                                                                                                 |                   |                                         | 3             |  |  |  |  |

#### 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those listed in the issue of the Department of Defense Index of Specifications and Standards (DoDISS) and supplement thereto, cited in the solicitation.

#### SPECIFICATION

DEPARTMENT OF DEFENSE

MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for.

#### STANDARDS

#### DEPARTMENT OF DEFENSE

| MIL-STD-883  | - | Test Method Standard Microcircuits.                    |
|--------------|---|--------------------------------------------------------|
| MIL-STD-1835 | - | Interface Standard Electronic Component Case Outlines. |

#### HANDBOOKS

DEPARTMENT OF DEFENSE

| MIL-HDBK-103 - | List of Standard Microcircuit Drawings. |
|----------------|-----------------------------------------|
| MIL-HDBK-780 - | Standard Microcircuit Drawings.         |

(Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.)

2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained.

## 3. REQUIREMENTS

3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein.

3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M.

3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.4 herein.

3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1.

3.2.3 Functional diagram. The functional diagram shall be as specified on figure 2.

3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.

3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I.

| STANDARD<br>MICROCIRCUIT DRAWING                            | SIZE<br>A |                     | 5962-86716     |
|-------------------------------------------------------------|-----------|---------------------|----------------|
| DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 |           | REVISION LEVEL<br>D | SHEET <b>4</b> |

| Test                                  | Symbol              | $\begin{array}{c} Conditions \\ -55^\circ C \leq T_A \leq +125^\circ C \\ V+ = +15 \ V \ dc, \ V- = -15 \ V \ dc \\ unless \ otherwise \ specified \end{array}$ | Group A<br>subgroups | Device<br>type | Lim | nits <u>1</u> / | Unit |
|---------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|-----------------|------|
|                                       |                     |                                                                                                                                                                 |                      |                | Min | Max             |      |
| Analog signal range                   | Vs                  | $T_A = +25^{\circ}C  2/$                                                                                                                                        | 4                    | All            |     | ±15             | V    |
| ON resistance                         | R <sub>DS(ON)</sub> | $V_{\rm S} = \pm 10 \ V, \ I_{\rm D} = 1 \ m{\rm A},$                                                                                                           | 1                    | All            |     | 50              | Ω    |
|                                       |                     | V <sub>IN</sub> = 0.8 V                                                                                                                                         | 2, 3                 | -              |     | 75              |      |
| Source OFF leakage                    | I <sub>S(OFF)</sub> | $V_{\rm S} = \pm 14 \ V, \ V_{\rm D} = \pm 14 \ V,$                                                                                                             | 1                    | 01             |     | ±10             | nA   |
| current                               |                     | V <sub>IN</sub> = 2.4 V                                                                                                                                         | 2, 3                 |                |     | ±100            |      |
|                                       |                     | $V_D = \pm 14 V, V_S = \pm 14 V,$                                                                                                                               | 1                    | 02, 03         |     | ±1              |      |
|                                       |                     | V <sub>IN</sub> = 2.4 V                                                                                                                                         | 2, 3                 | 02             |     | ±100            |      |
|                                       |                     |                                                                                                                                                                 |                      | 03             |     | ±60             |      |
| Drain OFF leakage<br>current          | I <sub>D(OFF)</sub> | $V_{\rm S} = \pm 14 \ V, \ V_{\rm D} = \pm 14 \ V,$                                                                                                             | 1                    | 01             |     | ±10             | nA   |
| current                               |                     | V <sub>IN</sub> = 2.4 V                                                                                                                                         | 2, 3                 |                |     | ±100            | _    |
|                                       |                     | $V_D = \pm 14 V, V_S = \pm 14 V,$                                                                                                                               | 1                    | 02, 03         |     | ±1              |      |
|                                       |                     | V <sub>IN</sub> = 2.4 V                                                                                                                                         | 2, 3                 | 02             |     | ±100            | _    |
| Channel ON leakage                    |                     | $V_{\rm D} = V_{\rm S} = \pm 14  \rm V,$                                                                                                                        | 1                    | 03             |     | ±60             | nA   |
| current                               | I <sub>D(ON)</sub>  | $V_D = V_S = \pm 14 V,$<br>$V_{IN} = 0.8 V$                                                                                                                     | 2, 3                 |                |     | ±10<br>±100     |      |
|                                       |                     | V IN - 0.0 V                                                                                                                                                    | 2, 3                 | 02, 03         |     | ±100            | _    |
|                                       |                     |                                                                                                                                                                 | 2, 3                 | 02,00          |     | ±100            | _    |
|                                       |                     |                                                                                                                                                                 | _, -                 | 03             |     | ±60             | _    |
| Low level input voltage<br><u>3</u> / | VIL                 | -                                                                                                                                                               | 7, 8                 | All            |     | 0.8             | V    |
| High level input voltage              | VIH                 |                                                                                                                                                                 | 7, 8                 | 01, 03         | 2.4 |                 | V    |
| <u>3</u> /                            |                     |                                                                                                                                                                 |                      | 02             | 2.0 |                 |      |
| Input leakage current<br>(low)        | IL                  | $V_{IN}$ under test = 0.8 V,<br>All other $V_{IN}$ = 4.0 V                                                                                                      | 1, 2, 3              | 01             |     | ±500            | μA   |
|                                       |                     | $V_{IN}$ under test = 0 V,                                                                                                                                      | 1                    | 02             |     | ±1              |      |
|                                       |                     | All other $V_{IN} = 2.0 V$                                                                                                                                      | 2, 3                 |                |     | ±10             |      |
|                                       |                     | $V_{\text{IN}} \text{ under test} = 1.0 \text{ V},$<br>All other $V_{\text{IN}} = 16.5 \text{ V},$<br>$V_{\text{S}} = \pm 17 \text{ V}$                         | 1, 2, 3              | 03             |     | ±1              |      |
| See footnotes at end of ta            | ble.                |                                                                                                                                                                 |                      |                |     |                 |      |

SIZE

Α

# STANDARD **MICROCIRCUIT DRAWING**

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| nput leakage current        | Symbol          | Symbol                                                                                                                                             | $-55^{\circ}C \le T_A \le +125^{\circ}C$<br>V+ = +15 V dc, V- = -15 V dc<br>unless otherwise specified | Group A<br>subgroups | Device<br>type | Lim      | nits <u>1</u> / | Unit |
|-----------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|----------------|----------|-----------------|------|
|                             |                 |                                                                                                                                                    |                                                                                                        |                      | Min            | Max      | 1               |      |
| (high)                      | Iн              | $\label{eq:VIN} \begin{array}{l} V_{\text{IN}} \text{ under test} = 4.0 \text{ V}, \\ \text{All other } V_{\text{IN}} = 0.8 \text{ V} \end{array}$ | 1, 2, 3                                                                                                | 01                   |                | ±40      | μA              |      |
|                             |                 | $V_{IN}$ under test = 2.0 V,                                                                                                                       | 1                                                                                                      | 02                   |                | ±1       |                 |      |
|                             |                 | All other $V_{IN} = 0 V$                                                                                                                           | 2, 3                                                                                                   | 1 [                  |                | ±10      |                 |      |
|                             |                 | $V_{IN}$ under test = 16.5 V,<br>All other $V_{IN}$ = 1.0 V,<br>$V_S$ = ±17 V                                                                      | 1, 2, 3                                                                                                | 03                   |                | ±1       |                 |      |
| Positive supply current     | l+              | $V_{IN} = 2.4 \text{ V or } V_{IN} = 0.8 \text{ V}$                                                                                                | 1, 2, 3                                                                                                | 01                   |                | 10       | mA              |      |
|                             |                 | for all switches                                                                                                                                   |                                                                                                        |                      |                |          |                 |      |
|                             |                 | $V_{IN} = 0 V \text{ or } V_{IN} = 2.0 V$                                                                                                          | 1                                                                                                      | 02                   |                | 10       |                 |      |
|                             |                 | for all switches                                                                                                                                   | 2, 3                                                                                                   |                      |                | 11       |                 |      |
|                             |                 | $V_{IN} = 3.0 \text{ V or } V_{IN} = 0.8 \text{ V}$                                                                                                | 1, 2, 3                                                                                                | 03                   |                | 10       |                 |      |
|                             |                 | for all switches                                                                                                                                   |                                                                                                        |                      |                | <u> </u> | <u> </u>        |      |
| Negative supply current     | I-              | $V_{IN} = 2.4 \text{ V or } V_{IN} = 0.8 \text{ V}$                                                                                                | 1, 2, 3                                                                                                | 01                   |                | -6       | mA              |      |
|                             |                 | for all switches<br>$V_{IN} = 0 \text{ V or } V_{IN} = 2.0 \text{ V}$                                                                              | 1                                                                                                      | 02                   |                | -6       | _               |      |
|                             |                 | $v_{\rm IN} = 0$ v or $v_{\rm IN} = 2.0$ v<br>for all switches                                                                                     | 2, 3                                                                                                   | - 02                 |                | -0       | _               |      |
|                             |                 | $V_{IN} = 2.4 \text{ V or } V_{IN} = 0.8 \text{ V}$                                                                                                | 1, 2, 3                                                                                                | 03                   |                | -6       | _               |      |
|                             |                 | for all switches                                                                                                                                   | 1, 2, 0                                                                                                | 00                   |                | Ŭ        |                 |      |
| Switch on time              | t <sub>ON</sub> | $R_{L} = 1 k\Omega, C_{L} = 35 pF,$                                                                                                                | 9                                                                                                      | 01                   |                | 50       | ns              |      |
|                             |                 | $V_{S} = \pm 10 \text{ V}, \text{ V}_{IH} = +3 \text{ V},$                                                                                         | 10, 11                                                                                                 | 1                    |                | 100      |                 |      |
|                             |                 | $V_{IL} = 0 V$ , See figure 3                                                                                                                      |                                                                                                        |                      |                |          |                 |      |
|                             |                 | $R_L = 1 \; k\Omega,  C_L = 35 \; pF,$                                                                                                             | 9                                                                                                      | 02                   |                | 65       |                 |      |
|                             |                 | $V_{S} = \pm 10 V, V_{IH} = +5 V,$                                                                                                                 | 10, 11                                                                                                 | ]                    |                | 80       |                 |      |
|                             |                 | $V_{IL} = 0 V$ , See figure 3                                                                                                                      | 0 40 44                                                                                                |                      |                |          | _               |      |
|                             |                 | $R_{\rm L} = 1 \text{ k}\Omega, C_{\rm L} = 35 \text{ pF},$                                                                                        | 9, 10, 11                                                                                              | 03                   |                | 50       |                 |      |
|                             |                 | $V_S = \pm 10 \text{ V}, V_{IH} = +3 \text{ V},$<br>$V_{IL} = 0 \text{ V}, \text{ See figure 3}$                                                   |                                                                                                        |                      |                |          |                 |      |
| Switch off time             | toff            | $R_L = 1 \text{ k}\Omega, C_L = 35 \text{ pF},$                                                                                                    | 9                                                                                                      | 01                   |                | 50       | ns              |      |
|                             | <b>V</b> IT     | $K_L = 1 \text{ K}_2, \text{ C}_L = 33  \text{pr},$<br>$V_S = \pm 10 \text{ V}, \text{ V}_{\text{H}} = +3 \text{ V},$                              | 10, 11                                                                                                 | 1 <sup>~</sup>       |                | 100      | -               |      |
|                             |                 | $V_{IL} = 0 V$ , See figure 3                                                                                                                      | ,                                                                                                      |                      |                |          |                 |      |
|                             |                 | $R_{L} = 1 k\Omega, C_{L} = 35 pF,$                                                                                                                | 9                                                                                                      | 02                   |                | 65       | 1               |      |
|                             |                 | $V_{\rm S} = \pm 10 \text{ V}, \text{ V}_{\rm H} = +5 \text{ V},$                                                                                  | 10, 11                                                                                                 | 1 F                  |                | 80       | 1               |      |
|                             |                 | $V_{IL} = 0 V$ , See figure 3                                                                                                                      |                                                                                                        |                      |                |          |                 |      |
|                             |                 | $R_L = 1 \text{ k}\Omega, C_L = 35 \text{ pF},$                                                                                                    | 9, 10, 11                                                                                              | 03                   |                | 50       | 1               |      |
|                             |                 | $V_{S} = \pm 10 \text{ V}, \text{ V}_{IH} = +3 \text{ V},$                                                                                         |                                                                                                        |                      |                |          |                 |      |
|                             |                 | $V_{IL} = 0 V$ , See figure 3                                                                                                                      |                                                                                                        |                      |                |          |                 |      |
| see footnotes at end of tab | le.             |                                                                                                                                                    |                                                                                                        |                      |                |          |                 |      |

**REVISION LEVEL** 

D

SHEET

6

DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 43216-5000

| TABLE I.   Electrical performance characteristics   – Continued. |                  |                                                                                                                                                               |                      |                |     |                 |      |  |
|------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------|-----|-----------------|------|--|
| Test                                                             | Symbol           | $\begin{array}{c} Conditions \\ -55^{\circ}C \leq T_A \leq +125^{\circ}C \\ V+=+15 \ V \ dc, \ V-=-15 \ V \ dc \\ unless \ otherwise \ specified \end{array}$ | Group A<br>subgroups | Device<br>type | Lim | nits <u>1</u> / | Unit |  |
|                                                                  |                  |                                                                                                                                                               |                      |                | Min | Max             |      |  |
| Capacitance address                                              | CA               | $GND = 0 V, V_{IL} = 0 V,$                                                                                                                                    | 4                    | All            |     | 15              | pF   |  |
|                                                                  |                  | f = 1 MHz, T <sub>A</sub> = +25°C <u>4</u> /                                                                                                                  |                      |                |     |                 |      |  |
| Capacitance input switch                                         | C <sub>IS</sub>  | $GND = 0 V, V_{IH} = 5 V,$                                                                                                                                    | 4                    | All            |     | 15              | pF   |  |
|                                                                  |                  | f = 1 MHz, T <sub>A</sub> = +25°C <u>4</u> /                                                                                                                  |                      |                |     |                 |      |  |
| Capacitance output                                               | C <sub>OS</sub>  | $GND = 0 V, V_{IH} = 5 V,$                                                                                                                                    | 4                    | All            |     | 20              | pF   |  |
| switch                                                           |                  | f = 1 MHz, T <sub>A</sub> = +25°C <u>4</u> /                                                                                                                  |                      |                |     |                 |      |  |
| Off isolation                                                    | VISO             | $V_{GEN} = 1 V_{P-P}, f = 100 \text{ kHz},$                                                                                                                   | 4                    | All            | 60  | 1               | dB   |  |
|                                                                  |                  | T <sub>A</sub> = +25°C <u>2</u> /                                                                                                                             |                      |                |     |                 |      |  |
| Crosstalk between                                                | V <sub>CT</sub>  | $V_{GEN} = 1 V_{P-P}, f = 100 \text{ kHz},$                                                                                                                   | 4                    | All            | 60  | 1               | dB   |  |
| channels                                                         |                  | T <sub>A</sub> = +25°C <u>2</u> /                                                                                                                             |                      |                |     |                 |      |  |
| Charge transfer error                                            | V <sub>CTE</sub> | T <sub>A</sub> = +25°C <u>2</u> /                                                                                                                             | 4                    | All            |     | ±10             | mV   |  |

1/ The limiting terms "min" (minimum) and "max" (maximum) shall be considered to apply to magnitudes only. Negative current shall be defined as conventional current flow out of a device terminal.

2/ These parameters may not be tested, but shall be guaranteed to the limits specified in table I herein.

 $\overline{3}$ / Test not required if applied as a forcing function.

 $\frac{4}{4}$ / Subgroup 4 (C<sub>A</sub>, C<sub>IS</sub>, and C<sub>OS</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect capacitance.

3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A.

3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A.

3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein.

3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing.

3.8 <u>Notification of change for device class M</u>. For device class M, notification to DSCC-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-PRF-38535, appendix A.

3.9 <u>Verification and review for device class M</u>. For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.

3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 82 (see MIL-PRF-38535, appendix A).

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br>A |                | 5962-86716 |
|----------------------------------|-----------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |           | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |           | D              | 7          |

| Device types    | 01, 02, a       | nd 03           |
|-----------------|-----------------|-----------------|
| Case outlines   | E               | 2               |
| Terminal number | Terminal        | symbol          |
| 1               | IN <sub>1</sub> | NC              |
| 2               | D <sub>1</sub>  | IN <sub>1</sub> |
| 3               | S <sub>1</sub>  | D <sub>1</sub>  |
| 4               | V-              | S <sub>1</sub>  |
| 5               | GND             | V-              |
| 6               | S <sub>4</sub>  | NC              |
| 7               | $D_4$           | GND             |
| 8               | IN <sub>4</sub> | S <sub>4</sub>  |
| 9               | $IN_3$          | D <sub>4</sub>  |
| 10              | $D_3$           | IN <sub>4</sub> |
| 11              | S <sub>3</sub>  | NC              |
| 12              | NC              | IN <sub>3</sub> |
| 13              | V+              | D <sub>3</sub>  |
| 14              | S <sub>2</sub>  | S <sub>3</sub>  |
| 15              | D <sub>2</sub>  | NC              |
| 16              | IN <sub>2</sub> | NC              |
| 17              |                 | V+              |
| 18              |                 | S <sub>2</sub>  |
| 19              |                 | D <sub>2</sub>  |
| 20              |                 | IN <sub>2</sub> |

NOTES:

NC = No connection
The source and drain are interchangeable and have been arbitrarily established.

FIGURE 1. Terminal connections.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br>A |                     | 5962-86716 |
|-------------------------------------------------------------------------------------------------|-----------|---------------------|------------|
|                                                                                                 |           | REVISION LEVEL<br>D | SHEET<br>8 |





## 4. QUALITY ASSURANCE PROVISIONS

4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A.

4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection.

## 4.2.1 Additional criteria for device class M.

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
  - (2)  $T_A = +125^{\circ}C$ , minimum.
- b. Interim and final electrical test parameters shall be as specified in table IIA herein.

#### 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883.
- b. Interim and final electrical test parameters shall be as specified in table IIA herein.
- c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B.

4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).

- 4.4.1 Group A inspection.
  - a. Tests shall be as specified in table IIA herein.
  - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br><b>A</b> |                     | 5962-86716  |
|-------------------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                                 |                  | REVISION LEVEL<br>D | SHEET<br>11 |

| Test requirements                                    | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | Subgr<br>(in accord:<br>MIL-PRF-38 | ance with                                     |
|------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------|-----------------------------------------------|
|                                                      | Device<br>class M                                                         | Device<br>class Q                  | Device<br>class V                             |
| Interim electrical<br>parameters (see 4.2)           | 1                                                                         | 1                                  | 1                                             |
| Final electrical<br>parameters (see 4.2)             | 1,2,3,9,10,11 <u>1</u> /                                                  | 1,2,3,9, <u>1</u> /<br>10, 11      | 1,2,3,4, <u>1</u> / <u>2</u> /<br>7,8,9,10,11 |
| Group A test<br>requirements (see 4.4)               | 1,2,3,4,7,8,9,10,11                                                       | 1,2,3,4,7,<br>8,9,10,11            | 1,2,3,4,7,<br>8,9,10,11                       |
| Group C end-point electrical<br>parameters (see 4.4) | 1                                                                         | 1                                  | 1 <u>2</u> /                                  |
| Group D end-point electrical<br>parameters (see 4.4) | 1                                                                         | 1                                  | 1                                             |
| Group E end-point electrical<br>parameters (see 4.4) |                                                                           |                                    |                                               |

TABLE IIA. Electrical test requirements.

 $\underline{1}$  PDA applies to subgroup 1. Exclude delta from PDA  $\underline{2}$  See table IIB for delta measurement parameters.

| Table IIB | . 240 hour burn-in and group C end-point electrical parameters. |
|-----------|-----------------------------------------------------------------|
|-----------|-----------------------------------------------------------------|

| Parameter               | Device type | Burn-in<br>limit | Life test<br>limit | Delta |
|-------------------------|-------------|------------------|--------------------|-------|
| R <sub>DS(ON)</sub>     | 03          | 50 Ω             | 65 Ω               | ±15 Ω |
| I <sub>D(OFF)</sub>     | 03          | ±1 nA            | ±1 nA              | ±1 nA |
| $I_{S(ON)} + I_{D(ON)}$ | 03          | ±1 nA            | ±1 nA              | ±1 nA |

4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein.

4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:

- a. Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.
- b.  $T_A = +125^{\circ}C$ , minimum.
- c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> |                | 5962-86716 |
|----------------------------------|------------------|----------------|------------|
| DEFENSE SUPPLY CENTER COLUMBUS   |                  | REVISION LEVEL | SHEET      |
| COLUMBUS, OHIO 43216-5000        |                  | D              | <b>12</b>  |

4.4.2.2 <u>Additional criteria for device classes Q and V</u>. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883.

4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein.

4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein).

- a. End-point electrical parameters shall be as specified in table IIA herein.
- b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein.

c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M.

## 6. NOTES

6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.

6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractorprepared specification or drawing.

6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal.

6.3 <u>Record of users</u>. Military and industrial users should inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525.

6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0547.

6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331.

6.6 Sources of supply.

6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing.

6.6.2 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43216-5000 | SIZE<br>A |                     | 5962-86716  |
|-------------------------------------------------------------------------------------------------|-----------|---------------------|-------------|
|                                                                                                 |           | REVISION LEVEL<br>D | SHEET<br>13 |

#### STANDARD MICROCIRCUIT DRAWING BULLETIN

## DATE: 03-05-01

Approved sources of supply for SMD 5962-86716 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535.

| Standard<br>microcircuit drawing | Vendor<br>CAGE | Vendor<br>similar |
|----------------------------------|----------------|-------------------|
| PIN <u>1</u> /                   | number         | PIN <u>2</u> /    |
| 5962-86716012A                   | 34371          | HI4-201HS/883     |
| 5962-86716012A                   | 17856          | DG201HSAZ/883     |
| 5962-8671601EA                   | 34371          | HI1-201HS/833     |
| 5962-8671601EA                   | 17856          | DG201HSAK/883     |
| 5962-86716022A                   | 17856          | DG271AZ/883       |
| 5962-8671602EA                   | 17856          | DG271AK/883       |
| 5962-86716032A                   | 24355          | ADG201HSTE/883B   |
| 5962-8671603EA                   | 24355          | ADG201HSTQ/883B   |
| 5962-8671603VEA                  | <u>3</u> /     | ADG201HSTQ/QMLV   |

- 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability.
- <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.
- $\underline{3}$ / Not available from an approved source.

# STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued

| Vendor CAGE<br>number | Vendor name<br>and address                                                                                                                                            |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 34371                 | Intersil Corporation<br>P.O. Box 883<br>Melbourne, FL 32902-0883                                                                                                      |
| 17856                 | Siliconix Inc<br>2201 Laurelwood Road<br>Santa Clara, CA 95054-1516                                                                                                   |
| 24355                 | Analog Devices<br>RT 1 Industrial Park<br>PO Box 9106<br>Norwood, MA 02062<br>Point of contact: 1500 Space Park Drive<br>P.O. Box 58020<br>Santa Clara, CA 95052-8020 |

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.