# EMIF02-MIC02F1 # 2 LINES EMI FILTER AND ESD PROTECTION ### IPAD.™ ### MAIN PRODUCT CHARACTERISTICS: Where EMI filtering in ESD sensitive equipment is required: - Mobile phones and communication systems - Computers, printers and MCU Boards ### **DESCRIPTION** The EMIF02-MIC02 is a highly integrated devices designed to suppress EMI/RFI noise in all systems subjected to electromagnetic interferences. The EMIF02 flip chip packaging means the package size is equal to the die size. This filter includes an ESD protection circuitry which prevents the device from destruction when subjected to ESD surges up 15kV. ### **BENEFITS** - EMI symmetrical (I/O) low-pass filter - High efficiency in EMI filtering - Very low PCB space consuming: 1.07mm x 1.57mm - Very thin package: 0.65 mm - High efficiency in ESD suppression - High reliability offered by monolithic integration - High reducing of parasitic elements through integration & wafer level packaging. # COMPLIES WITH THE FOLLOWING STANDARDS: IEC61000-4-2 Level 4 on input pins 15kV (air discharge) 8 kV (contact discharge) Level 1 on output pins 2kV (air discharge) 2kV (contact discharge) MIL STD 883E - Method 3015-6 Class 3 # Flip Chip package ### **PIN CONFIGURATION** ### **BASIC CELL CONFIGURATION** TM: IPAD is a trademark of STMicroelectronics. September 2002 - Ed: 1A 1/6 ### EMIF02-MIC02F1 ### **ABSOLUTE RATINGS** (limiting values) | Symbol | Parameter and test conditions | Value | Unit | |------------------|-------------------------------|-------------|------| | $T_{j}$ | Maximum junction temperature | 125 | °C | | T <sub>op</sub> | Operating temperature range | -40 to + 85 | °C | | T <sub>stg</sub> | Storage temperature range | 125 | °C | ### **ELECTRICAL CHARACTERISTICS** $(T_{amb} = 25 \, ^{\circ}C)$ | Symbol | Parameter | | | | |------------------|------------------------------------------|--|--|--| | V <sub>BR</sub> | Breakdown voltage | | | | | I <sub>RM</sub> | Leakage current @ V <sub>RM</sub> | | | | | V <sub>RM</sub> | Stand-off voltage | | | | | V <sub>CL</sub> | Clamping voltage | | | | | Rd | Dynamic impedance | | | | | I <sub>PP</sub> | Peak pulse current | | | | | R <sub>I/O</sub> | Series resistance between Input & Output | | | | | Cline | Input capacitance per line | | | | | Symbol | Test conditions | | Тур. | Max. | Unit | |-------------------|--------------------------------|-----|------|------|------| | $V_{BR}$ | I <sub>R</sub> = 1 mA | 14 | 16 | | V | | I <sub>RM</sub> | V <sub>RM</sub> = 12V per line | | | 500 | μΑ | | R <sub>I/O</sub> | | 423 | 470 | 517 | Ω | | C <sub>line</sub> | @ 0V | | 16 | | pF | Fig. 1: S21(dB) attenuation measurement and Aplac simulation. Fig. 2: Analog crosstalk measurements. 2/6 Fig. 3: Digital crosstalk measurement **Fig. 4:** ESD response to IEC61000-4-2 (+15kV air discharge) on one input V(in) and on one output (Vout). Fig. 5: ESD response to IEC61000-4-2 (+15kV air discharge) on one input V(in) and on one output (Vout). Fig. 6: Line capacitance versus applied voltage. Fig. 7: Aplac model Fig. 8: Aplac parameters | Model D01-ext<br>BV = 7<br>CJO = Cz_ext | Model D01-int<br>BV = 7<br>CJO = Cz_int | Model D01-gnd<br>BV = 7<br>CJO = Cz_gnd | aplacvar Ls 400pH<br>aplacvar Rs 100m | |-------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | IBV = 1u<br>IKF = 1000<br>IS = 10f<br>ISR = 100p<br>N = 1<br>M = 0.3333 | IBV = 1u<br>IKF = 1000<br>IS = 10f<br>ISR = 100p<br>N = 1<br>M = 0.3333 | IBV = 1u<br>IKF = 1000<br>IS = 10f<br>ISR = 100p<br>N = 1<br>M = 0.3333 | aplacvar R_470R 482.6<br>aplacvar Cz_ext 8.73pF<br>aplacvar Rs_ext 850m<br>aplacvar Cz_int 2.9pF<br>aplacvar Rs_int 850m<br>aplacvar Cz_gnd 215.61pF | | RS = Rs_ext<br>VJ = 0.6<br>TT = 50n | RS = Rs_int<br>VJ = 0.6<br>TT = 50n | RS = Rs_gnd<br>VJ = 0.6<br>TT = 50n | aplacvar Rs_gnd 470m<br>aplacvar Rgnd 10m<br>aplacvar Lgnd 48pH<br>aplacvar Cgnd 0.15pF | | | | | aplacvar Cox 3.05pF<br>aplacvar Rsubump 200m | 4/6 ### **ORDER CODE** # PACKAGE MECHANICAL DATA FLIP CHIP ### **MARKING** **\_\_\_\_\_** ### **PACKING** ### **OTHER INFORMATION** | Ordering code | Marking | Package | Weight | Base qty | Delivery mode | |----------------|---------|-----------|--------|----------|------------------| | EMIF02-MIC02F1 | FJT | Flip Chip | 2.3 mg | 5000 | Tape & reel (7") | Note: More packing informations are available in the application note AN1235: "Flip-Chip: Package description and recommandations for use" Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics $\hbox{@ 2002 STM}{\sc icroelectronics}$ - Printed in Italy - All rights reserved. STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com 57