

# 4-Mbit (128K x 36) Flow Through Sync SRAM

#### **Features**

- 128K x 36 common IO
- 3.3V core power supply (V<sub>DD</sub>)
- 2.5V or 3.3V IO supply (V<sub>DDO</sub>)
- Fast clock-to-output times

  □ 6.5 ns (133 MHz version)
- Provide high performance 2-1-1-1 access rate
- User selectable burst counter supporting Intel Pentium interleaved or linear burst sequences
- Separate processor and controller address strobes
- Synchronous self-timed write
- Asynchronous output enable
- Available in Pb-free 100-Pin TQFP package, Pb-free and non-Pb-free 119-Ball BGA package
- ZZ Sleep Mode option

## **Functional Description**

The CY7C1345G is a 128K x 36 synchronous cache RAM designed to interface with high speed microprocessors with minimum glue logic. The maximum access delay from clock rise is 6.5 ns (133 MHz version). A two-bit on-chip counter captures the first address in a burst and increments the address automatically for the rest of the burst access. All synchronous inputs are gated by registers controlled by a positive edge triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address pipelining Chip Enable ( $\overline{\text{CE}}_1$ ), depth expansion Chip Enables ( $\overline{\text{CE}}_2$  and  $\overline{\text{CE}}_3$ ), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables ( $\overline{\text{BW}}_x$ , and BWE), and Global Write ( $\overline{\text{GW}}$ ). Asynchronous inputs include the Output Enable ( $\overline{\text{OE}}$ ) and the ZZ pin.

The CY7C1345G enables either interleaved or linear burst sequences, selected by the MODE input pin. A HIGH selects an interleaved burst sequence, while a LOW selects a linear burst sequence. Burst accesses are initiated with the Processor Address Strobe (ADSP) or the cache Controller Address Strobe (ADSC) inputs.

Addresses and chip enables are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) is active. Subsequent burst addresses are internally generated as controlled by the Advance pin (ADV).

The CY7C1345G operates from a +3.3V core power supply while all outputs operate with either a +2.5 or +3.3V supply. All inputs and outputs are JEDEC standard JESD8-5 compatible.

For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.

#### **Selection Guide**

| Parameter                 | 133 MHz | 100 MHz | Unit |
|---------------------------|---------|---------|------|
| Maximum Access Time       | 6.5     | 8.0     | ns   |
| Maximum Operating Current | 225     | 205     | mA   |
| Maximum Standby Current   | 40      | 40      | mA   |



## **Logic Block Diagram**





## **Pin Configurations**

#### 100-Pin TQFP Pinout





# Pin Configurations (continued)

#### 119-Ball BGA Pinout

|   | 1                  | 2               | 3               | 4               | 5                 | 6                 | 7                  |
|---|--------------------|-----------------|-----------------|-----------------|-------------------|-------------------|--------------------|
| Α | $V_{DDQ}$          | Α               | Α               | ADSP            | Α                 | Α                 | $V_{DDQ}$          |
| В | NC/288M            | CE <sub>2</sub> | Α               | ADSC            | Α                 | $\overline{CE}_3$ | NC/576M            |
| С | NC/144M            | Α               | Α               | $V_{DD}$        | Α                 | Α                 | NC/1G              |
| D | $DQ_C$             | $DQP_C$         | $V_{SS}$        | NC              | V <sub>SS</sub>   | DQPB              | $DQ_B$             |
| E | $DQ_C$             | $DQ_C$          | $V_{SS}$        | CE <sub>1</sub> | $V_{SS}$          | $DQ_B$            | $DQ_B$             |
| F | $V_{DDQ}$          | $DQ_C$          | $V_{SS}$        | ŌE              | $V_{SS}$          | $DQ_B$            | $V_{DDQ}$          |
| G | $DQ_C$             | $DQ_C$          | BW <sub>C</sub> | ADV             | BW <sub>B</sub>   | $DQ_B$            | $DQ_B$             |
| Н | $DQ_C$             | $DQ_C$          | $V_{SS}$        | GW              | $V_{SS}$          | $DQ_B$            | $DQ_B$             |
| J | $V_{DDQ}$          | $V_{DD}$        | NC              | $V_{DD}$        | NC                | $V_{DD}$          | $V_{DDQ}$          |
| K | $DQ_D$             | $DQ_D$          | $V_{SS}$        | CLK             | $V_{SS}$          | $DQ_A$            | $DQ_A$             |
| L | $DQ_D$             | $DQ_D$          | BW <sub>D</sub> | NC              | $\overline{BW}_A$ | $DQ_A$            | $DQ_A$             |
| M | $V_{DDQ}$          | $DQ_D$          | $V_{SS}$        | BWE             | $V_{SS}$          | $DQ_A$            | $V_{\mathrm{DDQ}}$ |
| N | $DQ_D$             | $DQ_D$          | $V_{SS}$        | A1              | $V_{SS}$          | $DQ_A$            | $DQ_A$             |
| Р | $DQ_D$             | $DQP_D$         | $V_{SS}$        | A0              | $V_{SS}$          | DQP <sub>A</sub>  | $DQ_A$             |
| R | NC                 | Α               | MODE            | $V_{DD}$        | NC                | Α                 | NC                 |
| Т | NC                 | NC/72M          | Α               | Α               | Α                 | NC/36M            | ZZ                 |
| U | $V_{\mathrm{DDQ}}$ | NC              | NC              | NC              | NC                | NC                | $V_{\mathrm{DDQ}}$ |



## **Pin Definitions**

| Name                                                                              | 10                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0, A1, A                                                                         | Input<br>Synchronous  | Address Inputs Used to Select One of the 128 $\underline{K}$ Address Locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are sampled active. $A_{[1:0]}$ feed the two-bit counter.                                                                                                                                                                                                                                      |
| $\frac{\overline{BW}}{BW}_{C}, \frac{\overline{BW}}{BW}_{D}$                      | Input<br>Synchronous  | Byte Write Select Inputs, Active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK.                                                                                                                                                                                                                                                                                                                                                                                       |
| GW                                                                                | Input<br>Synchronous  | <b>Global Write Enable Input, Active LOW</b> . When asserted LOW on the <u>risi</u> ng edge <u>of CL</u> K, a global write is conducted (ALL bytes are written, regardless of the values on BW <sub>[A:D]</sub> and BWE).                                                                                                                                                                                                                                                                                             |
| BWE                                                                               | Input<br>Synchronous  | Byte Write Enable Input, Active LOW. Sampled on the rising edge of CLK. This signal is asserted LOW to conduct a byte write.                                                                                                                                                                                                                                                                                                                                                                                          |
| CLK                                                                               | Input Clock           | Clock Input. <u>Used</u> to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation.                                                                                                                                                                                                                                                                                                                                                |
| CE <sub>1</sub>                                                                   | Input<br>Synchronous  | Chip Enable 1 Input, Active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $CE_3$ to select or deselect the device. ADSP is ignored if $CE_1$ is HIGH. $CE_1$ is sampled only when a new external address is loaded.                                                                                                                                                                                                                                                                     |
| CE <sub>2</sub>                                                                   | Input<br>Synchronous  | Chip Enable 2 Input, Active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $CE_1$ and $CE_3$ to select or deselect the device. $CE_2$ is sampled only when a new external address is loaded.                                                                                                                                                                                                                                                                                                       |
| Œ <sub>3</sub>                                                                    | Input<br>Synchronous  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ŌĒ                                                                                | Input<br>Asynchronous | Output Enable, asynchronous Input, Active LOW. Controls the direction of the IO pins. When LOW, the IO pins act as outputs. When deasserted HIGH, IO pins are tri-stated and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state.                                                                                                                                                                                                                       |
| ADV                                                                               | Input<br>Synchronous  | <b>Advance Input Signal,</b> Sampled on the Rising Edge of CLK. When asserted, it automatically increments the address in a burst cycle.                                                                                                                                                                                                                                                                                                                                                                              |
| ADSP                                                                              | Input<br>Synchronous  | Address Strobe from Processor, sampled on the rising edge of CLK, Active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when CE <sub>1</sub> is deasserted HIGH.                                                                                                                                                          |
| ADSC                                                                              | Input<br>Synchronous  | Address Strobe from Controller, sampled on the rising edge of CLK, Active LOW. When asserted LOW, addresses presented to the device are captured in the address registers. A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized.                                                                                                                                                                                                                  |
| ZZ                                                                                | Input<br>Asynchronous | <b>ZZ sleep Input, Active HIGH</b> . When asserted HIGH places the device in a non-time critical sleep condition with data integrity preserved. During normal operation, this pin is low or left floating. ZZ pin has an internal pull down.                                                                                                                                                                                                                                                                          |
| DQs<br>DQP <sub>A</sub> , DQP <sub>B</sub><br>DQP <sub>C</sub> , DQP <sub>D</sub> | IO<br>Synchronous     | <b>Bidirectional Data IO lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\text{OE}}$ . When $\overline{\text{OE}}$ is asserted LOW, the pins act as outputs. When HIGH, DQs and DQP <sub>[A:D]</sub> are placed in a tri-state condition. |
| $V_{DD}$                                                                          | Power Supply          | Power supply inputs to the core of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>SS</sub>                                                                   | Ground                | Ground for the core of the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $V_{DDQ}$                                                                         | IO Power<br>Supply    | Power supply for the IO circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $V_{SSQ}$                                                                         | IO Ground             | Ground for the IO circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



#### Pin Definitions (continued)

| Name                                                                                | Ю               | Description                                                                                                                                                                                                                                           |
|-------------------------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE                                                                                | Input<br>Static | Selects Burst Order. When tied to GND selects linear burst sequence. When tied to $V_{DD}$ or left floating selects interleaved burst sequence. This is a strap pin and must remain static during device operation. Mode Pin has an internal pull up. |
| NC                                                                                  |                 | No Connects. Not Internally connected to the die.                                                                                                                                                                                                     |
| NC/9M,<br>NC/18M,<br>NC/36M<br>NC/72M,<br>NC/144M,<br>NC/288M,<br>NC/576M,<br>NC/1G | -               | <b>No Connects</b> . Not internally connected to the die. NC/9M, NC/18M, NC/36M, NC/72M, NC/144M, NC/288M, NC/576M, and NC/1G are address expansion pins and are not internally connected to the die.                                                 |

#### **Functional Overview**

All synchronous inputs pass through input registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CO}$ ) is 6.5 ns (133 MHz device).

The CY7C1345G supports secondary cache in systems using either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486  $^{\rm TM}$  processors. The linear burst sequence is suited for processors that use a linear burst sequence. The burst order is user selectable and is determined by sampling the MODE input. Accesses are initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wrap around burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.

Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BW[A:D]) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry.

Three synchronous Chip Selects  $(CE_1, CE_2, and CE_3)$  and an asynchronous Output Enable (OE) provide for easy <u>bank</u> selection and output tri-state control. ADSP is ignored if  $CE_1$  is HIGH.

#### Single Read Accesses

A single read access is initiated when the following conditions are satisfied at clock rise:

- 1.  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{CE}_3$  are all asserted active.
- ADSP or ADSC is asserted LOW (if the access is initiated by ADSC, the write inputs are deasserted during this first cycle).

The address presented to the address inputs is latched into the address register and the burst counter or control logic and presented to the memory core. If the  $\overline{\text{OE}}$  input is asserted LOW, the requested data is available at the data outputs a maximum to  $t_{CDV}$  after clock rise.  $\overline{\text{ADSP}}$  is ignored if  $\overline{\text{CE}}_1$  is HIGH.

## Single Write Accesses Initiated by ADSP

Single write access is initiated when the following conditions are satisfied at clock rise:

- 1.  $\overline{\text{CE}}_1$ ,  $\text{CE}_2$ , and  $\overline{\text{CE}}_3$  are all asserted active
- 2. ADSP is asserted LOW.

The addresses presented are loaded into the address register and the burst inputs (GW, BWE, and  $\overline{BW_\chi}$ ) are ignored during this first clock cycle. If the write inputs are asserted active (see **Write Cycle Descriptions table** for appropriate states that indicate a write) on the next clock rise, the appropriate data is latched and written into the device. Byte writes are allowed. During byte writes,  $\overline{BW_A}$  controls  $\overline{DQ_A}$  and  $\overline{BW_B}$  controls  $\overline{DQ_B}$ ,  $\overline{BW_C}$  controls  $\overline{DQ_C}$ , and  $\overline{BW_D}$  controls  $\overline{DQ_D}$ . All IOs are tri-stated during a byte write. Since this is a common IO device, the asynchronous OE input signal is deasserted and the IOs are tri-stated prior to the presentation of data to  $\overline{DQ_S}$ . As a safety precaution, the data lines are tri-stated once a write cycle is detected, regardless of the state of  $\overline{OE}$ .

### Single Write Accesses Initiated by ADSC

This write access is initiated when the following conditions are satisfied at clock rise:

- 1.  $\overline{\text{CE}}_1$ ,  $\text{CE}_2$ , and  $\overline{\text{CE}}_3$  are all asserted active.
- 2. ADSC is asserted LOW.
- 3. ADSP is deasserted HIGH
- The write input signals (GW, BWE, and BW<sub>x</sub>) indicate a write access. ADSC is ignored if ADSP is active LOW.

The addresses presented are loaded into the address register and the burst counter or control logic and delivered to the memory core. The information presented to  $DQ_{[D:A]}$  is written into the specified address location. Byte writes are allowed. During byte writes,  $\underline{BW}_A$  controls  $DQ_A$ ,  $BW_B$  controls  $DQ_B$ ,  $BW_C$  controls  $DQ_C$ , and  $\overline{BW}_D$  controls  $DQ_D$ . All IOs and even a byte write are tri-stated when a write is detected. Since this is a common IO device, the asynchronous  $\overline{OE}$  input signal is deasserted and the IOs are tri-stated prior to the presentation of data to  $\overline{DQ}_B$ . As a safety precaution, the data lines are tri-stated once a write cycle is detected, regardless of the state of  $\overline{OE}$ .



### **Burst Sequences**

The CY7C1345G provides an on-chip two-bit wrap around burst counter inside the SRAM. The burst counter is fed by  $A_{[1:0]}$  and follows either a linear or interleaved burst order. The burst order is determined by the state of the MODE input. A LOW on MODE selects a linear burst sequence. A HIGH on MODE selects an interleaved burst order. Leaving MODE unconnected causes the device to default to a interleaved burst sequence.

Table 1. Interleaved Burst Address Table (MODE = Floating or V<sub>DD</sub>)

| First<br>Address<br>A1, A0 | Second<br>Address<br>A1, A0 | Third<br>Address<br>A1, A0 | Fourth<br>Address<br>A1, A0 |
|----------------------------|-----------------------------|----------------------------|-----------------------------|
| 00                         | 01                          | 10                         | 11                          |
| 01                         | 00                          | 11                         | 10                          |
| 10                         | 11                          | 00                         | 01                          |
| 11                         | 10                          | 01                         | 00                          |

Table 2. Linear Burst Address Table (MODE = GND)

| First<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Second<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Third<br>Address<br>A <sub>1</sub> , A <sub>0</sub> | Fourth<br>Address<br>A <sub>1</sub> , A <sub>0</sub> |
|-----------------------------------------------------|------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------|
| 00                                                  | 01                                                   | 10                                                  | 11                                                   |
| 01                                                  | 10                                                   | 11                                                  | 00                                                   |
| 10                                                  | 11                                                   | 00                                                  | 01                                                   |
| 11                                                  | 00                                                   | 01                                                  | 10                                                   |

## Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation sleep mode. Two clock cycles are required to enter into or exit from this sleep mode. In this mode, data integrity is guaranteed. Accesses pending when entering the sleep mode are not considered valid nor is the completion of the operation guaranteed. The device is deselected prior to entering the sleep mode. CEs, ADSP, and ADSC must remain inactive for the duration of  $t_{\rm ZZREC}$  after the ZZ input returns LOW.

#### **ZZ Mode Electrical Characteristics**

| Parameter          | Description                       | Test Conditions           | Min               | Max               | Unit |
|--------------------|-----------------------------------|---------------------------|-------------------|-------------------|------|
| I <sub>DDZZ</sub>  | Sleep mode standby current        | $ZZ \ge V_{DD} - 0.2V$    |                   | 40                | mA   |
| t <sub>ZZS</sub>   | Device operation to ZZ            | $ZZ \ge V_{DD} - 0.2V$    |                   | 2t <sub>CYC</sub> | ns   |
| t <sub>ZZREC</sub> | ZZ recovery time                  | ZZ ≤ 0.2V                 | 2t <sub>CYC</sub> |                   | ns   |
| t <sub>ZZI</sub>   | ZZ Active to sleep current        | This parameter is sampled |                   | 2t <sub>CYC</sub> | ns   |
| t <sub>RZZI</sub>  | ZZ Inactive to exit sleep current | This parameter is sampled | 0                 |                   | ns   |



### **Truth Table**

The truth table for CY7C1345G follows. [1, 2, 3, 4, 5]

| Cycle Description            | Address<br>Used | CE <sub>1</sub> | CE <sub>2</sub> | CE <sub>3</sub> | ZZ | ADSP | ADSC | ADV | WRITE | OE | CLK | DQ        |
|------------------------------|-----------------|-----------------|-----------------|-----------------|----|------|------|-----|-------|----|-----|-----------|
| Deselected Cycle, Power down | None            | Н               | Х               | Х               | L  | Х    | L    | Х   | Х     | Х  | L-H | Tri-State |
| Deselected Cycle, Power down | None            | L               | L               | Х               | L  | L    | Х    | Х   | Х     | Х  | L-H | Tri-State |
| Deselected Cycle, Power down | None            | L               | Х               | Н               | L  | L    | Х    | Х   | Х     | Х  | L-H | Tri-State |
| Deselected Cycle, Power down | None            | L               | L               | Х               | L  | Н    | L    | Х   | Х     | Х  | L-H | Tri-State |
| Deselected Cycle, Power down | None            | Х               | Х               | Х               | L  | Н    | L    | Х   | Х     | Х  | L-H | Tri-State |
| Sleep Mode, Power down       | None            | Х               | Х               | Χ               | Н  | Х    | Х    | Х   | Х     | Х  | Х   | Tri-State |
| Read Cycle, Begin Burst      | External        | L               | Н               | L               | L  | L    | Х    | Х   | Х     | L  | L-H | Q         |
| Read Cycle, Begin Burst      | External        | L               | Н               | L               | L  | L    | Х    | Х   | Х     | Н  | L-H | Tri-State |
| Write Cycle, Begin Burst     | External        | L               | Н               | L               | L  | Н    | L    | Х   | L     | Х  | L-H | D         |
| Read Cycle, Begin Burst      | External        | L               | Н               | L               | L  | Н    | L    | Х   | Н     | L  | L-H | Q         |
| Read Cycle, Begin Burst      | External        | L               | Н               | L               | L  | Н    | L    | Х   | Н     | Н  | L-H | Tri-State |
| Read Cycle, Continue Burst   | Next            | Х               | Х               | Х               | L  | Н    | Н    | L   | Н     | L  | L-H | Q         |
| Read Cycle, Continue Burst   | Next            | Х               | Х               | Χ               | L  | Н    | Н    | L   | Н     | Н  | L-H | Tri-State |
| Read Cycle, Continue Burst   | Next            | Н               | Х               | Χ               | L  | Х    | Н    | L   | Н     | L  | L-H | Q         |
| Read Cycle, Continue Burst   | Next            | Н               | Х               | Χ               | L  | Х    | Н    | L   | Н     | Н  | L-H | Tri-State |
| Write Cycle, Continue Burst  | Next            | Х               | Х               | Х               | L  | Н    | Н    | L   | L     | Х  | L-H | D         |
| Write Cycle, Continue Burst  | Next            | Н               | Х               | Х               | L  | Х    | Н    | L   | L     | Х  | L-H | D         |
| Read Cycle, Suspend Burst    | Current         | Х               | Х               | Χ               | L  | Н    | Н    | Н   | Н     | L  | L-H | Q         |
| Read Cycle, Suspend Burst    | Current         | Х               | Х               | Х               | L  | Н    | Н    | Н   | Н     | Н  | L-H | Tri-State |
| Read Cycle, Suspend Burst    | Current         | Н               | Х               | Х               | L  | Х    | Н    | Н   | Н     | L  | L-H | Q         |
| Read Cycle, Suspend Burst    | Current         | Н               | Х               | Х               | L  | Х    | Н    | Н   | Н     | Н  | L-H | Tri-State |
| Write Cycle, Suspend Burst   | Current         | Х               | Х               | Х               | L  | Н    | Н    | Н   | L     | Χ  | L-H | D         |
| Write Cycle, Suspend Burst   | Current         | Н               | Х               | Х               | L  | Х    | Н    | Н   | L     | Χ  | L-H | D         |

#### Notes

Document Number: 38-05517 Rev. \*E

<sup>1.</sup> X = "Do Not Care," H = Logic HIGH, and L = Logic LOW.
2. WRITE = L when any one or more Byte Write enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>) and BWE = L or GW = L. WRITE = H when all Byte write enable signals (BW<sub>A</sub>, BW<sub>B</sub>, BW<sub>C</sub>, BW<sub>D</sub>), BWE, GW = H.

The DQ pins are controlled by the current cycle and the  $\overline{OE}$  signal.  $\overline{OE}$  is asynchronous and is not sampled with the clock.

The SRAM always initiates a read cycle when  $\overline{ADSP}$  is asserted, regardless of the state of  $\overline{GW}$ ,  $\overline{BWE}$ , or  $\overline{BW}_{[A:D]}$ . Writes may occur only on subsequent clocks after the  $\overline{ADSP}$  or with the assertion of  $\overline{ADSC}$ . As a result,  $\overline{OE}$  is driven HIGH prior to the start of the write cycle to enable the outputs to tri-state.  $\overline{OE}$  is a "Do Not Care" for the remainder of the write cycle.

<sup>5.</sup> OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tri-state when OE is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW).



## **Truth Table for Read or Write**

The partial truth table for read or write follows. [1, 6]

| Function                                                                       | GW | BWE | BW <sub>D</sub> | BW <sub>C</sub> | BW <sub>B</sub> | BW <sub>A</sub> |
|--------------------------------------------------------------------------------|----|-----|-----------------|-----------------|-----------------|-----------------|
| Read                                                                           | Н  | Н   | Х               | Х               | Х               | Х               |
| Read                                                                           | Н  | L   | Н               | Н               | Н               | Н               |
| Write Byte (A, DQP <sub>A</sub> )                                              | Н  | L   | Н               | Н               | Н               | L               |
| Write Byte (B, DQP <sub>B</sub> )                                              | Н  | L   | Н               | Н               | L               | Н               |
| Write Bytes (B, A, DQP <sub>A</sub> , DQP <sub>B</sub> )                       | Н  | L   | Н               | Н               | L               | L               |
| Write Byte (C, DQP <sub>C</sub> )                                              | Н  | L   | Н               | L               | Н               | Н               |
| Write Bytes (C, A, DQP <sub>C</sub> , DQP <sub>A</sub> )                       | Н  | L   | Н               | L               | Н               | L               |
| Write Bytes (C, B, DQP <sub>C</sub> , DQP <sub>B</sub> )                       | Н  | L   | Н               | L               | L               | Н               |
| Write Bytes (C, B, A, DQP <sub>C</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н  | L   | Н               | L               | L               | L               |
| Write Byte (D, DQP <sub>D</sub> )                                              | Н  | L   | L               | Н               | Н               | Н               |
| Write Bytes (D, A, DQP <sub>D</sub> , DQP <sub>A</sub> )                       | Н  | L   | L               | Н               | Н               | L               |
| Write Bytes (D, B, DQP <sub>D</sub> , DQP <sub>A</sub> )                       | Н  | L   | L               | Н               | L               | Н               |
| Write Bytes (D, B, A, DQP <sub>D</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н  | L   | L               | Н               | L               | L               |
| Write Bytes (D, B, DQP <sub>D</sub> , DQP <sub>B</sub> )                       | Н  | L   | L               | L               | Н               | Н               |
| Write Bytes (D, B, A, DQP <sub>D</sub> , DQP <sub>C</sub> , DQP <sub>A</sub> ) | Н  | L   | L               | L               | Н               | L               |
| Write Bytes (D, C, A, DQP <sub>D</sub> , DQP <sub>B</sub> , DQP <sub>A</sub> ) | Н  | L   | L               | L               | L               | Н               |
| Write All Bytes                                                                | Н  | L   | L               | L               | L               | L               |
| Write All Bytes                                                                | L  | Х   | Х               | Х               | Х               | Х               |

Document Number: 38-05517 Rev. \*E

Note
6. This table is only a partial listing of the byte write combinations. Any combination of  $\overline{BW}_X$  is valid. Appropriate write is done based on the active byte write.



## **Maximum Ratings**

Exceeding the maximum ratings may shorten the battery life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ...... –55°C to +125°C Supply Voltage on  $V_{DD}$  Relative to GND ......–0.5V to +4.6V Supply Voltage on  $V_{DDQ}$  Relative to GND......–0.5V to + $V_{DD}$ DC Voltage Applied to Outputs in tri-state......-0.5V to V<sub>DDQ</sub> + 0.5V

| DC Input Voltage –0                                                        | .5V to V <sub>DD</sub> + 0.5V |
|----------------------------------------------------------------------------|-------------------------------|
| Current into Outputs (LOW)                                                 | 20 mA                         |
| Static Discharge Voltage<br>(MIL-STD-883, Method 3015)<br>Latch up Current |                               |

## **Operating Range**

| Range      | Ambient<br>Temperature | $V_{DD}$          | $V_{DDQ}$          |
|------------|------------------------|-------------------|--------------------|
| Commercial | 0°C to +70°C           | 3.3V              | 2.5V -5%           |
| Industrial | –40°C to +85°C         | _5%/ <b>+</b> 10% | to V <sub>DD</sub> |

## **Electrical Characteristics**

Over the Operating Range [7, 8]

| Parameter        | Description                                    | Test Condi                                                                                                                                                                                          | Min                   | Max      | Unit                   |    |
|------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|------------------------|----|
| $V_{DD}$         | Power Supply Voltage                           |                                                                                                                                                                                                     |                       | 3.135    | 3.6                    | V  |
| $V_{DDQ}$        | IO Supply Voltage                              |                                                                                                                                                                                                     | 2.375                 | $V_{DD}$ | V                      |    |
| V <sub>OH</sub>  | Output HIGH Voltage                            | for 3.3V IO, I <sub>OH</sub> = -4.0 mA                                                                                                                                                              |                       | 2.4      |                        | V  |
|                  |                                                | for 2.5V IO, I <sub>OH</sub> = -1.0 mA                                                                                                                                                              |                       | 2.0      |                        | V  |
| $V_{OL}$         | Output LOW Voltage                             | for 3.3V, IO, I <sub>OL</sub> = 8.0 mA                                                                                                                                                              |                       |          | 0.4                    | V  |
|                  |                                                | for 2.5V IO, I <sub>OL</sub> = 1.0 mA                                                                                                                                                               |                       |          | 0.4                    | V  |
| V <sub>IH</sub>  | Input HIGH Voltage                             | for 3.3V IO                                                                                                                                                                                         |                       | 2.0      | V <sub>DD</sub> + 0.3V | V  |
|                  |                                                | for 2.5V IO                                                                                                                                                                                         |                       | 1.7      | V <sub>DD</sub> + 0.3V | V  |
| $V_{IL}$         | Input LOW Voltage <sup>[7]</sup>               | for 3.3V IO                                                                                                                                                                                         |                       | -0.3     | 0.8                    | V  |
|                  |                                                | for 2.5V IO                                                                                                                                                                                         |                       | -0.3     | 0.7                    | V  |
| I <sub>X</sub>   | Input Leakage Current except ZZ and MODE       | $GND \leq V_I \leq V_DDQ$                                                                                                                                                                           |                       | -5       | 5                      | μА |
|                  | Input Current of MODE                          | Input = V <sub>SS</sub>                                                                                                                                                                             | -30                   |          | μА                     |    |
|                  | Input = V <sub>DD</sub>                        |                                                                                                                                                                                                     | 5                     | μА       |                        |    |
|                  | Input Current of ZZ                            | Input = V <sub>SS</sub>                                                                                                                                                                             | -5                    |          | μА                     |    |
|                  |                                                | Input = V <sub>DD</sub>                                                                                                                                                                             |                       |          | 30                     | μА |
| I <sub>OZ</sub>  | Output Leakage Current                         | $GND \leq V_I \leq V_DDQ$ , Output Disa                                                                                                                                                             | bled                  | -5       | 5                      | μА |
| $I_{DD}$         | V <sub>DD</sub> Operating Supply Current       |                                                                                                                                                                                                     | 7.5 ns cycle, 133 MHz |          | 225                    | mA |
|                  |                                                | $f = f_{MAX} = 1/t_{CYC}$                                                                                                                                                                           | 10 ns cycle, 100 MHz  |          | 205                    | mA |
| I <sub>SB1</sub> | Automatic CE Power down                        | Max V <sub>DD</sub> , Device Deselected,                                                                                                                                                            | 7.5 ns cycle, 133 MHz |          | 90                     | mA |
|                  | Current—TTL Inputs                             | $V_{IN} \ge V_{IH}^{-}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ , inputs switching                                                                                                                   | 10 ns cycle, 100 MHz  |          | 80                     | mA |
| I <sub>SB2</sub> | Automatic CE Power down<br>Current—CMOS Inputs | $\begin{array}{l} \text{Max V}_{DD}, \text{ Device Deselected,} \\ \text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{V or V}_{IN} \leq 0.3 \text{V,} \\ \text{f} = 0, \text{ inputs static} \end{array}$ | All speeds            |          | 40                     | mA |
| I <sub>SB3</sub> | Automatic CE Power down                        | Max V <sub>DD</sub> , Device Deselected,                                                                                                                                                            | 7.5 ns cycle, 133 MHz |          | 75                     | mA |
|                  | Current—CMOS Inputs                            | $V_{IN} \ge V_{DDQ} - 0.3V$ or $V_{IN} \le 0.3V$ , f = f <sub>MAX</sub> , inputs switching                                                                                                          | 10 ns cycle, 100 MHz  |          | 65                     | mA |
| I <sub>SB4</sub> | Automatic CE Power down<br>Current—TTL Inputs  | $\begin{aligned} &\text{Max V}_{DD}, \text{ Device Deselected,} \\ &\text{V}_{IN} \geq \text{V}_{DD} - 0.3 \text{V or V}_{IN} \leq 0.3 \text{V,} \\ &\text{f = 0, inputs static} \end{aligned}$     | All speeds            |          | 45                     | mA |

Overshoot: V<sub>IH</sub>(AC) < V<sub>DD</sub> +1.5V (Pulse width less than t<sub>CYC</sub>/2), undershoot: V<sub>IL</sub>(AC) > -2V (Pulse width less than t<sub>CYC</sub>/2).
 T<sub>Power up</sub>: Assumes a linear ramp from 0V to V<sub>DD</sub>(min) within 200 ms. During this time V<sub>IH</sub> < V<sub>DD</sub> and V<sub>DDQ</sub> ≤ V<sub>DD</sub>.



## Capacitance

Tested initially and after any design or process change that may affect these parameters.

| Parameter        | Description                 | Test Conditions                         | 100 TQFP<br>Max | 119 BGA<br>Max | Unit |
|------------------|-----------------------------|-----------------------------------------|-----------------|----------------|------|
| C <sub>IN</sub>  | Input Capacitance           | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 5               | 5              | pF   |
| C <sub>CLK</sub> | Clock Input Capacitance     | $V_{DD} = 3.3V.$<br>$V_{DDQ} = 3.3V$    | 5               | 5              | pF   |
| C <sub>IO</sub>  | Input or Output Capacitance | TODQ 5.51                               | 5               | 7              | pF   |

### **Thermal Resistance**

Tested initially and after any design or process change that may affect these parameters.

| Parameter       | Description                              | Test Conditions                                             | 100 TQFP<br>Package | 119 BGA<br>Package | Unit |
|-----------------|------------------------------------------|-------------------------------------------------------------|---------------------|--------------------|------|
| $\Theta_{JA}$   | Thermal Resistance (Junction to Ambient) | Test conditions follow standard test methods and            | 30.32               | 34.1               | °C/W |
| Θ <sub>JC</sub> | Thermal Resistance<br>(Junction to Case) | procedures for measuring thermal impedance, per EIA/JESD51. | 6.85                | 14.0               | °C/W |

#### **AC Test Loads and Waveforms**





## **Switching Characteristics**

Over the Operating Range [9, 10]

| Doromoto-          | Description                                                   | -1  | -133 |     | -100 |      |
|--------------------|---------------------------------------------------------------|-----|------|-----|------|------|
| Parameter          | Description                                                   | Min | Max  | Min | Max  | Unit |
| t <sub>POWER</sub> | V <sub>DD</sub> (Typical) to the first Access <sup>[11]</sup> | 1   |      | 1   |      | ms   |
| Clock              |                                                               |     |      |     |      |      |
| t <sub>CYC</sub>   | Clock Cycle Time                                              | 7.5 |      | 10  |      | ns   |
| t <sub>CH</sub>    | Clock HIGH                                                    | 2.5 |      | 4.0 |      | ns   |
| t <sub>CL</sub>    | Clock LOW                                                     | 2.5 |      | 4.0 |      | ns   |
| Output Times       |                                                               |     |      |     |      |      |
| t <sub>CDV</sub>   | Data Output Valid After CLK Rise                              |     | 6.5  |     | 8.0  | ns   |
| t <sub>DOH</sub>   | Data Output Hold After CLK Rise                               | 2.0 |      | 2.0 |      | ns   |
| t <sub>CLZ</sub>   | Clock to Low Z <sup>[12, 13, 14]</sup>                        | 0   |      | 0   |      | ns   |
| t <sub>CHZ</sub>   | Clock to High Z <sup>[12, 13, 14]</sup>                       |     | 3.5  |     | 3.5  | ns   |
| t <sub>OEV</sub>   | OE LOW to Output Valid                                        |     | 3.5  |     | 3.5  | ns   |
| t <sub>OELZ</sub>  | OE LOW to Output Low Z <sup>[12, 13, 14]</sup>                | 0   |      | 0   |      | ns   |
| t <sub>OEHZ</sub>  | OE HIGH to Output High Z <sup>[12, 13, 14]</sup>              |     | 3.5  |     | 3.5  | ns   |
| Setup Times        |                                                               |     |      |     |      |      |
| t <sub>AS</sub>    | Address Setup Before CLK Rise                                 | 1.5 |      | 2.0 |      | ns   |
| t <sub>ADS</sub>   | ADSP, ADSC Setup Before CLK Rise                              | 1.5 |      | 2.0 |      | ns   |
| t <sub>ADVS</sub>  | ADV Setup Before CLK Rise                                     | 1.5 |      | 2.0 |      | ns   |
| t <sub>WES</sub>   | GW, BWE, BW <sub>x</sub> Setup Before CLK Rise                | 1.5 |      | 2.0 |      | ns   |
| t <sub>DS</sub>    | Data Input Setup Before CLK Rise                              | 1.5 |      | 2.0 |      | ns   |
| t <sub>CES</sub>   | Chip Enable Setup                                             | 1.5 |      | 2.0 |      | ns   |
| Hold Times         |                                                               | ·   |      |     |      |      |
| t <sub>AH</sub>    | Address Hold After CLK Rise                                   | 0.5 |      | 0.5 |      | ns   |
| t <sub>ADH</sub>   | ADSP, ADSC Hold After CLK Rise                                | 0.5 |      | 0.5 |      | ns   |
| t <sub>WEH</sub>   | GW, BWE, BW <sub>x</sub> Hold After CLK Rise                  | 0.5 |      | 0.5 |      | ns   |
| t <sub>ADVH</sub>  | ADV Hold After CLK Rise                                       | 0.5 |      | 0.5 |      | ns   |
| t <sub>DH</sub>    | Data Input Hold After CLK Rise                                | 0.5 |      | 0.5 |      | ns   |
| t <sub>CEH</sub>   | Chip Enable Hold After CLK Rise                               | 0.5 |      | 0.5 |      | ns   |

<sup>9.</sup> Timing reference level is 1.5V when V<sub>DDQ</sub> = 3.3V and is 1.25V when V<sub>DDQ</sub> = 2.5V.

10. Test conditions shown in (a) of Latch up Current >200 mA unless otherwise noted.

11. This part has a voltage regulator internally; t<sub>POWER</sub> is the time that the power needs to be supplied above V<sub>DD</sub>(minimum) initially before a read or write operation is

initiated.

12. t<sub>CHLZ</sub>, t<sub>CLZ</sub>, t<sub>OELZ</sub>, and t<sub>OEHZ</sub> are specified with AC test conditions shown in (b) of AC Test Loads. Transition is measured ± 200 mV from steady state voltage.

13. At any voltage and temperature, t<sub>OEHZ</sub> is less than t<sub>OELZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High Z prior to Low Z under the same system conditions.

14. This parameter is sampled and not 100% tested.



## **Timing Diagrams**

Figure 1 shows the read cycle timing. [15]

Figure 1. Read Cycle Timing



15. On this diagram, when  $\overline{CE}$  is LOW:  $\overline{CE}_1$  is LOW,  $\overline{CE}_2$  is HIGH and  $\overline{CE}_3$  is LOW. When  $\overline{CE}$  is HIGH:  $\overline{CE}_1$  is HIGH or  $\overline{CE}_2$  is LOW or  $\overline{CE}_3$  is HIGH.



## Timing Diagrams (continued)

Figure 2 shows the write cycle timing. [15, 16]

Figure 2. Write Cycle Timing



#### Note

<sup>16.</sup> Full width write can be initiated by either  $\overline{\text{GW}}$  LOW; or by  $\overline{\text{GW}}$  HIGH,  $\overline{\text{BWE}}$  LOW and  $\overline{\text{BW}}_x$  LOW.



## Timing Diagrams (continued)

Figure 3 shows the read and write timing. [16, 17, 18]

Figure 3. Read/Write Timing



#### Notes:

<sup>17.</sup> The data bus (Q) remains in high-Z following a WRITE cycle, unless a new read access is initiated by ADSP or ADSC.

18. GW is HIGH.



## Timing Diagrams (continued)

Figure 4 shows the ZZ mode timing. [19, 20]

Figure 4. ZZ Mode Timing



Notes:
19. Device must be deselected when entering ZZ mode. See "Truth Table" on page 8 for all possible signal conditions to deselect the device.
20. DQs are in high-Z when exiting ZZ sleep mode.



## **Ordering Information**

Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered.

| Speed<br>(MHz) | Ordering Code     | Package<br>Diagram | Part and Package Type                                  | Operating<br>Range |
|----------------|-------------------|--------------------|--------------------------------------------------------|--------------------|
| 133            | CY7C1345G-133AXC  | 51-85050           | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Commercial         |
|                | CY7C1345G-133BGC  | 51-85115           | 119-Ball Grid Array (14 x 22 x 2.4 mm)                 | 7                  |
|                | CY7C1345G-133BGXC |                    | 119-Ball Grid Array (14 x 22 x 2.4 mm) Pb-Free         | 7                  |
|                | CY7C1345G-133AXI  | 51-85050           | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Industrial         |
|                | CY7C1345G-133BGI  | 51-85115           | 119-Ball Grid Array (14 x 22 x 2.4 mm)                 | 7                  |
|                | CY7C1345G-133BGXI |                    | 119-Ball Grid Array (14 x 22 x 2.4 mm) Pb-Free         | 7                  |
| 100            | CY7C1345G-100AXC  | 51-85050           | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Commercial         |
|                | CY7C1345G-100BGC  | 51-85115           | 119-Ball Grid Array (14 x 22 x 2.4 mm)                 | 7                  |
|                | CY7C1345G-100BGXC |                    | 119-Ball Grid Array (14 x 22 x 2.4 mm) Pb-Free         |                    |
|                | CY7C1345G-100AXI  | 51-85050           | 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-Free | Industrial         |
|                | CY7C1345G-100BGI  | 51-85115           | 119-Ball Grid Array (14 x 22 x 2.4 mm)                 | 7                  |
|                | CY7C1345G-100BGXI |                    | 119-Ball Grid Array (14 x 22 x 2.4 mm) Pb-Free         |                    |



## **Package Diagrams**

Figure 5. 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm), 51-85050







NOTE:

- 1. JEDEC STD REF MS-026
- BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH
   MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE
   BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH
- 3. DIMENSIONS IN MILLIMETERS

51-85050-\*B



## Package Diagrams (continued)

#### Figure 6.119-Ball BGA (14 x 22 x 2.4 mm), 51-85115





51-85115-\*B



## **Document History Page**

|      | Document Title: CY7C1345G, 4-Mbit (128K x 36) Flow Through Sync SRAM<br>Document Number: 38-05517 |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|------|---------------------------------------------------------------------------------------------------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| REV. | ECN NO.                                                                                           | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| **   | 224365                                                                                            | See ECN    | RKF                | New datasheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| *A   | 278513                                                                                            | See ECN    | VBL                | Deleted 66 MHz Changed TQFP package to Pb-free TQFP in Ordering Information section Added BG Pb-free package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| *B   | 333626                                                                                            | See ECN    | SYT                | Modified Address Expansion balls in the pinouts for 100 TQFP and 119 BGA Packages as per JEDEC standards and updated the Pin Definitions accordingly Modified $V_{\rm OL}, V_{\rm OH}$ test conditions Replaced 'Snooze' with 'Sleep' Removed 117 MHz speed bin Replaced TBDs for $\Theta_{\rm JA}$ and $\Theta_{\rm JC}$ to their respective values on the Thermal Resistance table Removed comment on the availability of BG Pb-free package Updated the Ordering Information by shading and unshading MPNs as per availability                                                            |  |  |
| *C   | 418633                                                                                            | See ECN    | RXU                | Converted from Preliminary to Final Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court" Modified test condition from $V_{IH} \leq V_{DD}$ to $V_{IH} < V_{DD}$ . Modified test condition from $V_{DDQ} < V_{DD}$ to $V_{DDQ} \leq V_{DD}$ Modified Input Load to Input Leakage Current except ZZ and MODE in the Electrical Characteristics Table Replaced Package Name column with Package Diagram in the Ordering Information table Replaced Package Diagram of 51-85050 from *A to *B Updated the Ordering Information |  |  |
| *D   | 480124                                                                                            | See ECN    | VKN                | Added the Maximum Rating for Supply Voltage on V <sub>DDQ</sub> Relative to GND Updated the Ordering Information table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| *E   | 1274724                                                                                           | See ECN    | VKN                | Corrected Write Cycle timing waveform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |

© Cypress Semiconductor Corporation, 2004-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-05517 Rev. \*E