# SYNCHRONOUS ETHERNET WAN PLL IDT82V3385 Version 6 May 14, 2010 6024 Silver Creek Valley Road, San Jose, CA 95138 Telephone: (800) 345-7015 • TWX: 910-338-2070 • FAX: (408) 284-2775 Printed in U.S.A. © 2010 Integrated Device Technology, Inc. | DISCLAIMER<br>ntegrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best pos- | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry escribed herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other ghts, of Integrated Device Technology, Inc. LIFE SUPPORT POLICY Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is exe- | | ited between the manufacturer and an officer of IDT. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in ccordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its afety or effectiveness. | | | | | # **Table of Contents** | FF | ΔΤΙΙ | RFS | | C | |----|-------|----------|-------------------------------------------------|----| | ٠. | | | IGHTS | | | | | | FEATURES | | | | | | R FEATURES | | | ΔΕ | או וס | | NS | | | | | | | | | | | IOITAL | | | | | | | _ BLOCK DIAGRAM | | | | | | GNMENT | | | 2 | PIN | DESC | RIPTION | 13 | | 3 | FUN | ICTION | NAL DESCRIPTION | 18 | | | | | 「 | | | | | | ER CLOCK | | | | | | CLOCKS & FRAME SYNC SIGNAL | | | | | 3.3.1 | Input Clocks | 18 | | | | | Frame SYNC Input Signals | | | | | | CLOCK PRE-DIVIDER | | | | 3.5 | INPUT | CLOCK QUALITY MONITORING | 21 | | | | 3.5.1 | Activity Monitoring | 21 | | | | | Frequency Monitoring | | | | 3.6 | | DPLL INPUT CLOCK SELECTION | | | | | | External Fast Selection (T0 only) | | | | | | Forced Selection | | | | | | Automatic Selection | | | | 3.7 | | CTED INPUT CLOCK MONITORING | | | | | 3.7.1 | T0 / T4 DPLL Locking Detection | | | | | | 3.7.1.1 Fast Loss | | | | | | 3.7.1.2 Coarse Phase Loss | | | | | | 3.7.1.3 Fine Phase Loss | | | | | | 3.7.1.4 Hard Limit Exceeding | | | | | | Locking Status | | | | | | Phase Lock Alarm (T0 only) | | | | 3.8 | | CTED INPUT CLOCK SWITCH | | | | | | Input Clock Validity | | | | | 3.8.2 | Selected Input Clock Switch | | | | | | 3.8.2.1 Revertive Switch | | | | | 202 | 3.8.2.2 Non-Revertive Switch (T0 only) | | | | 2.0 | | Selected / Qualified Input Clocks Indication | | | | 3.9 | | CTED INPUT CLOCK STATUS VS. DPLL OPERATING MODE | | | | | | TO Selected Input Clock vs. DPLL Operating Mode | | | | 2 10 | | T4 Selected Input Clock vs. DPLL Operating Mode | | | | 3. IU | | DPLL OPERATING MODE | | | | | J. 1U. I | 3.10.1.1 Free-Run Mode | | | | | | 3.10.1.2 Pre-Locked Mode | | | | | | 3.10.1.3 Locked Mode | | | | | | 3.10.1.3 LOUKEU MOUE | 32 | | | | | 3.10.1.4 Lost-Phase Mode | | |---|------|--------------|-----------------------------------------------------------------|------| | | | | 3.10.1.5 Holdover Mode | | | | | | 3.10.1.5.1 Automatic Instantaneous | | | | | | 3.10.1.5.2 Automatic Slow Averaged | 33 | | | | | 3.10.1.5.3 Automatic Fast Averaged | | | | | | 3.10.1.5.4 Manual | 33 | | | | | 3.10.1.5.5 Holdover Frequency Offset Read | 33 | | | | | 3.10.1.6 Pre-Locked2 Mode | 33 | | | | 3.10.2 | T4 DPLL Operating Mode | 33 | | | | | 3.10.2.1 Free-Run Mode | 33 | | | | | 3.10.2.2 Locked Mode | 33 | | | | | 3.10.2.3 Holdover Mode | 34 | | | 3.11 | T0 / T4 | DPLL OUTPUT | . 35 | | | | 3.11.1 | PFD Output Limit | 35 | | | | 3.11.2 | Frequency Offset Limit | 35 | | | | 3.11.3 | PBO (T0 only) | 35 | | | | | Phase Offset Selection (T0 only) | | | | | 3.11.5 | Four Paths of T0 / T4 DPLL Outputs | | | | | | 3.11.5.1 T0 Path | | | | | | 3.11.5.2 T4 Path | 36 | | | | | APLL | | | | 3.13 | | JT CLOCKS & FRAME SYNC SIGNALS | | | | | | Output Clocks | | | | | | Frame SYNC Output Signals | | | | | | ER / SLAVE CONFIGURATION | | | | | | RUPT SUMMARY | | | | | | D T4 SUMMARY | | | | | | R SUPPLY FILTERING TECHNIQUES | | | 4 | | | APPLICATION | | | | | | ER / SLAVE APPLICATION | | | 5 | MIC | ROPR | OCESSOR INTERFACE | 47 | | | 5.1 | <b>EPRON</b> | M MODE | . 47 | | | 5.2 | MULTI | PLEXED MODE | . 48 | | | 5.3 | INTEL | MODE | . 51 | | | 5.4 | MOTO | ROLA MODE | . 53 | | | 5.5 | SERIA | L MODE | . 55 | | 6 | JTA | | | 57 | | 7 | PRO | OGRAN | MMING INFORMATION | 58 | | | 7.1 | | TER MAP | | | | 7.2 | | TER DESCRIPTION | | | | | 7.2.1 | Global Control Registers | | | | | 7.2.2 | Interrupt Registers | | | | | 7.2.3 | Input Clock Frequency & Priority Configuration Registers | | | | | 7.2.4 | Input Clock Quality Monitoring Configuration & Status Registers | | | | | 7.2.5 | T0 / T4 DPLL Input Clock Selection Registers | | | | | 7.2.6 | T0 / T4 DPLL State Machine Control Registers | | | | | 7.2.7 | T0 / T4 DPLL & APLL Configuration Registers | | | | | 7.2.8 | Output Configuration Registers | | | | | | PBO & Phase Offset Control Registers | | | | | | Synchronization Configuration Registers | | | 8 | THE | | . MANAGEMENT | | | - | 8.1 | | TION TEMPERATURE | | | | 0.1 | | | 127 | 4 | | 8.3 | HEATSINK EVALUATION | 124 | |----|-------------|---------------------------------------------------|-----| | | 8.4 | TQFP EPAD THERMAL RELEASE PATH | 125 | | 9 | ELE | ECTRICAL SPECIFICATIONS | 126 | | | 9.1 | ABSOLUTE MAXIMUM RATING | 126 | | | 9.2 | RECOMMENDED OPERATION CONDITIONS | 126 | | | 9.3 | I/O SPECIFICATIONS | 127 | | | | 9.3.1 CMOS Input / Output Port | 127 | | | | 9.3.2 PECL / LVDS Input / Output Port | 128 | | | | 9.3.2.1 PECL Input / Output Port | 128 | | | | 9.3.2.2 LVDS Input / Output Port | 130 | | | | 9.3.2.3 Single-Ended Input for Differential Input | 131 | | | 9.4 | JITTER & WANDER PERFORMANCE | 132 | | | 9.5 | OUTPUT WANDER GENERATION | 134 | | | 9.6 | INPUT / OUTPUT CLOCK TIMING | | | | 9.7 | OUTPUT CLOCK TIMING | | | PΑ | <b>CK</b> / | AGE DIMENSIONS | 142 | | OF | RDEF | RING INFORMATION | 145 | # List of Tables | | Pin Description | | |-----------|------------------------------------------------------------------------------------------------|-----| | Table 2: | Related Bit / Register in Chapter 3.2 | 18 | | | Related Bit / Register in Chapter 3.3 | | | | Pre-Divider Function | | | | Related Bit / Register in Chapter 3.5 | | | | Input Clock Selection for T0 Path | | | | Input Clock Selection for T4 Path | | | | External Fast Selection | | | | Related Bit / Register in Chapter 3.6 | | | | Coarse Phase Limit Programming (the selected input clock of 2 kHz, 4 kHz or 8 kHz) | | | | Coarse Phase Limit Programming (the selected input clock of other than 2 kHz, 4 kHz and 8 kHz) | | | | Related Bit / Register in Chapter 3.7 | | | | Conditions of Qualified Input Clocks Available for T0 & T4 Selection | | | | Related Bit / Register in Chapter 3.8 | | | | TO DPLL Operating Mode Control | | | | T4 DPLL Operating Mode Control | | | | Related Bit / Register in Chapter 3.9 | | | | Frequency Offset Control in Temp-Holdover Mode | | | | Frequency Offset Control in Holdover Mode | | | | Holdover Frequency Offset Read | | | | Related Bit / Register in Chapter 3.10 | | | | Related Bit / Register in Chapter 3.11 | | | | Related Bit / Register in Chapter 3.12 | | | | Outputs on OUT1 ~ OUT5 if Derived from T0/T4 DPLL Outputs | | | | Outputs on OUT1 ~ OUT5 if Derived from T0 APLL | | | | Outputs on OUT2 ~ OUT4 if Derived from T4 APLL | | | | Outputs on OUT1 & OUT5 if Derived from T4 APLL | | | | Synchronization Control | | | | Related Bit / Register in Chapter 3.13 | | | | Device Master / Slave Control | | | | Related Bit / Register in Chapter 3.15 | | | | Microprocessor Interface | | | | Access Timing Characteristics in EPROM Mode | | | | Read Timing Characteristics in Multiplexed Mode | | | | Write Timing Characteristics in Multiplexed Mode | | | | Read Timing Characteristics in Intel Mode | | | | Write Timing Characteristics in Intel Mode | | | | Read Timing Characteristics in Motorola Mode | | | | Write Timing Characteristics in Motorola Mode | | | | Read Timing Characteristics in Serial Mode | | | | Write Timing Characteristics in Serial Mode | | | | JTAG Timing Characteristics | | | | Register List and Map | | | | Power Consumption and Maximum Junction Temperature | | | | Thermal Data | | | | Absolute Maximum Rating | | | | Recommended Operation Conditions | | | Table 48: | CMOS Input Port Electrical Characteristics | 127 | #### IDT82V3385 #### SYNCHRONOUS ETHERNET WAN PLL | Table 49: | CMOS Input Port with Internal Pull-Up Resistor Electrical Characteristics | 127 | |-----------|-----------------------------------------------------------------------------|-----| | | CMOS Input Port with Internal Pull-Down Resistor Electrical Characteristics | | | Table 51: | CMOS Output Port Electrical Characteristics | 127 | | Table 52: | PECL Input / Output Port Electrical Characteristics | 129 | | Table 53: | LVDS Input / Output Port Electrical Characteristics | 130 | | Table 54: | Output Clock Jitter Generation | 132 | | | Output Clock Phase Noise | | | Table 56: | Input Jitter Tolerance (155.52 MHz) | 133 | | | Input Jitter Tolerance (1.544 MHz) | | | Table 58: | Input Jitter Tolerance (2.048 MHz) | 133 | | | Input Jitter Tolerance (8 kHz) | | | Table 60: | TO DPLL Jitter Transfer & Damping Factor | 134 | | Table 61: | T4 DPLL Jitter Transfer & Damping Factor | 134 | | Table 62: | Input/Output Clock Timing 3 | 136 | | Table 63: | Output Clock Timing | 137 | | | | | # List of Figures | Figure 1. | Functional Block Diagram | 11 | |------------|-------------------------------------------------------------------|-----| | Figure 2. | Pin Assignment (Top View) | 12 | | Figure 3. | Pre-Divider for An Input Clock | 20 | | Figure 4. | Input Clock Activity Monitoring | 21 | | Figure 5. | External Fast Selection | 23 | | Figure 6. | Qualified Input Clocks for Automatic Selection | 24 | | Figure 7. | To Selected Input Clock vs. DPLL Automatic Operating Mode | 30 | | Figure 8. | T4 Selected Input Clock vs. DPLL Automatic Operating Mode | 31 | | Figure 9. | On Target Frame Sync Input Signal Timing | 41 | | Figure 10. | 0.5 UI Early Frame Sync Input Signal Timing | 41 | | Figure 11. | 0.5 UI Late Frame Sync Input Signal Timing | 42 | | Figure 12. | 1 UI Late Frame Sync Input Signal Timing | 42 | | Figure 13. | Physical Connection Between Two Devices | 43 | | Figure 14. | IDT82V3385 Power Decoupling Scheme | 45 | | | Typical Application | | | Figure 16. | EPROM Access Timing Diagram | 47 | | Figure 17. | Multiplexed Read Timing Diagram | 48 | | Figure 18. | Multiplexed Write Timing Diagram | 49 | | Figure 19. | Intel Read Timing Diagram | 51 | | Figure 20. | Intel Write Timing Diagram | 52 | | Figure 21. | Motorola Read Timing Diagram | 53 | | | Motorola Write Timing Diagram | | | | Serial Read Timing Diagram (CLKE Asserted Low) | | | Figure 24. | Serial Read Timing Diagram (CLKE Asserted High) | 55 | | Figure 25. | Serial Write Timing Diagram | 56 | | | JTAG Interface Timing Diagram | | | | Assembly for Expose Pad thermal Release Path (Side View) | | | | Recommended PECL Input Port Line Termination | | | 0 | Recommended PECL Output Port Line Termination | | | | Recommended LVDS Input Port Line Termination | | | | Recommended LVDS Output Port Line Termination | | | | Example of Single-Ended Signal to Drive Differential Input | | | | Output Wander Generation | | | | Input / Output Clock Timing | | | | 100-Pin EQG Package Dimensions (a) (in Millimeters) | | | • | 100-Pin EQG Package Dimensions (b) (in Millimeters) | 143 | | Figure 37 | FOG100 Recommended Land Pattern with Exposed Pad (in Millimeters) | 144 | # SYNCHRONOUS ETHERNET WAN PLL IDT82V3385 #### **FEATURES** #### **HIGHLIGHTS** - The first single PLL chip: - Features 0.5 mHz to 560 Hz bandwidth - Provides node clock for ITU-T G.8261/G.8262 Synchronous Ethernet - Exceeds GR-253-CORE (OC-12) and ITU-T G.813 (STM-16/ Option I) jitter generation requirements - Provides node clocks for Cellular and WLL base-station (GSM and 3G networks) - Provides clocks for DSL access concentrators (DSLAM), especially for Japan TCM-ISDN network timing based ADSL equipments #### MAIN FEATURES - Provides an integrated single-chip solution for Synchronous Equipment Timing Source, including Stratum 2, 3E, 3, SMC, 4E and 4 clocks - Employs DPLL and APLL to feature excellent jitter performance and minimize the number of the external components - Integrates T0 DPLL and T4 DPLL; T4 DPLL locks independently or locks to T0 DPLL - Supports Forced or Automatic operating mode switch controlled by an internal state machine; the primary operating modes are Free-Run, Locked and Holdover - Supports programmable DPLL bandwidth (0.5 mHz to 560 Hz in 19 steps) and damping factor (1.2 to 20 in 5 steps) - Supports 1.1X10<sup>-5</sup> ppm absolute holdover accuracy and 4.4X10<sup>-8</sup> ppm instantaneous holdover accuracy - Supports PBO to minimize phase transients on T0 DPLL output to be no more than 0.61 ns - Supports phase absorption when phase-time changes on T0 selected input clock are greater than a programmable limit over an interval of less than 0.1 seconds - Supports programmable input-to-output phase offset adjustment - Limits the phase and frequency offset of the outputs - Supports manual and automatic selected input clock switch - Supports automatic hitless selected input clock switch on clock failure - Supports three types of input clock sources: recovered clock from STM-N or OC-n, PDH network synchronization timing and external synchronization reference timing - Provides a 2 kHz, 4 kHz or 8 kHz frame sync input signal, and a 2 kHz and an 8 kHz frame sync output signals - Provides 5 input clocks whose frequency cover from 2 kHz to 622.08 MHz - Provides 5 output clocks whose frequency cover from 1 Hz to 622.08 MHz - Provides output clocks for BITS, GPS, 3G, GSM, etc. - Supports PECL/LVDS and CMOS input/output technologies - Supports master clock calibration - Supports Master/Slave application (two chips used together) to enable system protection against single chip failure - Meets Telcordia GR-1244-CORE, GR-253-CORE, GR-1377-CORE, ITU-T G.812, ITU-T G.813 and ITU-T G.783 criteria #### OTHER FEATURES - Multiple microprocessor interface modes: EPROM, Multiplexed, Intel, Motorola and Serial - IEEE 1149.1 JTAG Boundary Scan - Single 3.3 V operation with 5 V tolerant CMOS I/Os - 100-pin TQFP package, Green package options available #### **APPLICATIONS** - BITS / SSU - SMC / SEC (SONET / SDH) - DWDM cross-connect and transmission equipments - Synchronous Ethernet equipments - Central Office Timing Source and Distribution - Core and access IP switches / routers - Gigabit and Terabit IP switches / routers - IP and ATM core switches and access equipments - Cellular and WLL base-station node clocks - Broadband and multi-service access equipments - Any other telecom equipments that need synchronous equipment system timing #### DESCRIPTION The IDT82V3385 is an integrated, single-chip solution for the Synchronous Equipment Timing Source for Stratum 2, 3E, 3, SMC, 4E and 4 clocks in SONET / SDH equipments, DWDM and Wireless base station, such as GSM, 3G, DSL concentrator, Router and Access Network applications. The device supports three types of input clock sources: recovered clock from STM-N or OC-n, PDH network synchronization timing and external synchronization reference timing. Based on ITU-T G.783 and Telcordia GR-253-CORE, the device consists of T0 and T4 paths. The T0 path is a high quality and highly configurable path to provide system clock for node timing synchronization within a SONET / SDH network. The T4 path is simpler and less configurable for equipment synchronization. The T4 path locks independently from the T0 path or locks to the T0 path. An input clock is automatically or manually selected for T0 and T4 each for DPLL locking. Both the T0 and T4 paths support three primary operating modes: Free-Run, Locked and Holdover. In Free-Run mode, the DPLL refers to the master clock. In Locked mode, the DPLL locks to the selected input clock. In Holdover mode, the DPLL resorts to the fre- quency data acquired in Locked mode. Whatever the operating mode is, the DPLL gives a stable performance without being affected by operating conditions or silicon process variations. If the DPLL outputs are processed by T0/T4 APLL, the outputs of the device will be in a better jitter/wander performance. The device provides programmable DPLL bandwidths: 0.5 mHz to 560 Hz in 19 steps and damping factors: 1.2 to 20 in 5 steps. Different settings cover all SONET / SDH clock synchronization requirements. A high stable input is required for the master clock in different applications. The master clock is used as a reference clock for all the internal circuits in the device. It can be calibrated within $\pm 741$ ppm. All the read/write registers are accessed through a microprocessor interface. The device supports five microprocessor interface modes: EPROM, Multiplexed, Intel, Motorola and Serial. In general, the device can be used in Master/Slave application. In this application, two devices should be used together to enable system protection against single chip failure. See Chapter 4 Typical Application for details. #### FUNCTIONAL BLOCK DIAGRAM Figure 1. Functional Block Diagram #### 1 PIN ASSIGNMENT Figure 2. Pin Assignment (Top View) Pin Assignment 12 May 14, 2010 #### 2 PIN DESCRIPTION Table 1: Pin Description | Name | Pin No. | I/O | Туре | Description <sup>1</sup> | | | | | |--------------------|-----------------------|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | Global Control Signal | | | | | | | | | OSCI | 10 | I | CMOS | OSCI: Crystal Oscillator Master Clock A nominal 12.8000 MHz clock provided by a crystal oscillator is input on this pin. It is the master clock for the device. | | | | | | FF_SRCSW | 18 | l<br>pull-down | CMOS | FF_SRCSW: External Fast Selection Enable During reset, this pin determines the default value of the EXT_SW bit (b4, 0BH) <sup>2</sup> . The EXT_SW bit determines whether the External Fast Selection is enabled. High: The default value of the EXT_SW bit (b4, 0BH) is '1' (External Fast selection is enabled); Low: The default value of the EXT_SW bit (b4, 0BH) is '0' (External Fast selection is disabled). After reset, this pin selects an input clock pair for the T0 DPLL if the External Fast selection is enabled: High: Pair IN1 / IN3 is selected. Low: Pair IN2/ IN4 is selected. After reset, the input on this pin takes no effect if the External Fast selection is disabled. | | | | | | MS/SL | 99 | l<br>pull-up | CMOS | MS/SL: Master / Slave Selection This pin, together with the MS_SL_CTRL bit (b0, 13H), controls whether the device is configured as the Master or as the Slave. Refer to Chapter 3.14 Master / Slave Configuration for details. The signal level on this pin is reflected by the MASTER_SLAVE bit (b1, 09H). | | | | | | SONET/SDH | 100 | l<br>pull-down | CMOS | SONET/SDH: SONET / SDH Frequency Selection During reset, this pin determines the default value of the IN_SONET_SDH bit (b2, 09H): High: The default value of the IN_SONET_SDH bit is '1' (SONET); Low: The default value of the IN_SONET_SDH bit is '0' (SDH). After reset, the value on this pin takes no effect. | | | | | | RST | 74 | l<br>pull-up | CMOS | <b>RST:</b> Reset A low pulse of at least 50 µs on this pin resets the device. After this pin is high, the device will still be held in reset state for 500 ms (typical). | | | | | | | | | Frame S | Synchronization Input Signal | | | | | | EX_SYNC1 | 45 | l<br>pull-down | CMOS | EX_SYNC1: External Sync Input 1 A 2 kHz, 4 kHz or 8 kHz signal is input on this pin. | | | | | | | | | | Input Clock | | | | | | IN1 | 46 | l<br>pull-down | CMOS | IN1: Input Clock 1 A N x 2 kHz, N x 4 kHz, N x 8 kHz $^3$ , 1.544 MHz (SONET) / 2.048 MHz (SDH), 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz or 155.52 MHz clock is input on this pin. | | | | | | IN2 | 47 | l<br>pull-down | CMOS | IN2: Input Clock 2 A N x 2 kHz, N x 4 kHz, N x 8 kHz $^3$ , 1.544 MHz (SONET) / 2.048 MHz (SDH), 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz or 155.52 MHz clock is input on this pin. | | | | | | IN3_POS<br>IN3_NEG | 40<br>41 | I | PECL/LVDS | IN3_POS / IN3_NEG: Positive / Negative Input Clock 3 A N x 2 kHz, N x 4 kHz, N x 8 kHz <sup>3</sup> , 1.544 MHz (SONET) / 2.048 MHz (SDH), 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, 155.52 MHz, 156.25 MHz, 311.04 MHz or 622.08 MHz clock is differentially input on this pair of pins. Whether the clock signal is PECL or LVDS is automatically detected. Single-ended input for differential input is also supported. Refer to Chapter 9.3.2.3 Single-Ended Input for Differential Input. | | | | | Table 1: Pin Description (Continued) | Name | Pin No. | I/O | Туре | Description <sup>1</sup> | |----------------------|----------|----------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IN4_POS<br>IN4_NEG | 42<br>43 | 1 | PECL/LVDS | IN4_POS / IN4_NEG: Positive / Negative Input Clock 4 A N x 2 kHz, N x 4 kHz, N x 8 kHz <sup>3</sup> , 1.544 MHz (SONET) / 2.048 MHz (SDH), 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, 155.52 MHz, 156.25 MHz, 311.04 MHz or 622.08 MHz clock is differentially input on this pair of pins. Whether the clock signal is PECL or LVDS is automatically detected. Single-ended input for differential input is also supported. Refer to Chapter 9.3.2.3 Single-Ended Input for Differential Input. | | IN5 | 54 | l<br>pull-down | CMOS | IN5: Input Clock 5 A N x 2 kHz, N x 4 kHz, N x 8 kHz $^3$ , 1.544 MHz (SONET) / 2.048 MHz (SDH), 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz or 155.52 MHz clock is input on this pin. In Slave operation, the frequency of the T0 selected input clock IN5 is recommended to be 6.48 MHz. | | | | | Output F | rame Synchronization Signal | | FRSYNC_8K | 30 | 0 | CMOS | FRSYNC_8K: 8 kHz Frame Sync Output An 8 kHz signal is output on this pin. | | MFRSYNC_2K | 31 | 0 | CMOS | MFRSYNC_2K: 2 kHz Multiframe Sync Output A 2 kHz signal is output on this pin. | | | | 1 | • | Output Clock | | OUT1 | 90 | 0 | CMOS | OUT1: Output Clock 1 A 1 Hz, 400 Hz, 2 kHz, 8 kHz, 64 kHz, N x E1 $^4$ , N x T1 $^5$ , N x 13.0 MHz $^6$ , N x 3.84 MHz $^7$ , 5 MHz, 10 MHz, 20 MHz, 25 MHz, E3, T3, 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, 125 MHz, 155.52 MHz, 156.25 MHz or 312.5 MHz clock is output on this pin. | | OUT2 | 93 | 0 | CMOS | OUT2: Output Clock 2 A 1 Hz, 400 Hz, 2 kHz, 8 kHz, 64 kHz, N x E1 <sup>4</sup> , N x T1 <sup>5</sup> , N x 13.0 MHz <sup>6</sup> , N x 3.84 MHz <sup>7</sup> , 5 MHz, 10 MHz, 20 MHz, E3, T3, 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz or 155.52 MHz clock is output on this pin. | | OUT3 | 94 | 0 | CMOS | OUT3: Output Clock 3 A 1 Hz, 400 Hz, 2 kHz, 8 kHz, 64 kHz, N x E1 <sup>4</sup> , N x T1 <sup>5</sup> , N x 13.0 MHz <sup>6</sup> , N x 3.84 MHz <sup>7</sup> , 5 MHz, 10 MHz, 20 MHz, E3, T3, 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz or 155.52 MHz clock is output on this pin. | | OUT4_POS<br>OUT4_NEG | 34<br>35 | 0 | PECL/LVDS | OUT4_POS / OUT4_NEG: Positive / Negative Output Clock 4 A 1 Hz, 400 Hz, 2 kHz, 8 kHz, 64 kHz, N x E1 <sup>4</sup> , N x T1 <sup>5</sup> , N x 13.0 MHz <sup>6</sup> , N x 3.84 MHz <sup>7</sup> , 5 MHz, 10 MHz, 20 MHz, E3, T3, 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, 155.52 MHz, 311.04 MHz or 622.08 MHz clock is differentially output on this pair of pins. | | OUT5_POS OUT5_NEG | 36<br>37 | 0 | PECL/LVDS | OUT5_POS / OUT5_NEG: Positive / Negative Output Clock 5 A 1 Hz, 400 Hz, 2 kHz, 8 kHz, 64 kHz, N x E1 $^4$ , N x T1 $^5$ , N x 13.0 MHz $^6$ , N x 3.84 MHz $^7$ , 5 MHz, 10 MHz, 20 MHz, 25 MHz, E3, T3, 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, 125 MHz, 155.52 MHz, 311.04 MHz, 312.5 MHz or 622.08 MHz clock is differentially output on this pair of pins. | | | | • | Mi | icroprocessor Interface | | CS | 70 | l<br>pull-up | CMOS | CS: Chip Selection A transition from high to low must occur on this pin for each read or write operation and this pin should remain low until the operation is over. | | INT_REQ | 8 | 0 | CMOS | INT_REQ: Interrupt Request This pin is used as an interrupt request. The output characteristics are determined by the HZ_EN bit (b1, 0CH) and the INT_POL bit (b0, 0CH). | Table 1: Pin Description (Continued) | Name | Pin No. | I/O | Туре | Description <sup>1</sup> | |-----------------------------------|----------------------------------------|------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MPU_MODE0 MPU_MODE1 MPU_MODE2 | 60<br>59<br>58 | l<br>pull-down | CMOS | MPU_MODE[2:0]: Microprocessor Interface Mode Selection The device supports five microprocessor interface modes: EPROM, Multiplexed, Intel, Motorola and Serial. During reset, these pins determine the default value of the MPU_SEL_CNFG[2:0] bits (b2~0, 7FH) as follows: 001 (EPROM mode); 010 (Multiplexed mode); 011 (Intel mode); 100 (Motorola mode); 101 (Serial mode); 110 - 111 (Reserved). After reset, these pins are general purpose inputs. The microprocessor interface mode is selected by the MPU_SEL_CNFG[2:0] bits (b2~0, 7FH). The value of these pins is always reflected by the MPU_PIN_STS[2:0] bits (b2~0, 02H). | | A0 / SDI A1 / CLKE A2 A3 A4 A5 A6 | 69<br>68<br>67<br>66<br>65<br>64<br>63 | l<br>pull-down | CMOS | A[6:0]: Address Bus In ERPOM, Intel and Motorola modes, these pins are the address bus of the microprocessor interface. SDI: Serial Data Input In Serial mode, this pin is used as the serial data input. Address and data on this pin are serially clocked into the device on the rising edge of SCLK. CLKE: SCLK Active Edge Selection In Serial mode, this pin selects the active edge of SCLK to update the SDO: High - The falling edge; Low - The rising edge. In Multiplexed mode, A0/SDI, A1/CLKE and A[6:2] pins should be connected to ground. In Serial mode, A[6:2] pins should be connected to ground. AD[7:0]: Address / Data Bus In EPROM, Intel and Motorola modes, these pins are the bi-directional data bus of the micro- | | AD1 AD2 AD3 AD4 AD5 AD6 AD7 | 82<br>81<br>80<br>79<br>78<br>77<br>76 | I/O<br>pull-down | CMOS | processor interface. In Multiplexed mode, these pins are the bi-directional address/data bus of the microprocessor interface. SDO: Serial Data Output In Serial mode, this pin is used as the serial data output. Data on this pin is serially clocked out of the device on the active edge of SCLK. In Serial mode, AD[7:1] pins should be connected to ground. | | WR | 71 | l<br>pull-up | CMOS | WR: Write Operation In Multiplexed and Intel modes, this pin is asserted low to initiate a write operation. In Motorola mode, this pin is asserted low to initiate a write operation or s asserted high to initiate a read operation. In EPROM and Serial modes, this pin should be connected to ground. | | RD | 72 | l<br>pull-up | CMOS | RD: Read Operation In Multiplexed and Intel modes, this pin is asserted low to initiate a read operation. In EPROM, Motorola and Serial modes, this pin should be connected to ground. | Pin Description 15 May 14, 2010 Table 1: Pin Description (Continued) | Name | Pin No. | I/O | Туре | Description <sup>1</sup> | |------------|---------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALE / SCLK | 73 | l<br>pull-down | CMOS | ALE: Address Latch Enable In Multiplexed mode, the address on AD[7:0] pins is sampled into the device on the falling edge of ALE. SCLK: Shift Clock In Serial mode, a shift clock is input on this pin. Data on SDI is sampled by the device on the rising edge of SCLK. Data on SDO is updated on the active edge of SCLK. The active edge is determined by the CLKE. | | | | | | In EPROM, Intel and Motorola modes, this pin should be connected to ground. | | RDY | 75 | 0 | CMOS | RDY: Ready/Data Acknowledge In Multiplexed and Intel modes, a high level on this pin indicates that a read/write cycle is completed. A low level on this pin indicates that wait state must be inserted. In Motorola mode, a low level on this pin indicates that valid information on the data bus is ready for a read operation or acknowledges the acceptance of the written data during a write operation. In EPROM and Serial modes, this pin should be connected to ground. | | | | | - | ITAG (per IEEE 1149.1) | | TRST | 2 | l<br>pull-down | CMOS | TRST: JTAG Test Reset (Active Low) A low signal on this pin resets the JTAG test port. This pin should be connected to ground when JTAG is not used. | | TMS | 7 | l<br>pull-up | CMOS | TMS: JTAG Test Mode Select The signal on this pin controls the JTAG test performance and is sampled on the rising edge of TCK. | | TCK | 9 | l<br>pull-down | CMOS | TCK: JTAG Test Clock The clock for the JTAG test is input on this pin. TDI and TMS are sampled on the rising edge of TCK and TDO is updated on the falling edge of TCK. If TCK is idle at a low level, all stored-state devices contained in the test logic will indefinitely retain their state. | | TDI | 23 | I<br>pull-up | CMOS | TDI: JTAG Test Data Input The test data is input on this pin. It is clocked into the device on the rising edge of TCK. | | TDO | 21 | 0 | CMOS | TDO: JTAG Test Data Output The test data is output on this pin. It is clocked out of the device on the falling edge of TCK. TDO pin outputs a high impedance signal except during the process of data scanning. This pin can indicate the interrupt of T0 selected input clock fail, as determined by the LOS_FLAG_ON_TDO bit (b6, 0BH). Refer to Chapter 3.8.1 Input Clock Validity for details. | | | | | | Power & Ground | | VDDD1 | 12 | | | VDDDn: 3.3 V Digital Power Supply VDDDn connections should be connected using the recommended decoupling scheme | | VDDD2 | 16 | | | shown in Figure 14. | | VDDD3 | 13 | | | | | VDDD4 | 50 | Power | - | | | VDDD5 | 61 | | | | | VDDD6 | 85 | | | | | VDDD7 | 86 | | | | Pin Description 16 May 14, 2010 Table 1: Pin Description (Continued) | Name | Pin No. | I/O | Туре | Description <sup>1</sup> | |-----------|------------------------------------------------------------------|--------|------|---------------------------------------------------------------------------------------------------| | VDDA1 | 6 | | | VDDAn: 3.3 V Analog Power Supply | | VDDA2 | 19 | Power | - | VDDAn connections should be connected using the recommended decoupling scheme shown in Figure 14. | | VDDA3 | 91 | | | | | VDDD8 | 26 | Power | - | VDDD8: 3.3 V Digital Power Supply | | VDD_DIFF1 | 33 | Power | - | VDD_DIFF1: 3.3 V Power Supply for OUT4 | | VDD_DIFF2 | 39 | Power | - | VDD_DIFF2: 3.3 V Power Supply for OUT5 | | DGND1 | 11 | | | DGNDn: Digital Ground | | DGND2 | 15 | | | | | DGND3 | 14 | | | | | DGND4 | 49 | Ground | - | | | DGND5 | 62 | | | | | DGND6 | 84 | | | | | DGND7 | 87 | | | | | AGND1 | 5 | | | AGNDn: Analog Ground | | AGND2 | 20 | Ground | - | | | AGND3 | 92 | | | | | GND_DIFF1 | 32 | Ground | - | GND_DIFF: Ground for OUT4 | | GND_DIFF2 | 38 | Ground | - | GND_DIFF: Ground for OUT5 | | DGND8 | 29 | Ground | - | DGND8: Digital Ground | | AGND | 1 | Ground | - | AGND: Analog Ground | | | • | | | Others | | IC1 | 3 | | | IC: Internally Connected | | IC2 | 4 | | | Internal Use. These pins should be left open for normal operation. | | | | | | | | IC3 | 17 | | | | | IC4 | 22 | - | - | | | IC5 | 96 | | | | | IC6 | 97 | | | | | IC7 | 98 | | | | | NC | 24, 25, 27, 28, 44, 48,<br>51, 52, 53, 55, 56, 57,<br>88, 89, 95 | - | - | NC: Not Connected | | Note: | 1 | | | I . | #### Note: - 1. All the unused input pins should be connected to ground; the output of all the unused output pins are don't-care. - 2. The contents in the brackets indicate the position of the register bit/bits. - **3.** N x 8 kHz: 1 ≤ N ≤ 19440. - 4. N x E1: N = 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64. - 5. N x T1: N = 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96. - **6.** N x 13.0 MHz: N = 1, 2, 4. - 7. N x 3.84 MHz: N = 1, 2, 4, 8, 16, 10, 20, 40. #### 3 FUNCTIONAL DESCRIPTION #### 3.1 RESET The reset operation resets all registers and state machines to their default value or status. After power on, the device must be reset for normal operation. For a complete reset, the RST pin must be asserted low for at least 50 $\mu$ s. After the RST pin is pulled high, the device will still be in reset state for 500 ms (typical). If the RST pin is held low continuously, the device remains in reset state. Test #### Table 2: Related Bit / Register in Chapter 3.2 #### 3.2 MASTER CLOCK A nominal 12.8000 MHz clock, provided by a crystal oscillator, is input on the OSCI pin. This clock is provided for the device as a master clock. The master clock is used as a reference clock for all the internal circuits. A better active edge of the master clock is selected by the OSC\_EDGE bit to improve jitter and wander performance. In fact, an offset from the nominal frequency may input on the OSCI pin. This offset can be compensated by setting the NOMINAL\_FREQ\_VALUE[23:0] bits. The calibration range is within $\pm 741$ ppm. The performance of the master clock should meet GR-1244-CORE, GR-253-CORE, ITU-T G.812 and G.813 criteria. | Bit | Register | Address (Hex) | |--------------------------|---------------------------------------------------------------------------|---------------| | NOMINAL_FREQ_VALUE[23:0] | NOMINAL_FREQ[23:16]_CNFG, NOMINAL_FREQ[15:8]_CNFG, NOMINAL_FREQ[7:0]_CNFG | 06, 05, 04 | | OSC_EDGE | DIFFERENTIAL_IN_OUT_OSCI_CNFG | 0A | #### 3.3 INPUT CLOCKS & FRAME SYNC SIGNAL Altogether 5 clocks and 1 frame sync signal are input to the device. #### 3.3.1 INPUT CLOCKS The device provides 5 input clock ports. According to the input port technology, the input ports support the following technologies: - PECL/LVDS - · CMOS According to the input clock source, the following clock sources are supported: - T1: Recovered clock from STM-N or OC-n - T2: PDH network synchronization timing - T3: External synchronization reference timing IN1, IN2 and IN5 support CMOS input signal only and the clock sources can be from T1, T2 or T3. IN3 and IN4 support PECL/LVDS input signal and automatically detect whether the signal is PECL or LVDS. The clock sources can be from T1, T2 or T3. For SDH and SONET networks, the default frequency is different. SONET / SDH frequency selection is controlled by the IN\_SONET\_SDH bit. During reset, the default value of the IN\_SONET\_SDH bit is determined by the SONET/SDH pin: high for SONET and low for SDH. After reset, the input signal on the SONET/SDH pin takes no effect. IDT82V3385 supports single-ended input for differential input. Refer to Chapter 9.3.2.3 Single-Ended Input for Differential Input. #### 3.3.2 FRAME SYNC INPUT SIGNALS A 2 kHz, 4 kHz or 8 kHz frame sync signal is input on the EX\_SYNC1 pin. It is a CMOS input. The input frequency should match the setting in the SYNC\_FREQ[1:0] bits. The frame sync input signal is used for frame sync output signal synchronization. Refer to Chapter 3.13.2 Frame SYNC Output Signals for details. Table 3: Related Bit / Register in Chapter 3.3 | Bit | Register | Address (Hex) | |----------------|-----------------|---------------| | IN_SONET_SDH | INPUT MODE CNFG | 09 | | SYNC_FREQ[1:0] | IN OI_MODE_ON O | 07 | #### 3.4 INPUT CLOCK PRE-DIVIDER Each input clock is assigned an internal Pre-Divider. The Pre-Divider is used to divide the clock frequency down to the internal DPLL's required input frequency, which is no more than 38.88 MHz. For IN1 $\sim$ IN5, the DPLL required frequency is set by the corresponding IN\_FREQ[3:0] bits. Each Pre-Divider consists of a DivN Divider and a Lock 8k Divider. IN3 and IN4 also include an HF (High Frequency) Divider. Figure 3 shows a block diagram of the pre-dividers for an input clock and Table 4 shows the Pre-Divider Functions. When the Lock 8k Divider is used, the input clock is divided down to 8 kHz internally; the PRE\_DIVN\_VALUE [14:0] bits are not required. Lock 8k Divider can be used for 1.544 MHz, 2.048 MHz, 6.48 MHz, 19.44 MHz, 25.92 MHz or 38.88 MHz input clock frequency and the corresponding IN\_FREQ[3:0] bits should be set to match the input frequency. For 2 kHz, 4 kHz or 8 kHz input clock frequency only, the Pre-Divider should be bypassed by setting IN3\_DIV[1:0] bits / IN4\_DIV[1:0] bits = 0, DIRECT\_DIV bit = 0, and LOCK\_8K bit = 0. The corresponding IN\_FREQ[3:0] bits should be set to match the input frequency. The input clock can be inverted, as determined by the IN\_2K\_4K\_8K\_INV bit. The HF Divider, which is only available for IN3 and IN4, should be used when the input clock is higher than (>) 155.52 MHz. The input clock can be divided by 4, 5 or can bypass the HF Divider, as determined by the IN3\_DIV[1:0]/IN4\_DIV[1:0] bits correspondingly. Either the DivN Divider or the Lock 8k Divider can be used or both can be bypassed, as determined by the DIRECT\_DIV bit and the LOCK\_8K bit. When the DivN Divider is used for INn ( $1 \le n \le 5$ ), the division factor setting should observe the following order: - 1. Select an input clock by the PRE\_DIV\_CH\_VALUE[3:0] bits; - 2. Write the lower eight bits of the division factor to the PRE\_DIVN\_VALUE[7:0] bits; - 3. Write the higher eight bits of the division factor to the PRE\_DIVN\_VALUE[14:8] bits. Once the division factor is set for the input clock selected by the PRE\_DIV\_CH\_VALUE[3:0] bits, it is valid until a different division factor is set for the same input clock. The division factor is calculated as follows: Division Factor = (the frequency of the clock input to the DivN Divider ÷ the frequency of the DPLL required clock set by the IN\_FREQ[3:0] bits) - 1 The DivN Divider can only divide the input clock whose frequency is less than or equal to $(\leq)$ 155.52 MHz. The Pre-Divider configuration and the division factor setting depend on the input clock on one of the IN1 $\sim$ IN5 pins and the DPLL required clock. Here is an example: The input clock on the IN4 pin is 622.08 MHz; the DPLL required clock is 6.48 MHz by programming the IN\_FREQ[3:0] bits of register IN4 to '0010'. Do the following step by step to divide the input clock: - 1. Use the HF Divider to divide the clock down to 155.52 MHz: 622.08 ÷ 155.52 = 4, so set the IN4\_DIV[1:0] bits to '01'; - 2. Use the DivN Divider to divide the clock down to 6.48 MHz: Set the PRE\_DIV\_CH\_VALUE[3:0] bits to '0110'; Set the DIRECT\_DIV bit in Register IN4\_CNFG to '1' and the LOCK\_8K bit in Register IN4\_CNFG to '0'; 155.52 ÷ 6.48 = 24; 24 1 = 23, so set the PRE\_DIVN\_VALUE[14:0] bits to '10111'. Figure 3. Pre-Divider for An Input Clock **Table 4: Pre-Divider Function** | Divider Bypassed 2 kHz, 4 kHz, MHz, 6.48 MHz, 1.544 MHz, 2.0 MHz, 25.9 (2 DivN Example: 5 MH | t Clock INn frequency | Control Register | Register/ Address <sup>1</sup> | |------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | Divider Bypassed MHz, 6.48 MHz, 2.0 MHz, 25.9 Lock 8K Divider 1.544 MHz, 2.0 MHz, 25.9 (2 DivN Example: 5 MHz | >155.52 MHz | IN3_DIV[1:0]<br>IN4_DIV[1:0] | IN3_IN4_HF_DIV_CNFG (18) | | Lock 8k Divider MHz, 25.9 (2 DivN Example: 5 MH | Hz, 8 kHz, 1.544 MHz, 2.048<br>1Hz, 19.44 MHz, 25.92 MHz or<br>38.88 MHz | IN_FREQ[3:0] – set to match input Clock INn frequency. LOCK_8K= 0'b; DIRECT_DIV= 0'b (Bypass Dividers) | IN1_CNFG ~ IN5_CNFG<br>(16 ~ 17, 19 ~ 1A, 1F) | | DivN Example: 5 MH | , 2.048 MHz, 6.48 MHz, 19.44<br>25.92 MHz or 38.88 MHz | IN_FREQ[3:0] – set to match input Clock INn frequency. LOCK_8K= 1'b; DIRECT_DIV= 0'b (select Lock 8k Divider) | IN1_CNFG ~ IN5_CNFG<br>(16 ~ 17, 19 ~ 1A, 1F) | | Note 1: Please see register description for | Nx8kHz<br>(2≤ N ≤19440)<br>5 MHz = 625 x 8kHz<br>5 MHz = 3125 x 8kHz | LOCK_8K= 0'b; DIRECT_DIV= 1'b (select DivN Divider) IN_FREQ[3:0] - set to the DPLL required frequency. ('0000': 8 kHz (default)) PRE_DIV_CH_VALUE[3:0] PRE_DIVN_VALUE[14:0] Example: 25 MHz = 3125 x 8kHz Division Factor = 3125 -1= 3124 Dec (or 0C34h) PRE_DIVN_VALUE[7:0]= 34h PRE_DIVN_VALUE[14:8]= 0Ch | IN1_CNFG ~ IN5_CNFG<br>(16 ~ 17, 19 ~ 1A, 1F)<br>PRE_DIV_CH_CNFG (23)<br>PRE_DIVN[14:8]_CNFG (25),<br>PRE_DIVN[7:0]_CNFG (24) | #### 3.5 INPUT CLOCK QUALITY MONITORING The qualities of all the input clocks are always monitored in the following aspects: - Activity - Frequency Activity and frequency monitoring are conducted on all the input clocks. The qualified clocks are available for T0/T4 DPLL selection. The T0 and T4 selected input clocks have to be monitored further. Refer to Chapter 3.7 Selected Input Clock Monitoring for details. #### 3.5.1 ACTIVITY MONITORING Activity is monitored by using an internal leaky bucket accumulator, as shown in Figure 4. Each input clock is assigned an internal leaky bucket accumulator. The input clock is monitored for each period of 128 ms and the internal leaky bucket accumulator increases by 1 when an event is detected; it decreases by 1 if no event is detected within the period set by the decay rate. The event is that an input clock drifts outside (>) $\pm 500$ ppm with respect to the master clock within a 128 ms period. There are four configurations (0 - 3) for a leaky bucket accumulator. The leaky bucket configuration for an input clock is selected by the corresponding BUCKET\_SEL[1:0] bits. Each leaky bucket configuration consists of four elements: upper threshold, lower threshold, bucket size and decay rate. The bucket size is the capability of the accumulator. If the number of the accumulated events reaches the bucket size, the accumulator will stop increasing even if further events are detected. The upper threshold is a point above which a no-activity alarm is raised. The lower threshold is a point below which the no-activity alarm is cleared. The decay rate is a certain period during which the accumulator decreases by 1 if no event is detected. The leaky bucket configuration is programmed by one of four groups of register bits: the BUCKET\_SIZE\_n\_DATA[7:0] bits, the UPPER\_THRESHOLD\_n\_DATA[7:0] bits, the LOWER\_THRESHOLD\_n\_DATA[7:0] bits and the DECAY\_RATE\_n\_DATA[1:0] bits respectively; 'n' is 3. The no-activity alarm status of the input clock is indicated by the INn\_NO\_ACTIVITY\_ALARM bit $(1 \le n \le 5)$ . The input clock with a no-activity alarm is disqualified for clock selection for T0/T4 DPLL. Figure 4. Input Clock Activity Monitoring Functional Description 21 May 14, 2010 #### 3.5.2 FREQUENCY MONITORING Frequency is monitored by comparing the input clock with a reference clock. The reference clock can be derived from the master clock or the output of T0 DPLL, as determined by the FREQ\_MON\_CLK bit. A frequency hard alarm threshold is set for frequency monitoring. If the FREQ\_MON\_HARD\_EN bit is '1', a frequency hard alarm is raised when the frequency of the input clock with respect to the reference clock is above the threshold; the alarm is cleared when the frequency is below the threshold. The frequency hard alarm threshold can be calculated as follows: Frequency Hard Alarm Threshold (ppm) = (ALL\_FREQ\_HARD\_THRESHOLD[3:0] + 1) X FREQ\_MON\_FACTOR[3:0] If the FREQ\_MON\_HARD\_EN bit is '1', the frequency hard alarm status of the input clock is indicated by the INn\_FREQ\_HARD\_ALARM bit ( $1 \le n \le 5$ ). When the FREQ\_MON\_HARD\_EN bit is '0', no frequency hard alarm is raised even if the input clock is above the frequency hard alarm threshold. The input clock with a frequency hard alarm is disqualified for clock selection for T0/T4 DPLL. In addition, if the input clock is 2 kHz, 4 kHz or 8 kHz, its clock edges with respect to the reference clock are monitored. If any edge drifts outside $\pm 5\%$ , the input clock is disqualified for clock selection for T0/T4 DPLL. The input clock is qualified if any edge drifts inside $\pm 5\%$ . This function is supported only when the IN\_NOISE\_WINDOW bit is '1'. The frequency of each input clock with respect to the reference clock can be read by doing the following step by step: - 1. Select an input clock by setting the IN\_FREQ\_READ\_CH[3:0] bits: - 2. Read the value in the IN\_FREQ\_VALUE[7:0] bits and calculate as follows: Input Clock Frequency (ppm) = IN\_FREQ\_VALUE[7:0] X FREQ\_MON\_FACTOR[3:0] Note that the value set by the FREQ\_MON\_FACTOR[3:0] bits depends on the application. Table 5: Related Bit / Register in Chapter 3.5 | Bit | Register | Address (Hex) | |---------------------------------------------|----------------------------------------|----------------------| | BUCKET_SIZE_n_DATA[7:0] (n = 3) | BUCKET_SIZE_3_CNFG | 3F | | UPPER_THRESHOLD_n_DATA[7:0] (n = 3) | UPPER_THRESHOLD_3_CNFG | 3D | | LOWER_THRESHOLD_n_DATA[7:0] (n = 3) | LOWER_THRESHOLD_3_CNFG | 3E | | DECAY_RATE_n_DATA[1:0] (n = 3) | DECAY_RATE_3_CNFG | 40 | | BUCKET_SEL[1:0] | IN1_CNFG ~ IN5_CNFG | 16 ~ 17, 19 ~ 1A, 1F | | INn_NO_ACTIVITY_ALARM (1 $\leq$ n $\leq$ 5) | IN1_IN2_STS, IN3_IN4_STS, IN5_STS | 44~ 45, 48 | | INn_FREQ_HARD_ALARM (1 $\leq$ n $\leq$ 5) | 1101_1102_313, 1103_1104_313, 1103_313 | 44~ 45, 40 | | FREQ_MON_CLK | MON SW PBO CNFG | 0B | | FREQ_MON_HARD_EN | WON_SW_FBO_CNI G | OB | | ALL_FREQ_HARD_THRESHOLD[3:0] | ALL_FREQ_MON_THRESHOLD_CNFG | 2F | | FREQ_MON_FACTOR[3:0] | FREQ_MON_FACTOR_CNFG | 2E | | IN_NOISE_WINDOW | PHASE_MON_PBO_CNFG | 78 | | IN_FREQ_READ_CH[3:0] | IN_FREQ_READ_CH_CNFG | 41 | | IN_FREQ_VALUE[7:0] | IN_FREQ_READ_STS | 42 | #### 3.6 T0 / T4 DPLL INPUT CLOCK SELECTION An input clock is selected for T0 DPLL and for T4 DPLL respectively. For T0 path, the EXT\_SW bit and the T0\_INPUT\_SEL[3:0] bits determine the input clock selection, as shown in Table 6: Table 6: Input Clock Selection for T0 Path | Control Bits EXT_SW T0_INPUT_SEL[3:0] | | Input Clock Selection | | |----------------------------------------|-----------------|-----------------------|--| | | | | | | 0 | other than 0000 | Forced selection | | | U | 0000 | Automatic selection | | For T4 path, the T4 DPLL may lock to a T0 DPLL output or lock independently from T0 path, as determined by the T4\_LOCK\_T0 bit. When the T4 DPLL locks to the T0 DPLL output, the T4 selected input clock is a 77.76 MHz or 8 kHz signal from the T0 DPLL 77.76 MHz path (refer to Chapter 3.11.5.1 T0 Path), as determined by the T0\_FOR\_T4 bit. When the T4 path locks independently from the T0 path, the T4 DPLL input clock selection is determined by the T4\_INPUT\_SEL[3:0] bits. Refer to Table 7: Table 7: Input Clock Selection for T4 Path | Control Bits - T4_INPUT_SEL[3:0] | Input Clock Selection | |----------------------------------|-----------------------| | other than 0000 | Forced selection | | 0000 | Automatic selection | External Fast selection is done between IN1/IN3 and IN2/IN4 pairs. Forced selection is done by setting the related registers. Automatic selection is done based on the results of input clocks quality monitoring and the related registers configuration. The selected input clock is attempted to be locked in T0/T4 DPLL. #### 3.6.1 EXTERNAL FAST SELECTION (TO ONLY) The External Fast selection is supported by T0 path only. In External Fast selection, only IN1/IN3 and IN2/IN4 pairs are available for selection. Refer to Figure 5. The results of input clocks quality monitoring (refer to Chapter 3.5 Input Clock Quality Monitoring) do not affect input clock selection. The T0 input clock selection is determined by the FF\_SRCSW pin after reset (this pin determines the default value of the EXT\_SW bit during reset, refer to Chapter 2 Pin Description), the IN1\_SEL\_PRIORITY[3:0] bits and the IN2\_SEL\_PRIORITY[3:0] bits, as shown in Figure 5 and Table 8: Figure 5. External Fast Selection Table 8: External Fast Selection | Control Pin & Bits | | Selected Input Clock | | |------------------------|-----------------------|-----------------------|---------------------| | FF_SRCSW (after reset) | IN1_SEL_PRIORITY[3:0] | IN2_SEL_PRIORITY[3:0] | Science input clock | | high | 0000 | don't-care | IN3 | | nign | other than 0000 | uon t-carc | IN1 | | low | low don't-care - | 0000 | IN4 | | IOW | | other than 0000 | IN2 | #### 3.6.2 FORCED SELECTION In Forced selection, the selected input clock is set by the T0\_INPUT\_SEL[3:0] / T4\_INPUT\_SEL[3:0] bits. The results of input clocks quality monitoring (refer to Chapter 3.5 Input Clock Quality Monitoring) do not affect the input clock selection. #### 3.6.3 AUTOMATIC SELECTION In Automatic selection, the input clock selection is determined by its validity, priority and locking allowance configuration. The validity depends on the results of input clock quality monitoring (refer to Chapter 3.5 Input Clock Quality Monitoring). Locking allowance is configured by the corresponding INn\_VALID bit( $1 \le n \le 5$ ). Refer to Figure 6. In all the qualified input clocks, the one with the highest priority is selected. The priority is set by the corresponding INn\_SEL\_PRIORITY[3:0] bits ( $1 \le n \le 5$ ). If more than one qualified input clock INn is available and has the same priority, the input clock with the smallest 'n' is selected. Figure 6. Qualified Input Clocks for Automatic Selection Table 9: Related Bit / Register in Chapter 3.6 | Bit | Register | Address (Hex) | |--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------| | EXT_SW | MON_SW_PBO_CNFG | 0B | | T0_INPUT_SEL[3:0] | T0_INPUT_SEL_CNFG | 50 | | T4_LOCK_T0 | | | | T0_FOR_T4 | T4_INPUT_SEL_CNFG | 51 | | T4_INPUT_SEL[3:0] | | | | INn_SEL_PRIORITY[3:0] $(1 \le n \le 5)$ | IN1_IN2_SEL_PRIORITY_CNFG<br>IN3_IN4_SEL_PRIORITY_CNFG<br>IN5_SEL_PRIORITY_CNFG | 27 ~ 28, 2B | | INn_VALID $(1 \le n \le 5)$ | REMOTE_INPUT_VALID1_CNFG,<br>REMOTE_INPUT_VALID2_CNFG | 4C, 4D | | INn $(1 \le n \le 5)$ | INPUT_VALID1_STS, INPUT_VALID2_STS | 4A, 4B | | T4_T0_SEL | T4_T0_REG_SEL_CNFG | 07 | | Note: $^{\star}$ The setting in the 26 $^{\sim}$ 2C registers is either for T0 path or for T4 path, as | s determined by the T4_T0_SEL bit. | • | Functional Description 24 May 14, 2010 #### 3.7 SELECTED INPUT CLOCK MONITORING The quality of the selected input clock is always monitored (refer to Chapter 3.5 Input Clock Quality Monitoring) and the DPLL locking status is always monitored. #### 3.7.1 T0 / T4 DPLL LOCKING DETECTION The following events are always monitored: - Fast Loss: - Coarse Phase Loss: - Fine Phase Loss: - · Hard Limit Exceeding. #### 3.7.1.1 Fast Loss A fast loss is triggered when the selected input clock misses 2 consecutive clock cycles. It is cleared once an active clock edge is detected. For T0 path, the occurrence of the fast loss will result in T0 DPLL being unlocked if the FAST\_LOS\_SW bit is '1'. For T4 path, the occurrence of the fast loss will result in T4 DPLL being unlocked regardless of the FAST\_LOS\_SW bit. #### 3.7.1.2 Coarse Phase Loss The T0/T4 DPLL compares the selected input clock with the feed-back signal. If the phase-compared result exceeds the coarse phase limit, a coarse phase loss is triggered. It is cleared once the phase-compared result is within the coarse phase limit. When the selected input clock is of 2 kHz, 4 kHz or 8 kHz, the coarse phase limit depends on the MULTI\_PH\_8K\_4K\_2K\_EN bit, the WIDE\_EN bit and the PH\_LOS\_COARSE\_LIMT[3:0] bits. Refer to Table 10. When the selected input clock is of other frequencies than 2 kHz, 4 kHz and 8 kHz, the coarse phase limit depends on the WIDE\_EN bit and the PH\_LOS\_COARSE\_LIMT[3:0] bits. Refer to Table 11. Table 10: Coarse Phase Limit Programming (the selected input clock of 2 kHz, 4 kHz or 8 kHz) | MULTI_PH_8K_4K<br>_2K_EN | WIDE_EN | Coarse Phase Limit | |--------------------------|------------|-----------------------------------------| | 0 | don't-care | ±1 UI | | 1 | 0 | ±1 UI | | ' | 1 | set by the PH_LOS_COARSE_LIMT[3:0] bits | Table 11: Coarse Phase Limit Programming (the selected input clock of other than 2 kHz, 4 kHz and 8 kHz) | WIDE_EN | Coarse Phase Limit | |---------|-----------------------------------------| | 0 | ±1 UI | | 1 | set by the PH_LOS_COARSE_LIMT[3:0] bits | The occurrence of the coarse phase loss will result in T0/T4 DPLL being unlocked if the COARSE\_PH\_LOS\_LIMT\_EN bit is '1'. #### 3.7.1.3 Fine Phase Loss The T0/T4 DPLL compares the selected input clock with the feed-back signal. If the phase-compared result exceeds the fine phase limit programmed by the PH\_LOS\_FINE\_LIMT[2:0] bits, a fine phase loss is triggered. It is cleared once the phase-compared result is within the fine phase limit. The occurrence of the fine phase loss will result in T0/T4 DPLL being unlocked if the FINE\_PH\_LOS\_LIMT\_EN bit is '1'. #### 3.7.1.4 Hard Limit Exceeding Two limits are available for this monitoring. They are DPLL soft limit and DPLL hard limit. When the frequency of the DPLL output with respect to the master clock exceeds the DPLL soft / hard limit, a DPLL soft / hard alarm will be raised; the alarm is cleared once the frequency is within the corresponding limit. The occurrence of the DPLL soft alarm does not affect the T0/T4 DPLL locking status. The DPLL soft alarm is indicated by the corresponding T0\_DPLL\_SOFT\_FREQ\_ALARM / T4\_DPLL\_SOFT\_FREQ\_ALARM bit. The occurrence of the DPLL hard alarm will result in T0/T4 DPLL being unlocked if the FREQ\_LIMT\_PH\_LOS bit is '1'. The DPLL soft limit is set by the DPLL\_FREQ\_SOFT\_LIMT[6:0] bits and can be calculated as follows: DPLL Soft Limit (ppm) = DPLL\_FREQ\_SOFT\_LIMT[6:0] X 0.724 The DPLL hard limit is set by the DPLL\_FREQ\_HARD\_LIMT[15:0] bits and can be calculated as follows: DPLL Hard Limit (ppm) = DPLL\_FREQ\_HARD\_LIMT[15:0] X 0.0014 #### 3.7.2 LOCKING STATUS The DPLL locking status depends on the locking monitoring results. The DPLL is in locked state if none of the following events is triggered during 2 seconds; otherwise, the DPLL is unlocked. - Fast Loss (the FAST\_LOS\_SW bit is '1'); - Coarse Phase Loss (the COARSE\_PH\_LOS\_LIMT\_EN bit is '1'): - Fine Phase Loss (the FINE\_PH\_LOS\_LIMT\_EN bit is '1'); - DPLL Hard Alarm (the FREQ\_LIMT\_PH\_LOS bit is '1'). If the FAST\_LOS\_SW bit, the COARSE\_PH\_LOS\_LIMT\_EN bit, the FINE\_PH\_LOS\_LIMT\_EN bit or the FREQ\_LIMT\_PH\_LOS bit is '0', the DPLL locking status will not be affected even if the corresponding event is triggered. If all these bits are '0', the DPLL will be in locked state in 2 seconds. The DPLL locking status is indicated by the T0\_DPLL\_LOCK $\slash\hspace{-0.4em}I$ T4\_DPLL\_LOCK bit. The T4\_STS <sup>1</sup> bit will be set when the locking status of the T4 DPLL changes (from 'locked' to 'unlocked' or from 'unlocked' to 'locked'). If the T4\_STS <sup>2</sup> bit is '1', an interrupt will be generated. #### 3.7.3 PHASE LOCK ALARM (TO ONLY) A phase lock alarm will be raised when the selected input clock can not be locked in T0 DPLL within a certain period. This period can be calculated as follows: #### Period (sec.) = TIME\_OUT\_VALUE[5:0] X MULTI\_FACTOR[1:0] The phase lock alarm is indicated by the corresponding INn\_PH\_LOCK\_ALARM bit (1 $\leq$ n $\leq$ 5). The phase lock alarm can be cleared by the following two ways, as selected by the PH\_ALARM\_TIMEOUT bit: - Be cleared when a '1' is written to the corresponding INn\_PH\_LOCK\_ALARM bit; - Be cleared after the period (= TIME\_OUT\_VALUE[5:0] X MULTI\_FACTOR[1:0] in seconds) which starts from when the alarm is raised. The selected input clock with a phase lock alarm is disqualified for T0 DPLL locking. Note that no phase lock alarm is raised if the T4 selected input clock can not be locked. Table 12: Related Bit / Register in Chapter 3.7 | Bit | Register | Address (Hex) | | |-------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------|--| | FAST_LOS_SW | | | | | PH_LOS_FINE_LIMT[2:0] | PHASE_LOSS_FINE_LIMIT_CNFG | 5B * | | | FINE_PH_LOS_LIMT_EN | | | | | MULTI_PH_8K_4K_2K_EN | | | | | WIDE_EN | PHASE_LOSS_COARSE_LIMIT_CNFG | 5A * | | | PH_LOS_COARSE_LIMT[3:0] | THASE_E035_COARSE_EIMIT_CIVITO | JA. | | | COARSE_PH_LOS_LIMT_EN | | | | | T0_DPLL_SOFT_FREQ_ALARM | | | | | T4_DPLL_SOFT_FREQ_ALARM | OPERATING_STS | 52 | | | T0_DPLL_LOCK | — OF LRAING_313 | | | | T4_DPLL_LOCK | 7 | | | | DPLL_FREQ_SOFT_LIMT[6:0] | DPLL_FREQ_SOFT_LIMIT_CNFG | 65 | | | FREQ_LIMT_PH_LOS | DELLI KLQ_SOLI_LIIVIII_CIVI G | 05 | | | DPLL_FREQ_HARD_LIMT[15:0] | DPLL_FREQ_HARD_LIMIT[15:8]_CNFG,<br>DPLL_FREQ_HARD_LIMIT[7:0]_CNFG | 67, 66 | | | T4_STS <sup>1</sup> | INTERRUPTS3_STS | 0F | | | T4_STS <sup>2</sup> | INTERRUPTS3_ENABLE_CNFG | 12 | | | TIME_OUT_VALUE[5:0] | DUACE ALADM TIME OUT ONEC | 00 | | | MULTI_FACTOR[1:0] | PHASE_ALARM_TIME_OUT_CNFG | 08 | | | INn_PH_LOCK_ALARM (1 $\leq$ n $\leq$ 5) | IN1_IN2_STS, IN3_IN4_STS, IN5_STS | 44 ~ 45, 48 | | | PH_ALARM_TIMEOUT | INPUT_MODE_CNFG | 09 | | | T4_T0_SEL | T4_T0_REG_SEL_CNFG | 07 | | | ote: * The setting in the 5A and 5B registers is either for T0 path or for T4 | 4 path, as determined by the T4_T0_SEL bit. | | | #### 3.8 SELECTED INPUT CLOCK SWITCH If the input clock is selected by External Fast selection or by Forced selection, it can be switched by setting the related registers (refer to Chapter 3.6.1 External Fast Selection (T0 only) & Chapter 3.6.2 Forced Selection) any time. In this case, whether the input clock is qualified for DPLL locking does not affect the clock switch. If the T4 selected input clock is a T0 DPLL output, it can only be switched by setting the T0\_FOR\_T4 bit. When the input clock is selected by Automatic selection, the input clock switch depends on its validity, priority and locking allowance configuration. If the current selected input clock is disqualified, a new qualified input clock may be switched to. #### 3.8.1 INPUT CLOCK VALIDITY For all the input clocks, the validity depends on the results of input clock quality monitoring (refer to Chapter 3.5 Input Clock Quality Monitoring). When all of the following conditions are satisfied, the input clock is valid; otherwise, it is invalid. - No no-activity alarm (the INn\_NO\_ACTIVITY\_ALARM bit is '0'); - No frequency hard alarm (the INn\_FREQ\_HARD\_ALARM bit is '0'); - If the IN\_NOISE\_WINDOW bit is '1', all the edges of the input clock of 2 kHz, 4 kHz or 8 kHz drift inside ±5%; if the IN\_NOISE\_WINDOW bit is '0', this condition is ignored. The validity qualification of the T0 selected input clock is different from that of the T4 selected input clock. The validity qualification of the T4 selected input clock is the same as the above. The T0 selected input clock is valid when all of the above and the following conditions are satisfied: otherwise, it is invalid. - No phase lock alarm, i.e., the INn\_PH\_LOCK\_ALARM bit is '0'; - If the ULTR\_FAST\_SW bit is '1', the TO selected input clock misses less than (<) 2 consecutive clock cycles; if the ULTR\_FAST\_SW bit is '0', this condition is ignored. The validities of all the input clocks are indicated by the INn $^1$ bit (1 $\leq$ n $\leq$ 5). When the input clock validity changes (from 'valid' to 'invalid' or from 'invalid' to 'valid'), the INn $^2$ bit will be set. If the INn $^3$ bit is '1', an interrupt will be generated. When the T0 selected input clock has failed, i.e., the validity of the T0 selected input clock changes from 'valid' to 'invalid', the T0\_MAIN\_REF\_FAILED $^1$ bit will be set. If the T0\_MAIN\_REF\_FAILED $^2$ bit is '1', an interrupt will be generated. This interrupt can also be indicated by hardware - the TDO pin, as determined by the LOS\_FLAG\_TO\_TDO bit. When the TDO pin is used to indicate this interrupt, it will be set high when this interrupt is generated and will remain high until this interrupt is cleared. #### 3.8.2 SELECTED INPUT CLOCK SWITCH When the device is configured as Automatic input clock selection, T0 input clock switch is different from T4 input clock switch. For T0 path, Revertive and Non-Revertive switches are supported, as selected by the REVERTIVE\_MODE bit. For T4 path, only Revertive switch is supported. The difference between Revertive and Non-Revertive switches is that whether the selected input clock is switched when another qualified input clock with a higher priority than the current selected input clock is available for selection. In Non-Revertive switch, input clock switch is minimized. Conditions of the qualified input clocks available for T0 selection are different from that for T4 selection, as shown in Table 13: Table 13: Conditions of Qualified Input Clocks Available for T0 & T4 Selection Conditions of Qualified Input Clocks Available for T0 & T4 Selection | T0 | <ul> <li>Valid, i.e., the INn <sup>1</sup> bit is '1';</li> <li>Priority enabled, i.e., the corresponding INn_SEL_PRIORITY[3:0] bits are not '0000';</li> <li>Locking to the input clock is allowed, i.e., the corresponding INn_VALID bit is '0'.</li> </ul> | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T4 | <ul> <li>Valid (all the validity conditions listed in Chapter 3.8.1 Input Clock Validity are satisfied);</li> <li>Priority enabled, i.e., the corresponding INn_SEL_PRIORITY[3:0] bits are not '0000';</li> <li>Locking to the input clock is allowed, i.e., the corresponding INn_VALID</li> </ul> | The input clock is disqualified if any of the above conditions is not satisfied. In summary, the selected input clock can be switched by: - External Fast selection (supported by T0 path only); - Forced selection: bit is '0'. - Revertive switch; - Non-Revertive switch (supported by T0 path only); - T4 DPLL locked to T0 DPLL output (supported by T4 path only). #### 3.8.2.1 Revertive Switch In Revertive switch, the selected input clock is switched when another qualified input clock with a higher priority than the current selected input clock is available. The selected input clock is switched if any of the following is satisfied: - the selected input clock is disqualified; - another qualified input clock with a higher priority than the selected input clock is available. A qualified input clock with the highest priority is selected by revertive switch. If more than one qualified input clock INn is available and has the same priority, the input clock with the smallest 'n' is selected. #### 3.8.2.2 Non-Revertive Switch (T0 only) In Non-Revertive switch, the T0 selected input clock is not switched when another qualified input clock with a higher priority than the current selected input clock is available. In this case, the selected input clock is switched and a qualified input clock with the highest priority is selected only when the T0 selected input clock is disqualified. If more than one qualified input clock is available and has the same priority, the input clock with the smallest 'n' is selected. #### 3.8.3 SELECTED / QUALIFIED INPUT CLOCKS INDICATION The selected input clock is indicated by the CURRENTLY\_SELECTED\_INPUT[3:0] bits. Note if the T4 selected input clock is a T0 DPLL output, it can not be indicated by these bits. The qualified input clocks with the three highest priorities are indicated by HIGHEST\_PRIORITY\_VALIDATED[3:0] bits, the SECOND\_PRIORITY\_VALIDATED[3:0] bits and the THIRD\_PRIORITY\_VALIDATED[3:0] bits respectively. If more than one input clock INn has the same priority, the input clock with the smallest 'n' is indicated by the HIGHEST\_PRIORITY\_VALIDATED[3:0] bits. When the device is configured in Automatic selection and Revertive switch is enabled, the input clock indicated by the CURRENTLY\_SELECTED\_INPUT[3:0] bits is the same as the one indicated by the HIGHEST\_PRIORITY\_VALIDATED[3:0] bits; otherwise, they are not the same. When all the input clocks for T4 path become unqualified, the INPUT\_TO\_T4 <sup>1</sup> bit will be set. If the INPUT\_TO\_T4 <sup>2</sup> bit is '1', an interrupt will be generated. Table 14: Related Bit / Register in Chapter 3.8 | Bit | Register | Address (Hex) | |-----------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------| | T0_FOR_T4 | T4_INPUT_SEL_CNFG | 51 | | INn $^{1}$ (1 $\leq$ n $\leq$ 5) | INPUT_VALID1_STS, INPUT_VALID2_STS | 4A, 4B | | INn $^{2}$ (1 $\leq$ n $\leq$ 5) | INTERRUPTS1_STS, INTERRUPTS2_STS | 0D, 0E | | INn $^{3}$ (1 $\leq$ n $\leq$ 5) | INTERRUPTS1_ENABLE_CNFG, INTERRUPTS2_ENABLE_CNFG | 10, 11 | | INn_NO_ACTIVITY_ALARM (1 $\leq$ n $\leq$ 5) | | | | INn_FREQ_HARD_ALARM (1 $\leq$ n $\leq$ 5) | IN1_IN2_STS, IN3_IN4_STS, IN5_STS | 44 ~ 45, 48 | | INn_PH_LOCK_ALARM (1 $\leq$ n $\leq$ 5) | 1 | | | IN_NOISE_WINDOW | PHASE_MON_PBO_CNFG | 78 | | ULTR_FAST_SW | MON_SW_PBO_CNFG | 0B | | LOS_FLAG_TO_TDO | - WON_SW_1 BO_CNI G | | | T0_MAIN_REF_FAILED <sup>1</sup> | INTERRUPTS2_STS | 0E | | T0_MAIN_REF_FAILED <sup>2</sup> | INTERRUPTS2_ENABLE_CNFG | 11 | | INPUT_TO_T4 <sup>1</sup> | INTERRUPTS3_STS | 0F | | INPUT_TO_T4 <sup>2</sup> | INTERRUPTS3_ENABLE_CNFG | 12 | | REVERTIVE_MODE | INPUT_MODE_CNFG | 09 | | INn_SEL_PRIORITY[3:0] $(1 \le n \le 5)$ | IN1_IN2_SEL_PRIORITY_CNFG, IN3_IN4_SEL_PRIORITY_CNFG, IN5_SEL_PRIORITY_CNFG | 27 ~ 28, 2B | | INn_VALID (1 $\leq$ n $\leq$ 5) | REMOTE_INPUT_VALID1_CNFG, REMOTE_INPUT_VALID2_CNFG | 4C, 4D | | CURRENTLY_SELECTED_INPUT[3:0] | PRIORITY TABLE1 STS | 4E * | | HIGHEST_PRIORITY_VALIDATED[3:0] | - FRIORITI_IABLE1_313 | | | SECOND_PRIORITY_VALIDATED[3:0] | PRIORITY_TABLE2_STS | 4F * | | THIRD_PRIORITY_VALIDATED[3:0] | | | | T4_T0_SEL | T4_T0_REG_SEL_CNFG | 07 | | Note: * The setting in the 26 ~ 2C, 4E and 4F registers is either for | TO path or for T4 path, as determined by the T4_T0_SEL bit. | | Functional Description 28 May 14, 2010 # 3.9 SELECTED INPUT CLOCK STATUS VS. DPLL OPERATING MODE The operating modes supported by T0 DPLL are more complex than the ones supported by T4 DPLL for T0 path is the main one. T0 DPLL supports three primary operating modes: Free-Run, Locked and Holdover, and three secondary, temporary operating modes: Pre-Locked, Pre-Locked2 and Lost-Phase. T4 DPLL supports three operating modes: Free-Run, Locked and Holdover. The operating modes of T0 DPLL and T4 DPLL can be switched automatically or by force, as controlled by the T0\_OPERATING\_MODE[2:0] / T4\_OPERATING\_MODE[2:0] bits respectively. When the operating mode is switched by force, the operating mode switch is under external control and the status of the selected input clock takes no effect to the operating mode selection. The forced operating mode switch is applicable for special cases, such as testing. When the operating mode is switched automatically, the internal state machines for T0 and for T4 automatically determine the operating mode respectively. ### 3.9.1 TO SELECTED INPUT CLOCK VS. DPLL OPERATING MODE The T0 DPLL operating mode is controlled by the T0\_OPERATING\_MODE[2:0] bits, as shown in Table 15: Table 15: T0 DPLL Operating Mode Control | T0_OPERATING_MODE[2:0] | T0 DPLL Operating Mode | |------------------------|------------------------| | 000 | Automatic | | 001 | Forced - Free-Run | | 010 | Forced - Holdover | | 100 | Forced - Locked | | 101 | Forced - Pre-Locked2 | | 110 | Forced - Pre-Locked | | 111 | Forced - Lost-Phase | When the operating mode is switched automatically, the operation of the internal state machine is shown in Figure 7. Whether the operating mode is under external control or is switched automatically, the current operating mode is always indicated by the T0\_DPLL\_OPERATING\_MODE[2:0] bits. When the operating mode switches, the T0\_OPERATING\_MODE <sup>1</sup> bit will be set. If the T0\_OPERATING\_MODE <sup>2</sup> bit is '1', an interrupt will be generated. Figure 7. T0 Selected Input Clock vs. DPLL Automatic Operating Mode #### Notes to Figure 7: - 1. Reset. - 2. An input clock is selected. - 3. The TO selected input clock is disqualified AND No qualified input clock is available. - 4. The TO selected input clock is switched to another one. - 5. The TO selected input clock is locked (the TO\_DPLL\_LOCK bit is '1'). - 6. The TO selected input clock is disqualified AND No qualified input clock is available. - 7. The TO selected input clock is unlocked (the TO\_DPLL\_LOCK bit is '0'). - 8. The TO selected input clock is locked again (the TO\_DPLL\_LOCK bit is '1'). - 9. The TO selected input clock is switched to another one. - 10. The TO selected input clock is locked (the TO\_DPLL\_LOCK bit is '1'). - 11. The TO selected input clock is disqualified AND No qualified input clock is available. - 12. The TO selected input clock is switched to another one. - 13. The TO selected input clock is disqualified AND No qualified input clock is available. - 14. An input clock is selected. - 15. The TO selected input clock is switched to another one. Functional Description 30 May 14, 2010 The causes of Item 4, 9, 12, 15 - 'the T0 selected input clock is switched to another one' - are: (The T0 selected input clock is disqualified **AND** Another input clock is switched to) **OR** (In Revertive switch, a qualified input clock with a higher priority is switched to) **OR** (The T0 selected input clock is switched to another one by External Fast selection or Forced selection). Refer to Table 13 for details about the input clock qualification for T0 path. ## 3.9.2 T4 SELECTED INPUT CLOCK VS. DPLL OPERATING MODE The T4 DPLL operating mode is controlled by the T4\_OPERATING\_MODE[2:0] bits, as shown in Table 16: Table 16: T4 DPLL Operating Mode Control | T4_OPERATING_MODE[2:0] | T4 DPLL Operating Mode | |------------------------|------------------------| | 000 | Automatic | | 001 | Forced - Free-Run | | 010 | Forced - Holdover | | 100 | Forced - Locked | When the operating mode is switched automatically, the operation of the internal state machine is shown in Figure 8: Figure 8. T4 Selected Input Clock vs. DPLL Automatic Operating Mode Notes to Figure 8: - 1. Reset. - 2. An input clock is selected. - 3. (The T4 selected input clock is disqualified) **OR** (A qualified input clock with a higher priority is switched to) **OR** (The T4 selected input clock is switched to another one by Forced selection) **OR** (When T4 DPLL locks to the T0 DPLL output, the T4 selected input clock is switched by setting the T0\_FOR\_T4 bit). - 4. An input clock is selected. - 5. No input clock is selected. Refer to Table 13 for details about the input clock qualification for T4 path. Table 17: Related Bit / Register in Chapter 3.9 | Bit | Register | Address<br>(Hex) | |-------------------------------------------------|-------------------------|------------------| | T0_OPERATING_MODE[2:0] | T0_OPERATING_MODE_CNFG | 53 | | T4_OPERATING_MODE[2:0] | T4_OPERATING_MODE_CNFG | 54 | | T0_DPLL_OPERATING_MOD<br>E[2:0]<br>T0_DPLL_LOCK | OPERATING_STS | 52 | | T0_OPERATING_MODE <sup>1</sup> | INTERRUPTS2_STS | 0E | | T0_OPERATING_MODE <sup>2</sup> | INTERRUPTS2_ENABLE_CNFG | 11 | | T0_FOR_T4 | T4_INPUT_SEL_CNFG | 51 | #### 3.10 T0 / T4 DPLL OPERATING MODE The T0/T4 DPLL gives a stable performance in different applications without being affected by operating conditions or silicon process variations. It integrates a PFD (Phase & Frequency Detector), a LPF (Low Pass Filter) and a DCO (Digital Controlled Oscillator), which form a closed loop. If no input clock is selected, the loop is not closed, and the PFD and LPF do not function. The PFD detects the phase error, including the fast loss, coarse phase loss and fine phase loss (refer to Chapter 3.7.1.1 Fast Loss to Chapter 3.7.1.3 Fine Phase Loss). The averaged phase error of the T0/T4 DPLL feedback with respect to the selected input clock is indicated by the CURRENT\_PH\_DATA[15:0] bits. It can be calculated as follows: #### Averaged Phase Error (ns) = CURRENT\_PH\_DATA[15:0] X 0.61 The LPF filters jitters. Its 3 dB bandwidth and damping factor are programmable. A range of bandwidths and damping factors can be set to meet different application requirements. Generally, the lower the damping factor is, the longer the locking time is and the more the gain is. The DCO controls the DPLL output. The frequency of the DPLL output is always multiplied on the basis of the master clock. The phase and frequency offset of the DPLL output may be locked to those of the selected input clock. The current frequency offset with respect to the master clock is indicated by the CURRENT\_DPLL\_FREQ[23:0] bits, and can be calculated as follows: Current Frequency Offset (ppm) = CURRENT\_DPLL\_FREQ[23:0] X 0.000011 #### 3.10.1 TO DPLL OPERATING MODE The T0 DPLL loop is closed except in Free-Run mode and Holdover mode For a closed loop, different bandwidths and damping factors can be used depending on DPLL locking stages: starting, acquisition and locked. In the first two seconds when the T0 DPLL attempts to lock to the selected input clock, the starting bandwidth and damping factor are used. They are set by the T0\_DPLL\_START\_BW[4:0] bits and the T0\_DPLL\_START\_DAMPING[2:0] bits respectively. During the acquisition, the acquisition bandwidth and damping factor are used. They are set by the T0\_DPLL\_ACQ\_BW[4:0] bits and the T0\_DPLL\_ACQ\_DAMPING[2:0] bits respectively. When the T0 selected input clock is locked, the locked bandwidth and damping factor are used. They are set by the T0\_DPLL\_LOCKED\_BW[4:0] bits and the T0\_DPLL\_LOCKED\_DAMPING[2:0] bits respectively. The corresponding bandwidth and damping factor are used when the T0 DPLL operates in different DPLL locking stages: starting, acquisition and locked, as controlled by the device automatically. Only the locked bandwidth and damping factor can be used regardless of the T0 DPLL locking stage, as controlled by the AUTO\_BW\_SEL bit. #### 3.10.1.1 Free-Run Mode In Free-Run mode, the T0 DPLL output refers to the master clock and is not affected by any input clock. The accuracy of the T0 DPLL output is equal to that of the master clock. #### 3.10.1.2 Pre-Locked Mode In Pre-Locked mode, the T0 DPLL output attempts to track the selected input clock. The Pre-Locked mode is a secondary, temporary mode. #### 3.10.1.3 Locked Mode In Locked mode, the T0 selected input clock is locked. The phase and frequency offset of the T0 DPLL output track those of the T0 selected input clock. In this mode, if the T0 selected input clock is in fast loss status and the FAST\_LOS\_SW bit is '1', the T0 DPLL is unlocked (refer to Chapter 3.7.1.1 Fast Loss) and will enter Lost-Phase mode when the operating mode is switched automatically; if the T0 selected input clock is in fast loss status and the FAST\_LOS\_SW bit is '0', the T0 DPLL locking status is not affected and the T0 DPLL will enter Temp-Holdover mode automatically. #### 3.10.1.3.1 Temp-Holdover Mode The T0 DPLL will automatically enter Temp-Holdover mode with a selected input clock switch or no qualified input clock available when the operating mode switch is under external control. In Temp-Holdover mode, the T0 DPLL has temporarily lost the selected input clock. The T0 DPLL operation in Temp-Holdover mode and that in Holdover mode are alike (refer to Chapter 3.10.1.5 Holdover Mode) except the frequency offset acquiring methods. See Chapter 3.10.1.5 Holdover Mode for details about the methods. The method is selected by the TEMP\_HOLDOVER\_MODE[1:0] bits, as shown in Table 18: Table 18: Frequency Offset Control in Temp-Holdover Mode | TEMP_HOLDOVER_MODE[1:0] | Frequency Offset Acquiring Method | |-------------------------|----------------------------------------| | 00 | the same as that used in Holdover mode | | 01 | Automatic Instantaneous | | 10 | Automatic Fast Averaged | | 11 | Automatic Slow Averaged | The device automatically controls the T0 DPLL to exit from Temp-Holdover mode. #### 3.10.1.4 Lost-Phase Mode In Lost-Phase mode, the T0 DPLL output attempts to track the selected input clock. The Lost-Phase mode is a secondary, temporary mode. #### 3.10.1.5 Holdover Mode In Holdover mode, the T0 DPLL resorts to the stored frequency data acquired in Locked mode to control its output. The T0 DPLL output is not phase locked to any input clock. The frequency offset acquiring method is selected by the MAN\_HOLDOVER bit, the AUTO\_AVG bit and the FAST\_AVG bit, as shown in Table 19: Table 19: Frequency Offset Control in Holdover Mode | MAN_HOLDOVER | AUTO_AVG | FAST_AVG | Frequency Offset Acquiring Method | |--------------|------------|------------|-----------------------------------| | | 0 | don't-care | Automatic Instantaneous | | 0 | 1 | 0 | Automatic Slow Averaged | | | ı | 1 | Automatic Fast Averaged | | 1 | don't-care | | Manual | #### 3.10.1.5.1 Automatic Instantaneous By this method, the T0 DPLL freezes at the operating frequency when it enters Holdover mode. The accuracy is 4.4X10<sup>-8</sup> ppm. #### 3.10.1.5.2 Automatic Slow Averaged By this method, an internal IIR (Infinite Impulse Response) filter is employed to get the frequency offset. The IIR filter gives a 3 dB attenuation point corresponding to a period of 110 minutes. The accuracy is $1.1 \times 10^{-5}$ ppm. #### 3.10.1.5.3 Automatic Fast Averaged By this method, an internal IIR (Infinite Impulse Response) filter is employed to get the frequency offset. The IIR filter gives a 3 dB attenuation point corresponding to a period of 8 minutes. The accuracy is 1.1X10<sup>-5</sup> ppm. #### 3.10.1.5.4 Manual By this method, the frequency offset is set by the T0\_HOLDOVER\_FREQ[23:0] bits. The accuracy is 1.1X10<sup>-5</sup> ppm. The frequency offset of the T0 DPLL output is indicated by the CURRENT\_DPLL\_FREQ[23:0] bits. The device provides a reference for the value to be written to the T0\_HOLDOVER\_FREQ[23:0] bits. The value to be written can refer to the value read from the CURRENT\_DPLL\_FREQ[23:0] bits or the T0\_HOLDOVER\_FREQ[23:0] bits (refer to Chapter 3.10.1.5.5 Holdover Frequency Offset Read); or then be processed by external software filtering. #### 3.10.1.5.5 Holdover Frequency Offset Read The offset value, which is acquired by Automatic Slow Averaged, Automatic Fast Averaged and is set by related register bits, can be read from the T0\_HOLDOVER\_FREQ[23:0] bits by setting the READ\_AVG bit and the FAST\_AVG bit, as shown in Table 20. Table 20: Holdover Frequency Offset Read | READ_AVG | FAST_AVG | Offset Value Read from<br>T0_HOLDOVER_FREQ[23:0] | |----------|------------|-------------------------------------------------------------------------------------------| | 0 | don't-care | The value is equal to the one written to. | | 0 | | The value is acquired by Automatic Slow Averaged method, not equal to the one written to. | | , | 1 | The value is acquired by Automatic Fast Averaged method, not equal to the one written to. | The frequency offset in ppm is calculated as follows: Holdover Frequency Offset (ppm) = T0\_HOLDOVER\_FREQ[23:0] X 0.000011 #### 3.10.1.6 Pre-Locked2 Mode In Pre-Locked2 mode, the T0 DPLL output attempts to track the selected input clock. The Pre-Locked2 mode is a secondary, temporary mode. #### 3.10.2 T4 DPLL OPERATING MODE The T4 path is simpler compared with the T0 path. #### 3.10.2.1 Free-Run Mode In Free-Run mode, the T4 DPLL output refers to the master clock and is affected by any input clock. The accuracy of the T4 DPLL output is equal to that of the master clock. #### 3.10.2.2 Locked Mode In Locked mode, the T4 selected input clock may be locked in the T4 DPLL. When the T4 selected input clock is locked, the phase and frequency offset of the T4 DPLL output track those of the T4 selected input clock; when unlocked, the phase and frequency offset of the T4 DPLL output attempt to track those of the selected input clock. The T4 DPLL loop is closed in Locked mode. Its bandwidth and damping factor are set by the T4\_DPLL\_LOCKED\_BW[1:0] bits and the T4\_DPLL\_LOCKED\_DAMPING[2:0] bits respectively. #### 3.10.2.3 Holdover Mode In Holdover mode, the T4 DPLL resorts to the stored frequency data acquired in Locked mode to control its output. The T4 DPLL output is not phase locked to any input clock. The T4 DPLL freezes at the operating frequency when it enters Holdover mode. The accuracy is $4.4 \times 10^{-8}$ ppm. Table 21: Related Bit / Register in Chapter 3.10 | Bit | Register | Address (Hex) | |------------------------------------------------|------------------------------------------------------------------------------------------|------------------| | CURRENT_PH_DATA[15:0] | CURRENT_DPLL_PHASE[15:8]_STS, CURRENT_DPLL_PHASE[7:0]_STS | 69 *, 68 * | | CURRENT_DPLL_FREQ[23:0] | CURRENT_DPLL_FREQ[23:16]_STS, CURRENT_DPLL_FREQ[15:8]_STS, CURRENT_DPLL_FREQ[7:0]_STS | 64 *, 63 *, 62 * | | T0_DPLL_START_BW[4:0] | TO DPLL START BW DAMPING CNFG | 56 | | T0_DPLL_START_DAMPING[2:0] | .0_5, 22_6,, 5, | 00 | | T0_DPLL_ACQ_BW[4:0] | TO DPLL ACQ BW DAMPING CNFG | 57 | | T0_DPLL_ACQ_DAMPING[2:0] | 10_DI EE_/10Q_DW_D/WII 1110_0/111 0 | 57 | | T0_DPLL_LOCKED_BW[4:0] | T0_DPLL_LOCKED_BW_DAMPING_CNFG | 58 | | T0_DPLL_LOCKED_DAMPING[2:0] | TO_DI EL_LOCKED_DW_DAWI INO_CIVI O | | | AUTO_BW_SEL | T0_BW_OVERSHOOT_CNFG | 59 | | FAST_LOS_SW | PHASE_LOSS_FINE_LIMIT_CNFG | 5B * | | TEMP_HOLDOVER_MODE[1:0] | | | | MAN_HOLDOVER | | | | AUTO_AVG | T0_HOLDOVER_MODE_CNFG | 5C | | FAST_AVG | | | | READ_AVG | | | | T0_HOLDOVER_FREQ[23:0] | T0_HOLDOVER_FREQ[23:16]_CNFG, T0_HOLDOVER_FREQ[15:8]_CNFG,<br>T0_HOLDOVER_FREQ[7:0]_CNFG | 5F, 5E, 5D | | T4_DPLL_LOCKED_BW[1:0] | T4_DPLL_LOCKED_BW_DAMPING_CNFG | 61 | | T4_DPLL_LOCKED_DAMPING[2:0] | 14_DI EL_LOCKED_DVV_DAIVII IIVO_CIVI G | 01 | | T4_T0_SEL | T4_T0_REG_SEL_CNFG | 07 | | Note: * The setting in the 5B, 62 ~ 64, 68 and | 69 registers is either for T0 path or for T4 path, as determined by the T4_T0_SEL bit. | · | #### 3.11 T0 / T4 DPLL OUTPUT The DPLL output is locked to the selected input clock. According to the phase-compared result of the feedback and the selected input clock, and the DPLL output frequency offset, the PFD output is limited and the DPLL output is frequency offset limited. #### 3.11.1 PFD OUTPUT LIMIT The PFD output is limited to be within $\pm 1$ UI or within the coarse phase limit (refer to Chapter 3.7.1.2 Coarse Phase Loss), as determined by the MULTI\_PH\_APP bit. #### 3.11.2 FREQUENCY OFFSET LIMIT The DPLL output is limited to be within the DPLL hard limit (refer to Chapter 3.7.1.4 Hard Limit Exceeding). For T0 DPLL, the integral path value can be frozen when the DPLL hard limit is reached. This function, enabled by the T0\_LIMT bit, will minimize the subsequent overshoot when T0 DPLL is pulling in. #### 3.11.3 PBO (T0 ONLY) The PBO function is only supported by the T0 path. When a PBO event is triggered, the phase offset of the selected input clock with respect to the T0 DPLL output is measured. The device then automatically accounts for the measured phase offset and compensates an appropriate phase offset into the DPLL output so that the phase transients on the T0 DPLL output are minimized. A PBO event is triggered if any one of the following conditions occurs: - T0 selected input clock switches (the PBO\_EN bit is '1'); - TO DPLL exits from Holdover mode or Free-Run mode (the PBO\_EN bit is '1'); - Phase-time changes on the T0 selected input clock are greater than a programmable limit over an interval of less than 0.1 seconds (the PH\_MON\_PBO\_EN bit is '1'). For the first two conditions, the phase transients on the T0 DPLL output are minimized to be no more than 0.61 ns with PBO. The PBO can also be frozen at the current phase offset by setting the PBO\_FREZ bit. When the PBO is frozen, the device will ignore any further PBO events triggered by the above two conditions, and maintain the current phase offset. When the PBO is disabled, there may be a phase shift on the T0 DPLL output and the T0 DPLL output tracks back to 0 degree phase offset with respect to the T0 selected input clock. The last condition is specially for stratum 2 and 3E clocks. The PBO requirement specified in the Telcordia GR-1244-CORE is: 'Input phase-time changes of 3.5 $\mu$ s or greater over an interval of less than 0.1 seconds or less shall be built-out by stratum 2 and 3E clocks to reduce the resulting clock phase-time change to less than 50 ns. Phase-time changes of 1.0 $\mu$ s or less over an interval of 0.1 seconds shall not be built-out.' Based on this requirement, phase-time changes of more than 1.0 $\mu$ s but less than 3.5 $\mu$ s that occur over an interval of less than 0.1 seconds may or may not be built-out. An integrated Phase Transient Monitor can be enabled by the PH\_MON\_EN bit to monitor the phase-time changes on the T0 selected input clock. When the phase-time changes are greater than a limit over an interval of less than 0.1 seconds, a PBO event is triggered and the phase transients on the DPLL output are absorbed. The limit is programmed by the PH\_TR\_MON\_LIMT[3:0] bits, and can be calculated as follows: #### Limit (ns) = (PH\_TR\_MON\_LIMT[3:0] + 7) X 156 The phase offset induced by PBO will never result in a coarse or fine phase loss. #### 3.11.4 PHASE OFFSET SELECTION (TO ONLY) The phase offset of the T0 selected input clock with respect to the T0 DPLL output can be adjusted. If the device is configured as the Master, the PH\_OFFSET\_EN bit determines whether the input-to-output phase offset is enabled; if the device is configured as the Slave, the input-to-output phase offset is always enabled. If enabled, the input-to-output phase offset can be adjusted by setting the PH\_OFFSET[9:0] bits. The input-to-output phase offset can be calculated as follows: Phase Offset (ns) = PH\_OFFSET[9:0] X 0.61 #### 3.11.5 FOUR PATHS OF TO / T4 DPLL OUTPUTS The T0 DPLL output and the T4 DPLL output are phase aligned with the T0 selected input clock and the T4 selected input clock respectively every 125 µs period. Each DPLL has four output paths. #### 3.11.5.1 T0 Path The four paths for T0 DPLL output are as follows: - 77.76 MHz path outputs a 77.76 MHz clock; - 16E1/16T1 path outputs a 16E1 or 16T1 clock, as selected by the IN\_SONET\_SDH bit; - ETH/OBSAI/16E1/16T1 path outputs a ETH, OBSAI, 16E1 or 16T1 clock, as selected by the T0\_ETH\_OBSAI\_16E1\_16T1\_ SEL[1:0] bits; - 12E1/24T1/E3/T3 path outputs a 12E1, 24T1, E3 or T3 clock, as selected by the T0\_12E1\_24T1\_E3\_T3\_SEL[1:0] bits. T0 selected input clock is compared with a T0 DPLL output for DPLL locking. The output can only be derived from the 77.76 MHz path or the 16E1/16T1 path. The output path is automatically selected and the output is automatically divided to get the same frequency as the T0 selected input clock. The T0 DPLL 77.76 MHz output or an 8 kHz signal derived from it can be provided for the T4 DPLL input clock selection (refer to Chapter 3.6 T0 / T4 DPLL Input Clock Selection). TO DPLL outputs are provided for T0/T4 APLL or device output process. #### 3.11.5.2 T4 Path The four paths for T4 DPLL output are as follows: - 77.76 MHz path outputs a 77.76 MHz clock; - 16E1/16T1 path outputs a 16E1 or 16T1 clock, as selected by the IN\_SONET\_SDH bit; - GSM/GPS/16E1/16T1 path outputs a GSM, GPS, 16E1 or 16T1 clock, as selected by the T4\_GSM\_GPS\_16E1\_16T1\_ SEL[1:0] bits; - 12E1/24T1/E3/T3 path outputs a 12E1, 24T1, E3 or T3 clock, as selected by the T4\_12E1\_24T1\_E3\_T3\_SEL[1:0] bits. T4 selected input clock is compared with a T4 DPLL output for DPLL locking. The output can be derived from the 77.76 MHz path or the 16E1/16T1 path. In this case, the output path is automatically selected and the output is automatically divided to get the same frequency as the T4 selected input clock. In addition, T4 selected input clock is compared with the T0 selected input clock to get the phase difference between T0 and T4 selected input clocks, as determined by the T4\_TEST\_T0\_PH bit. T4 DPLL outputs are provided for T0/T4 APLL or device output process. Table 22: Related Bit / Register in Chapter 3.11 | Bit | Register | Address (Hex) | |------------------------------------------------------------------------------|------------------------------------------------|---------------| | MULTI_PH_APP | PHASE_LOSS_COARSE_LIMIT_CNFG | 5A * | | T0_LIMT | T0_BW_OVERSHOOT_CNFG | 59 | | PBO_EN | MON SW PBO CNFG | 0B | | PBO_FREZ | INION_SW_FBO_CIVI G | | | PH_MON_PBO_EN | | | | PH_MON_EN | PHASE_MON_PBO_CNFG | 78 | | PH_TR_MON_LIMT[3:0] | | | | PH_OFFSET_EN | PHASE_OFFSET[9:8]_CNFG | 7B | | PH_OFFSET[9:0] | PHASE_OFFSET[9:8]_CNFG, PHASE_OFFSET[7:0]_CNFG | 7B, 7A | | IN_SONET_SDH | INPUT_MODE_CNFG | 09 | | T0_ETH_OBSAI_16E1_16T1_SEL[1:0] | TO DPLL APLL PATH CNFG | 55 | | T0_12E1_24T1_E3_T3_SEL[1:0] | TO_DPLL_APLL_PATH_CNPG | | | T4_GSM_GPS_16E1_16T1_SEL[1:0] | TA DDLL ADLL DATIL CNEC | 60 | | T4_12E1_24T1_E3_T3_SEL[1:0] | T4_DPLL_APLL_PATH_CNFG | | | T4_TEST_T0_PH | T4_INPUT_SEL_CNFG | 51 | | T4_T0_SEL | T4_T0_REG_SEL_CNFG | 07 | | Note: * The setting in the 5A register is either for T0 path or for T4 path, | as determined by the T4_T0_SEL bit. | <u>'</u> | #### 3.12 T0 / T4 APLL A TO APLL and a T4 APLL are provided for a better jitter and wander performance of the device output clocks. The bandwidths of the T0/T4 APLL are set by the T0\_APLL\_BW[1:0] / T4\_APLL\_BW[1:0] bits respectively. The lower the bandwidth is, the better the jitter and wander performance of the T0/T4 APLL output are. The input of the T0/T4 APLL can be derived from one of the T0 and T4 DPLL outputs, as selected by the T0\_APLL\_PATH[3:0] / T4\_APLL\_PATH[3:0] bits respectively. Both the APLL and DPLL outputs are provided for selection for the device output. Table 23: Related Bit / Register in Chapter 3.12 | Bit | Register | Address (Hex) | |---------------------------------|------------------------|---------------| | T0_APLL_BW[1:0] T4_APLL_BW[1:0] | T0_T4_APLL_BW_CNFG | 6A | | T0_APLL_PATH[3:0] | T0_DPLL_APLL_PATH_CNFG | 55 | | T4_APLL_PATH[3:0] | T4_DPLL_APLL_PATH_CNFG | 60 | #### 3.13 OUTPUT CLOCKS & FRAME SYNC SIGNALS The device supports 5 output clocks and 2 frame sync output signals altogether. #### 3.13.1 OUTPUT CLOCKS The device provides 5 output clocks. According to the output port technology, the output ports support the following technologies: - · PECL/LVDS; - · CMOS. OUT1 ~ OUT3 output CMOS signals. OUT4 and OUT5 output PECL or LVDS signals, as selected by the OUT4\_PECL\_LVDS bit and the OUT5\_PECL\_LVDS bit respectively. The outputs on OUT1 ~ OUT5 are variable, depending on the signals derived from the T0/T4 DPLL and T0/T4 APLL outputs, and the corresponding OUTn\_PATH\_SEL[3:0] bits (1 $\leq$ n $\leq$ 5). The derived signal can be from the T0/T4 DPLL and T0/T4 APLL outputs, as selected by the corresponding OUTn\_PATH\_SEL[3:0] bits (1 $\leq$ n $\leq$ 5). If the signal is derived from one of the T0/T4 DPLL outputs, please refer to Table 24 for the output frequency. If the signal is derived from the T0/T4 APLL output, please refer to Table 25~Table 27 for the output frequency. The outputs on OUT1 to OUT5 can be inverted, as determined by the corresponding OUTn\_INV bit $(1 \le n \le 5)$ . All the output clocks derived from T0/T4 selected input clock are aligned with the T0/T4 selected input clock respectively every 125 $\mu s$ period. Table 24: Outputs on OUT1 ~ OUT5 if Derived from T0/T4 DPLL Outputs | OUTn_DIVIDER[3:0] | | | outp | uts on OUT1 | ~ OUT5 if der | ived from T0 | /T4 DPLL ou | tputs <sup>2</sup> | | | |--------------------|-----------|------|------|-------------|------------------|-----------------|-------------|--------------------|----------------------|-----------------| | (Output Divider) 1 | 77.76 MHz | 12E1 | 16E1 | 24T1 | 16T1 | E3 | T3 | GSM<br>(26 MHz) | OBSAI<br>(30.72 MHz) | GPS<br>(40 MHz) | | 0000 | L. | | | ( | Output is disab | led (output lov | v). | | 1 | | | 0001 | | | | | | | | | | | | 0010 | | 12E1 | 16E1 | 24T1 | 16T1 | E3 | T3 | | | | | 0011 | | 6E1 | 8E1 | 12T1 | 8T1 | | | 13 MHz | 15.36 MHz | 20 | | 0100 | | 3E1 | 4E1 | 6T1 | 4T1 | | | | | 10 | | 0101 | | 2E1 | | 4T1 | | | | | | | | 0110 | | | 2E1 | 3T1 | 2T1 | | | | | 5 | | 0111 | | E1 | | 2T1 | | | | | | | | 1000 | | | E1 | | T1 | | | | | | | 1001 | | | | T1 | | | | | | | | 1010 | 64 kHz | | | | | | | | | | | 1011 | 8 kHz | | | | | | | | | | | 1100 | 2 kHz | | | | | | | | | | | 1101 | 400 Hz | | | | | | | | | | | 1110 | 1Hz | | | | | | | | | | | 1111 | | | | C | output is disabl | ed (output hig | h). | • | | | #### Note: <sup>1.</sup> $1 \le n \le 5$ . Each output is assigned a frequency divider. <sup>2.</sup> E1 = 2.048 MHz, T1 = 1.544 MHz, E3 = 34.368 MHz, T3 = 44.736 MHz. The blank cell means the configuration is reserved. Table 25: Outputs on OUT1 ~ OUT5 if Derived from T0 APLL | OUTn_DIVIDER[3:0] | | | 0 | utputs on Ol | UT1 ~ OUT5 i | f derived fro | om T0 APLI | L output <sup>2</sup> | | | |-------------------|-------------------------|----------|----------|--------------|----------------|---------------|------------|-----------------------|---------------------------|-----------------| | (0 5 1 | 77.76 MHz X 4 | 12E1 X 4 | 16E1 X 4 | 24T1 X 4 | 16T1 X 4 | E3 | Т3 | GSM<br>(26 MHz X 2) | OBSAI<br>(30.72 MHz X 10) | GPS<br>(40 MHz) | | 0000 | | | | I | Output is dis | abled (outpu | it low). | | | | | 0001 | 622.08 MHz <sup>3</sup> | | | | | | | | | | | 0010 | 311.04 MHz <sup>3</sup> | 48E1 | 64E1 | 96T1 | 64T1 | E3 | T3 | 52 MHz | | | | 0011 | 155.52 MHz | 24E1 | 32E1 | 48T1 | 32T1 | | | 26 MHz | 153.6 MHz | 20 MHz | | 0100 | 77.76 MHz | 12E1 | 16E1 | 24T1 | 16T1 | | | 13 MHz | 76.8 MHz | 10 MHz | | 0101 | 51.84 MHz | 8E1 | | 16T1 | | | | | | | | 0110 | 38.88 MHz | 6E1 | 8E1 | 12T1 | 8T1 | | | | 38.4 MHz | 5 MHz | | 0111 | 25.92 MHz | 4E1 | | 8T1 | | | | | | | | 1000 | 19.44 MHz | 3E1 | 4E1 | 6T1 | 4T1 | | | | | | | 1001 | | 2E1 | | 4T1 | | | | | 61.44 MHz <sup>4</sup> | | | 1010 | | | 2E1 | 3T1 | 2T1 | | | | 30.72 MHz <sup>4</sup> | | | 1011 | 6.48 MHz | E1 | | 2T1 | | | | | 15.36 MHz <sup>4</sup> | | | 1100 | | | E1 | | T1 | | | | 7.68 MHz <sup>4</sup> | | | 1101 | | | | T1 | | | | | 3.84 MHz <sup>4</sup> | | | 1110 | | | | | | | | | | | | 1111 | | | | ı | Output is disa | abled (outpu | t high). | | | | #### Note: Functional Description 38 May 14, 2010 <sup>1.</sup> $1 \le n \le 5$ . Each output is assigned a frequency divider. <sup>2.</sup> In the APLL, the selected T0/T4 DPLL output may be multiplied. E1 = 2.048 MHz, T1 = 1.544 MHz, E3 = 34.368 MHz, T3 = 44.736 MHz. The blank cell means the configuration is reserved. <sup>3.</sup> The 622.08 MHz and 311.04 MHz differential signals are only output on OUT4 and OUT5. $<sup>4.\</sup> The\ 61.44\ MHz,\ 30.72\ MHz,\ 15.36\ MHz,\ 7.68\ MHz\ and\ 3.84\ MHz\ outputs\ are\ only\ derived\ from\ T0\ APLL.$ Table 26: Outputs on OUT2 ~ OUT4 if Derived from T4 APLL | OUTn_DIVIDER[3:0 | | | ou | tputs on OU | T2 ~ OUT4 if | derived f | rom T4 A | PLL output <sup>2</sup> | | | |----------------------|-------------------------|----------|----------|-------------|----------------|-------------|-----------|-------------------------|---------------------------|-----------------| | ] (Output Divider) 1 | 77.76 MHz X 4 | 12E1 X 4 | 16E1 X 4 | 24T1 X 4 | 16T1 X 4 | E3 | Т3 | GSM<br>(26 MHz X 2) | OBSAI<br>(30.72 MHz X 10) | GPS<br>(40 MHz) | | 0000 | | I | I | ı | Output is disa | abled (outp | out low). | | I | | | 0001 | 622.08 MHz <sup>3</sup> | | | | | | | | | | | 0010 | 311.04 MHz <sup>3</sup> | 48E1 | 64E1 | 96T1 | 64T1 | E3 | T3 | 52 MHz | | | | 0011 | 155.52 MHz | 24E1 | 32E1 | 48T1 | 32T1 | | | 26 MHz | 153.6 MHz | 20 MHz | | 0100 | 77.76 MHz | 12E1 | 16E1 | 24T1 | 16T1 | | | 13 MHz | 76.8 MHz | 10 MHz | | 0101 | 51.84 MHz | 8E1 | | 16T1 | | | | | | | | 0110 | 38.88 MHz | 6E1 | 8E1 | 12T1 | 8T1 | | | | 38.4 MHz | 5 MHz | | 0111 | 25.92 MHz | 4E1 | | 8T1 | | | | | | | | 1000 | 19.44 MHz | 3E1 | 4E1 | 6T1 | 4T1 | | | | | | | 1001 | | 2E1 | | 4T1 | | | | | | | | 1010 | | | 2E1 | 3T1 | 2T1 | | | | | | | 1011 | 6.48 MHz | E1 | | 2T1 | | | | | | | | 1100 | | | E1 | | T1 | | | | | | | 1101 | | | | T1 | | | | | | | | 1110 | | | | | | | | | | | | 1111 | | | 1 | | Output is disa | bled (outp | ut high). | • | <u>'</u> | 1 | #### Note: Functional Description 39 May 14, 2010 <sup>1.</sup> $n = 2 \sim 4$ . Each output is assigned a frequency divider. <sup>2.</sup> In the APLL, the selected T0/T4 DPLL output may be multiplied. E1 = 2.048 MHz, T1 = 1.544 MHz, E3 = 34.368 MHz, T3 = 44.736 MHz. The blank cell means the configuration is reserved. <sup>3.</sup> The 622.08 MHz and 311.04 MHz differential signals are only output on OUT4. Table 27: Outputs on OUT1 & OUT5 if Derived from T4 APLL | OUTn_DIVIDER[3 | | | | outputs o | n OUT1 & | OUT5 if | derived | from T4 APLL o | utput <sup>2</sup> | | | |--------------------------------------|-------------------------|----------|----------|-----------|----------|-------------|-----------|---------------------|--------------------|---------------------------|-----------------| | :0] (Output<br>Divider) <sup>1</sup> | 77.76 MHz X 4 | 12E1 X 4 | 16E1 X 4 | 24T1 X 4 | 16T1 X 4 | E3 | Т3 | GSM<br>(26 MHz X 2) | ETH | OBSAI<br>(30.72 MHz X 10) | GPS<br>(40 MHz) | | 0000 | | Į. | | Į. | Outpu | ut is disab | led (outp | ut low). | | • | | | 0001 | 622.08 MHz <sup>3</sup> | | | | | | | | | | | | 0010 | 311.04 MHz <sup>3</sup> | 48E1 | 64E1 | 96T1 | 64T1 | E3 | T3 | 52 MHz | 312.5 MHz | | | | 0011 | 155.52 MHz | 24E1 | 32E1 | 48T1 | 32T1 | | | 26 MHz | 156.25 MHz | 153.6 MHz | 20 MHz | | 0100 | 77.76 MHz | 12E1 | 16E1 | 24T1 | 16T1 | | | 13 MHz | | 76.8 MHz | 10 MHz | | 0101 | 51.84 MHz | 8E1 | | 16T1 | | | | | | | | | 0110 | 38.88 MHz | 6E1 | 8E1 | 12T1 | 8T1 | | | | | 38.4 MHz | 5 MHz | | 0111 | 25.92 MHz | 4E1 | | 8T1 | | | | | | | | | 1000 | 19.44 MHz | 3E1 | 4E1 | 6T1 | 4T1 | | | | 125 MHz | | | | 1001 | | 2E1 | | 4T1 | | | | | 25 MHz | | | | 1010 | | | 2E1 | 3T1 | 2T1 | | | | 5 MHz | | | | 1011 | 6.48 MHz | E1 | | 2T1 | | | | | | | | | 1100 | | | E1 | | T1 | | | | 62.5 MHz | | | | 1101 | | | | T1 | | | | | | | | | 1110 | | | | | | | | | | | | | 1111 | | ı | | ı | Outpu | ıt is disab | led (outp | ut high). | | • | | #### Note: <sup>1.</sup> **n** = 1 or 5. Each output is assigned a frequency divider. <sup>2.</sup> In the APLL, the selected T0/T4 DPLL output may be multiplied. E1 = 2.048 MHz, T1 = 1.544 MHz, E3 = 34.368 MHz, T3 = 44.736 MHz. The blank cell means the configuration is reserved. <sup>3.</sup> The 622.08 MHz and 311.04 MHz differential signals are only output on OUT5. #### 3.13.2 FRAME SYNC OUTPUT SIGNALS An 8 kHz and a 2 kHz frame sync signals are output on the FRSYNC\_8K and MFRSYNC\_2K pins if enabled by the 8K\_EN and 2K\_EN bits respectively. They are CMOS outputs. The two frame sync signals are derived from the T0 APLL output and are aligned with the output clock. They can be synchronized to the frame sync input signal. If the frame sync input signal with respect to the T0 selected input clock is above a limit set by the SYNC\_MON\_LIMT[2:0] bits, an external sync alarm will be raised and EX\_SYNC1 is disabled to synchronize the frame sync output signals. The external sync alarm is cleared once EX\_SYNC1 with respect to the T0 selected input clock is within the limit. If it is within the limit, whether EX\_SYNC1 is enabled to synchronize the frame sync output signal is determined by the AUTO\_EXT\_SYNC\_EN bit and the EXT\_SYNC\_EN bit. Refer to Table 28 for details. When the frame sync input signal is enabled to synchronize the frame sync output signal, it should be adjusted to align itself with the TO selected input clock. Nominally, the falling edge of EX\_SYNC1 is aligned with the rising edge of the T0 selected input clock. EX\_SYNC1 may be 0.5 UI early/late or 1 UI late due to the circuit and board wiring delays. Setting the sampling of EX\_SYNC1 by the SYNC\_PH1[1:0] bits will compensate this early/late. Refer to Figure 9 to Figure 12. The EX\_SYNC\_ALARM\_MON bit indicates whether EX\_SYNC1 is in external sync alarm status. The external sync alarm is indicated by the EX\_SYNC\_ALARM <sup>1</sup> bit. If the EX\_SYNC\_ALARM <sup>2</sup> bit is '1', the occurrence of the external sync alarm will trigger an interrupt. The 8 kHz and the 2 kHz frame sync output signals can be inverted by setting the 8K\_INV and 2K\_INV bits respectively. The frame sync outputs can be 50:50 duty cycle or pulsed, as determined by the 8K\_PUL and 2K\_PUL bits respectively. When they are pulsed, the pulse width is defined by the period of OUT1; and they are pulsed on the position of the falling or rising edge of the standard 50:50 duty cycle, as selected by the 2K\_8K\_PUL\_POSITION bit. **Table 28: Synchronization Control** | AUTO_EXT_SYNC_EN | EXT_SYNC_EN | Synchronization | |------------------|-------------|---------------------------------------------------------------------| | don't-care | 0 | Disabled | | 0 | 1 | Enabled | | 1 | 1 | Enabled if the T0 selected input clock is IN5; otherwise, disabled. | Figure 9. On Target Frame Sync Input Signal Timing Figure 10. 0.5 UI Early Frame Sync Input Signal Timing Figure 11. 0.5 UI Late Frame Sync Input Signal Timing Figure 12. 1 UI Late Frame Sync Input Signal Timing Table 29: Related Bit / Register in Chapter 3.13 | Bit | Register | Address (Hex) | |-----------------------------------------|---------------------------------------|---------------| | OUT4_PECL_LVDS | DIFFERENTIAL_IN_OUT_OSCI_CNFG | 0A | | OUT5_PECL_LVDS | - DILLE EKENTIAL_IN_OUT_OSCI_CINI G | UA | | OUTn_PATH_SEL[3:0] $(1 \le n \le 5)$ | OUT1_FREQ_CNFG ~ OUT5_FREQ_CNFG | 6D ~ 71 | | OUTn_DIVIDER[3:0] (1 $\leq$ n $\leq$ 5) | - 0011_1 KEQ_CNI 0 * 0013_1 KEQ_CNI 0 | 05 - 71 | | IN_SONET_SDH | | | | AUTO_EXT_SYNC_EN | INPUT_MODE_CNFG | 09 | | EXT_SYNC_EN | | | | 8K_EN | | | | 2K_EN | | | | 8K_INV | | | | 2K_INV | FR_MFR_SYNC_CNFG | 74 | | 8K_PUL | | | | 2K_PUL | | | | 2K_8K_PUL_POSITION | | | | SYNC_MON_LIMT[2:0] | SYNC_MONITOR_CNFG | 7C | | SYNC_PH1[1:0] | SYNC_PHASE_CNFG | 7D | | EX_SYNC_ALARM_MON | OPERATING_STS | 52 | | EX_SYNC_ALARM <sup>1</sup> | INTERRUPTS3_STS | 0F | | EX_SYNC_ALARM <sup>2</sup> | INTERRUPTS3_ENABLE_CNFG | 12 | #### 3.14 MASTER / SLAVE CONFIGURATION Master / Slave configuration is only supported by the T0 path of the device. Two devices should be used together in order to: - · Enable system protection against single chip failure; - Guarantee no service interrupt during system maintenance, such as software or hardware upgrade. Of the two devices, one is configured as the Master and the other is configured as the Slave. The configuration is made by the MS/SL pin and the MS SL CTRL bit (b0, 13H), as shown in Table 30: Table 30: Device Master / Slave Control | Master / S | Master / Slave Control | | | | | |------------|------------------------|--------|--|--|--| | MS/SL pin | MS_SL_CTRL Bit | Result | | | | | High | 0 | Master | | | | | riigii | 1 | Slave | | | | | Low | 0 | Slave | | | | | LOW | 1 | Master | | | | In this application, all the output clocks derived from the T0 selected input clock and the frame sync output signals from the two devices are at the same frequency offset and phase. Refer to Chapter 3.13.2 Frame SYNC Output Signals for details. The difference between the Master and the Slave is: in the Master, the IN5 should not be selected by the T0 DPLL; in the Slave, the following functions are automatically forced: - The T0 selected input clock is IN5; - · T0 PBO is disabled; - T0 DPLL operates at the acquisition bandwidth and damping factor: - EX\_SYNC1 is used for synchronization; - T0 DPLL operates in Locked mode. In the Slave, the corresponding registers of the above forced functions can still be configured, but their configuration does not take any effect. The frequency of the T0 selected input clock IN5 is recommended to be 6.48 MHz. Figure 13. Physical Connection Between Two Devices #### 3.15 INTERRUPT SUMMARY The interrupt sources of the device are as follows: - T4 DPLL locking status change - Input clocks for T0 path validity change - T0 selected input clock fail - No qualified input clock for T4 path is available - T0 DPLL operating mode switch - External sync alarm All of the above interrupt events are indicated by the corresponding interrupt status bit. If the corresponding interrupt enable bit is set, any of the interrupts can be reported by the INT\_REQ pin. The output characteristics on the INT\_REQ pin are determined by the HZ\_EN bit and the INT\_POL bit. Interrupt events are cleared by writing a '1' to the corresponding interrupt status bit. The INT\_REQ pin will be inactive only when all the pending enabled interrupts are cleared. In addition, the interrupt of T0 selected input clock fail can be reported by the TDO pin, as determined by the LOS\_FLAG\_TO\_TDO bit. Table 31: Related Bit / Register in Chapter 3.15 | Bit | Register | Address (Hex) | |-----------------|-----------------|---------------| | HZ_EN | INTERRUPT CNFG | 0C | | INT_POL | INTERROLIZONI G | 00 | | LOS_FLAG_TO_TDO | MON_SW_PBO_CNFG | 0B | #### 3.16 TO AND T4 SUMMARY The main features supported by the T0 path are as follows: - Phase lock alarm: - Forced or Automatic input clock selection/switch; - 3 primary and 3 secondary, temporary DPLL operating modes, switched automatically or under external control; - Automatic switch between starting, acquisition and locked bandwidths/damping factors; - Programmable DPLL bandwidths from 0.5 mHz to 560 Hz in 19 steps; - Programmable damping factors: 1.2, 2.5, 5, 10 and 20; - Fast loss, coarse phase loss, fine phase loss and hard limit exceeding monitoring; - Output phase and frequency offset limited; - Automatic Instantaneous, Automatic Slow Averaged, Automatic Fast Averaged or Manual holdover frequency offset acquiring; - PBO to minimize output phase transients; - Programmable output phase offset; - · Low jitter multiple clock outputs with programmable polarity; - Low jitter 2 kHz and 8 kHz frame sync signal outputs with programmable pulse width and polarity; - Master / Slave application to enable system protection against single device failure. The main features supported by the T4 path are as follows: - Forced or Automatic input clock selection/switch; - Locking to T0 DPLL output; - 3 DPLL operating modes, switched automatically or under external control: - Programmable DPLL bandwidth: 18 Hz, 35 Hz, 70 Hz and 560 Hz; - Programmable damping factor: 1.2, 2.5, 5, 10 and 20; - Fast loss, coarse phase loss, fine phase loss and hard limit exceeding monitoring; - Output phase and frequency offset limited; - Automatic Instantaneous holdover frequency offset; - Low jitter multiple clock outputs with programmable polarity. #### 3.17 POWER SUPPLY FILTERING TECHNIQUES Figure 14. IDT82V3385 Power Decoupling Scheme To achieve optimum jitter performance, power supply filtering is required to minimize supply noise modulation of the output clocks. The common sources of power supply noise are switch power supplies and the high switching noise from the outputs to the internal PLL. The IDT82V3385 provides separate VDDA power pins for the internal analog PLL, VDD\_DIFF for the differential output driver circuit and VDDD pins for the core logic as well as I/O driver circuits. To minimize switching power supply noise generated by the switching regulator, the power supply output should be filtering with sufficient bulk capacity to minimize ripple and 0.1 uF (0402 case size, ceramic) caps to filter out the switching transients. For the IDT82V3385, the decoupling for VDDA, VDD\_DIFF and VDDD are handled individually. VDDD, VDD\_DIFF and VDDA should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. Figure 14 illustrated how bypass capacitor and ferrite bead should be connected to power pins. The analog power supply VDDA and VDD\_DIFF should have low impedance. This can be achieved by using one 10 uF (1210 case size, ceramic) and at least four 0.1 uF (0402 case size, ceramic) capacitors in parallel. The 0.1 uF (0402 case size, ceramic) capacitors must be placed right next to the VDDA and VDD\_DIFF pins as close as possible. Note that the 10 uF capacitor must be of 1210 case size, and it must be ceramic for lowest ESR (Effective Series Resistance) possible. The 0.1 uF should be of case size 0402, this offers the lowest ESL (Effective Series Inductance) to achieve low impedance towards the high speed range. For VDDD, at least ten 0.1 uF (0402 case size, ceramic) and one 10 uF (1210 case size, ceramic) capacitors are recommended. The 0.1 uF capacitors should be placed as close to the VDDD pins as possible. Please refer to evaluation board schematic for details. ## 4 TYPICAL APPLICATION The device supports Master / Slave application, as shown in Figure 15: Figure 15. Typical Application #### 4.1 MASTER / SLAVE APPLICATION Master / Slave application is only supported by the T0 path of the device. In Master / Slave application, two devices should be used together. Of the two devices, one is configured as the Master and the other is configured as the Slave. Refer to Chapter 3.14 Master / Slave Configuration for details. ### 5 MICROPROCESSOR INTERFACE The microprocessor interface provides access to read and write the registers in the device. The microprocessor interface supports the following five modes: - EPROM mode; - Multiplexed mode; - Intel mode; - · Motorola mode; - · Serial mode. The microprocessor interface mode is selected by the MPU\_SEL\_CNFG[2:0] bits (b2-0, 7FH). The interface pins in different interface modes are listed in Table 32: Table 32: Microprocessor Interface | MPU_SEL_CNFG[2:0] bits | Microprocessor Interface Mode | Interface Pins | |------------------------|-------------------------------|----------------------------------| | 001 | ERPOM | CS, A[6:0], AD[7:0] | | 010 | Multiplexed | CS, ALE, WR, RD, AD[7:0], RDY | | 011 | Intel | CS, WR, RD, A[6:0], AD[7:0], RDY | | 100 | Motorola | CS, WR, A[6:0], AD[7:0], RDY | | 101 | Serial | CS, SCLK, SDI, SDO, CLKE | ### 5.1 EPROM MODE In this mode, the device is used with an EPROM. The configuration data will be automatically read from the EPROM after the device is powered on. Figure 16. EPROM Access Timing Diagram Table 33: Access Timing Characteristics in EPROM Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------|-----|-----|-----|------| | t <sub>acc</sub> | CS to valid data delay time | | | 920 | ns | # 5.2 MULTIPLEXED MODE Figure 17. Multiplexed Read Timing Diagram Table 34: Read Timing Characteristics in Multiplexed Mode | Symbol | Parameter | Min | Тур | Max | Unit | |-----------------|------------------------------------|-----|-------|-----|------| | T | One cycle time of the master clock | | 12.86 | | ns | | t <sub>in</sub> | Delay of input pad | | 5 | | ns | Table 34: Read Timing Characteristics in Multiplexed Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------------------------------------------------------------------------|-------------|-----|-----------|------| | t <sub>out</sub> | Delay of output pad | | 5 | | ns | | t <sub>su1</sub> | Valid address to ALE falling edge setup time | 2 | | | ns | | t <sub>su2</sub> | Valid CS to Valid RD setup time | 0 | | | ns | | t <sub>d1</sub> | Valid RD to valid data delay time | | | 3.5T + 10 | ns | | t <sub>d2</sub> | Valid CS to valid RDY delay time | | 13 | | ns | | t <sub>d4</sub> | RD rising edge to AD[7:0] high impedance delay time | | 10 | | ns | | t <sub>d5</sub> | RD rising edge to RDY low delay time | | 13 | | ns | | t <sub>d6</sub> | CS rising edge to RDY release delay time | | 13 | | ns | | t <sub>pw1</sub> | Valid RD pulse width low | 4.5T + 10 * | | | ns | | t <sub>pw2</sub> | Valid RDY pulse width low | 4.5T + 10 | | | ns | | t <sub>pw3</sub> | Valid ALE pulse width high | 2 | | | ns | | t <sub>h1</sub> | Valid address after ALE falling edge hold time | 3 | | | ns | | t <sub>h2</sub> | Valid CS after RD rising edge hold time | 0 | | | ns | | t <sub>h3</sub> | Valid RD after RDY rising edge hold time | 0 | | | ns | | t <sub>T</sub> | Time between ALE falling edge and RD falling edge | 0 | | | ns | | t <sub>TI</sub> | Time between consecutive Read-Read or Read-Write accesses (RD rising edge to ALE rising edge) | >T | | | ns | Timing with RDY. If RDY is not used, $t_{pw1}$ is 3.5T + 10. Figure 18. Multiplexed Write Timing Diagram Table 35: Write Timing Characteristics in Multiplexed Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------------------------------|-----------|-------|-----|------| | T | One cycle time of the master clock | | 12.86 | | ns | | t <sub>in</sub> | Delay of input pad | | 5 | | ns | | t <sub>out</sub> | Delay of output pad | 5 | | | ns | | t <sub>su1</sub> | Valid address to ALE falling edge setup time | 2 | | | ns | | t <sub>su2</sub> | Valid CS to valid WR setup time | 0 | | | ns | | t <sub>su3</sub> | Valid data to WR rising edge setup time | 3 | | | ns | | t <sub>d2</sub> | Valid CS to valid RDY delay time | | 13 | | ns | | t <sub>d5</sub> | WR rising edge to RDY low delay time | | 13 | | ns | | t <sub>d6</sub> | CS rising edge to RDY release delay time | | 13 | | ns | | t <sub>pw1</sub> | Valid WR pulse width low | 1.5T + 10 | | | ns | | t <sub>pw2</sub> | Valid RDY pulse width low | 1.5T + 10 | | | ns | | t <sub>pw3</sub> | Valid ALE pulse width high | 2 | | | ns | | t <sub>h1</sub> | Valid address after ALE falling edge hold time | 3 | | | ns | | t <sub>h2</sub> | Valid CS after WR rising edge hold time | 0 | | | ns | | t <sub>h3</sub> | Valid WR after RDY rising edge hold time | 0 | | | ns | | t <sub>h4</sub> | Valid data after WR rising edge hold time | 9 | | | ns | | t <sub>T</sub> | Time between ALE falling edge and WR falling edge | 0 | | | ns | | t <sub>TI</sub> | Time between consecutive Write-Read or Write-Write accesses (WR rising edge to ALE rising edge) | >7T | | | ns | ## 5.3 INTEL MODE Figure 19. Intel Read Timing Diagram Table 36: Read Timing Characteristics in Intel Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|-----------|------| | T | One cycle time of the master clock | | 12.86 | | ns | | t <sub>in</sub> | Delay of input pad | | 5 | | ns | | t <sub>out</sub> | Delay of output pad | | 5 | | ns | | t <sub>su1</sub> | Valid address to valid CS setup time | 0 | | | ns | | t <sub>su2</sub> | Valid CS to valid RD setup time | 0 | | | ns | | t <sub>d1</sub> | Valid RD to valid data delay time | | | 3.5T + 10 | ns | | t <sub>d2</sub> | Valid CS to valid RDY delay time | | 13 | | ns | | t <sub>d4</sub> | RD rising edge to AD[7:0] high impedance delay time | | 10 | | ns | | t <sub>d5</sub> | RD rising edge to RDY low delay time | | 13 | | ns | | t <sub>d6</sub> | CS rising edge to RDY release delay time | | 13 | | ns | | t <sub>pw1</sub> | Valid RD pulse width low | 4.5T + 10 * | | | ns | | t <sub>pw2</sub> | Valid RDY pulse width low | 4.5T + 10 | | | ns | | t <sub>h1</sub> | Valid address after RD rising edge hold time | 0 | | | ns | | t <sub>h2</sub> | Valid CS after RD rising edge hold time | 0 | | | ns | | t <sub>h3</sub> | Valid RD after RDY rising edge hold time | 0 | | | ns | | t <sub>TI</sub> | Time between consecutive Read-Read or Read-Write accesses (RD rising edge to RD falling edge, or RD rising edge to WR falling edge) | >T | | | ns | Timing with RDY. If RDY is not used, $t_{pw1}$ is 3.5T + 10. Figure 20. Intel Write Timing Diagram Table 37: Write Timing Characteristics in Intel Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-----|------| | T | One cycle time of the master clock | | 12.86 | | ns | | t <sub>in</sub> | Delay of input pad | | 5 | | ns | | t <sub>out</sub> | Delay of output pad | | 5 | | ns | | t <sub>su1</sub> | Valid address to valid CS setup time | 0 | | | ns | | t <sub>su2</sub> | Valid CS to valid WR setup time | 0 | | | ns | | t <sub>su3</sub> | Valid data before WR rising edge setup time | 3 | | | ns | | t <sub>d2</sub> | Valid CS to valid RDY delay time | | 13 | | ns | | t <sub>d5</sub> | WR rising edge to RDY low delay time | | 13 | | ns | | t <sub>d6</sub> | CS rising edge to RDY release delay time | | 13 | | ns | | t <sub>pw1</sub> | Valid WR pulse width low | 1.5T + 10 | | | ns | | t <sub>pw2</sub> | Valid RDY pulse width low | 1.5T + 10 | | | ns | | t <sub>h1</sub> | Valid address after WR rising edge hold time | 0 | | | ns | | t <sub>h2</sub> | Valid CS after WR rising edge hold time | 0 | | | ns | | t <sub>h3</sub> | Valid WR after RDY rising edge hold time | 0 | | | ns | | t <sub>h4</sub> | Valid data after WR rising edge hold time | 9 | | | ns | | t <sub>TI</sub> | Time between consecutive Write-Read or Write-Write accesses (WR rising edge to WR falling edge, or WR rising edge to RD falling edge) | >7T | | | ns | ## 5.4 MOTOROLA MODE Figure 21. Motorola Read Timing Diagram Table 38: Read Timing Characteristics in Motorola Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------------------------------------------------------------------------|-------------|-------|-----------|------| | T | One cycle time of the master clock | | 12.86 | | | | t <sub>in</sub> | Delay of input pad | | 5 | | ns | | t <sub>out</sub> | Delay of output pad | | 5 | | ns | | t <sub>su1</sub> | Valid address to valid CS setup time | 0 | | | ns | | t <sub>su2</sub> | Valid WR to valid CS setup time | 0 | | | ns | | t <sub>d1</sub> | Valid CS to valid data delay time | | | 3.5T + 10 | ns | | t <sub>d2</sub> | Valid CS to valid RDY delay time | | 13 | | ns | | t <sub>d3</sub> | CS rising edge to AD[7:0] high impedance delay time | | 10 | | ns | | $t_{d4}$ | CS rising edge to RDY release delay time | | 13 | | ns | | t <sub>pw1</sub> | Valid CS pulse width low | 4.5T + 10 * | | | ns | | t <sub>pw2</sub> | Valid RDY pulse width high | 4.5T + 10 | | | ns | | t <sub>h1</sub> | Valid address after CS rising edge hold time | 0 | | | ns | | t <sub>h2</sub> | Valid WR after CS rising edge hold time | 0 | | | ns | | t <sub>h3</sub> | Valid CS after RDY falling edge hold time | 0 | | | ns | | t <sub>r1</sub> | RDY release time | | 3 | | ns | | t <sub>TI</sub> | Time between consecutive Read-Read or Read-Write accesses (CS rising edge to CS falling edge) | > T | | | ns | | Note: | | ı | L | | | <sup>\*</sup> Timing with RDY. If RDY is not used, $t_{pw1}$ is 3.5T +10. Figure 22. Motorola Write Timing Diagram Table 39: Write Timing Characteristics in Motorola Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------------------------------|-----------|-------|-----|------| | T | One cycle time of the master clock | | 12.86 | | ns | | t <sub>in</sub> | Delay of input pad | | 5 | | ns | | t <sub>out</sub> | Delay of output pad | | 5 | | ns | | t <sub>su1</sub> | Valid address to valid CS setup time | 0 | | | ns | | t <sub>su2</sub> | Valid WR to valid CS setup time | 0 | | | ns | | t <sub>su3</sub> | Valid data before CS rising edge setup time | 3 | | | ns | | t <sub>d2</sub> | Valid CS to valid RDY delay time | | 13 | | ns | | t <sub>d4</sub> | CS rising edge to RDY release delay time | | 13 | | ns | | t <sub>pw1</sub> | Valid CS pulse width low | 1.5T + 10 | | | ns | | t <sub>pw2</sub> | Valid RDY pulse width high | 1.5T + 10 | | | ns | | t <sub>h1</sub> | Valid address after valid CS rising edge hold time | 0 | | | ns | | t <sub>h2</sub> | Valid WR after valid CS rising edge hold time | 0 | | | ns | | t <sub>h3</sub> | Valid CS after RDY falling edge hold time | 0 | | | ns | | t <sub>h4</sub> | Valid data after valid CS rising edge hold time | 9 | | | ns | | t <sub>r1</sub> | RDY release time | | 3 | | ns | | t <sub>TI</sub> | Time between consecutive Write-Write or Write-Read accesses (CS rising edge to CS falling edge) | > 7T | | | ns | ### 5.5 SERIAL MODE In a read operation, the active edge of SCLK is selected by CLKE. When CLKE is asserted low, data on SDO will be clocked out on the ris- ing edge of SCLK. When CLKE is asserted high, data on SDO will be clocked out on the falling edge of SCLK. In a write operation, data on SDI will be clocked in on the rising edge of $\mathsf{SCLK}$ . Figure 23. Serial Read Timing Diagram (CLKE Asserted Low) Figure 24. Serial Read Timing Diagram (CLKE Asserted High) Table 40: Read Timing Characteristics in Serial Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------------------------------------------------------------------------|----------|-------|-----|------| | Т | One cycle time of the master clock | | 12.86 | | ns | | t <sub>in</sub> | Delay of input pad | | 5 | | ns | | t <sub>out</sub> | Delay of output pad | | 5 | | ns | | t <sub>su1</sub> | Valid SDI to valid SCLK setup time | 4 | | | ns | | t <sub>su2</sub> | Valid CS to valid SCLK setup time | 14 | | | ns | | t <sub>d1</sub> | Valid SCLK to valid data delay time | | 10 | | ns | | t <sub>d2</sub> | CS rising edge to SDO high impedance delay time | | 10 | | ns | | t <sub>pw1</sub> | SCLK pulse width low | 3.5T + 5 | | | ns | | t <sub>pw2</sub> | SCLK pulse width high | 3.5T + 5 | | | ns | | t <sub>h1</sub> | Valid SDI after valid SCLK hold time | 6 | | | ns | | t <sub>h2</sub> | Valid CS after valid SCLK hold time (CLKE = 0/1) | 5 | | | ns | | t <sub>TI</sub> | Time between consecutive Read-Read or Read-Write accesses (CS rising edge to CS falling edge) | 10 | | | ns | Figure 25. Serial Write Timing Diagram Table 41: Write Timing Characteristics in Serial Mode | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------------------------------|------|-------|-----|------| | Т | One cycle time of the master clock | | 12.86 | | ns | | t <sub>in</sub> | Delay of input pad | | 5 | | ns | | t <sub>out</sub> | Delay of output pad | | 5 | | ns | | t <sub>su1</sub> | Valid SDI to valid SCLK setup time | 4 | | | ns | | t <sub>su2</sub> | Valid CS to valid SCLK setup time | 14 | | | ns | | t <sub>pw1</sub> | SCLK pulse width low | 3.5T | | | ns | | t <sub>pw2</sub> | SCLK pulse width high | 3.5T | | | ns | | t <sub>h1</sub> | Valid SDI after valid SCLK hold time | 6 | | | ns | | t <sub>h2</sub> | Valid CS after valid SCLK hold time | 5 | | | ns | | t <sub>TI</sub> | Time between consecutive Write-Write or Write-Read accesses (CS rising edge to CS falling edge) | 10 | | | ns | ### 6 JTAG This device is compliant with the IEEE 1149.1 Boundary Scan standard except the following: - The output boundary scan cells do not capture data from the core and the device does not support EXTEST instruction; - The TRST pin is set low by default and JTAG is disabled in order to be consistent with other manufacturers. The JTAG interface timing diagram is shown in Figure 26. Figure 26. JTAG Interface Timing Diagram Table 42: JTAG Timing Characteristics | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------|-----|-----|-----|------| | t <sub>TCK</sub> | TCK period | 100 | | | ns | | t <sub>S</sub> | TMS / TDI to TCK setup time | 25 | | | ns | | t <sub>H</sub> | TCK to TMS / TDI Hold Time | 25 | | | ns | | t <sub>D</sub> | TCK to TDO delay time | | | 50 | ns | #### 7 PROGRAMMING INFORMATION After reset, all the registers are set to their default values. The registers are read or written via the microprocessor interface. Before any write operation, the value in register PROTECTION\_CNFG is recommended to be confirmed to make sure whether the write operation is enabled. The device provides 3 register protection modes: - Protected mode: no other registers can be written except register PROTECTION\_CNFG itself; - Fully Unprotected mode: all the writable registers can be written; - Single Unprotected mode: one more register can be written besides register PROTECTION\_CNFG. After write operation (not including writing a '1' to clear a bit to '0'), the device automatically switches to Protected mode. Writing '0' to the registers will take no effect if the registers are cleared by writing '1'. T0 and T4 paths share some registers, whose addresses are 27H, 28H, 2BH, 4EH, 4FH, 5AH, 5BH, 62H ~ 64H, 68H and 69H. The names of shared registers are marked with a \*. Before register read/write operation, register T4\_T0\_REG\_SEL\_CNFG is recommended to be confirmed to make sure whether the register operation is available for T0 or T4 path. The access of the Multi-word Registers is different from that of the Single-word Registers. Take the registers (04H, 05H and 06H) for an example, the write operation for the Multi-word Registers follows a fixed sequence. The register (04H) is configured first and the register (06H) is configured last. The three registers are configured continuously and should not be interrupted by any operation. The crystal calibration configuration will take effect after all the three registers are configured. During read operation, the register (04H) is read first and the register (06H) is read last. The crystal calibration reading should be continuous and not be interrupted by any operation. Certain bit locations within the device register map are designated as Reserved. To ensure proper and predictable operation, bits designated as Reserved should not be written by the users. In addition, their value should be masked out from any testing or error detection methods that are implemented. #### 7.1 REGISTER MAP Table 43 is the map of all the registers, sorted in an ascending order of their addresses. Table 43: Register List and Map | Address<br>(Hex) | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reference<br>Page | |------------------|------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|--------------------------|--------------------------------------------------------|-----------|--------------------|--------------------|--------------------|-------------------| | | | | Globa | l Control Re | gisters | I. | I | l . | I | | | 00 | ID[7:0] - Device ID 1 | | | | ID[ | 7:0] | | | | P 63 | | 01 | ID[15:8] - Device ID 2 | | | | ID[1 | 5:8] | | | | P 64 | | 02 | MPU_PIN_STS - MPU_MODE[2:0]<br>Pins Status | - | - | - | - | - | MP | P 64 | | | | 04 | NOMINAL_FREQ[7:0]_CNFG - Crystal Oscillator Frequency Offset Calibration Configuration 1 | | NOMINAL_FREQ_VALUE[7:0] | | | | | | | P 64 | | 05 | NOMINAL_FREQ[15:8]_CNFG - Crystal Oscillator Frequency Offset Calibration Configuration 2 | | NOMINAL_FREQ_VALUE[15:8] | | | | | | | P 64 | | 06 | NOMINAL_FREQ[23:16]_CNFG -<br>Crystal Oscillator Frequency Offset<br>Calibration Configuration 3 | | NOMINAL_FREQ_VALUE[23:16] | | | | | | | P 65 | | 07 | T4_T0_REG_SEL_CNFG - T0 / T4<br>Registers Selection Configuration | - | - | - | T4_T0_SE<br>L | - | - | - | - | P 65 | | 08 | PHASE_ALARM_TIME_OUT_CNFG -<br>Phase Lock Alarm Time-Out Configu-<br>ration | MULTI_FA | CTOR[1:0] | | | TIME_OUT_ | _VALUE[5:0] | | | P 66 | | 09 | INPUT_MODE_CNFG - Input Mode Configuration | AUTO_EX<br>T_SYNC_<br>EN | EXT_SYN<br>C_EN | PH_ALAR<br>M_TIMEO<br>UT | M_TIMEO SYNC_FREQ[1:0] IN_SOINET MASTER_ REVER | | REVERTIV<br>E_MODE | P 67 | | | | 0A | DIFFERENTIAL_IN_OUT_OSCI_CNF<br>G - Differential Input / Output Port &<br>Master Clock Configuration | - | - | - | - | - | OSC_EDG<br>E | OUT5_PE<br>CL_LVDS | OUT4_PE<br>CL_LVDS | P 68 | Table 43: Register List and Map (Continued) | Address<br>(Hex) | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reference<br>Page | |------------------|--------------------------------------------------------------------------------------|---------------------------|----------------------------|------------------|-----------------|---------------------|------------|--------------|--------------------------|-------------------| | 0B | MON_SW_PBO_CNFG - Frequency<br>Monitor, Input Clock Selection & PBO<br>Control | FREQ_MO<br>N_CLK | LOS_FLA<br>G_TO_TD<br>O | ULTR_FAS<br>T_SW | EXT_SW | PBO_FRE<br>Z | PBO_EN | - | FREQ_MO<br>N_HARD_<br>EN | P 69 | | 13 | MS_SL_CTRL_CNFG - Master Slave Control | - | - | - | - | - | - | - | MS_SL_C<br>TRL | P 70 | | 7E | PROTECTION_CNFG - Register Protection Mode Configuration | | | | PROTECTIO | N_DATA[7:0] | | | | P 70 | | 7F | MPU_SEL_CNFG - Microprocessor<br>Interface Mode Configuration | - | - | - | - | - MPU_SEL_CNFG[2:0] | | | | P 71 | | | | | Int | errupt Regis | ters | | | | | | | 0C | INTERRUPT_CNFG - Interrupt Configuration | - | - | - | - | - | - | HZ_EN | INT_POL | P 72 | | 0D | INTERRUPTS1_STS - Interrupt Status<br>1 | - | - | | IN[ | 4:1] | | - | - | P 72 | | 0E | INTERRUPTS2_STS - Interrupt Status 2 | T0_OPER<br>ATING_MO<br>DE | T0_MAIN_<br>REF_FAIL<br>ED | - | - | - | IN5 | - | - | P 73 | | 0F | INTERRUPTS3_STS - Interrupt Status 3 | EX_SYNC<br>_ALARM | T4_STS | - | INPUT_TO<br>_T4 | - | - | - | - | P 74 | | 10 | INTERRUPTS1_ENABLE_CNFG - Interrupt Control 1 | - | - | | IN[ | IN[4:1] | | | - | P 74 | | 11 | INTERRUPTS2_ENABLE_CNFG - Interrupt Control 2 | T0_OPER<br>ATING_MO<br>DE | T0_MAIN_<br>REF_FAIL<br>ED | - | - | - | IN5 | - | - | P 75 | | 12 | INTERRUPTS3_ENABLE_CNFG - Interrupt Control 3 | EX_SYNC<br>_ALARM | T4_STS | - | INPUT_TO<br>_T4 | - | - | - | - | P 75 | | | | Input Cloc | k Frequency | & Priority ( | Configuration | n Registers | | | l | | | 16 | IN1_CNFG - Input Clock 1 Configuration | DIRECT_D<br>IV | LOCK_8K | BUCKET | _SEL[1:0] | | IN_FRI | EQ[3:0] | | P 76 | | 17 | IN2_CNFG - Input Clock 2 Configuration | DIRECT_D<br>IV | LOCK_8K | BUCKET | _SEL[1:0] | | IN_FRI | EQ[3:0] | | P 77 | | 18 | IN3_IN4_HF_DIV_CNFG - Input Clock<br>3 & 4 High Frequency Divider Configu-<br>ration | IN4_D | | - | - | - | - | IN3_D | IV[1:0] | P 78 | | 19 | IN3_CNFG - Input Clock 3 Configuration | DIRECT_D<br>IV | LOCK_8K | BUCKET | _SEL[1:0] | | IN_FRI | EQ[3:0] | | P 79 | | 1A | IN4_CNFG - Input Clock 4 Configuration | DIRECT_D<br>IV | LOCK_8K | BUCKET | _SEL[1:0] | | IN_FRI | EQ[3:0] | | P 80 | | 1F | IN5_CNFG - Input Clock 5 Configuration | DIRECT_D<br>IV | LOCK_8K | BUCKET. | _SEL[1:0] | | IN_FRI | EQ[3:0] | | P 81 | | 23 | PRE_DIV_CH_CNFG - DivN Divider Channel Selection | - | - | - | - | F | PRE_DIV_CH | H_VALUE[3:0 | )] | P 82 | | 24 | PRE_DIVN[7:0]_CNFG - DivN Divider Division Factor Configuration 1 | | • | | PRE_DIVN_ | _VALUE[7:0] | | | | P 82 | | 25 | PRE_DIVN[14:8]_CNFG - DivN Divider Division Factor Configuration 2 | - | | | PRE_ | DIVN_VALUE | [14:8] | | | P 83 | | 27 | IN1_IN2_SEL_PRIORITY_CNFG - Input Clock 1 & 2 Priority Configuration * | | IN2_SEL_PI | RIORITY[3:0] | | | IN1_SEL_PF | RIORITY[3:0] | | P 84 | Table 43: Register List and Map (Continued) | Address<br>(Hex) | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reference<br>Page | |------------------|-----------------------------------------------------------------------------------------------------|-------------|-----------------------------|--------------|---------------|-----------------------|-----------|--------------|------------------|-------------------| | 28 | IN3_IN4_SEL_PRIORITY_CNFG - Input Clock 3 & 4 Priority Configuration * | | IN4_SEL_P | RIORITY[3:0] | | | IN3_SEL_P | RIORITY[3:0] | | P 85 | | 2B | IN5_SEL_PRIORITY_CNFG - Input<br>Clock 5 Priority Configuration * | - | - | - | - | | | RIORITY[3:0] | | P 86 | | | | out Clock Q | uality Monit | oring Config | guration & St | atus Regist | ers | | | | | 2E | FREQ_MON_FACTOR_CNFG - Factor of Frequency Monitor Configuration | - | - | - | - | | FREQ_MON | _FACTOR[3:0 | )] | P 87 | | 2F | ALL_FREQ_MON_THRESHOLD_CN<br>FG - Frequency Monitor Threshold for<br>All Input Clocks Configuration | - | - | - | - | ALL_I | P 87 | | | | | 31 | UPPER_THRESHOLD_0_CNFG -<br>Upper Threshold for Leaky Bucket<br>Configuration 0 | | | UPP | ER_THRESH | OLD_0_DAT | TA[7:0] | | | P 88 | | 32 | LOWER_THRESHOLD_0_CNFG -<br>Lower Threshold for Leaky Bucket<br>Configuration 0 | | LOWER_THRESHOLD_0_DATA[7:0] | | | | | | | | | 33 | BUCKET_SIZE_0_CNFG - Bucket<br>Size for Leaky Bucket Configuration 0 | | BUCKET_SIZE_0_DATA[7:0] | | | | | | | | | 34 | DECAY_RATE_0_CNFG - Decay Rate for Leaky Bucket Configuration 0 | - | - | - | - | 1 | - | | TE_0_DATA<br>:0] | P 89 | | 35 | UPPER_THRESHOLD_1_CNFG -<br>Upper Threshold for Leaky Bucket<br>Configuration 1 | | UPPER_THRESHOLD_1_DATA[7:0] | | | | | | | | | 36 | LOWER_THRESHOLD_1_CNFG -<br>Lower Threshold for Leaky Bucket<br>Configuration 1 | | | LOW | ER_THRESH | OLD_1_DA <sup>-</sup> | ΓA[7:0] | | | P 89 | | 37 | BUCKET_SIZE_1_CNFG - Bucket<br>Size for Leaky Bucket Configuration 1 | | | В | BUCKET_SIZE | E_1_DATA[7 | :0] | | | P 90 | | 38 | DECAY_RATE_1_CNFG - Decay Rate for Leaky Bucket Configuration 1 | - | - | - | - | - | - | | TE_1_DATA<br>:0] | P 90 | | 39 | UPPER_THRESHOLD_2_CNFG -<br>Upper Threshold for Leaky Bucket<br>Configuration 2 | | | UPP | ER_THRESH | OLD_2_DA1 | TA[7:0] | | | P 90 | | 3A | LOWER_THRESHOLD_2_CNFG -<br>Lower Threshold for Leaky Bucket<br>Configuration 2 | | | LOW | ER_THRESH | OLD_2_DA <sup>-</sup> | ΓA[7:0] | | | P 91 | | 3B | BUCKET_SIZE_2_CNFG - Bucket<br>Size for Leaky Bucket Configuration 2 | | | В | BUCKET_SIZE | E_2_DATA[7 | :0] | | | P 91 | | 3C | DECAY_RATE_2_CNFG - Decay Rate for Leaky Bucket Configuration 2 | - | - | - | - | - | - | | TE_2_DATA<br>:0] | P 91 | | 3D | UPPER_THRESHOLD_3_CNFG -<br>Upper Threshold for Leaky Bucket<br>Configuration 3 | | | UPP | ER_THRESH | OLD_3_DAT | | | | P 92 | | 3E | LOWER_THRESHOLD_3_CNFG -<br>Lower Threshold for Leaky Bucket<br>Configuration 3 | | | LOW | ER_THRESH | OLD_3_DA | ΓA[7:0] | | | P 92 | | 3F | BUCKET_SIZE_3_CNFG - Bucket<br>Size for Leaky Bucket Configuration 3 | | | В | BUCKET_SIZE | E_3_DATA[7 | :0] | 1 | | P 92 | | 40 | DECAY_RATE_3_CNFG - Decay Rate for Leaky Bucket Configuration 3 | - | - | - | - | - | - | | TE_3_DATA<br>:0] | P 93 | Table 43: Register List and Map (Continued) | Address<br>(Hex) | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reference<br>Page | |------------------|---------------------------------------------------------------------------------------------------|---------------------------|------------------|-------------------------------|---------------------------------|-------------------|-----------------------------|-------------------------------|------------|-------------------| | 41 | IN_FREQ_READ_CH_CNFG - Input<br>Clock Frequency Read Channel<br>Selection | - | - | - | - | | IN_FREQ_R | EAD_CH[3:0] | | P 93 | | 42 | IN_FREQ_READ_STS - Input Clock<br>Frequency Read Value | | | | IN_FREQ_ | VALUE[7:0] | | | | P 94 | | 44 | IN1_IN2_STS - Input Clock 1 & 2 Status | - | LARM | CTIVITY_A<br>LARM | OCK_ALA<br>RM | - | IN1_FREQ<br>_HARD_A<br>LARM | IN1_NO_A<br>CTIVITY_A<br>LARM | | P 94 | | 45 | IN3_IN4_STS - Input Clock 3 & 4 Status | - | _ | IN4_NO_A<br>CTIVITY_A<br>LARM | | - | IN3_FREQ<br>_HARD_A<br>LARM | IN3_NO_A<br>CTIVITY_A<br>LARM | | P 95 | | 48 | IN5_STS - Input Clock 5 Status | - | - | - | - | - | IN5_FREQ<br>_HARD_A<br>LARM | IN5_NO_A<br>CTIVITY_A<br>LARM | | P 96 | | | | T0 / | T4 DPLL Inp | out Clock Se | lection Regi | sters | I | I . | I | | | 4A | INPUT_VALID1_STS - Input Clocks<br>Validity 1 | - | - | | IN[ | 4:1] | | - | - | P 97 | | 4B | INPUT_VALID2_STS - Input Clocks<br>Validity 2 | - | - | - | - | - | IN5 | - | - | P 97 | | 4C | REMOTE_INPUT_VALID1_CNFG - Input Clocks Validity Configuration 1 | -D | - | IN4_VALID | IN3_VALID | IN2_VALID | IN1_VALID | - | - | P 97 | | 4D | REMOTE_INPUT_VALID2_CNFG - Input Clocks Validity Configuration 2 | - | - | - | - | - | IN5_VALID | - | - | P 98 | | 4E | PRIORITY_TABLE1_STS - Priority Status 1 * | HIGHE | ST_PRIORI | ΓY_VALIDAT | ED[3:0] | | | | | | | 4F | PRIORITY_TABLE2_STS - Priority Status 2 * | THIRD_HI | GHEST_PRIC | ORITY_VALII | DATED[3:0] | SECOND_F | HIGHEST_PF | riority_val<br>] | IDATED[3:0 | P 99 | | 50 | TO_INPUT_SEL_CNFG - TO Selected Input Clock Configuration | - | - | - | - | | T0_INPU1 | Γ_SEL[3:0] | | P 100 | | 51 | T4_INPUT_SEL_CNFG - T4 Selected Input Clock Configuration | - | T0 | T0_FOR_T<br>4 | T0_PH | | T4_INPU1 | Γ_SEL[3:0] | | P 100 | | | | | T4 DPLL Sta | | | isters | T | | | | | 52 | OPERATING_STS - DPLL Operating Status | EX_SYNC<br>_ALARM_<br>MON | T4_DPLL_<br>LOCK | | T4_DPLL_<br>SOFT_FRE<br>Q_ALRAM | TO_DPLL_<br>LOCK | T0_DPLL_0 | OPERATING_ | _MODE[2:0] | P 101 | | 53 | T0_OPERATING_MODE_CNFG - T0<br>DPLL Operating Mode Configuration | - | - | - | - | - | T0_OPE | ERATING_MO | DDE[2:0] | P 102 | | 54 | T4_OPERATING_MODE_CNFG - T4<br>DPLL Operating Mode Configuration | - | - | - | - | - | T4_OPE | RATING_MO | DDE[2:0] | P 102 | | | | T0 / | T4 DPLL & A | APLL Config | uration Regi | | | | | | | 55 | TO_DPLL_APLL_PATH_CNFG - TO DPLL & APLL Path Configuration | | T0_APLL_ | _PATH[3:0] | | T0_GSM_OBSAI_16E1 | | | | P 103 | | 56 | TO_DPLL_START_BW_DAMPING_C<br>NFG - TO DPLL Start Bandwidth &<br>Damping Factor Configuration | TO_DPLL_ | _START_DAN | MPING[2:0] | T0_DPLL_START_BW[4:0] | | | | P 104 | | | 57 | TO_DPLL_ACQ_BW_DAMPING_CNF<br>G - TO DPLL Acquisition Bandwidth &<br>Damping Factor Configuration | T0_DPLL | _ACQ_DAM | PING[2:0] | T0_DPLL_ACQ_BW[4:0] | | | | P 105 | | Table 43: Register List and Map (Continued) | Address<br>(Hex) | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reference<br>Page | |------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------|--------------|--------------|-------------|-----------------------|-------------|----------------------|-------------------| | 58 | TO_DPLL_LOCKED_BW_DAMPING_<br>CNFG - TO DPLL Locked Bandwidth &<br>Damping Factor Configuration | | .OCKED_DA | MPING[2:0] | | T0_DPL | L_LOCKED_ | _BW[4:0] | , | P 106 | | 59 | TO_BW_OVERSHOOT_CNFG - TO<br>DPLL Bandwidth Overshoot Configu-<br>ration | _SEL | - | - | - | T0_LIMT | - | - | - | P 107 | | 5A | PHASE_LOSS_COARSE_LIMIT_CNF<br>G - Phase Loss Coarse Detector Limit<br>Configuration * | PH_LOS_L WIDE_EN MOLTI_PH _8K_4K_2 PH_LOS_COARSE_LIMT[3:0] IMT_EN K_EN PH_LOS_COARSE_LIMT[3:0] | | | | | | P 108 | | | | 5B | PHASE_LOSS_FINE_LIMIT_CNFG - Phase Loss Fine Detector Limit Configuration * | _EN | FAST_LOS<br>_SW | - | - | - | | DS_FINE_LIN | MT[2:0] | P 109 | | 5C | T0_HOLDOVER_MODE_CNFG - T0<br>DPLL Holdover Mode Configuration | MAN_HOL<br>DOVER | AUTO_AV<br>G | FAST_AVG | READ_AV<br>G | | DOVER_M<br>[1:0] | - | - | P 110 | | 5D | TO_HOLDOVER_FREQ[7:0]_CNFG -<br>TO DPLL Holdover Frequency Config-<br>uration 1 | | | T | 0_HOLDOVE | ER_FREQ[7: | 0] | | | P 110 | | 5E | T0_HOLDOVER_FREQ[15:8]_CNFG - T0 DPLL Holdover Frequency Configuration 2 | | | T | )_HOLDOVE | R_FREQ[15 | :8] | | | P 111 | | 5F | T0_HOLDOVER_FREQ[23:16]_CNFG - T0 DPLL Holdover Frequency Configuration 3 | | T0_HOLDOVER_FREQ[23:16] | | | | | | | | | 60 | T4_DPLL_APLL_PATH_CNFG - T4<br>DPLL & APLL Path Configuration | | T4_APLL_ | _PATH[3:0] | | | SPS_16E1_1<br>EL[1:0] | | 24T1_E3_T3<br>L[1:0] | P 112 | | 61 | T4_DPLL_LOCKED_BW_DAMPING_<br>CNFG - T4 DPLL Locked Bandwidth &<br>Damping Factor Configuration | T4_DPLL_L | .OCKED_DA | MPING[2:0] | - | - | - | | LOCKED_B<br>1:0] | P 113 | | 62 | CURRENT_DPLL_FREQ[7:0]_STS - DPLL Current Frequency Status 1 * | | | С | URRENT_DF | PLL_FREQ[7 | :0] | | | P 113 | | 63 | CURRENT_DPLL_FREQ[15:8]_STS -<br>DPLL Current Frequency Status 2 * | | | Cl | JRRENT_DP | LL_FREQ[15 | 5:8] | | | P 113 | | 64 | CURRENT_DPLL_FREQ[23:16]_STS - DPLL Current Frequency Status 3 * | | | CU | RRENT_DPL | L_FREQ[23 | :16] | | | P 114 | | 65 | DPLL_FREQ_SOFT_LIMIT_CNFG - DPLL Soft Limit Configuration DPLL_FREQ_HARD_LIMIT[7:0]_CNF | FREQ_LIM<br>T_PH_LOS | | | DPLL_FF | REQ_SOFT_ | LIMT[6:0] | | | P 114 | | 66 | G - DPLL Hard Limit Configuration 1 DPLL_FREQ_HARD_LIMIT[15:8]_CN | | | DF | LL_FREQ_H | IARD_LIMT[7 | 7:0] | | | P 114 | | 67 | FG - DPLL Hard Limit Configuration 2 CURRENT_DPLL_PHASE[7:0]_STS - | | | DP | LL_FREQ_H | ARD_LIMT[1 | 5:8] | | | P 115 | | 68 | DPLL Current Phase Status 1 * CURRENT_DPLL_PHASE[15:8]_STS | CURRENI_PH_DATA[/:U] | | | | | | | P 115 | | | 69 | - DPLL Current Phase Status 2 * | CURRENT_PH_DATA[15:8] | | | | | | P 115 | | | | 6A | TO_T4_APLL_BW_CNFG - T0 / T4<br>APLL Bandwidth Configuration | - | - 0.044-0 | | _BW[1:0] | - | - | T4_APLL | _BW[1:0] | P 116 | | | OUT1 FDFO ONEO October OF 1.1 | | Output C | onfiguration | Registers | | | | | | | 6D | OUT1_FREQ_CNFG - Output Clock 1 Frequency Configuration | OUT1_PATH_SEL[3:0] OUT1_DIVIDER[3:0] | | | | | | | P 116 | | Table 43: Register List and Map (Continued) | Address<br>(Hex) | Register Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reference<br>Page | |-----------------------------------------|----------------------------------------------------------------------|---------------------------|------------|---------------|----------------------------|---------------------|----------|-------------|--------|-------------------| | 6E | OUT2_FREQ_CNFG - Output Clock 2 Frequency Configuration | | OUT2_PAT | H_SEL[3:0] | | | OUT2_DI | VIDER[3:0] | | P 117 | | 6F | OUT3_FREQ_CNFG - Output Clock 3 Frequency Configuration | | OUT3_PAT | H_SEL[3:0] | | | OUT3_DI | VIDER[3:0] | | P 117 | | 70 | OUT4_FREQ_CNFG - Output Clock 4 Frequency Configuration | | OUT4_PAT | H_SEL[3:0] | | OUT4_DIVIDER[3:0] | | | | P 118 | | 71 | OUT5_FREQ_CNFG - Output Clock 5<br>Frequency Configuration | | OUT5_PAT | H_SEL[3:0] | | OUT5_DIVIDER[3:0] | | | | P 118 | | 72 | OUTPUT_INV2 - Output Clock 4 & 5 Invert Configuration | | | | - | OUT5_INV OUT4_INV | | | | P 121 | | 73 | OUTPUT_INV1 - Output Clock 1 ~ 3<br>Invert Configuration | | - | | _ | OUT2_INV OUT1_INV - | | | | P 122 | | 74 | FR_MFR_SYNC_CNFG - Frame Sync & Multiframe Sync Output Configuration | IN_2K_4K_<br>8K_INV | 8K_EN | 2K_EN | 2K_8K_PU<br>L_POSITI<br>ON | 8K_INV | 8K_PUL | 2K_INV | 2K_PUL | P 120 | | | | F | BO & Phase | e Offset Con | trol Registe | rs | | | l . | | | 78 | PHASE_MON_PBO_CNFG - Phase Transient Monitor & PBO Configuration | IN_NOISE<br>_WINDOW | - | PH_MON_<br>EN | PH_MON_<br>PBO_EN | | PH_TR_MC | N_LIMT[3:0] | | P 121 | | 7A | PHASE_OFFSET[7:0]_CNFG - Phase Offset Configuration 1 | | | | PH_OFF | SET[7:0] | | | | P 121 | | 7B | PHASE_OFFSET[9:8]_CNFG - Phase Offset Configuration 2 | se PH_OFFS PH_OFFSET[9:8] | | | | | | P 122 | | | | Synchronization Configuration Registers | | | | | | | | | | | | 7C | SYNC_MONITOR_CNFG - Sync Monitor Configuration | - | SYNO | C_MON_LIM | T[2:0] | | | | P 122 | | | 7D | SYNC_PHASE_CNFG - Sync Phase Configuration | - | - | - | - | SYNC_PH1[1:0] | | | | P 123 | # 7.2 REGISTER DESCRIPTION ## 7.2.1 GLOBAL CONTROL REGISTERS ### ID[7:0] - Device ID 1 | Тур | Address: 00H Type: Read Default Value: 10001000 | | | | | | | | | | | | | |-----|-------------------------------------------------|---------|----------------------------|------------------------------------------------------------|-----|-----|-----|-----|--|--|--|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | | | | | | | | Bit | Name | | Description | | | | | | | | | | | | 7 - 0 | ID[7:0] | Refer to the description o | Refer to the description of the ID[15:8] bits (b7~0, 01H). | | | | | | | | | | ### ID[15:8] - Device ID 2 | Туре | ess: 01H<br>: Read<br>ult Value: 00 | 010001 | | | | | | | | | | | |------|-------------------------------------|----------|--------------------------------------------------------------------------------------------------------|-------------|------|------|-----|-----|--|--|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | I | ID15 | ID14 | ID13 | ID12 | ID11 | ID10 | ID9 | ID8 | | | | | | | Bit | Name | | Description | | | | | | | | | | | 7 - 0 | ID[15:8] | The value in the ID[15:0] bits are pre-set, representing the identification number for the IDT82V3385. | | | | | | | | | | ### MPU\_PIN\_STS - MPU\_MODE[2:0] Pins Status | Address: 02l<br>Type: Read<br>Default Value | H<br>e: XXXXXXX | | | | | | | | |---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---|----|--------------|--------------|--------------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | MPU_PIN_STS2 | MPU_PIN_STS1 | MPU_PIN_STS0 | | | Bit | Name | | | De | escription | | | | | 7 - 3 | - | Reserved. | | | | | | | | 2 - 0 | MPU_PIN_STS[2:0] These bits indicate the value of the MPU_MODE[2:0] pins. The default value of these bits is determined by the MPU_MODE[2:0] pins during reset. | | | | | | | | ### NOMINAL\_FREQ[7:0]\_CNFG - Crystal Oscillator Frequency Offset Calibration Configuration 1 | | s: 04H<br>ead / Write<br>Value: 000000 | 00 | | | | | | | | | |-------|----------------------------------------|-------------------------|-----------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MINAL_FRE<br>_VALUE7 | NOMINAL_FRE<br>Q_VALUE6 | NOMINAL_FRE<br>Q_VALUE5 | NOMINAL_FRE<br>Q_VALUE4 | NOMINAL_FRE<br>Q_VALUE3 | NOMINAL_FRE<br>Q_VALUE2 | NOMINAL_FRE<br>Q_VALUE1 | NOMINAL_FRE<br>Q_VALUE0 | | | | Bit | Bit Name Description | | | | | | | | | | | 7 - 0 | NOMINAL_F | REQ_VALUE[7:0] | Refer to the description of the NOMINAL_FREQ_VALUE[23:16] bits (b7~0, 06H). | | | | | | | | ## NOMINAL\_FREQ[15:8]\_CNFG - Crystal Oscillator Frequency Offset Calibration Configuration 2 | ٥. | : 05H<br>ead / Write<br>Value: 000000 | 000 | | | | | | | |-------|------------------------------------------------------------------------------------------------------|-----|--------------------------|--------------------------|--------------------------|--------------------------|-------------------------|-------------------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | NOMINAL_FRE NOMINAL_FRE Q_VALUE14 | | NOMINAL_FRE<br>Q_VALUE13 | NOMINAL_FRE<br>Q_VALUE12 | NOMINAL_FRE<br>Q_VALUE11 | NOMINAL_FRE<br>Q_VALUE10 | NOMINAL_FRE<br>Q_VALUE9 | NOMINAL_FRE<br>Q_VALUE8 | | Bit | Bit Name Description | | | | | | | | | 7 - 0 | NOMINAL_FREQ_VALUE[15:8] Refer to the description of the NOMINAL_FREQ_VALUE[23:16] bits (b7~0, 06H). | | | | | | | | ## NOMINAL\_FREQ[23:16]\_CNFG - Crystal Oscillator Frequency Offset Calibration Configuration 3 | Type: R | Address: 06H<br>Type: Read / Write<br>Default Value: 00000000 | | | | | | | | | | | | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--|--|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | MINAL_FRE<br>_VALUE23 | NOMINAL_FRE<br>Q_VALUE22 | NOMINAL_FRE<br>Q_VALUE21 | NOMINAL_FRE<br>Q_VALUE20 | NOMINAL_FRE<br>Q_VALUE19 | NOMINAL_FRE<br>Q_VALUE18 | NOMINAL_FRE<br>Q_VALUE17 | NOMINAL_FRE<br>Q_VALUE16 | | | | | | Bit | | Name | | | Desc | cription | | | | | | | | 7 - 0 | The NOMINAL_FREQ_VALUE[23:0] bits represent a 2's complement signed integer. If the value is multiple 0.0000884, the calibration value for the master clock in ppm will be gotten. For example, the frequency offset on OSCI is +3 ppm. Though -3 ppm should be compensated, the calibration value das +3 ppm: 3 ÷ 0.0000884 = 33937 (Dec.) = 8490 (Hex); So '008490' should be written into these bits. The calibration range is within ±741 ppm. | | | | | | | . , | | | | | ## T4\_T0\_REG\_SEL\_CNFG - T0 / T4 Registers Selection Configuration | Address: 07H<br>Type: Read / Wi<br>Default Value: X | | | | | | | | | | | | |-----------------------------------------------------|-----------|-----------|-----------|-------|--------|---|---|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | - | | | T4_T0_SEL | - | - | · | - | | | | | | Bit | Name | | | Descr | iption | | | | | | | | 7 - 5 | - | Reserved. | | | | | | | | | | | 4 | T4_T0_SEL | | • • • | | | | | | | | | | 3 - 0 | - | Reserved. | | | | | | | | | | # PHASE\_ALARM\_TIME\_OUT\_CNFG - Phase Lock Alarm Time-Out Configuration | Address: 08H<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | | | |-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | MULTI_FACT | FO MULTI_FACTO<br>R0 | TIME_OUT_VA<br>LUE5 | TIME_OUT_VA<br>LUE4 | TIME_OUT_VA<br>LUE3 | TIME_OUT_VA<br>LUE2 | TIME_OUT_VA<br>LUE1 | TIME_OUT_VAL<br>UE0 | | | | | | Bit Name Description | | | | | | | | | | | | | 7 - 6 | MULTI_FACTOR[1:0] | selected input cl<br>phase lock alarn | 01: 4<br>10: 8 | | | | | | | | | | 5 - 0 | These bits represent an unsigned integer. If the value in these bits is multiplied by the value in the MULTI_FACTOR[bits (b7-6, 08H), a period in seconds will be gotten. A phase lock alarm will be raised if the T0 selected input clock is not locked in T0 DPLL within this period. If PH_ALARM_TIMEOUT bit (b5, 09H) is '1', the phase lock alarm will be cleared after this period (starting from when alarm is raised). | | | | | | | | | | | # INPUT\_MODE\_CNFG - Input Mode Configuration | Address: 09H<br>Type: Read / V<br>Default Value: | | | | | | | | | | | | |--------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------------|------------------------------|-----------------------|------------------------|----------------------|--|--| | 7 | 6 | 5 | | 4 | | 3 | 2 | 1 | 0 | | | | AUTO_EXT_<br>NC_EN | | PH_ALARM_TI<br>MEOUT | SYNO | C_FREQ1 | SYNC | C_FREQ0 | IN_SONET_SD<br>H | MASTER_SLAV<br>E | REVERTIVE_M<br>ODE | | | | Bit | Name | | | | | Descr | ription | | | | | | 7 | AUTO_EXT_SYNC_EN | Refer to the description of the EXT_SYNC_EN bit (b6, 09H). | | | | | | | | | | | | | the frame sync output | it, together with the AUTO_EXT_SYNC_EN bit (b7, 09H), determines whether EX_SYNC1 is enabled to syncle me sync output signals. | | | | | | | | | | 6 | EXT_SYNC_EN | | | EXT_SYNO | C_EN | | • | nronization | | | | | | | don't-care | | 0 | | | Disabled (default) | | | | | | | | 0 1 | | | Enabled Enabled if the T0 selected input clock is IN5; otherwise, disabled. | | | | | | | | | | L | | - 1 | | EHADIEU I | Title To Selected Inp | ut clock is ino, other | wise, disabled. | | | | 5 | PH_ALARM_TIMEOUT | This bit determines he 0: The phase lock ala 45H & 48H). 1: The phase lock a (b7-6, 08H) in second | arm will<br>larm wi | be cleared vill be cleared | when a '1<br>d after a | ' is written to<br>period (= | TIME_OUT_VALUE[ | | ARM bit (b4/0, 44H & | | | | 4 - 3 | SYNC_FREQ[1:0] | These bits set the free 00: 8 kHz (default) 01: 8 kHz. 10: 4 kHz. 11: 2 kHz. | quency | of the frame | e sync sig | nal input on | the EX_SYNC1 pin | | | | | | 2 | IN_SONET_SDH | This bit selects the SDH or SONET network type. D: SDH. The DPLL required clock is 2.048 MHz when the IN_FREQ[3:0] bits (b3~0, 16H & 17H & 19H) are '0001'; the T0/T4 DPLL output from the 16E1/16T1 path is 16E1. SONET. The DPLL required clock is 1.544 MHz when the IN_FREQ[3:0] bits (b3~0, 16H & 17H & 19H) are '0001'; the T0/T4 DPLL output from the 16E1/16T1 path is 16T1. The default value of this bit is determined by the SONET/SDH pin during reset. | | | | | | | | | | | 1 | MASTER_SLAVE | This bit is read only. I<br>Its default value is de | etermine | ed by the MS | S/SL pin | during reset | | | | | | | 0 | REVERTIVE_MODE | This bit selects Revertive or Non-Revertive switch for T0 path. 0: Non-Revertive switch. (default) 1: Revertive switch. | | | | | | | | | | ## DIFFERENTIAL\_IN\_OUT\_OSCI\_CNFG - Differential Input / Output Port & Master Clock Configuration | Address: 0AH<br>Type: Read / Wi<br>Default Value: X | | | | | | | | | | |-----------------------------------------------------|----------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------|-------------|---|---|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | - | OSC_EDGE OUT5_PECL_LVDS OUT4_PECL_LVE | | | | | | | | Bit | Name | | | | Description | | | | | | 7 - 3 | - | Reserved. | | | | | | | | | 2 | OSC_EDGE | | This bit selects a better active edge of the master clock. D: The rising edge. (default) 1: The falling edge. | | | | | | | | 1 | OUT5_PECL_LVDS | This bit selects a port technology for OUT5. 0: LVDS. (default) 1: PECL. | | | | | | | | | 0 | OUT4_PECL_LVDS | | port technology for | or OUT4. | | | | | | ## MON\_SW\_PBO\_CNFG - Frequency Monitor, Input Clock Selection & PBO Control | Address: 0Bl<br>Type: Read /<br>Default Value | Write | | | | | | | | |-----------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------|---------------------|---|-----------------------------------------------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FREQ_M | ON_C LOS_FLAG_TO _TDO | ULTR_FAST_SW | EXT_SW | PBO_FREZ | PBO_EN | | FREQ_MON_H<br>ARD_EN | | | Bit | Name | Description | | | | | | | | 7 | FREQ_MON_CLK | The bit selects a reference o: The output of TO DF 1: The master clock. (o | PLL. | clock frequency mor | nitoring. | | | | | 6 | LOS_FLAG_TO_TDO | The bit determines whether the interrupt of T0 selected input clock fail - is reported by the TDO pin. 0: Not reported. TDO pin is used as JTAG test data output which complies with IEEE 1149.1. (default) 1: Reported. TDO pin mimics the state of the T0_MAIN_REF_FAILED bit (b6, 0EH) and does not strictly comply with IEEE 1149.1. | | | | | | | | 5 | ULTR_FAST_SW | This bit determines wh<br>0: Valid. (default)<br>1: Invalid. | · · · | | | | | | | 4 | EXT_SW | This bit determines the<br>0: Forced selection or<br>1: External Fast select<br>The default value of the | Automatic selection ion. is bit is determined | n, as controlled by the | pin during reset. | | | | | 3 | PBO_FREZ | This bit is valid only when the PBO is enabled by the PBO_EN bit (b2, 0BH). It determines whether PBO is frozen at the current phase offset when a PBO event is triggered. 0: Not frozen. (default) 1: Frozen. Further PBO events are ignored and the current phase offset is maintained. | | | | | | | | 2 | PBO_EN | This bit determines whether PBO is enabled when the T0 selected input clock switch or the T0 DPLL exiting from Holdover mode or Free-Run mode occurs. 0: Disabled. 1: Enabled. (default) | | | | | | | | 1 | - | Reserved. | | | | | | | | 0 | FREQ_MON_HARD_EN | This bit determines whereference clock is about the clock, as determined 0: Disabled. 1: Enabled. (default) | ve the frequency ha | rd alarm threshold. | The reference clock | | ock with respect to the f TO DPLL or the mas- | | ## MS\_SL\_CTRL\_CNFG - Master Slave Control | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|------------|-----------------------------|----------------------------------|-----------------|-----------------------|-------------------|-----------|--| | - | - | · | · | | - | | MS_SL_CTF | | | Bit | Name | | | Descript | tion | | | | | 7 - 1 | - | Reserved. | Reserved. | | | | | | | | | This bit, together with the | ne MS/SL pin, controls whe | ther the device | e is configured as th | e Master or as th | ie Slave. | | | | | | ne MS/SL pin, controls whe | ther the device | | e Master or as th | e Slave. | | | | | | · | ther the device | e is configured as th | e Master or as th | e Slave. | | | 0 | MS SL CTRL | Maste MS/SL pin | er/Slave Control | ther the device | | e Master or as th | e Slave. | | | 0 | MS_SL_CTRL | Maste | er/Slave Control MS_SL_CTRL Bit | ther the device | Result | e Master or as th | e Slave. | | | 0 | MS_SL_CTRL | Maste MS/SL pin | er/Slave Control MS_SL_CTRL Bit | ther the device | Result<br>Master | e Master or as th | e Slave. | | ## PROTECTION\_CNFG - Register Protection Mode Configuration | Address: 7EH<br>Type: Read / W<br>Default Value: 1 | | | | | | | | |----------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PROTECTI<br>DATA7 | PROTECTION_ PROTECTION_ DATA7 DATA6 | | PROTECTION_<br>DATA4 | PROTECTION_<br>DATA3 | PROTECTION_<br>DATA2 | PROTECTION_<br>DATA1 | PROTECTION_<br>DATA0 | | Bit | Name | | | Des | scription | | | | 7 - 0 | PROTECTION_DATA[7:0] | These bits select a register write protection mode. 00000000 - 10000100, 10000111 - 11111111: Protected mode. No other registers can be written except this register. 10000101: Fully Unprotected mode. All the writable registers can be written. (default) 10000110: Single Unprotected mode. One more register can be written besides this register. After write operation (including writing a '1' to clear the bit to '0'), the device automatically switches to Protected mode. | | | | | | # MPU\_SEL\_CNFG - Microprocessor Interface Mode Configuration | Address: 7FH<br>Type: Read / Wri<br>Default Value: XX | | | | | | | | |-------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---|--------------------------------|------------------|---------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | - | · | · | - | | MPU_SEL_CNFG2 | MPU_SEL_CNFG1 | MPU_SEL_CNFG0 | | Bit | Name | | | | Description | | | | 7 - 3 | - | Reserved. | | | | | | | 2 - 0 | MPU_SEL_CNFG[2:0] | 000: Reserved<br>001: ERPOM r<br>010: Multiplexe<br>011: Intel mode<br>100: Motorola<br>101: Serial mo<br>110, 111: Rese | node.<br>ed mode.<br>e.<br>mode.<br>de.<br>rved. | | de:<br>y the MPU_MODE[2:0] pir | ns during reset. | | ### 7.2.2 INTERRUPT REGISTERS ## INTERRUPT\_CNFG - Interrupt Configuration | Address: 0CH<br>Type: Read / Wr<br>Default Value: X | | | | | | | | | | |-----------------------------------------------------|---------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|-------|---------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | - | | · | · | HZ_EN | INT_POL | | | | Bit | Name | | | Descri | ption | | | | | | 7 - 2 | - | Reserved. | | | | | | | | | 1 | HZ_EN | 0: The output on the INT_ | This bit determines the output characteristics of the INT_REQ pin. 0: The output on the INT_REQ pin is high/low when the interrupt is active; the output is the opposite when the interrupt is inactive. 1: The output on the INT_REQ pin is high/low when the interrupt is active; the output is in high impedance state when the interrupt is inactive. (default) | | | | | | | | 0 | INT_POL | This bit determines the ac<br>0: Active low. (default)<br>1: Active high. | ctive level on the INT_ | REQ pin for an act | ive interrupt indicatior | 1. | | | | ## INTERRUPTS1\_STS - Interrupt Status 1 | Address: 0DH<br>Type: Read / Wr<br>Default Value: 11 | | | | | | | | |------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------|-------|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | IN4 | IN3 | IN2 | IN1 | | · | | Bit | Name | | | Descrip | otion | | | | 7 - 6 | - | Reserved. | | | | | | | 5 - 2 | INn | This bit indicates the vali<br>there is a transition (from<br>0: Has not changed.<br>1: Has changed. (default)<br>This bit is cleared by writi | '0' to '1' or from '1' t | | | | | | 1 - 0 | - | Reserved. | | | | | | # INTERRUPTS2\_STS - Interrupt Status 2 | Address: 0EH<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | | | |-------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---|---|---|---|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | T0_OPERAT<br>_MODE | ING TO_MAIN_REF_F<br>AILED | IN5 | | | | | | | | | | | Bit | Name | | Description | | | | | | | | | | 7 | T0_OPERATING_MODE | TO_DPLL_OPERATII<br>0: Has not switched.<br>1: Has switched. | TO_DPLL_OPERATING_MODE[2:0] bits (b2~0, 52H) changes.<br>0: Has not switched. (default) | | | | | | | | | | 6 | | This bit indicates wh<br>changes from 'valid' to:<br>Has not failed. (de<br>1: Has failed.<br>This bit is cleared by | to 'invalid'; i.e., whe<br>fault) | | | | | | | | | | 5 - 3 | - | Reserved. | | | | | | | | | | | 2 | IN5 | This bit indicates the validity changes (from 'valid' to 'invalid' or from 'invalid' to 'valid') for IN5 for T0 path, i.e., whether there is a transition (from '0' to '1' or from '1' to '0') on IN5 bit (b2, 4BH). 0: Has not changed. 1: Has changed. (default) This bit is cleared by writing a '1'. | | | | | | | | | | | 1 - 0 | - | Reserved. | | | | | | | | | | # INTERRUPTS3\_STS - Interrupt Status 3 | Address: 0FH<br>Type: Read / Writ<br>Default Value: 11 | | | | | | | | | | | | |--------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---|---|---|--------------------------|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | EX_SYNC_AL | ARM T4_STS | - | INPUT_TO_T4 | - | | - | | | | | | | Bit | Name | me Description | | | | | | | | | | | 7 | EX_SYNC_ALARM | EX_SYNC_ALARM_MOI<br>0: Not raised.<br>1: Raised. (default) | | | | | | | | | | | 6 | T4_STS | This bit indicates the T4 there is a transition (from 0: Has not changed. 1: Has changed. (default) This bit is cleared by writ | '0' to '1' or from '1' to | | | | 'locked'); i.e., whether | | | | | | 5 | - | Reserved. | | | | | | | | | | | 4 | INPUT_TO_T4 | This bit indicates whether all the input clocks for T4 path change to be unqualified; i.e., whether th HIGHEST_PRIORITY_VALIDATED[3:0] bits (b7~4, 4EH) are set to '0000' when these bits are available for T4 path. 0: Has not changed. 1: Has changed. (default) This bit is cleared by writing a '1'. | | | | | | | | | | | 3 - 0 | - | Reserved. | | | | | | | | | | ### INTERRUPTS1\_ENABLE\_CNFG - Interrupt Control 1 | Address: 10H<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | | |-------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------|------|---|---|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | | IN4 | IN3 | IN2 | IN1 | | | | | | | Bit | Name | | | Descrip | tion | | | | | | | 7 - 6 | - | Reserved. | | | | | | | | | | 5 - 2 | INn | This bit controls whether the interrupt is enabled to be reported on the INT_REQ pin when the input clock validity changes (from 'valid' to 'invalid' or from 'invalid' to 'valid'), i.e., when the corresponding INn bit (b5~2, 0DH) is '1'. Here n is any one of 4 to 1. 0: Disabled. (default) 1: Enabled. | | | | | | | | | | 0 -1 | - | Reserved | | | | | | | | | ### INTERRUPTS2\_ENABLE\_CNFG - Interrupt Control 2 | Address: 11H<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | | |-------------------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--|--|-------------------|------------------------|--|--|--| | 7 | 6 | 5 4 3 2 1 | | | | | | | | | | T0_OPERAT<br>_MODE | ING TO_MAIN_REF_F<br>AILED | IN5 - | | | | | | | | | | Bit | Name | | Description | | | | | | | | | 7 | T0_OPERATING_MODE | This bit controls whe switches, i.e., when 0: Disabled. (default) 1: Enabled. | the T0_OPERATIN | | | Q pin when the T0 | DPLL operating mode | | | | | 6 | T0_MAIN_REF_FAILED | This bit controls who has failed; i.e., when 0: Disabled. (default) 1: Enabled. | the T0_MAIN_RE | | | EQ pin when the 1 | 0 selected input clock | | | | | 5 - 3 | - | Reserved. | | | | | | | | | | 2 | IN5 | This bit controls whether the interrupt is enabled to be reported on the INT_REQ pin when the input clock validity changes (from 'valid' to 'invalid' or from 'invalid' to 'valid'), i.e., when IN5 bit (b2, 0EH) is '1'. 0: Disabled. (default) 1: Enabled. | | | | | | | | | | 1 - 0 | - | Reserved. | | | | | | | | | # INTERRUPTS3\_ENABLE\_CNFG - Interrupt Control 3 | Address: 12H<br>Type: Read / Wr<br>Default Value: 00 | | | | | | | | | | | | |------------------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|--------|---|---|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | EX_SYNC_AL | _ARM T4_STS | - INPUT_TO_T4 | | | | | | | | | | | Bit | Name | | | Descri | iption | | | | | | | | 7 | EX_SYNC_ALARM | | • • | | | | | | | | | | 6 | T4_STS | This bit controls whether changes (from 'locked' to 0: Disabled. (default) 1: Enabled. | | | | | | | | | | | 5 | - | Reserved. | | | | | | | | | | | 4 | INPUT_TO_T4 | This bit controls whether the interrupt is enabled to be reported on the INT_REQ pin when all the input clocks for T4 path become unqualified, i.e., when the INPUT_TO_T4 bit (b4, 0FH) is '1'. 0: Disabled. (default) 1: Enabled. | | | | | | | | | | | 3 - 0 | - | Reserved. | | | | | | | | | | #### 7.2.3 INPUT CLOCK FREQUENCY & PRIORITY CONFIGURATION REGISTERS ### IN1\_CNFG - Input Clock 1 Configuration | Address: 16H<br>Type: Read / Wi<br>Default Value: 0 | | | | | | | | | | | |-----------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------|---------------------------|----------|--|--| | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | | DIRECT_D | IV LOCK_8K | BUCKET_S | BUCKET_SEL1 BUCKET_SEL0 IN_FREO: | | | | IN_FREQ1 | IN_FREQ0 | | | | Bit | Name | | Description | | | | | | | | | 7 | DIRECT_DIV | Refer to the descr | iption of the | LOCK_8K bit | (b6, 16H). | | | | | | | | | IN1: | This bit, together with the DIRECT_DIV bit (b7, 16H), determines whether the DivN Divider or the Lock 8k Divider is use N1: | | | | | | | | | 6 | LOCK_8K | DIREC | T_DIV bit | LOCK_8k | bit | | Divider<br>ssed (default) | | | | | | _ | | 0 | 1 | | Lock 8k Divider | | | | | | | | | 1 | 0 | | DivN | Divider | | | | | | | | 1 | 1 | | Res | served | | | | | 5 - 4 | BUCKET_SEL[1:0] | 00: Group 0; the a<br>01: Group 1; the a<br>10: Group 2; the a<br>11: Group 3; the a | ddresses of<br>ddresses of<br>ddresses of<br>ddresses of | the configurate<br>the configurate<br>the configurate<br>the configurate | ion registers are 31<br>ion registers are 35<br>ion registers are 39<br>ion registers are 30 | 6H ~ 38H.<br>9H ~ 3CH. | 11: | | | | | 3 - 0 | IN_FREQ[3:0] | 0000: 8 kHz. (defa<br>0001: 1.544 MHz<br>0010: 6.48 MHz.<br>0011: 19.44 MHz.<br>0100: 25.92 MHz.<br>0101: 38.88 MHz.<br>0110 ~ 1000: Res<br>1001: 2 kHz.<br>1010: 4 kHz.<br>1011 ~ 1111: Rese | 0011: 19.44 MHz.<br>0100: 25.92 MHz.<br>0101: 38.88 MHz.<br>0110 ~ 1000: Reserved.<br>1001: 2 kHz. | | | | | | | | # IN2\_CNFG - Input Clock 2 Configuration | Address: 17H<br>Type: Read / Wr<br>Default Value: 0 | | | | | | | | | | | | |-----------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------|--------------------------------------------|------------------|----------|-------| | 7 | 6 | | 5 | | 4 | : | 3 | 2 | 1 | 0 | | | DIRECT_D | IV LOCK_8K | В | UCKET_SEL1 | BUC | KET_SEL0 | IN_F | REQ3 | IN_FREQ2 | IN_FREQ1 | IN_FREQ0 | ] | | Bit | Name | | | | | | Descrip | otion | | | | | 7 | DIRECT_DIV | Refer to the description of the LOCK_8K bit (b6, 17H). | | | | | | | | | | | | | This bit,<br>IN2: | This bit, together with the DIRECT_DIV bit (b7, 17H), determines whether the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or the Lock 8k Divider is under the DivN Divider or | | | | | | | | d for | | | | | DIRECT_DIV bit LOCK_8K bit Used Divider | | | | | | | | | | 6 | LOCK_8K | | 0 | | 0 | | | , | passed (default) | | | | | | | 0 | | 1 | | | | k 8k Divider | | | | | | | 1 | | 0 | | | | vN Divider | | | | | | | 1 | | 1 | | | ŀ | Reserved | | | | 5 - 4 | BUCKET_SEL[1:0] | 00: Grou<br>01: Grou<br>10: Grou<br>11: Grou | up 2; the address<br>up 3; the address | ses of t<br>ses of t<br>ses of t<br>ses of t | he configurati<br>he configurati<br>he configurati<br>he configurati | ion registe<br>ion registe<br>ion registe<br>ion registe | rs are 31H<br>rs are 35H<br>rs are 39H | H ~ 34H. (default)<br>H ~ 38H.<br>H ~ 3CH. | | | | | 3 - 0 | IN_FREQ[3:0] | 0000: 8<br>0001: 1.<br>0010: 6.<br>0011: 19<br>0100: 29<br>0101: 38<br>0110 ~ 1<br>1001: 2<br>1010: 4<br>1011 ~ 1 | 1: Group 3; the addresses of the configuration registers are 3DH ~ 40H. These bits set the DPLL required frequency for IN2 1000: 8 kHz. (default) 1001: 1.544 MHz (when the IN_SONET_SDH bit (b2, 09H) is '1') / 2.048 MHz (when the IN_SONET_SDH bit (b2, 09H) is '0' on the Ingle of the Ingle of the Ingle of the Ingle of | | | | | | | | ·O·). | # IN3\_IN4\_HF\_DIV\_CNFG - Input Clock 3 & 4 High Frequency Divider Configuration | Address: 18H<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | |-------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------|---|--------------------|-------------------------|--------------------------|--------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IN4_DIV1 | IN4_DIV0 | · . | - | · | · · | IN3_DIV1 | IN3_DIV0 | | Bit | Name | | | [ | Description | | | | 7 - 6 | IN4_DIV[1:0] | These bits determing 00: Bypassed. (def. 01: Divided by 4. 10: Divided by 5. 11: Reserved. | | Divider is used ar | nd what the division fa | ctor is for IN4 frequenc | cy division: | | 5 - 2 | - | Reserved. | | | | | | | 1 - 0 | IN3_DIV[1:0] | These bits determing 00: Bypassed. (def. 01: Divided by 4. 10: Divided by 5. 11: Reserved. | | Divider is used ar | nd what the division fa | ctor is for IN3 frequenc | cy division: | # IN3\_CNFG - Input Clock 3 Configuration | Address: 19H<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | | | |-------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------|---------------------------------|------------------|---------|-------------| | 7 | 6 | | 5 | | 4 | | 3 | 2 | 1 | 0 | | | DIRECT_DI | V LOCK_8K | Bl | JCKET_SEL1 | BUC | CKET_SEL0 | IN_F | REQ3 | IN_FREQ2 | IN_FREQ1 | IN_FREC | 20 | | Bit | Name | | | | | | Descrip | otion | | | | | 7 | DIRECT_DIV | Refer to the description of the LOCK_8K bit (b6, 19H). | | | | | | | | | | | | | This bit,<br>IN3: | | | | | | | | | used for | | | | DIRECT_DIV bit LOCK_8K bit Used Divider | | | | | | | Divider | | | | 6 | LOCK_8K | | 0 | | 0 | | | , , | sed (default) | | | | | | | 0 | | 1 | | | Lock 8k Divider<br>DivN Divider | | | | | | | | 1 | 0 | | | | | Divider<br>erved | | | | | | | ļ . | | ļ ļ | | | | | | | | 5 - 4 | BUCKET_SEL[1:0] | 00: Gro<br>01: Gro<br>10: Gro<br>11: Gro | up 0; the addres<br>up 1; the addres<br>up 2; the addres<br>up 3; the addres | sses of<br>sses of<br>sses of<br>sses of | the configurate configurat | tion regis<br>tion regis<br>tion regis<br>tion regis | ters are 31H<br>ters are 35H<br>ters are 39H | H ~ 3CH. | 3: | | | | 3 - 0 | IN FDFUI3:UI | 0000: 8<br>0001: 1<br>0010: 6<br>0011: 14<br>0100: 2<br>0101: 3<br>0110 ~<br>1001: 2<br>1010: 4<br>1011 ~ | 0: Group 2; the addresses of the configuration registers are 39H ~ 3CH. 1: Group 3; the addresses of the configuration registers are 3DH ~ 40H. hese bits set the DPLL required frequency for IN3: 000: 8 kHz. 001: 1.544 MHz (when the IN_SONET_SDH bit (b2, 09H) is '1') / 2.048 MHz (when the IN_SONET_SDH bit (b2, 09H) is '0'). 010: 6.48 MHz. 011: 19.44 MHz. (default) 100: 25.92 MHz. 101: 38.88 MHz. 110 ~ 1000: Reserved. 001: 2 kHz. 010: 4 kHz. 011 ~ 1111: Reserved. the required frequency should not be set higher than frequency of the input clock. | | | | | | | | i) is '0'). | # IN4\_CNFG - Input Clock 4 Configuration | Address: 1AH<br>Type: Read / Wr<br>Default Value: 00 | | | | | | | | | | | |------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------|---------------------------------------|---------------|----------|--| | 7 | 6 | 5 | | 4 | | 3 | 2 | 1 | 0 | | | DIRECT_DI | V LOCK_8K | BUCKET | _SEL1 BU | CKET_SEL0 | IN_F | REQ3 | IN_FREQ2 | IN_FREQ1 | IN_FREQ0 | | | Bit | Name | | | | | Descrip | otion | | | | | 7 | DIRECT_DIV | Refer to the description of the LOCK_8K bit (b6, 1AH). | | | | | | | | | | | | This bit, together with the DIRECT_DIV bit (b7, 1AH), determines whether the DivN Divider or the Lock 8k Divider is use N4: | | | | | | | | | | | | DIRE | DIRECT_DIV bit LOCK_8K bit Used Divider | | | | | | | | | 6 | LOCK_8K | | 0 | 0 | | | , , , , , , , , , , , , , , , , , , , | sed (default) | | | | | | | 0 | | 1 | | Lock 8k Divider DivN Divider | | | | | | | | 1 | 0 | | | | | | | | | | | 1 | l | | | Resi | erved | | | | 5 - 4 | BUCKET_SEL[1:0] | 00: Group 0; the<br>01: Group 1; the<br>10: Group 2; the<br>11: Group 3; the | e addresses of<br>addresses of<br>addresses of<br>addresses of | f the configurat<br>f the configurat<br>f the configurat<br>f the configurat | ion regist<br>ion regist<br>ion regist<br>ion regist | ers are 31H<br>ers are 35H<br>ers are 39H | I ~ 3CH. | 4 | | | | 3 - 0 | IN_FREQ[3:0] | 11: Group 3; the addresses of the configuration registers are 3DH ~ 40H. These bits set the DPLL required frequency for IN4: 2000: 8 kHz. 2001: 1.544 MHz (when the IN_SONET_SDH bit (b2, 09H) is '1') / 2.048 MHz (when the IN_SONET_SDH bit (b2, 09H) is '0') 2010: 6.48 MHz. 2011: 19.44 MHz. (default) 2010: 25.92 MHz. 2010: 38.88 MHz. 2010: 1000: Reserved. 1001: 2 kHz. 1010: 4 kHz. 1011: Reserved. For IN4, the required frequency should not be set higher than frequency of the input clock. | | | | | | | | | # IN5\_CNFG - Input Clock 5 Configuration | Address: 1FH<br>Type: Read / Wr<br>Default Value: 00 | | | | | | | | | | | |------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------|-----------------------------|--------------------------|--|--| | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | | DIRECT_DI | V LOCK_8K | BUCKET_SEL | 1 BUCI | KET_SEL0 | IN_FREQ3 | IN_FREQ2 | IN_FREQ1 | IN_FREQ0 | | | | Bit | Name | | Description | | | | | | | | | 7 | DIRECT_DIV | Refer to the descript | ion of the L | OCK_8K bit | (b6, 1FH). | | | | | | | | | IN5: DIRECT_ | | LOCK_8 | . , | Used | Divider | x 8k Divider is used for | | | | 6 | LOCK_8K | 0 | | 0 | | ٠,٠ | ssed (default)<br>k Divider | | | | | | | 1 | | 0 | | DivN Divider | | | | | | | | 1 | | 1 | | Res | served | | | | | 5 - 4 | BUCKET_SEL[1:0] | 00: Group 0; the add<br>01: Group 1; the add<br>10: Group 2; the add<br>11: Group 3; the add | resses of t<br>resses of t<br>resses of t<br>resses of t | the configura<br>the configura<br>the configura<br>he configura | tion registers are 3<br>tion registers are 3<br>tion registers are 3<br>tion registers are 3 | 5H ~ 38H.<br>9H ~ 3CH. | <b>15</b> : | | | | | 3 - 0 | IN_FREQ[3:0] | 0000: 8 kHz.<br>0001: 1.544 MHz (w<br>0010: 6.48 MHz.<br>0011: 19.44 MHz.<br>0100: 25.92 MHz.<br>0101: 38.88 MHz.<br>0110 ~ 1000: Resen<br>1001: 2 kHz.<br>1010: 4 kHz.<br>1011 ~ 1111: Reserv<br>For IN5, the required<br>The default value of | 001: 1.544 MHz (when the IN_SONET_SDH bit (b2, 09H) is '1') / 2.048 MHz (when the IN_SONET_SDH bit (b2, 09H) is '0'). 010: 6.48 MHz. 011: 19.44 MHz. 100: 25.92 MHz. 101: 38.88 MHz. 110 ~ 1000: Reserved. 001: 2 kHz. 010: 4 kHz. 011 ~ 1111: Reserved. 011 ~ 1111: Reserved. 015, the required frequency should not be set higher than that of the input clock. 10 Master / Slave application, when the device is configured as the Master, the default value is '0001'; when the device is con- | | | | | | | | ### PRE\_DIV\_CH\_CNFG - DivN Divider Channel Selection | Address: 23H<br>Type: Read / Wr<br>Default Value: X | | | | | | | | | |-----------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------|--------------------------------|--|--|--| | 7 | 6 5 | 3 | 2 | 1 | 0 | | | | | · I | | PRE_DIV_CH_VALUE3 | PRE_DIV_CH_VALUE3 PRE_DIV_CH_VALUE2 PRE_DIV_CH_V | | | | | | | Bit | Name | | Descrip | tion | | | | | | 7 - 4 | - | Reserved. | | | | | | | | 3 - 0 | PRE_DIV_CH_VALUE[3:0] | This register is an indirect address These bits select an input clock selected input clock. 0000: Reserved. (default) 0001, 0010: Reserved. 0011: IN1. 0100: IN2. 0101: IN3 0110: IN4 0111, 1000, 1001, 1010: Reserved. 1011: IN5 1100, 1101, 1110, 1111: Reserved. | . The value set in the PRE | | 25H, 24H) is available for the | | | | ### PRE\_DIVN[7:0]\_CNFG - DivN Divider Division Factor Configuration 1 | Address: 24H<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | |-------------------------------------------------------|-----------------------------------|---------------------|------------------------------------------------------------------------|---------------------|---------------------|---------------------|---------------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PRE_DIVN_V<br>LUE7 | PRE_DIVN_VA PRE_DIVN_VA LUE7 LUE6 | | PRE_DIVN_VA<br>LUE4 | PRE_DIVN_VA<br>LUE3 | PRE_DIVN_VA<br>LUE2 | PRE_DIVN_VA<br>LUE1 | PRE_DIVN_VA<br>LUE0 | | | | Bit | Name | | Description | | | | | | | | 7 - 0 | PRE_DIVN_VALUE[7:0] | Refer to the descri | Refer to the description of the PRE_DIVN_VALUE[14:8] bits (b6~0, 25H). | | | | | | | # PRE\_DIVN[14:8]\_CNFG - DivN Divider Division Factor Configuration 2 | Address: 25H<br>Type: Read / Wri<br>Default Value: X0 | | | | | | | | | | | |-------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|---------------------|---------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | PRE_DIVN_VAL F<br>UE14 | PRE_DIVN_VAL<br>UE13 | PRE_DIVN_VAL<br>UE12 | PRE_DIVN_VAL<br>UE11 | PRE_DIVN_VAL<br>UE10 | PRE_DIVN_VAL<br>UE9 | PRE_DIVN_VAL<br>UE8 | | | | | Bit | Name | | Description | | | | | | | | | 7 | - | Reserved. | | | | | | | | | | 6 - 0 | PRE_DIVN_VALUE[14:8] | by the PRE_DIV_<br>A value from '1' t<br>reserved. So the<br>The division facto<br>1. Write the lower | The division factor for an input clock is the value in the PRE_DIVN_VALUE[14:0] bits plus 1. The input clock is selected by the PRE_DIV_CH_VALUE[3:0] bits (b3~0, 23H). A value from '1' to '4BEF' (Hex) can be written into, corresponding to a division factor from 2 to 19440. The others are eserved. So the DivN Divider only supports an input clock whose frequency is less than or equal to (≤) 155.52 MHz. The division factor setting should observe the following order: Write the lower eight bits of the division factor to the PRE_DIVN_VALUE[7:0] bits; Write the higher eight bits of the division factor to the PRE_DIVN_VALUE[14:8] bits. | | | | | | | | # IN1\_IN2\_SEL\_PRIORITY\_CNFG - Input Clock 1 & 2 Priority Configuration \* | Address: 27H<br>Type: Read / Writ<br>Default Value: T0 | te<br>) - 01010100 / T4 - 0000 | 0000 | | | | | | |--------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------|-----------------------|-----------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IN2_SEL_PRIORITY3 | O IN2_SEL_PRIO<br>RITY2 | IN2_SEL_PR<br>RITY1 | O IN2_SEL_PRIO<br>RITY0 | IN1_SEL_PRIO<br>RITY3 | IN1_SEL_PRIO<br>RITY2 | IN1_SEL_PRIO<br>RITY1 | IN1_SEL_PRIO<br>RITY0 | | Bit | Name | | | | Description | | | | 7 - 4 | INn_SEL_PRIORIT | 000<br>000<br>001<br>0010<br>011<br>011<br>100<br>100<br>101<br>101<br>110<br>110<br>1110 | se bits set the priority of 0: Disable INn for auton 1: Priority 1. 0: Priority 2. 1: Priority 3. 0: Priority 4. 1: Priority 4. 1: Priority 5. (TO default 0: Priority 6. 1: Priority 7. 0: Priority 8. 1: Priority 9. 0: Priority 10. 1: Priority 11. 0: Priority 11. 0: Priority 12. 1: Priority 13. 0: Priority 13. 0: Priority 14. 1: Priority 15. | natic selection. (T4 d | | | | | 3 - 0 | INn_SEL_PRIORIT | 000<br>000<br>001<br>0010<br>011<br>011<br>100<br>100<br>101<br>101<br>110<br>110<br>1110 | se bits set the priority of 0: Disable INn for auton 1: Priority 1. 0: Priority 2. 1: Priority 3. 0: Priority 4. (TO default 1: Priority 5. 0: Priority 6. 1: Priority 7. 0: Priority 7. 0: Priority 9. 0: Priority 10. 1: Priority 11. 0: Priority 11. 0: Priority 12. 1: Priority 13. 0: Priority 14. 1: Priority 14. 1: Priority 15. | natic selection. (T4 d | Nn. Here n is 1.<br>efault) | | | # IN3\_IN4\_SEL\_PRIORITY\_CNFG - Input Clock 3 & 4 Priority Configuration \* | Address: 28H<br>Type: Read / Wri<br>Default Value: TO | ite<br>D/T4 - 01110110 | | | | | | | |-------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------|-----------------------|-----------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | IN4_SEL_PR<br>RITY3 | IN4_SEL_PRIO<br>RITY2 | IN4_SEL_PRIO<br>RITY1 | IN4_SEL_PRIO<br>RITY0 | IN3_SEL_PRIO<br>RITY3 | IN3_SEL_PRIO<br>RITY2 | IN3_SEL_PRIO<br>RITY1 | IN3_SEL_PRIO<br>RITY0 | | Bit | Name | | | | Description | | | | 7 - 4 | INn_SEL_PRIORITY | (3:0] 0000: Disa<br>0001: Prior<br>0010: Prior<br>0100: Prior<br>0101: Prior<br>0110: Prior<br>1000: Prior<br>1001: Prior<br>1010: Prior<br>1011: Prior<br>1101: Prior<br>1101: Prior | These bits set the priority of the corresponding INn. Here n is 4. 0000: Disable INn for automatic selection. 0001: Priority 1. 0010: Priority 2. 0011: Priority 3. 0100: Priority 4. 0101: Priority 5. 0110: Priority 6. 0111: Priority 7. (default) 1000: Priority 8. 1001: Priority 9. 1010: Priority 10. 1011: Priority 11. 1100: Priority 13. 1110: Priority 14. | | | | | | 3 - 0 | INn_SEL_PRIORITY | 0000: Disa<br>0001: Prior<br>0010: Prior<br>0011: Prior<br>0100: Prior<br>0101: Prior<br>0110: Prior | ble INn for automaticity 1. rity 2. rity 3. rity 5. rity 6. (default) rity 7. rity 8. rity 9. rity 10. rity 11. rity 12. rity 13. rity 13. rity 14. | e corresponding INn.<br>c selection. | . Here n is 3. | | | # IN5\_SEL\_PRIORITY\_CNFG - Input Clock 5 Priority Configuration \* | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|-----------------------|-----------------------|----------------------| | · | | | | IN5_SEL_PRIO<br>RITY3 | IN5_SEL_PRIO<br>RITY2 | IN5_SEL_PRIO<br>RITY1 | IN5_SEL_PRI<br>RITY0 | | Bit | Name | | | De | escription | | | | 7 - 4 | - | Reserved | | | | | | | 3 - 0 | INn_SEL_PRIORITY[3:0] | 0001: Priority 1<br>0010: Priority 2<br>0011: Priority 3<br>0100: Priority 4<br>0101: Priority 5<br>0110: Priority 6<br>0111: Priority 7<br>1000: Priority 8<br>1001: Priority 9<br>1010: Priority 1<br>1011: Priority 1 | . (TO Slave default) | | | | | #### 7.2.4 INPUT CLOCK QUALITY MONITORING CONFIGURATION & STATUS REGISTERS ### FREQ\_MON\_FACTOR\_CNFG - Factor of Frequency Monitor Configuration | Address: 2EH<br>Type: Read / Wri<br>Default Value: XX | | | | | | | | | | | |-------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | - | | | - | FREQ_MON_F<br>ACTOR3 | FREQ_MON_F<br>ACTOR2 | FREQ_MON_F<br>ACTOR1 | FREQ_MON_F<br>ACTOR0 | | | | | Bit | Name | | Description | | | | | | | | | 7 - 4 | - | Reserved. | Reserved. These bits determine a factor. The factor has a relationship with the frequency hard alarm threshold in ppm (refer to | | | | | | | | | 3 - 0 | FREQ_MON_FACTOR[3:0 | the descriptic<br>clock with res<br>The factor rep<br>ent applicatio<br>0000: 0.0032<br>0001: 0.0064<br>0010: 0.0127 | n of the ALL_FREQ<br>pect to the master cl<br>presents the accuracy<br>ns. | _HARD_THRESHOLock in ppm (refer to t | LD[3:0] bits (b3~0, 2) the description of the | 2FH)) and with the fi<br>e IN_FREQ_VALUE[ | shold in ppm (refer to requency of the input 7:0] bits (b7~0, 42H)). requirements of differ- | | | | ### ALL\_FREQ\_MON\_THRESHOLD\_CNFG - Frequency Monitor Threshold for All Input Clocks Configuration | | iddress: 2FH Type: Read / Write Default Value: XXXX0011 | | | | | | | | | | | | | |-------|---------------------------------------------------------|--------------|------------------------|------------------------------|--------------------------------|------------------------------|----------------------------------------------|--|--|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | - | - | - | - | ALL_FREQ_HARD_<br>THRESHOLD3 | ALL_FREQ_HARD_<br>THRESHOLD2 | ALL_FREQ_HARD_<br>THRESHOLD1 | ALL_FREO_HARD_<br>THRESHOLD0 | | | | | | | | Bit | | Name | | Description | | | | | | | | | | | 7 - 4 | | - | Reserve | ed. | | | | | | | | | | | 3 - 0 | ALL_FREQ_HA | RD_THRESHOLD | [3:0] follows: Frequen | | reshold (ppm) = (A<br>-0, 2EH) | • | ppm can be calculated as ESHOLD[3:0] + 1) X | | | | | | | #### UPPER\_THRESHOLD\_0\_CNFG - Upper Threshold for Leaky Bucket Configuration 0 | Address: 311<br>Type: Read Default Value | / Write | 110 | | | | | | | | | |------------------------------------------|----------------------------|---------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | UPPER_<br>SHOLD_<br>A7 | 0_DAT | UPPER_THRE<br>SHOLD_0_DAT<br>A6 | UPPER_TH<br>SHOLD_0_I<br>A5 | | UPPER_THRE<br>SHOLD_0_DAT<br>A4 | UPPER_THRE<br>SHOLD_0_DAT<br>A3 | UPPER_THRE<br>SHOLD_0_DAT<br>A2 | UPPER_THRE<br>SHOLD_0_DAT<br>A1 | UPPER_THRE<br>SHOLD_0_DAT<br>A0 | | | Bit | | Name | | Description | | | | | | | | 7 - 0 | UPPER_THRESHOLD_0_DATA[7:0 | | | These bits set an upper threshold for the internal leaky bucket accumulator. When the number of the accumulated events is above this threshold, a no-activity alarm is raised. | | | | | | | #### LOWER\_THRESHOLD\_0\_CNFG - Lower Threshold for Leaky Bucket Configuration 0 | 1 | Address: 32H<br>Type: Read /<br>Default Value | Write | 100 | | | | | | | | | |-----------------|-----------------------------------------------|----------------------------|-------------------------|-------|---------------------------------|---------------------------------|----------------------------------------------------|---------------------------------|---------------------------------|------------------------|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | 0 | | | | | | LOWER_<br>SHOLD_0<br>A5 | D_DAT | LOWER_THRE<br>SHOLD_0_DAT<br>A4 | LOWER_THRE<br>SHOLD_0_DAT<br>A3 | LOWER_THRE<br>SHOLD_0_DAT<br>A2 | LOWER_THRE<br>SHOLD_0_DAT<br>A1 | LOWER_THRE<br>SHOLD_0_DAT<br>A0 | | | | F | Bit | it Name | | | | Description | | | | | | | | 7 - 0 | LOWER_THRESHOLD_0_DATA[7:0 | | | | | old for the internal le<br>d, the no-activity alar | | ator. When the numb | per of the accumulated | | #### BUCKET\_SIZE\_0\_CNFG - Bucket Size for Leaky Bucket Configuration 0 | Address: 33H Type: Read / Write Default Value: 00001000 | | | | | | | | | | | | |---------------------------------------------------------|----------------------------------|--------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | _ | BUCKET_SIZE BUCKET_SIZE _0_DATA6 | | BUCKET_SIZE<br>_0_DATA5 | BUCKET_SIZE<br>_0_DATA4 | BUCKET_SIZE<br>_0_DATA3 | BUCKET_SIZE<br>_0_DATA2 | BUCKET_SIZE<br>_0_DATA1 | BUCKET_SIZE<br>_0_DATA0 | | | | | Bit | Bit Name Description | | | | | | | | | | | | 7 - 0 | BUCKE | ET_SIZE_0_DATA[7:0 | These bits set a the bucket size, | These bits set a bucket size for the internal leaky bucket accumulator. If the number of the accumulated events reach the bucket size, the accumulator will stop increasing even if further events are detected. | | | | | | | | 88 ### DECAY\_RATE\_0\_CNFG - Decay Rate for Leaky Bucket Configuration 0 | J. | Address: 34H<br>Type: Read / Write<br>Default Value: XXXXXX01 | | | | | | | | | | | | |-------|---------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|------------------------|------------------------|--|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | - | · | | | DECAY_RATE_<br>0_DATA1 | DECAY_RATE_<br>0_DATA0 | | | | | | | Bit | Name | | | Γ | Description | | | | | | | | | 7 - 2 | - | Reserved. | | | | | | | | | | | | 1 - 0 | DECAY_RATE_0_DATA[1 | 00: The accur<br>01: The accur<br>10: The accur | nese bits set a decay rate for the internal leaky bucket accumulator: b: The accumulator decreases by 1 in every 128 ms with no event detected. c: The accumulator decreases by 1 in every 256 ms with no event detected. (default) b: The accumulator decreases by 1 in every 512 ms with no event detected. c: The accumulator decreases by 1 in every 1024 ms with no event detected. | | | | | | | | | | #### UPPER\_THRESHOLD\_1\_CNFG - Upper Threshold for Leaky Bucket Configuration 1 | Ţ | ddress: 35H<br>ype: Read / \<br>efault Value: | Write | 10 | | | | | | | | | | |---|-----------------------------------------------|----------------------------------|---------------------------------|------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|--|--| | | 7 | | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | | | UPPER_THRE<br>SHOLD_1_DAT<br>A7 | | UPPER_THRE<br>SHOLD_1_DAT<br>A6 | UPPER_<br>SHOLD_<br>AS | _<br>1_DAT | UPPER_THRE<br>SHOLD_1_DAT<br>A4 | UPPER_THRE<br>SHOLD_1_DAT<br>A3 | UPPER_THRE<br>SHOLD_1_DAT<br>A2 | UPPER_THRE<br>SHOLD_1_DAT<br>A1 | UPPER_THRE<br>SHOLD_1_DAT<br>A0 | | | | ľ | Bit | tit Name | | | | Description | | | | | | | | | 7 - 0 | 7 - 0 UPPER_THRESHOLD_1_DATA[7:0 | | | | These bits set an upper threshold for the internal leaky bucket accumulator. When the number of the accumulated events is above this threshold, a no-activity alarm is raised. | | | | | | | #### LOWER\_THRESHOLD\_1\_CNFG - Lower Threshold for Leaky Bucket Configuration 1 | 1 | Address: 36H Type: Read / Write Default Value: 00000100 | | | | | | | | | | | | |---|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------|-------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|--|--| | | 7 | | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | | | LOWER_<br>SHOLD_1<br>A7 | | LOWER_THRE<br>SHOLD_1_DAT<br>A6 | LOWER<br>SHOLD_<br>A! | 1_DAT | LOWER_THRE<br>SHOLD_1_DAT<br>A4 | LOWER_THRE<br>SHOLD_1_DAT<br>A3 | LOWER_THRE<br>SHOLD_1_DAT<br>A2 | LOWER_THRE<br>SHOLD_1_DAT<br>A1 | LOWER_THRE<br>SHOLD_1_DAT<br>A0 | | | | | Bit Name Description | | | | | | | | | | | | | | 7 - 0 | 7 - 0 LOWER_THRESHOLD_1_DATA[7:0] These bits set a lower threshold for the internal leaky bucket accumulator. When the number of the accumulate events is below this threshold, the no-activity alarm is cleared. | | | | | | per of the accumulated | | | | | #### BUCKET\_SIZE\_1\_CNFG - Bucket Size for Leaky Bucket Configuration 1 | Address: 37H Type: Read / Write Default Value: 00001000 | | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | BUCKET_SI<br>_1_DATA | | BUCKET_SIZE<br>_1_DATA5 | BUCKET_SIZE<br>_1_DATA4 | BUCKET_SIZE<br>_1_DATA3 | BUCKET_SIZE<br>_1_DATA2 | BUCKET_SIZE<br>_1_DATA1 | BUCKET_SIZE<br>_1_DATA0 | | | | | | Bit | Name | | D | Description | | | | | | | | | 7 - 0 BUCKET_SIZE_1_DATA[7:0] These bits set a bucket size for the internal leaky bucket accumulator. If the number of the accumulated the bucket size, the accumulator will stop increasing even if further events are detected. | | | | | | umulated events reach | | | | | | #### DECAY\_RATE\_1\_CNFG - Decay Rate for Leaky Bucket Configuration 1 | | Address: 38H<br>Type: Read / Write<br>Default Value: XXXXXX01 | | | | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------|-------------|---|---|------------------------|------------------------|--|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | - | - | - | · | | DECAY_RATE_<br>1_DATA1 | DECAY_RATE_<br>1_DATA0 | | | | | | | Bit | Name | | Description | | | | | | | | | | | 7 - 2 | - | Reserved. | Reserved. | | | | | | | | | | | These bits set a decay rate for the internal leaky bucket accumulator: 00: The accumulator decreases by 1 in every 128 ms with no event detected. 01: The accumulator decreases by 1 in every 256 ms with no event detected. (default) 10: The accumulator decreases by 1 in every 512 ms with no event detected. 11: The accumulator decreases by 1 in every 1024 ms with no event detected. | | | | | | | | | | | | | #### UPPER\_THRESHOLD\_2\_CNFG - Upper Threshold for Leaky Bucket Configuration 2 | ١ | Address: 39H<br>Type: Read / Write<br>Default Value: 00000110 | | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---|---------------------------------|---------------|--|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|--|--| | | 7 | | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | | | UPPER_TH<br>SHOLD_2_<br>A7 | _ | UPPER_THRE<br>SHOLD_2_DAT<br>A6 | UPPER_SHOLD_2 | | UPPER_THRE<br>SHOLD_2_DAT<br>A4 | UPPER_THRE<br>SHOLD_2_DAT<br>A3 | UPPER_THRE<br>SHOLD_2_DAT<br>A2 | UPPER_THRE<br>SHOLD_2_DAT<br>A1 | UPPER_THRE<br>SHOLD_2_DAT<br>A0 | | | | Bit Name | | | | | | | Description | | | | | | | 7 - 0 UPPER_THRESHOLD_2_DATA[7:0] These bits set an upper threshold for the internal leaky bucket accumulator. When the number of the accumulator is raised. | | | | | | | umber of the accumu- | | | | | | #### LOWER\_THRESHOLD\_2\_CNFG - Lower Threshold for Leaky Bucket Configuration 2 | Address: 3Al-<br>Type: Read /<br>Default Value | Write | 100 | | | | | | | | |------------------------------------------------|--------------------------------------------|---------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------| | 7 | | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | LOWER_SHOLD_2 | | LOWER_THRE<br>SHOLD_2_DAT<br>A6 | LOWER_T<br>SHOLD_2<br>A5 | | LOWER_THRE<br>SHOLD_2_DAT<br>A4 | LOWER_THRE<br>SHOLD_2_DAT<br>A3 | LOWER_THRE<br>SHOLD_2_DAT<br>A2 | LOWER_THRE<br>SHOLD_2_DAT<br>A1 | LOWER_THRE<br>SHOLD_2_DAT<br>A0 | | Bit | Bit Name 7 - 0 LOWER_THRESHOLD_2_DATA[7:0] | | | Description | | | | | | | 7 - 0 | | | | These bits set a lower threshold for the internal leaky bucket accumulator. When the number of the accumulated events is below this threshold, the no-activity alarm is cleared. | | | | | | #### BUCKET\_SIZE\_2\_CNFG - Bucket Size for Leaky Bucket Configuration 2 | Туре | Address: 3BH Type: Read / Write Default Value: 00001000 | | | | | | | | | | | | |----------------------|---------------------------------------------------------|------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--|--| | | 7 | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | В | UCKET_<br>_2_DAT | | BUCKET_SIZE<br>_2_DATA6 | BUCKET_SIZE<br>_2_DATA5 | BUCKET_SIZE<br>_2_DATA4 | BUCKET_SIZE<br>_2_DATA3 | BUCKET_SIZE<br>_2_DATA2 | BUCKET_SIZE<br>_2_DATA1 | BUCKET_SIZE<br>_2_DATA0 | | | | | Bit Name Description | | | | | | | | | | | | | | 7 | 7 - 0 | BUCK | ET_SIZE_2_DATA[7 | () | These bits set a bucket size for the internal leaky bucket accumulator. If the number of the accumulated events reaches the bucket size, the accumulator will stop increasing even if further events are detected. | | | | | | | | ### DECAY\_RATE\_2\_CNFG - Decay Rate for Leaky Bucket Configuration 2 | Address: 3CH | | | | | | | | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---|----|------------|------------------------|------------------------| | Type: Read / \ | Write | | | | | | | | Default Value: | XXXXXXX01 | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | _ 1 | 0 | | | | | | - | | DECAY_RATE_<br>2_DATA1 | DECAY_RATE_<br>2_DATA0 | | Bit | Name | | | De | escription | | | | 7 - 2 | - | Reserved. | | | | | | | 1 - 0 | These bits set a decay rate for the internal leaky bucket accumulator: 00: The accumulator decreases by 1 in every 128 ms with no event detected. 01: The accumulator decreases by 1 in every 256 ms with no event detected. (default) 10: The accumulator decreases by 1 in every 512 ms with no event detected. 11: The accumulator decreases by 1 in every 1024 ms with no event detected. | | | | | | | #### UPPER\_THRESHOLD\_3\_CNFG - Upper Threshold for Leaky Bucket Configuration 3 | Address: 3DH Type: Read / Write Default Value: 00000110 | | | | | | | | | | | |---------------------------------------------------------|-------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | UPPER_TH<br>SHOLD_3_<br>A7 | _ | UPPER_THI<br>SHOLD_3_D<br>A5 | _ | UPPER_THRE<br>SHOLD_3_DAT<br>A3 | UPPER_THRE<br>SHOLD_3_DAT<br>A2 | UPPER_THRE<br>SHOLD_3_DAT<br>A1 | UPPER_THRE<br>SHOLD_3_DAT<br>A0 | | | | | Bit | Name | T | Description | | | | | | | | | 7 - 0 | UPPER_THRESHOLD_3 | | These bits set an upper threshold for the internal leaky bucket accumulator. When the number of the accumulated events is above this threshold, a no-activity alarm is raised. | | | | | | | | #### LOWER\_THRESHOLD\_3\_CNFG - Lower Threshold for Leaky Bucket Configuration 3 | Address: 3EH<br>Type: Read / \times<br>Default Value: | Write | 00 | | | | | | | | |-------------------------------------------------------|----------|---------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------|---------------------------------| | 7 | | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | LOWER_3<br>SHOLD_3<br>A7 | | LOWER_THRE<br>SHOLD_3_DAT<br>A6 | LOWER_<br>SHOLD_3<br>A5 | B_DAT | LOWER_THRE<br>SHOLD_3_DAT<br>A4 | LOWER_THRE<br>SHOLD_3_DAT<br>A3 | LOWER_THRE<br>SHOLD_3_DAT<br>A2 | LOWER_THRE<br>SHOLD_3_DAT<br>A1 | LOWER_THRE<br>SHOLD_3_DAT<br>A0 | | Bit | Bit Name | | | Description | | | | | | | 7 - 0 LOWER_THRESHOLD_3_DATA[7:0] | | | | These bits set a lower threshold for the internal leaky bucket accumulator. When the number of the accumulated events is below this threshold, the no-activity alarm is cleared. | | | | | | #### BUCKET\_SIZE\_3\_CNFG - Bucket Size for Leaky Bucket Configuration 3 | Address: 3FH Type: Read / Write Default Value: 00001000 | | | | | | | | | | | | |---------------------------------------------------------|--------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | BUCKET_S<br>_3_DATA | | BUCKET_SIZE<br>_3_DATA5 | BUCKET_SIZE<br>_3_DATA4 | BUCKET_SIZE<br>_3_DATA3 | BUCKET_SIZE<br>_3_DATA2 | BUCKET_SIZE<br>_3_DATA1 | BUCKET_SIZE<br>_3_DATA0 | | | | | | Bit Name Description | | | | | | | | | | | | | 7 - 0 | BUCKET_SIZE_3_DATA | 17.()11 | These bits set a bucket size for the internal leaky bucket accumulator. If the number of the accumulated events reaches the bucket size, the accumulator will stop increasing even if further events are detected. | | | | | | | | | 92 ### DECAY\_RATE\_3\_CNFG - Decay Rate for Leaky Bucket Configuration 3 | | Address: 40H<br>Type: Read / Write<br>Default Value: XXXXXX01 | | | | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------|---|----|------------|------------------------|------------------------|--|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | - | - | | · | | DECAY_RATE_<br>3_DATA1 | DECAY_RATE_<br>3_DATA0 | | | | | | | Bit | Name | | | De | escription | | | | | | | | | 7 - 2 | - | Reserved. | | | | | | | | | | | | These bits set a decay rate for the internal leaky bucket accumulator: 00: The accumulator decreases by 1 in every 128 ms with no event detected. 1 - 0 DECAY_RATE_3_DATA[1:0] These bits set a decay rate for the internal leaky bucket accumulator: 00: The accumulator decreases by 1 in every 128 ms with no event detected. (default) 10: The accumulator decreases by 1 in every 512 ms with no event detected. 11: The accumulator decreases by 1 in every 1024 ms with no event detected. | | | | | | | | | | | | | #### IN\_FREQ\_READ\_CH\_CNFG - Input Clock Frequency Read Channel Selection | | Address: 41H<br>Type: Read / Write<br>Default Value: XXXX0000 | | | | | | | | | | | | |-------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------|----------------------|------------------------|----------------------|----------------------|--|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | · | | - | IN_FREQ_READ<br>_CH3 | IN_FREQ_READ<br>_CH2 | IN_FREQ_READ<br>_CH1 | IN_FREQ_READ<br>_CH0 | | | | | | | Bit | Name | | | Description | | | | | | | | | | 7 - 4 | - | Reserved. | | | | | | | | | | | | 3 - 0 | IN_FREQ_READ_CH[3:0] | 0000: Reserved 0001, 0010: 0011: IN1. 0100: IN2. 0101: IN3. 0110: IN4. 0111, 1000, 1011: IN5. | /ed. (default) | | ch with respect to the | reference clock can | be read. | | | | | | # IN\_FREQ\_READ\_STS - Input Clock Frequency Read Value | Address: 42H<br>Type: Read<br>Default Value: 00 | 0000000 | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|------|----------|--|--|--|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | IN_FREQ_VAL IN_F | | | | | | | | | | | | Bit | Name | | | Desc | cription | | | | | | | These bits represent a 2's complement signed integer. If the value is multiplied by the value in the FREQ_MON_FACTOR[3:0] bits (b3~0, 2EH), the frequency of an input clock with respect to the reference clock in ppm will be gotten. The input clock is selected by the IN_FREQ_READ_CH[3:0] bits (b3~0, 41H). The value in these bits is updated every 16 seconds, starting when an input clock is selected. | | | | | | | | | | | # IN1\_IN2\_STS - Input Clock 1 & 2 Status | Address: 44H<br>Type: Read<br>Default Value: X | 110X110 | | | | | | | | | |------------------------------------------------|-------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------|------------------------------|-----------------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | IN2_FREQ_HAR<br>D_ALARM | IN2_NO_ACT<br>TY_ALARM | | - | IN1_FREQ_HAR<br>D_ALARM | IN1_NO_ACTIVI<br>TY_ALARM | IN1_PH_LOCK_<br>ALARM | | | | Bit Name Description | | | | | | | | | | | 7 | - Reserved. | | | | | | | | | | 6 | IN2_FREQ_HAF | RD_ALARM | This bit indicates whether IN2 is in frequency hard alarm status. 0: No frequency hard alarm. 1: In frequency hard alarm status. (default) | | | | | | | | 5 | IN2_NO_ACTIVI | TY_ALARM | This bit indicates whether 0: No no-activity alarm. 1: In no-activity alarm state | us. (default) | | | | | | | 4 | IN2_PH_LOCK | (_ALARM | This bit indicates whether 0: No phase lock alarm. (c 1: In phase lock alarm star if the PH_ALARM_TIME PH_ALARM_TIMEOUT bi 08H) X MULTI_FACTOR[: | default)<br>tus.<br>OUT bit (b5, 0<br>it (b5, 09H) is '1' | 09H) is '0', this bit i<br>, this bit is cleared afte | er a period (= <i>TIME_0</i> | OUT_VALUE[5:0] (b5~0, | | | | 3 | - | | Reserved. | | | | | | | | 2 | IN1_FREQ_HAR | RD_ALARM | This bit indicates whether 0: No frequency hard alarm 1: In frequency hard alarm | m. | , | | | | | | 1 | IN1_NO_ACTIVI | TY_ALARM | This bit indicates whether IN1 is in no-activity alarm status. 0: No no-activity alarm. 1: In no-activity alarm status. (default) | | | | | | | | 0 | IN1_PH_LOCK | (_ALARM | 1: In no-activity alarm status. (default) This bit indicates whether IN1 is in phase lock alarm status. 0: No phase lock alarm. (default) 1: In phase lock alarm status. If the PH_ALARM_TIMEOUT bit (b5, 09H) is '0', this bit is cleared by writing '1' to this bit; PH_ALARM_TIMEOUT bit (b5, 09H) is '1', this bit is cleared after a period (= TIME_OUT_VALUE[5:0] 08H) X MULTI_FACTOR[1:0] (b7~6, 08H) in seconds) which starts from when the alarm is raised. | | | | | | | # IN3\_IN4\_STS - Input Clock 3 & 4 Status | Address: 45H<br>Type: Read<br>Default Value: ) | X110X110 | | | | | | | | | | | | |------------------------------------------------|-------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------|----------------------|-----------------------|--|--|--|--|--| | 7 | 6 | 5 | 4 3 2 1 0 | | | | | | | | | | | | IN4_FREQ_HAR<br>D_ALARM | IN4_NO_ACT<br>TY_ALARM | | | | | | | | | | | | Bit | Name | | | | Description | | | | | | | | | 7 | - | F | Reserved. | | | | | | | | | | | 6 | IN4_FREQ_HAR | D_ALARM ( | This bit indicates whether IN4 is in frequency hard alarm status. 0: No frequency hard alarm. 1: In frequency hard alarm status. (default) | | | | | | | | | | | 5 | IN4_NO_ACTIVIT | ΓY_ALARM (1 | This bit indicates whether IN4 is in no-activity alarm status. 0: No no-activity alarm. 1: In no-activity alarm status. (default) | | | | | | | | | | | 4 | IN4_PH_LOCK | _ALARM C<br>_ALARM I<br>F | his bit indicates whether li<br>: No phase lock alarm. (de<br>: In phase lock alarm statu<br>the PH_ALARM_TIMEO<br>:H_ALARM_TIMEOUT bit<br>:18H) X MULTI_FACTOR[1. | efault)<br>is.<br>OUT bit (b5, 09<br>(b5, 09H) is '1', | 9H) is '0', this bit is this bit is cleared afte | r a period (= TIME_C | OUT_VALUE[5:0] (b5~0, | | | | | | | 3 | - | F | Reserved. | | <u></u> | | | | | | | | | 2 | IN3_FREQ_HAR | D_ALARM ( | his bit indicates whether II<br>: No frequency hard alarm<br>: In frequency hard alarm | | cy hard alarm status. | | | | | | | | | 1 | IN3_NO_ACTIVIT | ΓY_ALARM (1 | This bit indicates whether IN3 is in no-activity alarm status. 0: No no-activity alarm. 1: In no-activity alarm status. (default) | | | | | | | | | | | 0 | IN3_PH_LOCK | C<br>_ALARM I<br>F | his bit indicates whether li<br>: No phase lock alarm. (de<br>: In phase lock alarm statu<br>the PH_ALARM_TIMEO<br>:H_ALARM_TIMEOUT bit<br>:8H) X MULTI_FACTOR[1. | efault)<br>is.<br>OUT bit (b5, 09<br>(b5, 09H) is '1', | 9H) is '0', this bit is this bit is cleared afte | r a period (= TIME_C | OUT_VALUE[5:0] (b5~0, | | | | | | # IN5\_STS - Input Clock 5 Status | Address: 48H<br>Type: Read<br>Default Value: X | 110X110 | | | | | | | | | |------------------------------------------------|-----------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------|---------------------------|-----------------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | - | | | IN5_FREQ_HA<br>RD_ALARM | IN5_NO_ACTIV<br>ITY_ALARM | IN5_PH_LOCK<br>_ALARM | | | | Bit | Name | | | [ | Description | | | | | | 7 - 3 | - | Reserved. | | | | | | | | | 2 | IN5_FREQ_HARD_ALARM | 0: No freque | cates whether IN5 is<br>ency hard alarm.<br>ncy hard alarm statu | | larm status. | | | | | | 1 | IN5_NO_ACTIVITY_ALARM | 0: No no-act | , | j | status. | | | | | | 0 | IN5_PH_LOCK_ALARM | 0: No phase<br>1: In phase<br>If the PH_<br>PH_ALARM | In no-activity alarm status. (default) his bit indicates whether IN5 is in phase lock alarm status. No phase lock alarm. (default) In phase lock alarm status. the PH_ALARM_TIMEOUT bit (b5, 09H) is '0', this bit is cleared by writing '1' to this bit; if the H_ALARM_TIMEOUT bit (b5, 09H) is '1', this bit is cleared after a period (= TIME_OUT_VALUE[5:0] (b5~0, 08H) if MULTI_FACTOR[1:0] (b7~6, 08H) in seconds) which starts from when the alarm is raised. | | | | | | | #### 7.2.5 T0 / T4 DPLL INPUT CLOCK SELECTION REGISTERS ### INPUT\_VALID1\_STS - Input Clocks Validity 1 | Address: 4AH<br>Type: Read<br>Default Value: 00 | 0000000 | | | | | | | | |-------------------------------------------------|---------|--------------------------------------------------------------|-----------------------|------------------------|---------------|---|---|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | · | - | IN4 | IN3 | IN2 | IN1 | · | · | | | Bit | Name | | | Descrip | tion | | | | | 7 - 6 | - | Reserved. | | | | | | | | 5 - 2 | INn | This bit indicates the valid 0: Invalid. (default) 1: Valid. | ity of the correspond | ding INn. Here n is ar | ny of 4 to 1. | | | | | 1 - 0 | - | Reserved. | | | | | | | ### INPUT\_VALID2\_STS - Input Clocks Validity 2 | Address: 4BH<br>Type: Read<br>Default Value: XX | | | | | | | | | | | | |-------------------------------------------------|------|---------------------------------------------------------------------|-------------|---------|-------|---|---|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | - | _ · | · · | - | | IN5 | - | - | | | | | | Bit | Name | | | Descrip | otion | | | | | | | | 7 - 3 | - | Reserved. | | | | | | | | | | | 2 | IN5 | This bit indicates the validi<br>0: Invalid. (default)<br>1: Valid. | ity of IN5. | | | | | | | | | | 1 - 0 | - | Reserved. | | | | | | | | | | #### REMOTE\_INPUT\_VALID1\_CNFG - Input Clocks Validity Configuration 1 | Address: 4CH | | | | | | | | |-------------------|-----------|-----------------------------------------------------------------|---------------------|------------------------|---------------------|------------------------|-------------------| | Type: Read / Wri | | | | | | | | | Default Value: 11 | 111111 | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | _ · | IN4_VALID | IN3_VALID | IN2_VALID | IN1_VALID | - | | | | | | | | | | | | Bit | Name | | | Descrip | otion | | | | 7 - 6 | - | Reserved. | | | | | | | 5 - 2 | INn_VALID | This bit controls whether to 0: Enabled. 1: Disabled. (default) | he corresponding IN | In is allowed to be lo | ocked for automatic | selection. Here n is a | ny one of 4 to 1. | | 1 - 0 | - | Reserved. | | | | | | ### REMOTE\_INPUT\_VALID2\_CNFG - Input Clocks Validity Configuration 2 | Address: 4DH<br>Type: Read / Wi<br>Default Value: X | rite<br>(X111111 | | | | | | | |-----------------------------------------------------|------------------|----------------------------------------------------------------------|-----------------------|----------------------|------------|---|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | - | | · · | · | | IN5_VALID | | · . | | Bit | Name | | | Descri | ption | | | | 7 - 3 | - | Reserved. | | | | | | | 2 | IN5_VALID | This bit controls whether I<br>0: Enabled.<br>1: Disabled. (default) | N5 is allowed to be I | locked for automatio | selection. | | | | 1 - 0 | - | Reserved. | | | | | | ### PRIORITY\_TABLE1\_STS - Priority Status 1 \* | Address: 4EH<br>Type: Read<br>Default Value: 00 | 0000000 | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------|-----------------------------------|-----------------------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | HIGHEST_PRI ORITY_VALIDA ORITY_VALIDA TED3 TED2 HIGHEST_PRI ORITY_VALIDA TED1 | | | CURRENTLY_S<br>ELECTED_INP<br>UT3 | CURRENTLY_S<br>ELECTED_INP<br>UT2 | CURRENTLY_S<br>ELECTED_INP<br>UT1 | CURRENTLY_S<br>ELECTED_INP<br>UT0 | | Bit | Name | | | | Description | | | | These bits indicate a qualified input clock with the highest priority. 0000: No input clock is qualified. (default) 0001, 0010: Reserved. 0011: IN1. 0100: IN2. 0101: IN3. 0110: IN4. 0111: IN5. 1100, 1101, 1110, 1111: Reserved. Note that the input clock is indicated by these bits only when the corresponding I (b2, 4DH) bit is '0'. | | | | | | | Nn (b5-2, 4CH) or INn | | 3 - 0 | CURRENTLY_SELECT | ED_INPUT[3:0] | These bits indicate the 0000: No input clock is 0001, 0010: Reserved 0011: IN1 is selected. 0100: IN2 is selected. 0101: IN3 is selected. 0110: IN4 is selected. 0110: IN4 is selected. 0111: IN5 is selected. 1101: IN5 is selected. 1100, 1101, 1110, 1111 Note that the input clc (b2, 4DH) bit is '0'. | s selected; or the T4 O: Reserved. | selected input clock | | out. (default)<br>Nn (b5-2, 4CH) or INn | # PRIORITY\_TABLE2\_STS - Priority Status 2 \* | Address: 4FH<br>Type: Read<br>Default Value: 00 | 000000 | | | | | | | | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|-------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------| | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | THIRD_HIGH<br>ST_PRIORITY<br>VALIDATED3 | rity_ st_priority_ st_priority_ st_f | | | D_HIGHE<br>RIORITY_<br>DATED0 | SECOND_HIGH<br>EST_PRIORITY<br>_VALIDATED3 | SECOND_HIGH<br>EST_PRIORITY<br>_VALIDATED2 | SECOND_HIGH<br>EST_PRIORITY<br>_VALIDATED1 | SECOND_HIGH<br>EST_PRIORITY<br>_VALIDATED0 | | Bit | Name Description | | | | | | | | | 7 - 4 | These bits indicate a qualified input clock with the third highest priority. 0000: No input clock is qualified. (default) 0001, 0010: Reserved. 0011: IN1. 0100: IN2. 0101: IN3. 0110: IN4. 0111: IN5. 1100, 1101, 1110, 1111: Reserved. Note that the input clock is indicated by these bits only when the corresponding INn 4CH) or INn (b2, 4DH) bit is '0'. | | | | | | | | | 3 - 0 | These bits indicate a qualified input clock with the second highest priority. 0000: No input clock is qualified. (default) 0001, 0010: Reserved. 0011: IN1. 0100: IN2. 0101: IN3. 0110: IN4. 0111, 1000, 1001, 1010: Reserved. 1011: IN5. 1100, 1101, 11110, 1111: Reserved. Note that the input clock is indicated by these bits only when the corresponding INn (bs. 4CH) or INn (b2, 4DH) bit is '0'. | | | | | | | | ### T0\_INPUT\_SEL\_CNFG - T0 Selected Input Clock Configuration | Address: 50H<br>Type: Read / Wri<br>Default Value: XX | | | | | | | | |-------------------------------------------------------|-------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|---------------------|---------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | · | - | · | | T0_INPUT_SEL3 | T0_INPUT_SEL2 | T0_INPUT_SEL1 | T0_INPUT_SEL0 | | Bit | Name | | | De | scription | | | | 7 - 4 | - | Reserved. | | | | | | | 3 - 0 | T0_INPUT_SEL[3:0] | 0000: Automatic sel<br>0001, 0010: Reserv<br>0011: Forced select | ection. (default) ed. ion - IN1 is select ion - IN2 is select ion - IN3 is select ion - IN4 is select ion - IN4 is select ion - IN5 is select ion - IN5 is select | ed.<br>ed. | when the EXT_SW bi | t (b4, 0BH) is '0'. | | ### T4\_INPUT\_SEL\_CNFG - T4 Selected Input Clock Configuration | Address: 51H<br>Type: Read / Wr<br>Default Value: X | | | | | | | | | | |-----------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------|-------------------------|-----------------------|---------------------------------------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | - | T4_LOCK_T0 | T0_FOR_T4 | T4_TEST_T0_PH | T4_INPUT_SEL3 | T4_INPUT_SEL2 | T4_INPUT_SEL1 | T4_INPUT_SEL0 | | | | Bit | Name | | | Des | scription | | | | | | 7 | - | Reserved. | | | | | | | | | 6 | T4_LOCK_T0 | 0: Independently | from the T0 path. (de | PLL locks to a TO DPL<br>efault)<br>al from the TO DPLL | · | ependently from the T | Ō DPLL. | | | | 5 | T0_FOR_T4 | | /IHz path is selected b | | s '1'. It determines wh | nether a 77.76 MHz c | or 8 kHz signal from the | | | | 4 | T4_TEST_T0_PH | | vith the T0 selected in output. (default) | ed input clock is comp<br>put clock to get the pl | | | PLL for T4 DPLL locking<br>ed input clocks. | | | | 3 - 0 | T4_INPUT_SEL[3:0] | These bits are valid only when the T4_LOCK_T0 bit (b6, 51H) is '0'. They determines the T4 DPLL input clock selection. 0000: Automatic selection. (default) 0001, 0010: Reserved. 0011: Forced selection - IN1 is selected. | | | | | | | | #### 7.2.6 T0 / T4 DPLL STATE MACHINE CONTROL REGISTERS # OPERATING\_STS - DPLL Operating Status | Address: 52H | | | | | | | | | | | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---|-------------------------|--------------------|---|--| | Type: Read | | | | | | | | | | | | Default Value | 10000001 | | | | | | | | | | | 7 | 6 | | 5 | | 4 | 3 | 2 | 1 | 0 | | | EX_SYNC.<br>RM_MC | | _ | T0_DPLL_<br>_FREQ_AI | | | | | | | | | Bit | N | Name | | | | | Description | | | | | 7 | EX_SYNC_ | _ALARN | I_MON | 0: No e | indicates whether th<br>xternal sync alarm.<br>ternal sync alarm sta | , | t signal is in external | sync alarm status. | | | | 6 | T4_DPLL_LOCK | | | This bit indicates the T4 DPLL locking status. 0: Unlocked. (default) 1: Locked. | | | | | | | | 5 | T0_DPLL_SOFT_FREQ_ALARM | | | This bit indicates whether the T0 DPLL is in soft alarm status. 0: No T0 DPLL soft alarm. (default) 1: In T0 DPLL soft alarm status. | | | | | | | | 4 | T4_DPLL_SOF | FT_FRE | Q_ALARM | This bit indicates whether the T4 DPLL is in soft alarm status. 0: No T4 DPLL soft alarm. (default) 1: In T4 DPLL soft alarm status. | | | | | | | | 3 | T0_DPLL_LOCK | | | This bit indicates the T0 DPLL locking status. 0: Unlocked. (default) 1: Locked. | | | | | | | | 2 - 0 | These bits indicate the current operating mode of T0 DPLL. 000: Reserved. 001: Free-Run. (default) 010: Holdover. T0_DPLL_OPERATING_MODE[2:0] 011: Reserved. 100: Locked. 101: Pre-Locked2. 110: Pre-Locked. 111: Lost-Phase. | | | | | | | | | | ### T0\_OPERATING\_MODE\_CNFG - T0 DPLL Operating Mode Configuration | Address: 53H<br>Type: Read / Writ<br>Default Value: XX | | | | | | | | | | | | | |--------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------|--------------------|--------------------|--|--|--|--|--|--| | 7 | 6 5 | 4 | 3 2 1 0 | | | | | | | | | | | • | | - | · | T0_OPERATING_MODE2 | T0_OPERATING_MODE1 | T0_OPERATING_MODE0 | | | | | | | | Bit | Name | | Description | | | | | | | | | | | 7 - 3 | - | Reserve | d. | | | | | | | | | | | 2 - 0 | T0_OPERATING_MODE[2 | 000: Auto<br>001: Foro<br>010: Foro<br>011: Res<br>100: Foro<br>101: Foro<br>110: Foro | omatic. (defau<br>ced - Free-Ru<br>ced - Holdove | n.<br>r.<br>ked2.<br>ked. | | | | | | | | | ### T4\_OPERATING\_MODE\_CNFG - T4 DPLL Operating Mode Configuration | Address: 54H<br>Type: Read / Wri<br>Default Value: XX | | | | | | | | | | | |-------------------------------------------------------|--------------|------------|---------------------------------------------------------------|----------------------------------------------------|--------------------|--------------------|--------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | · I | | | - | - | T4_OPERATING_MODE2 | T4_OPERATING_MODE1 | T4_OPERATING_MODE0 | | | | | Bit | Name | 9 | Description | | | | | | | | | 7 - 3 | - | | Reserved | | | | | | | | | 2 - 0 | T4_OPERATING | _MODE[2:0] | 000: Auto<br>001: Ford<br>010: Ford<br>011: Reso<br>100: Ford | matic. (default<br>ed - Free-Run<br>ed - Holdover. | | | | | | | #### 7.2.7 T0 / T4 DPLL & APLL CONFIGURATION REGISTERS ### T0\_DPLL\_APLL\_PATH\_CNFG - T0 DPLL & APLL Path Configuration | Address: 55H<br>Type: Read / \<br>Default Value: | | | | | | | | | | |--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|---|---|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | T0_APLL_F | | | T0_APLL_PA<br>TH0 | | | | | | | | Bit | Name | | | | Description | | | | | | 7 - 4 | T0_APLL_PA | ГН[3:0] | These bits select an input to the T0 APLL. 0000: The output of T0 DPLL 77.76 MHz path. (default) 0001: The output of T0 DPLL 12E1/24T1/E3/T3 path. 0010: The output of T0 DPLL 16E1/16T1 path. 0011: The output of T0 DPLL ETH/OBSAI/16E1/16T1 path. 0100: The output of T4 DPLL 77.76 MHz path. 0101: The output of T4 DPLL 12E1/24T1/E3/T3 path. 0110: The output of T4 DPLL 16E1/16T1 path. 0111: The output of T4 DPLL ETH/GPS/16E1/16T1 path. 1XXX: Reserved. | | | | | | | | 3 - 2 | T0_ETH_OBSAI_16E1 | _16T1_SEL[1:0] | These bits select an output clock from the T0 DPLL ETH/OBSAI/16E1/16T1 path. 00: 16E1. 01: 16T1. 10: GSM. 11: OBSAI. The default value of the T0_ETH_OBSAI_16E1_16T1_SEL0 bit is determined by the SONET/SDH pin du ing reset. | | | | | | | | 1 - 0 | These bits select an output clock from the T0 DPLL 12E1/24T1/E3/T3 path. 00: 12E1. 01: 24T1. T0_12E1_24T1_E3_T3_SEL[1:0] 10: E3. 11: T3. The default value of the T0_12E1_24T1_E3_T3_SEL0 bit is determined by the SONET/SDH reset. | | | | | | | | | ### T0\_DPLL\_START\_BW\_DAMPING\_CNFG - T0 DPLL Start Bandwidth & Damping Factor Configuration | Address: 56H<br>Type: Read / Wri<br>Default Value: 01 | | | | | | | | | |-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|---|---| | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | T0_DPLL_ST<br>RT_DAMPING | | TO_DPLL_S<br>RT_DAMPI | | | | | | | | Bit | Name | | | | | Description | | | | 7 - 5 | TO_DPLL_START_DAN | These bits set the starting damping factor for T0 DPLL. 000: Reserved. 001: 1.2. 010: 2.5. 011: 5. (default) 100: 10. 101: 20. 110, 111: Reserved. | | | | | | | | 4 - 0 | To_DPLL_START_BW[4:0] T0_DPLL_START_BW[4:0] T0_DPLL_START_BW[4:0] T0_DPLL_START_BW[4:0] T0_DPLL_START_BW[4:0] T0_DPLL_START_BW[4:0] | | | D.5 mHz. I Hz. I Hz. I Hz. I Hz. I Hz. | andwidth for T0 DPI | LL | | | ### T0\_DPLL\_ACQ\_BW\_DAMPING\_CNFG - T0 DPLL Acquisition Bandwidth & Damping Factor Configuration | Address: 57H<br>Type: Read / Wri<br>Default Value: 01 | | | | | | | | |-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------|-------------|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | T0_DPLL_AC<br>_DAMPING2 | | T0_DPLL_ACQ<br>_DAMPING0 | | | | | | | Bit | Name | | | | Description | | | | 7 - 5 | These bits set the acquisition damping factor for T0 DPLL. 000: Reserved. 001: 1.2. 010: 2.5. 011: 5. (default) 100: 10. 101: 20. 110, 111: Reserved. | | | | | | | | 4 - 0 | T0_DPLL_ACQ_BW[ | 4:0] 00000: 0. 00001: 1 00010: 2 00011: 4 00100: 8 00101: 15 00110: 30 00111: 60 01000: 0. 4:0] 01001: 0. 01010: 1. 01100: 2. 01101: 4 01110: 8 01111: 18 10000: 35 10001: 70 10010: 56 | mHz. mHz. mHz. mHz. i mHz. i mHz. i mHz. i mHz. i Hz. | oandwidth for T0 DP | LL. | | | ### T0\_DPLL\_LOCKED\_BW\_DAMPING\_CNFG - T0 DPLL Locked Bandwidth & Damping Factor Configuration | Address: 58H<br>Type: Read / Wri<br>Default Value: 01 | | | | | | | | | | |-------------------------------------------------------|-------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|-------------|---|---|--| | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | T0_DPLL_LOG<br>ED_DAMPING | | T0_DPLL_<br>ED_DAMF | | | | | | | | | Bit | Name | | | | | Description | | | | | 7 - 5 | T0_DPLL_LOCKED_D# | AMPING[2:0] | These bits set the locked damping factor for T0 DPLL. 000: Reserved. 001: 1.2. 010: 2.5. 011: 5. (default) 100: 10. 101: 20. 110, 111: Reserved. | | | | | | | | 4 - 0 | T0_DPLL_LOCKED_ | _BW[4:0] | 00000:<br>00001:<br>00010:<br>00011:<br>00100:<br>00101:<br>00110:<br>00111:<br>01000:<br>01011:<br>01100:<br>01111:<br>10000:<br>10001:<br>10001: | 8 Hz. | andwidth for T0 DPL | L. — | | | | # T0\_BW\_OVERSHOOT\_CNFG - T0 DPLL Bandwidth Overshoot Configuration | Address: 59H<br>Type: Read / Wri<br>Default Value: 1) | | | | | | | | | | | | |-------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|----------------------|-----|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | AUTO_BW_SI | EL - | | | T0_LIMT | - | · . | | | | | | | Bit | Name | | Description | | | | | | | | | | 7 | AUTO_BW_SEL | This bit determines whe 0: The starting and acquiregardless of the T0 DP 1: The starting, acquisitistages. (default) | isition bandwidths /<br>LL locking stage. | damping factors are r | not used. Only the | locked bandwidth / o | . 0 | | | | | | 6 - 4 | - | Reserved. | | | | | | | | | | | 3 | T0_LIMT | 0: Not frozen. | his bit determines whether the integral path value is frozen when the T0 DPLL hard limit is reached. : Not frozen. : Frozen. It will minimize the subsequent overshoot when T0 DPLL is pulling in. (default) | | | | | | | | | | 2 - 0 | - | Reserved. | | | | | | | | | | # ${\tt PHASE\_LOSS\_COARSE\_LIMIT\_CNFG-Phase\ Loss\ Coarse\ Detector\ Limit\ Configuration\ }^*$ | Type: | ess: 5AH<br>Read / Write<br>ult Value: 10000 | 101 | | | | | | | | | | | |-------|----------------------------------------------|-------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------| | | 7 | 6 | | 5 | 4 | 3 | | 2 | 1 | 0 | | | | | ARSE_PH_L<br>S_LIMT_EN | WIDE_EN | M | MULTI_PH_APP | MULTI_PH_8K_<br>4K_2K_EN | PH_LOS_CO | | LOS_COA<br>SE_LIMT2 | PH_LOS_COA<br>RSE_LIMT1 | PH_LOS_COA<br>RSE_LIMT0 | | | | Bit | Na | ame | | | | De | escription | | | | | | | 7 | COARSE_PH_ | _LOS_LIMT_EN | 0: Disa | | the occurrence of | the coarse phas | se loss will r | esult in the T | 0/T4 DPLL being un | locked. | | | | 6 | WID | E_EN | | | of the MULTI_PH_8 | | | | | | | | | 5 | MULTI_ | PH_APP | 0: Lim<br>1: Lim<br>on the<br>clock<br>PH_L( | ited to ±1 UI. (defatited to the coarse MULTI_PH_8K_4 is of other frequences CS_COARSE_LIM | ault) bhase limit. When the North State of Nor | he selected inpo<br>MIDE_EN bit and<br>4 kHz and 8 kloothe description | ut clock is of<br>nd the PH_I<br>Hz, the coan<br>n of the MUI | f 2 kHz, 4 kHz<br>LOS_COARS<br>rse phase lim<br>LTI_PH_8K_4 | E_LIMT[3:0] bits; w<br>nit depends on the<br>.K_2K_EN bit (b4, 5 | e phase limit depends<br>hen the selected input<br>WIDE_EN bit and the<br>AH) for details. | | | | | | | coarse<br>cies th<br>bits. | e phase limit when<br>nan 2 kHz, 4 kHz a | the selected input of | clock is of 2 kHz<br>e phase limit de | z, 4 kHz or 8<br>epends on th | kHz. When t | he selected input clo | 5AH), determines the ock is of other frequen-<br>S_COARSE_LIMT[3:0] | | | | 4 | MULTI_PH_8 | ΓI_PH_8K_4K_2K_EN | | TI_PH_8K_4K_2K_EN | | 2 kHz, 4 kHz or 8 | kHz | 0 | don't-care<br>0 | set by the I | ±1 UI<br>±1 UI<br>PH_LOS_COARSE_<br>(b3~0, 5AH). | _LIMT[3:0] bits | | | | | | other than 2 kHz<br>kHz and 8 kHz | i man | t-care | 0 ±1 U set by the PH_LOS_CO/ (b3-0, 5) | | | _LIMT[3:0] bits | | | | 3 - 0 | PH_LOS_COA | ARSE_LIMT[3:0] | MULT 0000: 0001: 0010: 0110: 0101: 0110: 1000: 1000: 1000: 1001: | I_PH_8K_4K_2K_<br>±1 UI.<br>±3 UI.<br>±7 UI.<br>±15 UI. | EN bit (b4, 5AH). | The limit is | used only | in some c | ases. Refer to th | e description of the | | | ## PHASE\_LOSS\_FINE\_LIMIT\_CNFG - Phase Loss Fine Detector Limit Configuration \* | Address: 5BH<br>Type: Read / Writ<br>Default Value: 10 | | | | | | | | | |--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------|-------------------------------------------|-----------------------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FINE_PH_LOS<br>LIMT_EN | S_ FAST_LOS_SW | - | · | · | PH_LOS_FINE<br>_LIMT2 | PH_LOS_FINE<br>_LIMT1 | PH_LOS_FINE<br>_LIMT0 | | | Bit | Name | | | De | escription | | | | | 7 | This bit controls whether the occurrence of the fine phase loss will result in the T0/T4 DPLL being unl FINE_PH_LOS_LIMT_EN This bit controls whether the occurrence of the fine phase loss will result in the T0/T4 DPLL being unl 0: Disabled. 1: Enabled. (default) | | | | | | | | | 6 | FAST_LOS_SW | path. This bit controls of the control | whether the occurre<br>t in the T0 DPLL be | nce of the fast loss<br>ing unlocked. T0 DI | will result in the T0/T<br>PLL will enter Temp-ł | 4 DPLL being unloc<br>Holdover mode autor | | | | 5 - 3 | - | Reserved. | | | | | | | | 2 - 0 | PH_LOS_FINE_LIMT[2:0] | These bits set a 1 000: 0. 001: ± (45 ° ~ 90 010: ± (90 ° ~ 18 011: ± (180 ° ~ 3 100: ± (20 ns ~ 2 101: ± (60 ns ~ 6 110: ± (120 ns ~ 111: ± (950 ns ~ | 1°).<br>10°). (default)<br>60°).<br>15 ns).<br>15 ns).<br>125 ns). | | | | | | ## T0\_HOLDOVER\_MODE\_CNFG - T0 DPLL Holdover Mode Configuration | Address: 5CH<br>Type: Read / W<br>Default Value: ( | | | | | | | | | | |----------------------------------------------------|-------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--| | 7 | 6 | 5 | 4 | | 3 | 2 | 1 | 0 | | | MAN_HOLD<br>ER | OV AUTO_AVG FA: | ST_AVG | READ_A | | _HOLD<br>_MODE | | | · . | | | Bit | Name | | | | | Description | | | | | 7 | MAN_HOLDOVER | Refer to the de | Refer to the description of the FAST_AVG bit (b5, 5CH). | | | | | | | | 6 | AUTO_AVG | Refer to the de | escription | of the FAST_AV | G bit (b5 | 5, 5CH). | | | | | | | quency offset a | acquiring i | method in T0 DF | LL Hold | | | 7, 5CH), determines a fre- | | | | 5 FAST_AVG | | DOVER | AUTO_AVG | i | FAST_AVG | Frequency Offse | et Acquiring Method | | | 5 | | | | 0 | | don't-care | Automatic | Instantaneous | | | | | 0 | | 1 | | 0 | Automatic Slow | Averaged (default) | | | | | | | ' | | 1 | Automatic | Fast Averaged | | | | | 1 | | | don't-ca | ire | N | anual | | | 4 | READ_AVG | (5FH ~ 5DH). 0: The value r (default) 1: The value re The value is ac Automatic Fas | read from<br>ead from t<br>cquired by<br>tt Average | the T0_HOLDO\ the T0_HOLDO\ y Automatic Slov d method if the I | VER_FI<br>VER_FR<br>V Averaç<br>FAST_A | REQ[23:0] bits (5FI<br>EQ[23:0] bits (5FH<br>ged method if the Fa<br>VG bit (b5, 5CH) is | H ~ 5DH) is equal to<br>~ 5DH) is not equal<br>AST_AVG bit (b5, 50<br>'1'. | DOVER_FREQ[23:0] bits the one written to them. to the one written to them. CH) is '0'; or is acquired by | | | 3 - 2 | TEMP_HOLDOVER_MODE[1:0] | 00: The metho<br>01: Automatic<br>10: Automatic<br>11: Automatic | od is the sa<br>Instantane<br>Fast Aver | ame as that used<br>eous. (default)<br>aged. | | ing method in T0 D<br>DPLL Holdover mod | PLL Temp-Holdover<br>e. | Mode. | | | 1 - 0 | - | Reserved. | | | | | | | | ## T0\_HOLDOVER\_FREQ[7:0]\_CNFG - T0 DPLL Holdover Frequency Configuration 1 | Address: 5DH<br>Type: Read / Writ<br>Default Value: 00 | | | | | | | | | | | |--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------|---|---|---|---|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | T0_HOLDOVE<br>_FREQ7 | T0_HOLDOVER T0_HOLDOVER T0_HOLDOVER T0_HOLDOVE R_FREQ5 T0_HOLDOVE R_FREQ3 T0_HOLDOVE R_FREQ2 T0_HOLDOVE R_FREQ0 T0_HOLDOVE R_FREQ0 | | | | | | | | | | | Bit | Name Description | | | | | | | | | | | 7 - 0 | T0_HOLDOVER_FREQ | [7:0] Refer to the de | efer to the description of the T0_HOLDOVER_FREQ[23:16] bits (b7~0, 5FH). | | | | | | | | ## T0\_HOLDOVER\_FREQ[15:8]\_CNFG - T0 DPLL Holdover Frequency Configuration 2 | Address: 5EH<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | |-------------------------------------------------------|------------------------|------------------------|--------------------------------------------------------------------------|------------------------|------------------------|-----------------------|-----------------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | T0_HOLDOVE<br>_FREQ15 | TO_HOLDOVER<br>_FREQ14 | T0_HOLDOVER<br>_FREQ13 | T0_HOLDOVE<br>R_FREQ12 | T0_HOLDOVE<br>R_FREQ11 | T0_HOLDOVE<br>R_FREQ10 | T0_HOLDOVE<br>R_FREQ9 | T0_HOLDOVE<br>R_FREQ8 | | | | Bit | Name | | Description | | | | | | | | 7 - 0 | T0_HOLDOVER_FREC | [15:8] Refer to the | efer to the description of the T0_HOLDOVER_FREQ[23:16] bits (b7~0, 5FH). | | | | | | | ## T0\_HOLDOVER\_FREQ[23:16]\_CNFG - T0 DPLL Holdover Frequency Configuration 3 | Address: 5FH<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | |-------------------------------------------------------|------------------------|---|-----------------------------|------------------------|-------------------------------------------------|-----------------------------------------------|--------------------------------------------|---------------------------------------------------------| | 7 | 6 | | 5 | 4 | 3 | 2 | 1 | 0 | | T0_HOLDOVE<br>_FREQ23 | TO_HOLDOVER<br>_FREQ22 | _ | OLDOVER<br>REQ21 | T0_HOLDOVE<br>R_FREQ20 | T0_HOLDOVE<br>R_FREQ19 | T0_HOLDOVE<br>R_FREQ18 | T0_HOLDOVE<br>R_FREQ17 | T0_HOLDOVE<br>R_FREQ16 | | Bit | Name | | Description | | | | | | | 7 - 0 | T0_HOLDOVER_FREQ | - | In T0 DPLL I ally; the valu | | value written to these<br>its multiplied by 0.0 | e bits multiplied by 0<br>00011 is the freque | 0.000011 is the frequency offset automatic | uency offset set manually slow or fast avert (b5, 5CH). | ## T4\_DPLL\_APLL\_PATH\_CNFG - T4 DPLL & APLL Path Configuration | Address: 60H<br>Type: Read / W<br>Default Value: | | | | | | | | | | | |--------------------------------------------------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------|---------------------|---------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | T4_APLL_P | TH2 TH1 | | T4_APLL_PA T4_GSM_GPS_16 T4_GSM_GPS_16 T4_12E1_24T1 T4_12E1_24 TH0 E1_16T1_SEL1 E1_16T1_SEL0 E3_T3_SEL1 E3_T3_SE | | | | | | | | | Bit | Name | | Description | | | | | | | | | 7 - 4 | T4_APLL_PAT | ГН[3:0] | These bits select an input to the T4 APLL. 0000: The output of T0 DPLL 77.76 MHz path. 0001: The output of T0 DPLL 12E1/24T1/E3/T3 path. 0010: The output of T0 DPLL 16E1/16T1 path. 0011: The output of T0 DPLL ETH/OBSAI/16E1/16T1 path. 0100: The output of T4 DPLL 77.76 MHz path. (default) 0101: The output of T4 DPLL 12E1/24T1/E3/T3 path. 0110: The output of T4 DPLL 16E1/16T1 path. 0111: The output of T4 DPLL GSM/GPS/16E1/16T1 path. 1XXX: Reserved. | | | | | | | | | 3 - 2 | T4_GSM_GPS_16E1_ | .16T1_SEL[1:0] | 00: 16E1.<br>01: 16T1.<br>10: GSM.<br>11: GPS.<br>The default value o<br>reset. | | 6E1_16T1_SEL0 bit is | determined by the S | ONET/SDH pin during | | | | | 1 - 0 | T4_12E1_24T1_E3_ | T3_SEL[1:0] | 00: 12E1.<br>01: 24T1.<br>10: E3.<br>11: T3. | n output clock from the | | · | ONET/SDH pin during | | | | ### T4\_DPLL\_LOCKED\_BW\_DAMPING\_CNFG - T4 DPLL Locked Bandwidth & Damping Factor Configuration | Address: 61H<br>Type: Read / Wri<br>Default Value: 01 | | | | | | | | |-------------------------------------------------------|-----------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|------------------------|------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | T4_DPLL_LOC<br>ED_DAMPING | | T4_DPLL_L<br>ED_DAMPI | | | | T4_DPLL_LOC<br>KED_BW1 | T4_DPLL_LOC<br>KED_BW0 | | Bit | Name | | | | Description | | | | 7 - 5 | T4_DPLL_LOCKED_DAMPING[2:0] | | These bits set the locked d<br>000: Reserved.<br>001: 1.2.<br>010: 2.5.<br>011: 5. (default)<br>100: 10.<br>101: 20.<br>110, 111: Reserved. | amping factor for T | 4 DPLL. | | | | 4 - 2 | - | | Reserved. | | | | | | 1 - 0 | T4_DPLL_LOCKED | _BW[1:0] | These bits set the locked b<br>00: 18 Hz. (default)<br>01: 35 Hz.<br>10: 70 Hz.<br>11: 560 Hz. | andwidth for T4 DP | LL. | | | ## CURRENT\_DPLL\_FREQ[7:0]\_STS - DPLL Current Frequency Status 1 \* | Address: 62H<br>Type: Read<br>Default Value: 00 | 0000000 | | | | | | | | | |-------------------------------------------------|--------------------------|----------------|-------------|----------------------------------------------------------------------------|------------------------|------------------------|------------------------|------------------------|--| | 7 | 6 | 5 | i | 4 | 3 | 2 | 1 | 0 | | | CURRENT_D<br>LL_FREQ7 | P CURRENT_DP<br>LL_FREQ6 | CURRE<br>LL_FF | | CURRENT_DP<br>LL_FREQ4 | CURRENT_DP<br>LL_FREQ3 | CURRENT_DP<br>LL_FREQ2 | CURRENT_DP<br>LL_FREQ1 | CURRENT_DP<br>LL_FREQ0 | | | Bit | Name | | Description | | | | | | | | 7 - 0 | CURRENT_DPLL_FR | EQ[7:0] | Refer to th | tefer to the description of the CURRENT_DPLL_FREQ[23:16] bits (b7~0, 64H). | | | | | | ## CURRENT\_DPLL\_FREQ[15:8]\_STS - DPLL Current Frequency Status 2 \* | Address: 63H<br>Type: Read<br>Default Value: 00 | 000000 | | | | | | | | | |-------------------------------------------------|------------------|-----------------|---------------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|------------------------|------------------------|--| | 7 | 6 | 5 | | 4 | 3 | 2 | 1 | 0 | | | CURRENT_D<br>LL_FREQ15 | | CURREI<br>LL_FR | _ | CURRENT_DP<br>LL_FREQ12 | CURRENT_DP<br>LL_FREQ11 | CURRENT_DP<br>LL_FREQ10 | CURRENT_DP<br>LL_FREQ9 | CURRENT_DP<br>LL_FREQ8 | | | Bit | Name | ne Description | | | | | | | | | 7 - 0 | CURRENT_DPLL_FRE | Q[15:8] R | 5:8] Refer to the description of the CURRENT_DPLL_FREQ[23:16] bits (b7~0, 64H). | | | | | | | ## CURRENT\_DPLL\_FREQ[23:16]\_STS - DPLL Current Frequency Status 3 \* | Address: 64H<br>Type: Read<br>Default Value: 0 | 00000 | 000 | | | | | | | | |------------------------------------------------|-------|-------------------------|----------|-------------------|-------------------------|-------------------------|-------------------------|-------------------------|-----------------------------------------------------| | 7 | | 6 | | 5 | 4 | 3 | 2 | 1 | 0 | | CURRENT_<br>LL_FREQ2 | | CURRENT_DP<br>LL_FREQ22 | | RENT_DP<br>FREQ21 | CURRENT_DP<br>LL_FREQ20 | CURRENT_DP<br>LL_FREQ19 | CURRENT_DP<br>LL_FREQ18 | CURRENT_DP<br>LL_FREQ17 | CURRENT_DP<br>LL_FREQ16 | | Bit | | Name | | | | [ | Description | | | | 7 - 0 | CUR | RENT_DPLL_FREC | 2[23:16] | | 000011, the current | | | | ue in these bits is mul-<br>ect to the master clock | ### DPLL\_FREQ\_SOFT\_LIMIT\_CNFG - DPLL Soft Limit Configuration | Address: 65H<br>Type: Read / V<br>Default Value: | | 100 | | | | | | | | | |--------------------------------------------------|------|--------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--| | 7 | | 6 | | 5 | 4 | 3 | 2 | 1 | 0 | | | FREQ_LIM<br>H_LOS | | DPLL_FREQ_S<br>OFT_LIMT6 | | L_FREQ_S<br>-T_LIMT5 | DPLL_FREQ_S<br>OFT_LIMT4 | DPLL_FREQ_S<br>OFT_LIMT3 | DPLL_FREQ_S<br>OFT_LIMT2 | DPLL_FREQ_S<br>OFT_LIMT1 | DPLL_FREQ_S<br>OFT_LIMT0 | | | Bit | | Name | | Description | | | | | | | | 7 | F | REQ_LIMT_PH_LOS | S | This bit determines whether the T0/T4 DPLL in hard alarm status will result in its being unlocked. 0: Disabled. 1: Enabled. (default) | | | | | | | | 6 - 0 | DPLL | _FREQ_SOFT_LIMT | Γ[6:0] | These bits represent an unsigned integer. If the value is multiplied by 0.724, the DPLL soft limit for T0 and T4 paths in | | | | | | | ### DPLL\_FREQ\_HARD\_LIMIT[7:0]\_CNFG - DPLL Hard Limit Configuration 1 | Address: 66H<br>Type: Read / Wri | | | | | | | | | | | |----------------------------------|-------------------|------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--------------------------|--|--|--| | Default Value: 10 | 1101011 | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | DPLL_FREQ_<br>ARD_LIMT7 | | DPLL_FREQ_H<br>ARD_LIMT5 | DPLL_FREQ_H<br>ARD_LIMT4 | DPLL_FREQ_H<br>ARD_LIMT3 | DPLL_FREQ_H<br>ARD_LIMT2 | DPLL_FREQ_H<br>ARD_LIMT1 | DPLL_FREQ_H<br>ARD_LIMT0 | | | | | Bit Name Description | | | | | | | | | | | | 7 - 0 | DPLL_FREQ_HARD_LI | DPLL_FREQ_HARD_LIMT[7:0] Refer to the description of the DPLL_FREQ_HARD_LIMT[15:8] bits (b7~0, 67H). | | | | | | | | | ## DPLL\_FREQ\_HARD\_LIMIT[15:8]\_CNFG - DPLL Hard Limit Configuration 2 | Address: 67H<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | |-------------------------------------------------------|-------------------|---------------------------|---------------------------|---------------------------|---------------------------|--------------------------|--------------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DPLL_FREQ_<br>ARD_LIMT15 | | DPLL_FREQ_H<br>ARD_LIMT13 | DPLL_FREQ_H<br>ARD_LIMT12 | DPLL_FREQ_H<br>ARD_LIMT11 | DPLL_FREQ_H<br>ARD_LIMT10 | DPLL_FREQ_H<br>ARD_LIMT9 | DPLL_FREQ_H<br>ARD_LIMT8 | | Bit | Name | | | | Description | | | | 7 - 0 | DPLL_FREQ_HARD_LI | MT[15:8] DPLL ha | | paths in ppm will be | | ger. If the value is mu | ultiplied by 0.0014, the | ### CURRENT\_DPLL\_PHASE[7:0]\_STS - DPLL Current Phase Status 1 \* | Address: 68H<br>Type: Read<br>Default Value: 00 | 0000000 | | | | | | | |----------------------------------------------------------------------------------------------------|------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CURRENT_PI<br>_DATA7 | H CURRENT_PH<br>_DATA6 | CURRENT_PH<br>_DATA5 | CURRENT_PH<br>_DATA4 | CURRENT_PH<br>_DATA3 | CURRENT_PH<br>_DATA2 | CURRENT_PH<br>_DATA1 | CURRENT_PH<br>_DATA0 | | Bit | Name | | | D | escription | | | | 7 - 0 CURRENT_PH_DATA[7:0] Refer to the description of the CURRENT_PH_DATA[15:8] bits (b7-0, 69H). | | | | | | | | ## CURRENT\_DPLL\_PHASE[15:8]\_STS - DPLL Current Phase Status 2 \* | Address: 69H | | | | | | | | | | | |-------------------|------------------|--------------|-----------------------|------------------------|------------------------|------------------------|-------------------------|--|--|--| | Type: Read | | | | | | | | | | | | Default Value: 00 | 000000 | | | | | | | | | | | | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | _ | | | | | | | | | | | CURRENT_P | H CURRENT_PH | | | | | _DATA15 | _DATA14 | _DATA13 | _DATA12 | _DATA11 | _DATA10 | _DATA9 | _DATA8 | | | | | | | | | | | | | | | | | Bit | Name | | | De | escription | | | | | | | 7.0 | CUDDENT DU DATAI | The CURREN | T_PH_DATA[15:0] b | its represent a 2's co | omplement signed in | teger. If the value is | multiplied by 0.61, the | | | | | 7 - 0 | CURRENT_PH_DATA[ | averaged pha | se error of the T0/T4 | DPLL feedback with | h respect to the selec | cted input clock in ne | will be gotten. | | | | | | | | | | | | | | | | ## T0\_T4\_APLL\_BW\_CNFG - T0 / T4 APLL Bandwidth Configuration | Address: 6AH<br>Type: Read / Wr<br>Default Value: X | | | | | | | | |-----------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------|---------------------|-------|--------|-------------|-------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | I · | T0_APLL_BW1 | T0_APLL_BW0 | | | T4_APLL_BW1 | T4_APLL_BW0 | | Bit | Name | | | Descr | iption | | | | 7 - 6 | - | Reserved. | | | | | | | 5 - 4 | T0_APLL_BW[1:0] | These bits set the bandon: 100 kHz. 01: 500 kHz. (default) 10: 1 MHz. 11: 2 MHz. | dwidth for TO APLL. | | | | | | 3 - 2 | - | Reserved. | | | | | | | 1 - 0 | T4_APLL_BW[1:0] | These bits set the band<br>00: 100 kHz.<br>01: 500 kHz. (default)<br>10: 1 MHz.<br>11: 2 MHz. | dwidth for T4 APLL. | | | | | ### 7.2.8 OUTPUT CONFIGURATION REGISTERS ## OUT1\_FREQ\_CNFG - Output Clock 1 Frequency Configuration | Address: 6DH<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | | |-------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------|----------------------|--------------------------------------------------------------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | OUT1_PATH_<br>EL3 | S OUT1_PATH_S EL2 | OUT1_PATH_S<br>EL1 | | | | | | | | | | Bit | Name | | | Des | scription | | | | | | | 7 - 4 | OUT1_PATH_SEL[3:0] | 0000 ~ 0011: The<br>0100: The output<br>0101: The output<br>0110: The output<br>0111: The output<br>1000 ~ 1011: The<br>1100: The output<br>1101: The output<br>1110: The output | hese bits select an input to OUT1. 1000 ~ 0011: The output of T0 APLL. (default: 0000) 100: The output of T0 DPLL 77.76 MHz path. 101: The output of T0 DPLL 12E1/24T1/E3/T3 path. 110: The output of T0 DPLL 16E1/16T1 path. 111: The output of T0 DPLL ETH/OBSAI/16E1/16T1 path. 100: The output of T4 APLL. 100: The output of T4 DPLL 77.76 MHz path. 101: The output of T4 DPLL 12E1/24T1/E3/T3 path. 110: The output of T4 DPLL 16E1/16T1 path. 110: The output of T4 DPLL 16E1/16T1 path. 111: The output of T4 DPLL GSM/GPS/16E1/16T1 path. | | | | | | | | | 3 - 0 | OUT1_DIVIDER[3:0] | The output freque (selected by the Coplease refer to Table | )UT1_PATH_SEL[3: | y the division factor a<br>:0] bits (b7~4, 6DH))<br>n factor selection. If the | ). If the signal is der | ived from one of the | or T0/T4 APLL output<br>e T0/T4 DPLL outputs,<br>output, please refer to | | | | ## OUT2\_FREQ\_CNFG - Output Clock 2 Frequency Configuration | Address: 6EH<br>Type: Read / Writ<br>Default Value: 00 | | | | | | | | | | | |--------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------|---------------------|------------------------------------------------------------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | OUT2_PATH_<br>EL3 | S OUT2_PATH_S<br>EL2 | OUT2_PATH_S<br>EL1 | | | | | | | | | | Bit | Name | | Description | | | | | | | | | 7 - 4 | | 0000 ~ 0011: The of 0100: The output of 0101: The output of 0110: The output of 0111: The output of 1000 ~ 1011: The output of 1100: The output of 1101: The output of 1110: The output of 1111: The output of 1111: The output of 1111: The output of 1111: The output of 1111: The output of 1101: The output of 1111: The output of 1101: The output of 1111: The output of 1101: The output of 1110: 1111: | hese bits select an input to OUT2. 000 ~ 0011: The output of T0 APLL. (default: 0000) 100: The output of T0 DPLL 77.76 MHz path. 101: The output of T0 DPLL 12E1/24T1/E3/T3 path. 110: The output of T0 DPLL 16E1/16T1 path. 111: The output of T0 DPLL ETH/OBSAI/16E1/16T1 path. 000 ~ 1011: The output of T4 APLL. 100: The output of T4 DPLL 77.76 MHz path. 101: The output of T4 DPLL 12E1/24T1/E3/T3 path. 110: The output of T4 DPLL 16E1/16T1 path. 111: The output of T4 DPLL 16E1/16T1 path. | | | | | | | | | 3 - 0 | OUT2_DIVIDER[3:0] | The output frequer (selected by the O please refer to Tab | UT2_PATH_SEL[3:0 | the division factor and the division factor and bits (b7~4, 6EH)). factor selection. If the | . If the signal is deri | ved from one of the | or T0/T4 APLL output<br>T0/T4 DPLL outputs,<br>output, please refer to | | | | ## OUT3\_FREQ\_CNFG - Output Clock 3 Frequency Configuration | Address: 6FH<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | |-------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------|----------------------|--------------------------------------------------------------------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | OUT3_PATH_<br>EL3 | S OUT3_PATH_S<br>EL2 | OUT3_PATH_S<br>EL1 | | | | | | | | | Bit | Name | | Description | | | | | | | | 7 - 4 | OUT3_PATH_SEL[3:0] | 0000 ~ 0011: The 0100: The output of 0101: The output of 0110: The output of 0111: The output of 1000 ~ 1011: The 1100: The output of 1101: The output of 1101: The output of 1101: The output of 1110: ou | These bits select an input to OUT3. 10000 ~ 0011: The output of T0 APLL. (default: 0000) 10100: The output of T0 DPLL 77.76 MHz path. 10101: The output of T0 DPLL 12E1/24T1/E3/T3 path. 10110: The output of T0 DPLL 16E1/16T1 path. 10111: The output of T0 DPLL ETH/OBSAI/16E1/16T1 path. 10000 ~ 1011: The output of T4 APLL. 1100: The output of T4 DPLL 77.76 MHz path. 1101: The output of T4 DPLL 12E1/24T1/E3/T3 path. 1110: The output of T4 DPLL 16E1/16T1 path. | | | | | | | | 3 - 0 | OUT3_DIVIDER[3:0] | The output frequent (selected by the Coplease refer to Tab | )UT3_PATH_SEL[3: | y the division factor a<br>0] bits (b7~4, 6FH))<br>n factor selection. If the | . If the signal is deri | ived from one of the | or T0/T4 APLL output<br>e T0/T4 DPLL outputs,<br>output, please refer to | | | ## OUT4\_FREQ\_CNFG - Output Clock 4 Frequency Configuration | Address:70H<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | | | |------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------|---------------------|------------------------------------------------------------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | OUT4_PATH_<br>EL3 | S OUT4_PATH_S<br>EL2 | OUT4_PATH_S<br>EL1 | | | | | | | | | | Bit | Name | | Description | | | | | | | | | 7 - 4 | | 0000 ~ 0011: The 0<br>0100: The output o<br>0101: The output o<br>0110: The output o<br>0111: The output o<br>1000 ~ 1011: The 0<br>1100: The output o<br>1101: The output o<br>1110: The output o<br>1111: The output o | hese bits select an input to OUT4. 000 ~ 0011: The output of T0 APLL. (default: 0000) 100: The output of T0 DPLL 77.76 MHz path. 101: The output of T0 DPLL 12E1/24T1/E3/T3 path. 110: The output of T0 DPLL 16E1/16T1 path. 111: The output of T0 DPLL ETH/OBSAI/16E1/16T1 path. 000 ~ 1011: The output of T4 APLL. 100: The output of T4 DPLL 77.76 MHz path. 101: The output of T4 DPLL 12E1/24T1/E3/T3 path. 110: The output of T4 DPLL 16E1/16T1 path. | | | | | | | | | 3 - 0 | OUT4_DIVIDER[3:0] | The output frequer (selected by the O please refer to Tab | UT4_PATH_SEL[3:0 | the division factor a<br>D] bits (b7~4, 70H)).<br>factor selection. If th | If the signal is deri | ved from one of the | or T0/T4 APLL output<br>T0/T4 DPLL outputs,<br>output, please refer to | | | | ## OUT5\_FREQ\_CNFG - Output Clock 5 Frequency Configuration | Address:71H<br>Type: Read / Wrii<br>Default Value: 00 | | | | | | | | | | |-------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------|---------------------|------------------------------------------------------------------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | OUT5_PATH_<br>EL3 | S OUT5_PATH_S EL2 | OUT5_PATH_S<br>EL1 | | | | | | | | | Bit | Name | | | Desc | cription | | | | | | 7 - 4 | | 0000 ~ 0011: The c<br>0100: The output of<br>0101: The output of<br>0110: The output of<br>0111: The output of<br>1000 ~ 1011: The c<br>1100: The output of<br>1101: The output of | hese bits select an input to OUT5. 000 ~ 0011: The output of T0 APLL. (default: 0000) 100: The output of T0 DPLL 77.76 MHz path. 101: The output of T0 DPLL 12E1/24T1/E3/T3 path. 110: The output of T0 DPLL 16E1/16T1 path. 111: The output of T0 DPLL ETH/OBSAI/16E1/16T1 path. 000 ~ 1011: The output of T4 APLL. 100: The output of T4 DPLL 77.76 MHz path. 101: The output of T4 DPLL 12E1/24T1/E3/T3 path. 110: The output of T4 DPLL 16E1/16T1 path. 110: The output of T4 DPLL 16E1/16T1 path. | | | | | | | | 3 - 0 | OUT5_DIVIDER[3:0] | The output frequen (selected by the O please refer to Table | UT5_PATH_SEL[3:0 | the division factor a<br>)] bits (b7~4, 71H)).<br>factor selection. If th | If the signal is deri | ved from one of the | or T0/T4 APLL output<br>T0/T4 DPLL outputs,<br>output, please refer to | | | ## OUTPUT\_INV2 - Output Clock 4 & 5 Invert Configuration | Address:72H<br>Type: Read / Wr<br>Default Value: 0 | | | | | | | | |----------------------------------------------------|----------|-------------------------------------------------------------------|---|-------------------|--------|----------|----------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | - | · | | | | | OUT5_INV | OUT4_INV | | | | | | | | | | | Bit | Name | | | Descr | iption | | | | 7 - 2 | - | Reserved. | | | | | | | 1 | OUT5_INV | This bit determines wh<br>0: Not inverted. (defau<br>1: Inverted. | | OUT5 is inverted. | | | | | 0 | OUT4_INV | This bit determines wh<br>0: Not inverted. (defau<br>1: Inverted. | | OUT4 is inverted. | | | | ## OUTPUT\_INV1 - Output Clock 1 ~ 3 Invert Configuration | Address:73H<br>Type: Read / Wri<br>Default Value: 01 | | | | | | | | |------------------------------------------------------|----------|---------------------------------------------------------------------|----------|-------------------|----------|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | - | | | OUT3_INV | OUT2_INV | OUT1_INV | | | | | ı | 1 | | | | | | | Bit | Name | | | Descri | ption | | | | 7 - 5 | - | Reserved. | | | | | | | 4 | OUT3_INV | This bit determines who 0: Not inverted. (defaul 1: Inverted. | | OUT3 is inverted. | | | | | 3 | OUT2_INV | This bit determines who<br>0: Not inverted. (defaul<br>1: Inverted. | | OUT2 is inverted. | | | | | 2 | OUT1_INV | This bit determines who<br>0: Not inverted. (defaul<br>1: Inverted. | | OUT1 is inverted. | | | | | 1 - 0 | - | Reserved. | | | | | | ## FR\_MFR\_SYNC\_CNFG - Frame Sync & Multiframe Sync Output Configuration | | Address:74H Type: Read / Write Default Value: 01100000 | | | | | | | | | | |-------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------|------------------------------------------------------|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | IN_2K_4K_8K<br>NV | IN_2K_4K_8K_I<br>NV 8K_EN 2K_EN 2K_BK_PUL_P<br>OSITION 8K_INV 8K_PUL 2K_INV 2K_I | | | | | | 2K_PUL | | | | | Bit | Name | | | | scription | | | | | | | 7 | IN_2K_4K_8K_INV | kHz or 8 kHz.<br>0: Not inverted. (<br>1: Inverted. | default) | | · | | input clock is 2 kHz, 4 | | | | | 6 | 8K_EN | 0: Disabled. FRS<br>1: Enabled. (defa | his bit determines whether an 8 kHz signal is enabled to be output on FRSYNC_8K.<br>: Disabled. FRSYNC_8K outputs low.<br>: Enabled. (default) | | | | | | | | | 5 | 2K_EN | | es whether a 2 kHz signs<br>SYNC_2K outputs lowult) | | oe output on MFRSY | NC_2K. | | | | | | 4 | 2K_8K_PUL_POSITION | and the 2K_PUL<br>mines the pulse p<br>0: Pulsed on the<br>1: Pulsed on the | bit (b0, 74H) is '1' or vosition referring to the falling edge of the starising edge of the starising edge of the star | when the 8K_PUL I<br>e standard 50:50 d<br>ndard 50:50 duty c<br>ndard 50:50 duty cy | bit (b2, 74H) and the<br>uty cycle.<br>ycle position. (defau<br>ycle position. | 2K_PUL bit (b0, 74 | e 8K_PUL bit (b2, 74H)<br>H) are both '1'. It deter- | | | | | 3 | 8K_INV | This bit determin<br>0: Not inverted. (<br>1: Inverted. | es whether the output<br>default) | on FRSYNC_8K is | s inverted. | | | | | | | 2 | 8K_PUL | 0: 50:50 duty cyc<br>1: Pulsed. The pu | ulse width is defined b | y the period of the | output on OUT1. | pulsed. | | | | | | 1 | 2K_INV | 0: Not inverted. (<br>1: Inverted. | · | | | | | | | | | 0 | 2K_PUL | 0: 50:50 duty cyc | es whether the output<br>le. (default)<br>ulse width is defined b | | | or pulsed. | | | | | ### 7.2.9 PBO & PHASE OFFSET CONTROL REGISTERS ## PHASE\_MON\_PBO\_CNFG - Phase Transient Monitor & PBO Configuration | Address:78H<br>Type: Read / Wri<br>Default Value: 0) | | | | | | | | | | |------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------|----------------------|------------------------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | IN_NOISE_W<br>DOW | IN _ | PH_MON_EN | PH_MON_PBO<br>_EN | PH_TR_MON_L<br>IMT3 | PH_TR_MON_L<br>IMT2 | PH_TR_MON_L<br>IMT1 | PH_TR_MON_L<br>IMT0 | | | | Bit | Name | | Description | | | | | | | | 7 | IN_NOISE_WINDOW | selected for T0/T | This bit determines whether the input clock whose edge respect to the reference clock is outside ±5% is enabled to be selected for T0/T4 DPLL. D: Disabled. (default) 1: Enabled. | | | | | | | | 6 | - | Reserved. | | | | | | | | | 5 | PH_MON_EN | | nitor the phase-time | ON_PBO_EN bit (b4,<br>changes on the T0 s | | nines whether the Pl | nase Transient Monitor | | | | 4 | PH_MON_PBO_EN | This bit determines whether a PBO event is triggered when the phase-time changes on the T0 selected input clock are greater than a programmable limit over an interval of less than 0.1 seconds with the PH_MON_EN bit being '1'. The limit is programmed by the PH_TR_MON_LIMT[3:0] bits (b3~0, 78H). 0: Disabled. (default) 1: Enabled. | | | | | | | | | 3 - 0 | PH_TR_MON_LIMT[3:0] | · | sent an unsigned into<br>_TR_MON_LIMT[3: | • | nsient Monitor limit ir | nns can be calculate | ed as follows: | | | ## PHASE\_OFFSET[7:0]\_CNFG - Phase Offset Configuration 1 | Address:7AH<br>Type: Read / Wri<br>Default Value: 00 | | | | | | | | | |------------------------------------------------------|----------------|------------------------------------------------------------------|------------|------------|------------|------------|------------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | PH_OFFSET | 7 PH_OFFSET6 | PH_OFFSET5 | PH_OFFSET4 | PH_OFFSET3 | PH_OFFSET2 | PH_OFFSET1 | PH_OFFSET0 | | | | | | | | | | | | | Bit | Name | Description | | | | | | | | 7 - 0 | PH_OFFSET[7:0] | Refer to the description of the PH_OFFSET[9:8] bits (b1~0, 7BH). | | | | | | | ## PHASE\_OFFSET[9:8]\_CNFG - Phase Offset Configuration 2 | Address:7BH<br>Type: Read / Wri<br>Default Value: 0X | | | | | | | | | | |------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 7 | 6 | 5 4 3 2 1 | | | | | | | | | PH_OFFSET_<br>N | <u>E</u> . | - | PH_OFFSET9 PH_OFFSE | | | | | | | | Bit | Name | | Description | | | | | | | | 7 | PH_OFFSET_EN | This bit determines whether the input-to-output phase offset is enabled. If the device is configured as the Master, the input-to-output phase offset: 0: Disabled. (default) 1: Enabled. If the device is configured as the Slave, the input-to-output phase offset is always enabled. | | | | | | | | | 6 - 2 | - | Reserved. | eserved. | | | | | | | | 1 - 0 | PH_OFFSET[9:8] | These bits represent a to adjust will be gotten. | nese bits represent a 2's complement signed integer. If the value is multiplied by 0.61, the input-to-output phase offset in ns | | | | | | | ### 7.2.10 SYNCHRONIZATION CONFIGURATION REGISTERS ## SYNC\_MONITOR\_CNFG - Sync Monitor Configuration | Address:7CH<br>Type: Read / Writ<br>Default Value: XC | | | | | | | | | | |-------------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---|---|---|---|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | SYNC_MON_LIM | T2 SYNC_MON_LIMT1 | SYNC_MON_LIMT0 | - | - | · | - | | | | Bit | Name | Description | | | | | | | | | 7 | - | Reserved. | Reserved. | | | | | | | | 6 - 4 | SYNC_MON_LIMT[2:0] | These bits set the limit for the external sync alarm. 000: ±1 UI. 001: ±2 UI. 010: ±3 UI. (default) 011: ±4 UI. 100: ±5 UI. 101: ±6 UI. 111: ±8 UI. | | | | | | | | | 3 - 0 | - | These bits must be set to '1 | 011'. | | | | | | | ## SYNC\_PHASE\_CNFG - Sync Phase Configuration | Address:7DH<br>Type: Read / Wr<br>Default Value: X | | | | | | | | | |----------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------|---|---|---|-----------|------------------------|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | - | | | | - | | SYNC_PH11 | SYNC_PH10 | | | Bit | Name Description | | | | | | | | | 7 - 2 | - | Reserved. | | | | | | | | 1 - 0 | SYNC_PH1[1:0] | These bits set the sample nally, the falling edge of 00: On target. (default) 01: 0.5 UI early. 10: 1 UI late. 11: 0.5 UI late. | | | | | c output signal. Nomi- | | ### 8 THERMAL MANAGEMENT The device operates over the industry temperature range -40°C ~ +85°C. To ensure the functionality and reliability of the device, the maximum junction temperature $\mathsf{T}_{jmax}$ should not exceed 125°C. In some applications, the device will consume more power and a thermal solution should be provided to ensure the junction temperature $\mathsf{T}_j$ does not exceed the $\mathsf{T}_{imax}$ . ### 8.1 JUNCTION TEMPERATURE Junction temperature $T_j$ is the temperature of package typically at the geographical center of the chip where the device's electrical circuits are. It can be calculated as follows: Equation 1: $$T_i = T_A + P X \theta_{JA}$$ Where: $\theta$ <sub>IA</sub> = Junction-to-Ambient Thermal Resistance of the Package $T_i$ = Junction Temperature T<sub>A</sub> = Ambient Temperature P = Device Power Consumption In order to calculate junction temperature, an appropriate $\theta_{JA}$ must be used. The $\theta_{JA}$ is shown in Table 45. Power consumption is the core power excluding the power dissipated in the loads. Table 44 provides power consumption in special environments. **Table 44: Power Consumption and Maximum Junction Temperature** | Package | Power<br>Consumption (W) | Operating<br>Voltage<br>(V) | T <sub>A</sub> (°C) | Maximum<br>Junction<br>Temperature (°C) | | |-------------|--------------------------|-----------------------------|---------------------|-----------------------------------------|--| | TQFP/PN100 | 1.9 | 3.6 | 85 | 125 | | | TQFP/PNG100 | 1.9 | 3.6 | 85 | 125 | | | TQFP/EQG100 | 1.9 | 3.6 | 85 | 125 | | # 8.2 EXAMPLE OF JUNCTION TEMPERATURE CALCULATION Assume: $T_A = 85^{\circ}C$ $\theta_{JA}$ = 18.9°C/W (TQFP/EQG100 Soldered & when airflow rate is 0 m/s) P = 1.9W The junction temperature T<sub>i</sub> can be calculated as follows: $$T_i = T_A + P X \theta_{JA} = 85^{\circ}C + 1.9W X 18.9^{\circ}C/W = 120.9^{\circ}C$$ The junction temperature of 120.9°C is below the maximum junction temperature of 125°C so no extra heat enhancement is required. In some operation environments, the calculated junction temperature might exceed the maximum junction temperature of 125°C and an external thermal solution such as a heatsink is required. ### 8.3 HEATSINK EVALUATION A heatsink is expanding the surface area of the device to which it is attached. $\theta_{JA}$ is now a combination of device case and heat-sink thermal resistance, as the heat flowing from the die junction to ambient goes through the package and the heatsink. $\theta_{JA}$ can be calculated as follows: Equation 2: $$\theta_{JA} = \theta_{JC} + \theta_{CH} + \theta_{HA}$$ Where: $\theta_{JC}$ = Junction-to-Case Thermal Resistance $\theta_{CH}$ = Case-to-Heatsink Thermal Resistance $\theta_{HA}$ = Heatsink-to-Ambient Thermal Resistance $\theta_{\text{CH}^+}$ $\theta_{\text{HA}}$ determines which heatsink and heatsink attachment can be selected to ensure the junction temperature does not exceed the maximum junction temperature. According to Equation 1 and 2, $\theta_{CH}$ + $\theta_{HA}$ can be calculated as follows: Equation 3: $$\theta_{CH}$$ + $\theta_{HA}$ = $(T_i - T_A)/P - \theta_{JC}$ Assume: $$T_{j} = 125^{\circ}C (T_{jmax})$$ $$T_{A} = 85^{\circ}C$$ P = 1.9 W $\theta_{IC}$ = 16.1°C/W (TQFP/EQG100) $\theta_{CH}$ + $\theta_{HA}$ can be calculated as follows: $$\theta_{CH}$$ + $\theta_{HA}$ = (125°C - 85°C) / 1.9W - 16.1°C/W = 5.0°C/W That is, if a heatsink and heatsink attachment whose $\theta_{CH^+}$ $\theta_{HA}$ is below or equal to 5.0°C/W is used in such operation environment, the junction temperature will not exceed the maximum junction temperature. Table 45: Thermal Data | Package | Pin Count | Thermal Pad | Thermal Pad θ <sub>JC</sub> (°C/W) | θ <sub>JB</sub> (°C/W) | $\theta_{JA}$ (°C/W) vs Air Flow in m/s | | | | | | | |----------------------|---------------|------------------|------------------------------------|------------------------|-----------------------------------------|------|------|------|------|------|--| | 1 dekage | i iii oodiii | memar aa | °JC ( 3/11) | ) ojg ( o/) | | 1 | 2 | 3 | 4 | 5 | | | TQFP/PN100 | 100 | No | 11.0 | 34.2 | 39.3 | 36.2 | 34.3 | 33.5 | 32.9 | 32.6 | | | TQFP/PNG100 | 100 | No | 11.0 | 34.2 | 39.3 | 36.2 | 34.3 | 33.5 | 32.9 | 32.6 | | | TQFP/EQG100 | 100 | Yes/Exposed | 16.1 | 34.2 | 35.8 | 31.1 | 29.5 | 28.6 | 27.9 | 27.4 | | | TQFP/EQG100 | 100 | Yes/Soldered* | 16.1 | 1.3 | 18.9 | 14.6 | 13.5 | 12.9 | 12.6 | 12.4 | | | *note: Simulated wit | h 3 x 3 array | of thermal vias. | | | | • | | | | | | ### 8.4 TOFP EPAD THERMAL RELEASE PATH In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 27. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. Figure 27. Assembly for Expose Pad thermal Release Path (Side View) While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as 'heat pipes'. The number of vias (i.e. 'heat pipes') are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias con- nected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1 oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadfame Base Package, Amkor Technology. Thermal Management 125 May 14, 2010 ## 9 ELECTRICAL SPECIFICATIONS ## 9.1 ABSOLUTE MAXIMUM RATING Table 46: Absolute Maximum Rating | Symbol | Parameter | Min | Max | Unit | |-------------------|-------------------------------------|------|------|------| | $V_{DD}$ | Supply Voltage VDD | -0.5 | 3.6 | V | | V <sub>IN</sub> | Input Voltage (non-supply pins) | | 5.5 | V | | V <sub>OUT</sub> | Output Voltage (non-supply pins) | | 5.5 | V | | T <sub>A</sub> | Ambient Operating Temperature Range | -40 | +85 | °C | | T <sub>STOR</sub> | Storage Temperature | -50 | +150 | °C | ## 9.2 RECOMMENDED OPERATION CONDITIONS **Table 47: Recommended Operation Conditions** | Symbol | Parameter | Min | Тур | Max | Unit | Test Condition | |-------------------|-------------------------------|-----|-----|-----|------|---------------------| | $V_{\mathrm{DD}}$ | Power Supply (DC voltage) VDD | 3.0 | 3.3 | 3.6 | V | | | T <sub>A</sub> | Ambient Temperature Range | -40 | | +85 | °C | | | I <sub>DD</sub> | Supply Current | | 455 | 528 | mA | Exclude the loading | | P <sub>TOT</sub> | Total Power Dissipation | | 1.5 | 1.9 | W | current and power | ### 9.3 I/O SPECIFICATIONS ### 9.3.1 CMOS INPUT / OUTPUT PORT From Table 48 to Table 51, $V_{DD}$ is 3.3 V. Table 48: CMOS Input Port Electrical Characteristics | Parameter | Description | Min | Тур | Max | Unit | Test Condition | |-----------------|--------------------|--------------------|-----|--------------------|------|----------------| | V <sub>IH</sub> | Input Voltage High | 0.7V <sub>DD</sub> | | | V | | | V <sub>IL</sub> | Input Voltage Low | | | 0.2V <sub>DD</sub> | V | | | I <sub>IN</sub> | Input Current | | | 10 | μΑ | | | V <sub>IN</sub> | Input Voltage | -0.5 | | 5.5 | V | | ### Table 49: CMOS Input Port with Internal Pull-Up Resistor Electrical Characteristics | Parameter | Description | Min | Тур | Max | Unit | Test Condition | |-----------------|--------------------|--------------------|-----|--------------------|------|----------------| | V <sub>IH</sub> | Input Voltage High | 0.7V <sub>DD</sub> | | | V | | | V <sub>IL</sub> | Input Voltage Low | | | 0.2V <sub>DD</sub> | V | | | P <sub>U</sub> | Pull-Up Resistor | 10 | | 80 | ΚΩ | | | I <sub>IN</sub> | Input Current | | | 250 | μΑ | | | V <sub>IN</sub> | Input Voltage | -0.5 | | 5.5 | V | | ### Table 50: CMOS Input Port with Internal Pull-Down Resistor Electrical Characteristics | Parameter | Description | Min | Тур | Max | Unit | Test Condition | |-----------------|--------------------|--------------------|-----|--------------------|------|--------------------------------------------------------| | V <sub>IH</sub> | Input Voltage High | 0.7V <sub>DD</sub> | | | V | | | V <sub>IL</sub> | Input Voltage Low | | | 0.2V <sub>DD</sub> | V | | | | | 10 | | 80 | | other CMOS input port with internal pull-down resistor | | $P_{D}$ | Pull-Down Resistor | 5 | | 40 | KΩ | TRST and TCK pin | | | | 100 | | 300 | | A[6:0], AD[7:0] pins | | | | | | 350 | | other CMOS input port with internal pull-down resistor | | I <sub>IN</sub> | Input Current | | | 700 | μΑ | TRST and TCK pin | | | | | | 40 | | A[6:0], AD[7:0] pins | | V <sub>IN</sub> | Input Voltage | -0.5 | | 5.5 | V | | ### Table 51: CMOS Output Port Electrical Characteristics | Application Pin | Parameter | Description | Min | Тур | Max | Unit | Test Condition | |-----------------|-----------------|---------------------|-----|-----|----------|------|------------------------| | | $V_{OH}$ | Output Voltage High | 2.4 | | $V_{DD}$ | V | I <sub>OH</sub> = 8 mA | | Output Clock | V <sub>OL</sub> | Output Voltage Low | 0 | | 0.4 | V | I <sub>OL</sub> = 8 mA | | Output Clock | t <sub>R</sub> | Rise time | | 3 | 4 | ns | 15 pF | | | t <sub>F</sub> | Fall time | | 3 | 4 | ns | 15 pF | | | V <sub>OH</sub> | Output Voltage High | 2.5 | | $V_{DD}$ | V | I <sub>OH</sub> = 4 mA | | Other Output | V <sub>OL</sub> | Output Voltage Low | 0 | | 0.4 | V | I <sub>OL</sub> = 4 mA | | Offici Output | t <sub>R</sub> | Rise Time | | | 10 | ns | 50 pF | | | t <sub>F</sub> | Fall Time | | | 10 | ns | 50 pF | ### 9.3.2 PECL / LVDS INPUT / OUTPUT PORT ### 9.3.2.1 PECL Input / Output Port Figure 28. Recommended PECL Input Port Line Termination Figure 29. Recommended PECL Output Port Line Termination Table 52: PECL Input / Output Port Electrical Characteristics | Parameter | Description | Min | Тур | Max | Unit | Test Condition | |-------------------|------------------------------------------------------------------------|------------------------|-----|------------------------|------|----------------| | V <sub>IL</sub> | Input Low Voltage, Differential Inputs <sup>1</sup> | V <sub>DD</sub> - 2.5 | | V <sub>DD</sub> - 0.5 | V | | | V <sub>IH</sub> | Input High Voltage, Differential Inputs <sup>1</sup> | V <sub>DD</sub> - 2.4 | | V <sub>DD</sub> - 0.4 | V | | | V <sub>ID</sub> | Input Differential Voltage | 0.1 | | 1.4 | V | | | $V_{IL\_S}$ | Input Low Voltage, Single-ended Input <sup>2</sup> | V <sub>DD</sub> - 2.4 | | V <sub>DD</sub> - 1.5 | V | | | V <sub>IH_S</sub> | Input High Voltage, Single-ended Input <sup>2</sup> | V <sub>DD</sub> - 1.3 | | V <sub>DD</sub> - 0.5 | V | | | I <sub>IH</sub> | Input High Current, Input Differential Voltage V <sub>ID</sub> = 1.4 V | -10 | | 10 | μА | | | I <sub>IL</sub> | Input Low Current, Input Differential Voltage V <sub>ID</sub> = 1.4 V | -10 | | 10 | μΑ | | | V <sub>OL</sub> | Output Voltage Low <sup>3</sup> | V <sub>DD</sub> - 2.1 | | V <sub>DD</sub> - 1.62 | V | | | V <sub>OH</sub> | Output Voltage High <sup>3</sup> | V <sub>DD</sub> - 1.25 | | V <sub>DD</sub> - 0.88 | V | | | V <sub>OD</sub> | Output Differential Voltage <sup>3</sup> | 580 | | 900 | mV | | | t <sub>RISE</sub> | Output Rise time (20% to 80%) | 200 | | 300 | pS | | | t <sub>FALL</sub> | Output Fall time (20% to 80%) | 200 | | 300 | pS | | | t <sub>SKEW</sub> | Output Differential Skew | | | 50 | pS | | ### Note: <sup>1.</sup> Assuming a differential input voltage of at least 100 mV. <sup>2.</sup> Unused differential input terminated to V<sub>DD</sub>-1.4 V. <sup>3.</sup> With 50 $\Omega$ load on each pin to V<sub>DD</sub>-2 V, i.e. 82 $\Omega$ to GND and 130 $\Omega$ to V<sub>DD</sub>. ### 9.3.2.2 LVDS Input / Output Port Figure 30. Recommended LVDS Input Port Line Termination Figure 31. Recommended LVDS Output Port Line Termination Table 53: LVDS Input / Output Port Electrical Characteristics | Parameter | Description | Min | Тур | Max | Unit | Test Condition | |-----------------------------------|-------------------------------------------------------|------|------|------|------|----------------------------------| | V <sub>CM</sub> | Input Common-mode Voltage Range | 0 | 1200 | 2400 | mV | | | V <sub>DIFF</sub> | Input Peak Differential Voltage | 100 | | 900 | mV | | | V <sub>IDTH</sub> | Input Differential Threshold | -100 | | 100 | mV | | | R <sub>TERM</sub> | External Differential Termination Impedance | 95 | 100 | 105 | Ω | | | V <sub>OH</sub> | Output Voltage High | 1350 | | 1475 | mV | $R_{LOAD} = 100 \Omega \pm 1\%$ | | V <sub>OL</sub> | Output Voltage Low | 925 | | 1100 | mV | $R_{LOAD} = 100 \Omega \pm 1\%$ | | V <sub>OD</sub> | Differential Output Voltage | 250 | | 400 | mV | $R_{LOAD} = 100 \Omega \pm 1\%$ | | V <sub>OS</sub> | Output Offset Voltage | 1125 | | 1275 | mV | $R_{LOAD} = 100 \Omega \pm 1\%$ | | R <sub>O</sub> | Differential Output Impedance | 80 | 100 | 120 | Ω | V <sub>CM</sub> = 1.0 V or 1.4 V | | ΔR <sub>O</sub> | R <sub>O</sub> Mismatch between A and B | | | 20 | % | V <sub>CM</sub> = 1.0 V or 1.4 V | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between Logic 0 and Logic 1 | | | 25 | mV | $R_{LOAD} = 100 \Omega \pm 1\%$ | | $\Delta V_{OS}$ | Change in V <sub>OS</sub> between Logic 0 and Logic 1 | | | 25 | mV | $R_{LOAD} = 100 \Omega \pm 1\%$ | | I <sub>SA</sub> , I <sub>SB</sub> | Output Current | | | 24 | mA | Driver shorted to GND | | I <sub>SAB</sub> | Output Current | | | 12 | mA | Driver shorted together | | t <sub>RISE</sub> | Output Rise time (20% to 80%) | 200 | | 300 | pS | $R_{LOAD} = 100 \Omega \pm 1\%$ | | t <sub>FALL</sub> | Output Fall time (20% to 80%) | 200 | | 300 | pS | $R_{LOAD} = 100 \Omega \pm 1\%$ | | t <sub>SKEW</sub> | Output Differential Skew | | | 50 | pS | $R_{LOAD} = 100 \Omega \pm 1\%$ | ### 9.3.2.3 Single-Ended Input for Differential Input This is a recommended and tested interface circuit to drive differential input with a single-ended signal. Figure 32. Example of Single-Ended Signal to Drive Differential Input $Vth = VCC^*[R2/(R1+R2)]$ For the example in Figure 32, R1 = R2, so Vth = VCC/2 = 1.65 V The suggested single-ended signal input: $V_{IHmax} = VCC$ $V_{ILmin} = 0 V$ $V_{\text{Swing}} = 0.6 \text{ V} \sim \text{VCC}$ DC offset (Swing Center) = Vth/2 +/- V<sub>swing</sub>\*10% #### 9.4 JITTER & WANDER PERFORMANCE Table 54: Output Clock Jitter Generation | Test Definition <sup>1</sup> | Peak to Peak<br>Typ | RMS<br>Typ | Note | Test Filter | |------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------|--------------------------------------------------------------|----------------------| | 25 MHz with TA ADII | <1 ns | 9 ps | See Table 55: Output Clock Phase Noise for details | 1.875 MHz - 12.5 MHz | | 25 MHz with T4 APLL | <1 ns | 22 ps | See Table 55: Output Clock Phase Noise for details | 12 kHz - 12.5 MHz | | 125 MHz with T4 APLL | <1 ns | 4.3 ps | See Table 55: Output Clock Phase Noise for details | 1.875 MHz - 20 MHz | | 125 MHZ WIII 14 APLL | <1 ns | 15 ps | See Table 55: Output Clock Phase Noise for details | 12 kHz - 20 MHz | | 156.25 MHz with T4 APLL | <1 ns | 6.9 ps | See Table 55: Output Clock Phase Noise for details | 1.875 MHz - 20 MHz | | 150.25 WITZ WILL 14 APLL | <1 ns | 25 ps | See Table 55: Output Clock Phase Noise for details | 12 kHz - 20 MHz | | N x 2.048 MHz without APLL | <2 ns | <200 ps | | 20 Hz - 100 kHz | | N x 2.048 MHz with T0/T4 APLL | <1 ns | <100 ps | See Table 55: Output Clock Phase Noise for details | 20 Hz - 100 kHz | | N x 1.544 MHz without APLL | <2 ns | <200 ps | | 10 Hz - 40 kHz | | N x 1.544 MHz with T0/T4 APLL | <1 ns | <100 ps | See Table 55: Output Clock Phase Noise for details | 10 Hz - 40 kHz | | 44.736 MHz without APLL | <2 ns | <200 ps | See Table 55: Output Clock Phase Noise for details | 100 Hz - 800 kHz | | 44.736 MHz with T0/T4 APLL | <1 ns | <100 ps | | 100 Hz - 800 kHz | | 34.368 MHz without APLL | <2 ns | <200 ps | See Table 55: Output Clock Phase Noise for details | 10 Hz - 400 kHz | | 34.368 MHz with T0/T4 APLL | <1 ns | <100 ps | | 10 Hz - 400 kHz | | 62.5 MHz with T4 APLL | <1 ns | 4.6 ps | See Table 55: Output Clock Phase Noise for details | 1.875 MHz - 20 MHz | | 00.2 | 0.004 UI p-p | 0.001 UI<br>RMS | GR-253, G.813 Option 2<br>limit 0.1 UI p-p<br>(1 UI-6430 ps) | 12 kHz - 1.3 MHz | | OC-3<br>(Chip T0 DPLL + T0/T4 APLL) 6.48 MHz, 19.44 MHz,<br>25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz,<br>155.52 MHz, 311.04 MHz, 622.08 MHz output | 0.004 UI p-p | 0.001 UI<br>RMS | G.813 Option 1, G.812<br>limit 0.5 UI p-p<br>(1 UI-6430 ps) | 500 Hz - 1.3 MHz | | 133.32 Wil 12, 311.04 Wil 12, 022.00 Wil 12 Output | 0.001 UI p-p | 0.001 UI<br>RMS | G.813 Option 1<br>limit 0.1 UI p-p<br>(1 UI-6430 ps) | 65 kHz - 1.3 MHz | | OC-12 | 0.018 UI p-p | 0.007 UI<br>RMS | GR-253, G.813 Option 2<br>limit 0.1 UI p-p<br>(1 UI-1608 ps) | 12 kHz - 5 MHz | | (Chip T0 DPLL + T0/T4 APLL) 6.48 MHz, 19.44 MHz, 25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, 155.52 MHz, 311.04 MHz, 622.08 MHz output + Intel | 0.028 UI p-p | 0.009 UI<br>RMS | G.813 Option 1, G.812<br>limit 0.5 UI p-p<br>(1 UI-1608 ps) | 1 kHz - 5 MHz | | GD16523 + Optical transceiver) | 0.002 UI p-p | 0.001 UI<br>RMS | G.813 Option 1, G.812<br>limit 0.1 UI p-p<br>(1 UI-1608 ps) | 250 kHz - 5 MHz | | STM-16<br>(Chip T0 DPLL + T0/T4 APLL) 6.48 MHz, 19.44 MHz,<br>25.92 MHz, 38.88 MHz, 51.84 MHz, 77.76 MHz, | 0.162 UI p-p | 0.03 UI RMS | G.813 Option 1, G.812<br>limit 0.5 UI p-p<br>(1 UI-402 ps) | 5 kHz - 20 MHz | | 155.52 MHz, 311.04 MHz, 622.08 MHz output + Intel GD16523 + Optical transceiver) | 0.01 UI p-p | 0.009 UI<br>RMS | G.813 Option 1, G.812<br>limit 0.1 UI p-p<br>(1 UI-402 ps) | 1 MHz - 20 MHz | | Note:<br>1. CMAC E2747 TCXO is used. | • | | | | Table 55: Output Clock Phase Noise | Output Clock <sup>1</sup> | @100Hz Offset<br>Typ | @1kHz Offset<br>Typ | @10kHz Offset<br>Typ | @100kHz Offset<br>Typ | @1MHz Offset<br>Typ | @5MHz Offset<br>Typ | Unit | |-----------------------------------|----------------------|---------------------|----------------------|-----------------------|---------------------|---------------------|--------| | 622.08 MHz (T0 DPLL + T0/T4 APLL) | -70 | -86 | -95 | -100 | -107 | -128 | dBC/Hz | | 155.52 MHz (T0 DPLL + T0/T4 APLL) | -82 | -98 | -107 | -112 | -119 | -140 | dBC/Hz | | 25 MHz (T0 DPLL + T4 APLL) | -105 | -117 | -116 | -122 | -131 | -135 | dBC/Hz | | 125 MHz (T0 DPLL + T4 APLL) | -92 | -100 | -103 | -107 | -116 | -135 | dBC/Hz | | 156.25 MHz (T0 DPLL + T4 APLL) | -93 | -102 | -100 | -105 | -115 | -127 | dBC/Hz | | 38.88 MHz (T0 DPLL + T0/T4 APLL) | -104 | -116 | -118 | -123 | -129 | -149 | dBC/Hz | | 62.5 MHz (T0 DPLL + T4 APLL) | -100 | -110 | -110 | -114 | -123 | -132 | dBC/Hz | | 16E1 (T0/T4 APLL) | -103 | -117 | -118 | -125 | -130 | -139 | dBC/Hz | | 16T1 (T0/T4 APLL) | -114 | -121 | -120 | -126 | -130 | -140 | dBC/Hz | | E3 (T0/T4 APLL) | -107 | -119 | -117 | -123 | -129 | -139 | dBC/Hz | | T3 (T0/T4 APLL) | -106 | -115 | -115 | -121 | -128 | -139 | dBC/Hz | | Note: | | | | | | | | 1. CMAC E2747 TCXO is used. Table 56: Input Jitter Tolerance (155.52 MHz) | Jitter Frequency | Jitter Tolerance Amplitude (UI p-p) | |------------------|-------------------------------------| | 12 μHz | > 2800 | | 178 μHz | > 2800 | | 1.6 mHz | > 311 | | 15.6 mHz | > 311 | | 0.125 Hz | > 39 | | 19.3 Hz | > 39 | | 500 Hz | > 1.5 | | 6.5 kHz | > 1.5 | | 65 kHz | > 0.15 | | 1.3 MHz | > 0.15 | Table 58: Input Jitter Tolerance (2.048 MHz) | Jitter Frequency | Jitter Tolerance Amplitude (UI p-p) | |------------------|-------------------------------------| | 1 Hz | 150 | | 5 Hz | 140 | | 20 Hz | 130 | | 300 Hz | 40 | | 400 Hz | 33 | | 700 Hz | 18 | | 2400 Hz | 5.5 | | 10 kHz | 1.3 | | 50 kHz | 0.4 | | 100 kHz | 0.4 | Table 57: Input Jitter Tolerance (1.544 MHz) | Jitter Frequency | Jitter Tolerance Amplitude (UI p-p) | |------------------|-------------------------------------| | 1 Hz | 150 | | 5 Hz | 140 | | 20 Hz | 130 | | 300 Hz | 38 | | 400 Hz | 25 | | 700 Hz | 15 | | 2400 Hz | 5 | | 10 kHz | 1.2 | | 40 kHz | 0.5 | Table 59: Input Jitter Tolerance (8 kHz) | Jitter Frequency | Jitter Tolerance Amplitude (UI p-p) | |------------------|-------------------------------------| | 1 Hz | 0.8 | | 5 Hz | 0.7 | | 20 Hz | 0.6 | | 300 Hz | 0.16 | | 400 Hz | 0.14 | | 700 Hz | 0.07 | | 2400 Hz | 0.02 | | 3600 Hz | 0.01 | Table 60: T0 DPLL Jitter Transfer & Damping Factor | 3 dB Bandwidth | Programmable Damping Factor | |----------------|-----------------------------| | 0.5 mHz | 1.2, 2.5, 5, 10, 20 | | 1 mHz | 1.2, 2.5, 5, 10, 20 | | 2 mHz | 1.2, 2.5, 5, 10, 20 | | 4 mHz | 1.2, 2.5, 5, 10, 20 | | 8 mHz | 1.2, 2.5, 5, 10, 20 | | 15 mHz | 1.2, 2.5, 5, 10, 20 | | 30 mHz | 1.2, 2.5, 5, 10, 20 | | 60 mHz | 1.2, 2.5, 5, 10, 20 | | 0.1 Hz | 1.2, 2.5, 5, 10, 20 | | 0.3 Hz | 1.2, 2.5, 5, 10, 20 | | 0.6 Hz | 1.2, 2.5, 5, 10, 20 | | 1.2 Hz | 1.2, 2.5, 5, 10, 20 | | 2.5 Hz | 1.2, 2.5, 5, 10, 20 | | 4 Hz | 1.2, 2.5, 5, 10, 20 | | 8 Hz | 1.2, 2.5, 5, 10, 20 | | 18 Hz | 1.2, 2.5, 5, 10, 20 | | 35 Hz | 1.2, 2.5, 5, 10, 20 | | 70 Hz | 1.2, 2.5, 5, 10, 20 | | 560 Hz | 1.2, 2.5, 5, 10, 20 | Table 61: T4 DPLL Jitter Transfer & Damping Factor | 3 dB Bandwidth | Programmable Damping Factor | |----------------|-----------------------------| | 18 Hz | 1.2, 2.5, 5, 10, 20 | | 35 Hz | 1.2, 2.5, 5, 10, 20 | | 70 Hz | 1.2, 2.5, 5, 10, 20 | | 560 Hz | 1.2, 2.5, 5, 10, 20 | ### 9.5 OUTPUT WANDER GENERATION Figure 33. Output Wander Generation Electrical Specifications 134 May 14, 2010 ### 9.6 INPUT / OUTPUT CLOCK TIMING The inputs and outputs are aligned ideally. But due to the circuit delays, there is delay between the inputs and outputs. Figure 34. Input / Output Clock Timing Table 62: Input/Output Clock Timing <sup>3</sup> | Symbol | Typical Delay <sup>1</sup> (ns) | Peak to Peak Delay Variation <sup>2</sup> (ns) | |----------------|---------------------------------|------------------------------------------------| | t <sub>1</sub> | 4 | 1.6 | | t <sub>2</sub> | 1 | 1.6 | | t <sub>3</sub> | 1 | 1.6 | | t <sub>4</sub> | 2 | 1.6 | | t <sub>5</sub> | 1.4 | 1.6 | | t <sub>6</sub> | 3 | 1.6 | #### Note: - 1. Typical delay provided as reference only. - 2. 'Peak to Peak Delay Variation' is the delay variation that is guaranteed not to be exceeded for IN5 in Master/Slave operation. - 3. Tested when IN5 is selected. ### 9.7 OUTPUT CLOCK TIMING Table 63: Output Clock Timing | Symbol | Typical Delay (ns) | Peak to Peak Delay Variation (ns) | |-----------------|--------------------|-----------------------------------| | t <sub>1</sub> | 0 | 2 | | t <sub>2</sub> | 0 | 2 | | t <sub>3</sub> | 0 | 2 | | $t_4$ | 0 | 2 | | t <sub>5</sub> | 0 | 2 | | t <sub>6</sub> | 0 | 2 | | t <sub>7</sub> | 0 | 2 | | t <sub>8</sub> | 0 | 2 | | t <sub>9</sub> | 0 | 2 | | t <sub>10</sub> | 0 | 2 | | t <sub>11</sub> | 0 | 2 | | t <sub>12</sub> | 0 | 2 | | t <sub>13</sub> | 0 | 2 | | t <sub>14</sub> | 0 | 1.5 | | t <sub>15</sub> | 0 | 1.5 (not recommended to use) | | t <sub>16</sub> | 0 | 1.5 (not recommended to use) | # Glossary 3G --- Third Generation ADSL --- Asymmetric Digital Subscriber Line APLL --- Analog Phase Locked Loop ATM --- Asynchronous Transfer Mode BITS --- Building Integrated Timing Supply CMOS --- Complementary Metal-Oxide Semiconductor DCO --- Digital Controlled Oscillator **DPLL** --- Digital Phase Locked Loop DSL --- Digital Subscriber Line **DSLAM** --- Digital Subscriber Line Access MUX **DWDM** --- Dense Wavelength Division Multiplexing **EPROM** --- Erasable Programmable Read Only Memory ETH --- Synchronous Ethernet System GPS --- Global Positioning System GSM --- Global System for Mobile Communications IIR --- Infinite Impulse Response IP --- Internet Protocol ISDN --- Integrated Services Digital Network JTAG --- Joint Test Action Group LPF --- Low Pass Filter LVDS --- Low Voltage Differential Signal MTIE --- Maximum Time Interval Error MUX --- Multiplexer OBSAI --- Open Base Station Architecture Initiative OC-n Optical Carried rate, n = 1, 3, 12, 48, 192, 768; 51 Mbit/s, 155 Mbit/s, 622 Mbit/s, 2.5 Gbit/s, 10 Gbit/s, 40 Gbit/s. PBO --- Phase Build-Out PDH --- Plesiochronous Digital Hierarchy PECL --- Positive Emitter Coupled Logic PFD --- Phase & Frequency Detector PLL --- Phase Locked Loop RMS --- Root Mean Square PRS --- Primary Reference Source SDH --- Synchronous Digital Hierarchy SEC --- SDH / SONET Equipment Clock SMC --- SONET Minimum Clock SONET --- Synchronous Optical Network SSU --- Synchronization Supply Unit STM --- Synchronous Transfer Mode TCM-ISDN --- Time Compression Multiplexing Integrated Services Digital Network TDEV --- Time Deviation UI --- Unit Interval WLL --- Wireless Local Loop | A | | Frequency Hard Alarm | 22, 27 | |------------------------------------------|----|-----------------------------------|--------| | Averaged Phase Error | 32 | Frequency Hard Alarm Threshold | 22 | | В | | Н | | | Bandwidths and Damping Factors | 32 | Hard Limit | 25 | | Acquisition Bandwidth and Damping Factor | | Holdover Frequency Offset | 33 | | Locked Bandwidth and Damping Factor | | | | | Starting Bandwidth and Damping Factor | 32 | 1 | | | С | | IIR | 33 | | Calibration | 18 | Input Clock Frequency | 22 | | Coarse Phase Loss | 25 | Input Clock Selection | | | Crustal Oscillator | 10 | Automatic selection | , | | Crystal Oscillator | | External Fast selection | , | | Current Frequency Offset | 32 | Forced selection | , | | D | | Internal Leaky Bucket Accumulator | | | DCO | າາ | Bucket Size | | | | | Decay Rate | | | Division Factor | 19 | Lower Threshold | | | DPLL Hard Alarm | 25 | Upper Threshold | 21 | | DPLL Hard Limit | | L | | | DPLL Operating Mode | | Limit | 35 | | Free-Run mode | | LPF | 32 | | Holdover mode | | | | | Automatic Fast Averaged | , | M | | | Automatic Instantaneous | | Master / Slave Application | 46 | | Automatic Slow Averaged | | • • | | | Manual | | Master / Slave Configuration | 43 | | Locked mode | , | Master Clock | 18 | | Temp-Holdover mode | | Microprocessor Interface | 47 | | Lost-Phase mode | | · | | | Pre-Locked modePre-Locked2 mode | | microprocessor interface | | | | | EPROM | | | DPLL Soft Alarm | 25 | Intel<br>Motorola | | | DPLL Soft Limit | 25 | Multiplexed | | | | | Serial | | | E | | | | | External Sync Alarm | 41 | N | | | F | | No-activity Alarm | 21, 27 | | Fast Loss | 25 | Р | | | Fine Phase Loss | 25 | PBO | 35 | ## IDT82V3385 ## SYNCHRONOUS ETHERNET WAN PLL | PFD | 32 | |---------------------|----| | Phase Lock Alarm26, | | | Phase Offset | 35 | | Phase-compared25, | | | Phase-time | 35 | | Pre-Divider | 19 | | DivN Divider | | | HF Divider | 19 | | Lock 8k Divider | 19 | | R | | |---------------------------------------------------------------------|--------| | Reference Clock | 22 | | S | | | Selected Input Clock Switch Non-Revertive switch Revertive switch | 28 | | State Machine | 29, 31 | | V | | | Validity | 27 | ## PACKAGE DIMENSIONS Figure 35. 100-Pin EQG Package Dimensions (a) (in Millimeters) Figure 36. 100-Pin EQG Package Dimensions (b) (in Millimeters) 143 May 14, 2010 Figure 37. EQG100 Recommended Land Pattern with Exposed Pad (in Millimeters) ### ORDERING INFORMATION ### DATASHEET DOCUMENT HISTORY 12/09/2008 pgs. 129, 130, 136, 147, 148, 149, 150 03/23/2009 pgs. 13, 14 05/20/2009 pgs. 13, 14, 19, 136 11/02/2009 pgs. 20, 21. 77, 78, 80, 81, 82 03/12/2010 pg. 139 05/13/2010 pgs. 19, 20, 43, 83 ### CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 www.idt.com for SALES: 1-800-345-7015 or 408-284-8200 fax: 408-284-2775 for Tech Support: 408-360-1552 email:telecomhelp@idt.com