# 100 Base-X Interface Module ## **EPF8048G** - Optimized to work with ML6692/94 PHY chip - Guaranteed to operate with 8 mA DC bias at 70°C on cable side - Complies with or exceeds IEEE 802.3, 100 BX Standards • - Robust construction allows for most severe soldering processes #### Electrical Parameters @ 25° C | <b>OCL</b><br>@ 70°C | Insertion Loss<br>(dB Max.) | | Return Loss<br>(dB Min.) | | | | | | Common Mode Rejection<br>(dB Min.) | | | | | Crosstalk (dB Min.)<br>[Between Channels] | | |--------------------------------------------|-----------------------------|-------------|--------------------------|-----|--------------|-----|---------------|-----|------------------------------------|-----|----------------|-----|-----------|-------------------------------------------|-----| | 00 KHz, 0.1 Vrms 1-100<br>8 mA DC Bias MHz | | 1-60<br>MHz | | | 60-80<br>MHz | | 80-100<br>MHz | | 30-100<br>MHz | | 100-200<br>MHz | | 500<br>Iz | 10-100<br>MHz | | | Cable Side | Xmit | Rcv | | 350μΗ | -1 | -1 | -18 | -18 | -12 | -12 | -10 | -10 | -40 | -40 | -30 | -30 | -25 | -25 | -40 | • Isolation : 1500 Vrms • Cable Impedance : 100 $\,\Omega\,$ • Rise Time : 3.0 nS Max. • \*Optional • #### **Schematic** #### **Dimensions** | | | (Inches) | ) | (Millimeters) | | | | | | |-------------|------|------------------|------|---------------|----------------|-------|--|--|--| | Dim. | Min. | Max. | Nom. | Min. | Max. | Nom. | | | | | Α | .970 | .990 | | 24.64 | 25.15 | | | | | | В | .380 | .400 | | 9.65 | 10.16 | | | | | | С | .223 | .243 | | 5.66 | 6.17 | | | | | | D | .700 | Typ. | | 17.78 | Тур. | | | | | | D<br>E<br>F | .003 | .ď20 | | 0.076 | .508 | | | | | | F | .100 | Typ. | | 2.54 | Typ. | | | | | | G | .500 | .520 | | 12.7 | 13.20 | | | | | | Н | .016 | .022 | | .406 | .559 | | | | | | 1 | .008 | .012 | | .203 | .305 | | | | | | J | .090 | Тур. | | 2.28 | Typ.<br>8° | | | | | | K | 0° | l 8 <sup>o</sup> | | 0° | 8 <sup>ċ</sup> | | | | | | L | .025 | .045 | | .635 | 1.14 | | | | | | M | | | .030 | | | .762 | | | | | N | | | .100 | | | 2.54 | | | | | Р | | | .092 | | | 2.34 | | | | | Q | | | .560 | | | 14.22 | | | | ## 100 Base-X Interface Module ## **EPF8048G** The circuit below is a guideline for interconnecting PCA's EPF8048G with ML6692 or ML6694 chip applications. Further details can be obtained from the chip manufacturer application notes. Typical insertion loss of the isolation transformer is 0.5dB. This parameter covers the entire spectrum of the encoded signals in 100 BX protocol. Under terminated conditions, to transmit a 2V pk-pk signal across the cable, you must adjust the chips supporting resistor to get at least 2.12V pk-pk across the transmit pins. Note that in the 100 BX application, you do not need a split primary. The reason is that there is no 10 Base T to negotiate. The receiver side can be terminated as shown or by a single 100 ohms with primary center tap taken to ground via a suitible cap. Note that in the 100 BX application, you do not need a split primary. The reason is that there is no 10 Base-T to negotiate. The receiver side can be terminated as shown or by a single 100 ohms with primary center tap taken to ground via a suitible cap. NOTE THAT THIS PART DOES NOT HAVE A TRANSMIT CHANNEL CENTER TAP ON THE CABLE SIDE. Sufficient common mode attenuation is provided by the high performance common mode chokes on chip side as well as the cable side thus making this part easy to manufacture at reduced costs. A proper system board design may allow some users to benefit from this simplified structure of the transmit channel. The phantom resistors shown around the connector have been known to suppress unwanted radiation that unused wires pick up from the immediate environment. Their placement and use are to be considered carefully before a design is finalized. It is recommended that there be a neat separation of ground planes in the layout. It is generally accepted practice to limit the plane off at least 0.05 inches away from the chip side pins of EPF8048G. There need not be any ground plane beyond this plane. For best results, PCB designer should design the outgoing traces preferably to be 50 $\Omega$ , balanced and well coupled to achieve minimum radiation from these traces. ### **Typical Application Circuit for UTP** Notes: \* NIC Side is shown. Hub side connection will swap pins 3-6 with 1-2.