# ardware Manua

# R8C/35A Group Hardware Manual

RENESAS MCU M16C FAMILY / R8C/Tiny SERIES

**Preliminary** 

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Technology Corp. without notice. Please review the latest information published by Renesas Technology Corp. through various means, including the Renesas Technology Corp. website (http://www.renesas.com).

Rev.0.10

Revision Date: Jan 16, 2008

Renesas Technology www.renesas.com

# Notes regarding these materials

- This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
   You should not use the products or the technology described in this document for the purpose of military
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below:
  - (1) artificial life support devices or systems
  - (2) surgical implantations
  - (3) healthcare intervention (e.g., excision, administration of medication, etc.)
  - (4) any other purposes that pose a direct threat to human life
  - Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.
- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

# 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

# 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

# 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

# 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

# 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

# How to Use This Manual

# Purpose and Target Readers

This manual is designed to provide the user with an understanding of the hardware functions and electrical characteristics of the MCU. It is intended for users designing application systems incorporating the MCU. A basic knowledge of electric circuits, logical circuits, and MCUs is necessary in order to use this manual.

The manual comprises an overview of the product; descriptions of the CPU, system control functions, peripheral functions, and electrical characteristics; and usage notes.

Particular attention should be paid to the precautionary notes when using the manual. These notes occur within the body of the text, at the end of each section, and in the Usage Notes section.

The revision history summarizes the locations of revisions and additions. It does not list all revisions. Refer to the text of the manual for details.

The following documents apply to the R8C/35A Group. Make sure to refer to the latest versions of these documents. The newest versions of the documents listed may be obtained from the Renesas Technology Web site.

| Document Type    | Description                                         | Document Title         | Document No.  |
|------------------|-----------------------------------------------------|------------------------|---------------|
| Datasheet        | Hardware overview and electrical characteristics    | R8C/35A Group          | REJ03B0225    |
|                  |                                                     | Datasheet              |               |
| Hardware manual  | Hardware specifications (pin assignments,           | R8C/35A Group          | This hardware |
|                  | memory maps, peripheral function                    | Hardware Manual        | manual        |
|                  | specifications, electrical characteristics, timing  |                        |               |
|                  | charts) and operation description                   |                        |               |
|                  | Note: Refer to the application notes for details on |                        |               |
|                  | using peripheral functions.                         |                        |               |
| Software manual  | Description of CPU instruction set                  | R8C/Tiny Series        | REJ09B0001    |
|                  |                                                     | Software Manual        |               |
| Application note | Information on using peripheral functions and       | Available from Renesas |               |
|                  | application examples                                | Technology Web sit     | e.            |
|                  | Sample programs                                     |                        |               |
|                  | Information on writing programs in assembly         |                        |               |
|                  | language and C                                      |                        |               |
| Renesas          | Product specifications, updates on documents,       |                        |               |
| technical update | etc.                                                |                        |               |

# 2. Notation of Numbers and Symbols

The notation conventions for register names, bit names, numbers, and symbols used in this manual are described below.

# (1) Register Names, Bit Names, and Pin Names

Registers, bits, and pins are referred to in the text by symbols. The symbol is accompanied by the word "register," "bit," or "pin" to distinguish the three categories.

Examples the PM03 bit in the PM0 register

P3\_5 pin, VCC pin

# (2) Notation of Numbers

The indication "b" is appended to numeric values given in binary format. However, nothing is appended to the values of single bits. The indication "h" is appended to numeric values given in hexadecimal format. Nothing is appended to numeric values given in decimal format.

Examples Binary: 11b

Hexadecimal: EFA0h Decimal: 1234

# 3. Register Notation

The symbols and terms used in register diagrams are described below.



\*1

R/W: Read and write.

R: Read only.

W: Write only.

-: Nothing is assigned.

\*2

· Reserved bit

Reserved bit. Set to specified value.

\*3

• Nothing is assigned.

Nothing is assigned to the bit. As the bit may be used for future functions, if necessary, set to 0.

• Do not set to a value.

Operation is not guaranteed when a value is set.

• Function varies according to the operating mode.

The function of the bit varies with the peripheral function mode. Refer to the register diagram for information on the individual modes.

# 4. List of Abbreviations and Acronyms

| Abbreviation | Full Form                                    |
|--------------|----------------------------------------------|
| ACIA         | Asynchronous Communication Interface Adapter |
| bps          | bits per second                              |
| CRC          | Cyclic Redundancy Check                      |
| DMA          | Direct Memory Access                         |
| DMAC         | Direct Memory Access Controller              |
| GSM          | Global System for Mobile Communications      |
| Hi-Z         | High Impedance                               |
| IEBus        | Inter Equipment Bus                          |
| I/O          | Input/Output                                 |
| IrDA         | Infrared Data Association                    |
| LSB          | Least Significant Bit                        |
| MSB          | Most Significant Bit                         |
| NC           | Non-Connection                               |
| PLL          | Phase Locked Loop                            |
| PWM          | Pulse Width Modulation                       |
| SFR          | Special Function Register                    |
| SIM          | Subscriber Identity Module                   |
| UART         | Universal Asynchronous Receiver/Transmitter  |
| VCO          | Voltage Controlled Oscillator                |

# **Table of Contents**

| SFR Pag | e Reference                                                | B - 1 |
|---------|------------------------------------------------------------|-------|
| 1. O\   | /erview                                                    | 1     |
| 1.1     | Features                                                   | 1     |
| 1.1.1   | Applications                                               |       |
| 1.1.2   | Specifications                                             |       |
| 1.2     | Product List                                               |       |
| 1.3     | Block Diagram                                              |       |
| 1.4     | Pin Assignment                                             | 6     |
| 1.5     | Pin Functions                                              |       |
| 2. Ce   | entral Processing Unit (CPU)                               | 11    |
| 2.1     | Data Registers (R0, R1, R2, and R3)                        | 12    |
| 2.2     | Address Registers (A0 and A1)                              |       |
| 2.3     | Frame Base Register (FB)                                   |       |
| 2.4     | Interrupt Table Register (INTB)                            |       |
| 2.5     | Program Counter (PC)                                       |       |
| 2.6     | User Stack Pointer (USP) and Interrupt Stack Pointer (ISP) | 12    |
| 2.7     | Static Base Register (SB)                                  | 12    |
| 2.8     | Flag Register (FLG)                                        | 12    |
| 2.8.1   | Carry Flag (C)                                             | 12    |
| 2.8.2   | Debug Flag (D)                                             | 12    |
| 2.8.3   | Zero Flag (Z)                                              | 12    |
| 2.8.4   | Sign Flag (S)                                              | 12    |
| 2.8.5   | Register Bank Select Flag (B)                              | 12    |
| 2.8.6   | Overflow Flag (O)                                          | 12    |
| 2.8.7   | Interrupt Enable Flag (I)                                  | 13    |
| 2.8.8   | Stack Pointer Select Flag (U)                              | 13    |
| 2.8.9   | Processor Interrupt Priority Level (IPL)                   | 13    |
| 2.8.10  | Reserved Bit                                               | 13    |
| 3. Me   | emory                                                      | 14    |
| 3.1     | R8C/35A Group                                              | 14    |
|         |                                                            |       |
| 4. Sp   | ecial Function Registers (SFRs)                            | 15    |
| 5. Re   | esets                                                      | 27    |
| 5.1     | Registers                                                  | 29    |
| 5.1.1   | Processor Mode Register 0 (PM0)                            | 29    |
| 5.1.2   | Reset Source Determination Register (RSTFR)                | 29    |
| 5.1.3   | Option Function Select Register (OFS)                      | 30    |
| 5.1.4   | Option Function Select Register 2 (OFS2)                   | 31    |
| 5.2     | Hardware Reset                                             | 32    |
| 5.2.1   | When Power Supply is Stable                                | 32    |
| 5.2.2   | Power On                                                   | 32    |
| 5.3     | Power-On Reset Function                                    | 34    |
| 5.4     | Voltage Monitor 0 Reset                                    | 35    |
| 5.5     | Watchdog Timer Reset                                       | 36    |
| 5.6     | Software Reset                                             | 36    |

| 5.7          | Cold Start-Up/Warm Start-Up Determination Function                              | 37   |
|--------------|---------------------------------------------------------------------------------|------|
| 5.8          | Reset Source Determination Function                                             | 37   |
| 6. Vol       | tage Detection Circuit                                                          | 38   |
| 6.1          | Overview                                                                        |      |
| 6.2          | Registers                                                                       |      |
| 6.2.1        | Voltage Monitor Circuit/Comparator A Control Register (CMPA)                    | 42   |
| 6.2.2        | Voltage Monitor Circuit Edge Select Register (VCAC)                             | 43   |
| 6.2.3        | Voltage Detect Register (VCA1)                                                  | 43   |
| 6.2.4        | Voltage Detect Register 2 (VCA2)                                                | 44   |
| 6.2.5        | Voltage Detection 1 Level Select Register (VD1LS)                               | 45   |
| 6.2.6        | Voltage Monitor 0 Circuit Control Register (VW0C)                               | 46   |
| 6.2.7        | Voltage Monitor 1 Circuit Control Register (VW1C)                               | 47   |
| 6.2.8        | Voltage Monitor 2 Circuit Control Register (VW2C)                               | 48   |
| 6.2.9        | Option Function Select Register (OFS)                                           | 49   |
| 6.3          | VCC Input Voltage                                                               | 50   |
| 6.3.1        | Monitoring Vdet0                                                                | 50   |
| 6.3.2        | Monitoring Vdet1                                                                | 50   |
| 6.3.3        | Monitoring Vdet2                                                                | 50   |
| 6.4          | Voltage Monitor 0 Reset                                                         | 51   |
| 6.5          | Voltage Monitor 1 Interrupt                                                     | 52   |
| 6.6          | Voltage Monitor 2 Interrupt                                                     | 54   |
| 7. I/O       | Ports                                                                           | E.C. |
|              |                                                                                 |      |
| 7.1          | Functions of I/O Ports                                                          |      |
| 7.2          | Effect on Peripheral Functions                                                  |      |
| 7.3<br>7.4   | Pins Other than I/O Ports                                                       |      |
| 7.4<br>7.4.1 | Port Pi Direction Register (PDi) (i = 0 to 6)                                   |      |
| 7.4.1        | Port Pi Register (Pi) (i = 0 to 6)                                              |      |
| 7.4.2        | Timer RA Pin Select Register (TRASR)                                            |      |
| 7.4.3        | Timer RA Pin Select Register (TRASR)  Timer RB/RC Pin Select Register (TRBRCSR) |      |
| 7.4.5        | Timer RC Pin Select Register 0 (TRCPSR0)                                        |      |
| 7.4.6        | Timer RC Pin Select Register 1 (TRCPSR1)                                        |      |
| 7.4.7        | Timer RD Pin Select Register 0 (TRDPSR0)                                        |      |
| 7.4.8        | Timer RD Pin Select Register 1 (TRDPSR1)                                        |      |
| 7.4.9        | Timer Pin Select Register (TIMSR)                                               |      |
| 7.4.10       |                                                                                 |      |
| 7.4.11       |                                                                                 |      |
| 7.4.12       |                                                                                 |      |
| 7.4.13       |                                                                                 |      |
| 7.4.14       |                                                                                 |      |
| 7.4.15       |                                                                                 |      |
| 7.4.16       |                                                                                 |      |
| 7.4.17       |                                                                                 |      |
| 7.4.18       |                                                                                 |      |
| 7.4.19       |                                                                                 |      |
| 7.4.20       |                                                                                 |      |
| 7 4 21       |                                                                                 | 87   |

|     | 7.4.22      | Drive Capacity Control Register 1 (DRR1)                | 88   |
|-----|-------------|---------------------------------------------------------|------|
|     | 7.4.23      | Input Threshold Control Register 0 (VLT0)               | 89   |
|     | 7.4.24      | Input Threshold Control Register 1 (VLT1)               | 90   |
| 7.: | 5           | Port Settings                                           | 91   |
| 7.  | 6           | Unassigned Pin Handling                                 | 113  |
| 8.  | Bus         | S                                                       | 114  |
| 0   | Clo         | ale Congration Circuit                                  | 116  |
| 9.  |             | ck Generation Circuit  Overview                         |      |
| 9.  |             |                                                         |      |
| 9.  | 2<br>9.2.1  | Registers                                               |      |
|     |             | System Clock Control Register 0 (CM0)                   |      |
|     | 9.2.2       | System Clock Control Register 1 (CM1)                   |      |
|     | 9.2.3       | System Clock Control Register 3 (CM3)                   |      |
|     | 9.2.4       | Oscillation Stop Detection Register (OCD)               |      |
|     | 9.2.5       | High-Speed On-Chip Oscillator Control Register 7 (FRA7) |      |
|     | 9.2.6       | High-Speed On-Chip Oscillator Control Register 0 (FRA0) |      |
|     | 9.2.7       | High-Speed On-Chip Oscillator Control Register 1 (FRA1) |      |
|     | 9.2.8       | High-Speed On-Chip Oscillator Control Register 2 (FRA2) |      |
|     | 9.2.9       | Clock Prescaler Reset Flag (CPSRF)                      |      |
|     | 9.2.10      | High-Speed On-Chip Oscillator Control Register 4 (FRA4) |      |
|     | 9.2.11      | High-Speed On-Chip Oscillator Control Register 5 (FRA5) |      |
|     | 9.2.12      | High-Speed On-Chip Oscillator Control Register 6 (FRA6) |      |
|     | 9.2.13      | High-Speed On-Chip Oscillator Control Register 3 (FRA3) |      |
|     | 9.2.14      | Voltage Detect Register 2 (VCA2)                        |      |
|     | 9.2.15      | I/O Function Pin Select Register (PINSR)                |      |
| 9.  |             | XIN Clock                                               |      |
| 9.  |             | On-Chip Oscillator Clock                                |      |
|     | 9.4.1       | Low-Speed On-Chip Oscillator Clock                      |      |
|     | 9.4.2       | High-Speed On-Chip Oscillator Clock                     |      |
| 9.: |             | XCIN Clock                                              |      |
| 9.  |             | CPU Clock and Peripheral Function Clock                 |      |
|     | 9.6.1       | System Clock                                            |      |
|     | 9.6.2       | CPU Clock                                               |      |
|     | 9.6.3       | Peripheral Function Clock (f1, f2, f4, f8, and f32)     |      |
|     | 9.6.4       | fOCO                                                    |      |
|     | 9.6.5       | fOCO40M                                                 |      |
|     | 9.6.6       | fOCO-F                                                  |      |
|     | 9.6.7       | fOCO-S                                                  |      |
|     | 9.6.8       | fOCO128                                                 |      |
|     | 9.6.9       | fC, fC2, fC4, and fC32                                  |      |
|     | 9.6.10<br>- | fOCO-WDT                                                |      |
| 9.  |             | Power Control                                           |      |
|     | 9.7.1       | Standard Operating Mode                                 |      |
|     | 9.7.2       | Wait Mode                                               |      |
|     | 9.7.3       | Stop Mode                                               |      |
| 9.  |             | Oscillation Stop Detection Function                     |      |
|     | 9.8.1       | How to Use Oscillation Stop Detection Function          |      |
| 0.0 | 0           | Notes on Clock Congretion Circuit                       | 1/19 |

| 9.9.1    | Stop Mode                                                                                                                                                                           | 148 |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 9.9.2    | Wait Mode                                                                                                                                                                           | 148 |
| 9.9.3    | Oscillation Stop Detection Function                                                                                                                                                 | 148 |
| 9.9.4    | Oscillation Circuit Constants                                                                                                                                                       | 148 |
| 10. Prot | ection                                                                                                                                                                              | 149 |
| 10.1     | Register                                                                                                                                                                            | 149 |
| 10.1.1   | Protect Register (PRCR)                                                                                                                                                             |     |
| I1. Inte | rupts                                                                                                                                                                               | 150 |
| 11.1     | Overview                                                                                                                                                                            | 150 |
| 11.1.1   | Types of Interrupts                                                                                                                                                                 | 150 |
| 11.1.2   | Software Interrupts                                                                                                                                                                 | 151 |
| 11.1.3   | Special Interrupts                                                                                                                                                                  | 152 |
| 11.1.4   | Peripheral Function Interrupts                                                                                                                                                      | 152 |
| 11.1.5   | Interrupts and Interrupt Vectors                                                                                                                                                    | 153 |
| 11.2     | Registers                                                                                                                                                                           | 155 |
| 11.2.1   | Interrupt Control Register (TREIC, S2TIC, S2RIC, KUPIC, ADIC, S0TIC, S0RIC, S1TIC, S1RIC, TRAIC, TRBIC VCMP1IC, VCMP2IC)                                                            | 155 |
| 11.2.2   | Interrupt Control Register (FMRDYIC TRCIC, TRD0IC, TRD1IC, SSUIC/IICIC)                                                                                                             | 156 |
| 11.2.3   | INTi Interrupt Control Register (INTiIC) (i = 0 to 4)                                                                                                                               | 157 |
| 11.3     | Interrupt Control                                                                                                                                                                   | 158 |
| 11.3.1   | I Flag                                                                                                                                                                              | 158 |
| 11.3.2   | IR Bit                                                                                                                                                                              | 158 |
| 11.3.3   | Bits ILVL2 to ILVL0, IPL                                                                                                                                                            |     |
| 11.3.4   | Interrupt Sequence                                                                                                                                                                  |     |
| 11.3.5   | Interrupt Response Time                                                                                                                                                             |     |
| 11.3.6   | IPL Change when Interrupt Request is Acknowledged                                                                                                                                   |     |
| 11.3.7   | Saving Registers                                                                                                                                                                    |     |
| 11.3.8   | Returning from Interrupt Routine                                                                                                                                                    |     |
| 11.3.9   | Interrupt Priority                                                                                                                                                                  |     |
| 11.3.10  | 1                                                                                                                                                                                   |     |
|          | NT Interrupt                                                                                                                                                                        |     |
| 11.4.1   | $\overline{\text{INTi}}$ Interrupt (i = 0 to 4)                                                                                                                                     |     |
| 11.4.2   | INT Interrupt Input Pin Select Register (INTSR)                                                                                                                                     |     |
| 11.4.3   | External Input Enable Register 0 (INTEN)                                                                                                                                            |     |
| 11.4.4   | External Input Enable Register 1 (INTEN1)                                                                                                                                           |     |
| 11.4.5   | INT Input Filter Select Register 0 (INTF)                                                                                                                                           |     |
| 11.4.6   | INT Input Filter Select Register 1 (INTF1)                                                                                                                                          |     |
| 11.4.7   | $\overline{\text{INTi}}$ Input Filter (i = 0 to 4)                                                                                                                                  |     |
|          | Key Input Interrupt                                                                                                                                                                 |     |
| 11.5.1   | Key Input Enable Register 0 (KIEN)                                                                                                                                                  |     |
|          | Address Match Interrupt English Projectory (AIFR) (i. 0 or 1)                                                                                                                       |     |
| 11.6.1   | Address Match Interrupt Booiston i (BMADi) (i = 0 or 1)                                                                                                                             |     |
| 11.6.2   | Address Match Interrupt Register i (RMADi) (i = 0 or 1)                                                                                                                             |     |
|          | Timer RC Interrupt, Timer RD Interrupt, Synchronous Serial Communication Unit Interrupt Interface Interrupt, and Flash Memory Interrupt (Interrupts with Multiple Interrupt Request |     |

| 11.8     | Notes on Interrupts                                   | 175   |
|----------|-------------------------------------------------------|-------|
| 11.8.1   | Reading Address 00000h                                | 175   |
| 11.8.2   | SP Setting                                            | 175   |
| 11.8.3   | External Interrupt and Key Input Interrupt            | 175   |
| 11.8.4   | Changing Interrupt Sources                            | 176   |
| 11.8.5   | Rewriting Interrupt Control Register                  | 177   |
| 12. ID ( | Code Areas                                            | . 178 |
|          | Overview                                              |       |
|          | Functions                                             |       |
|          | Forced Erase Function                                 |       |
|          | Standard Serial II/O Mode Disabled Function           |       |
|          | Notes on ID Code Areas                                |       |
| 12.5.1   | Setting Example of ID Code Areas                      |       |
| 13. Opt  | ion Function Select Area                              | . 182 |
| •        | Overview                                              |       |
|          | Registers                                             |       |
| 13.2.1   | Option Function Select Register (OFS)                 |       |
| 13.2.1   | Option Function Select Register (OFS2)                |       |
|          | Notes on Option Function Select Area                  |       |
| 13.3.1   | Setting Example of Option Function Select Area        |       |
| 13.3.1   | Setting Example of Option Function select Area        | 103   |
|          | chdog Timer                                           |       |
|          | Overview                                              |       |
| 14.2     | Registers                                             |       |
| 14.2.1   | Processor Mode Register 1 (PM1)                       |       |
| 14.2.2   | Watchdog Timer Reset Register (WDTR)                  |       |
| 14.2.3   | Watchdog Timer Start Register (WDTS)                  |       |
| 14.2.4   | Watchdog Timer Control Register (WDTC)                |       |
| 14.2.5   | Count Source Protection Mode Register (CSPR)          |       |
| 14.2.6   | Option Function Select Register (OFS)                 |       |
| 14.2.7   | Option Function Select Register 2 (OFS2)              |       |
| 14.3     | Functional Description                                |       |
| 14.3.1   | Common Items for Multiple Modes                       | 192   |
| 14.3.2   | Count Source Protection Mode Disabled                 | 193   |
| 14.3.3   | Count Source Protection Mode Enabled                  | 194   |
| 15. DT0  | C                                                     | . 195 |
| 15.1     | Overview                                              | 195   |
| 15.2     | Registers                                             | 196   |
| 15.2.1   | DTC Control Register (DTCCR)                          |       |
| 15.2.2   | DTC Block Size Register (DTBLS)                       |       |
| 15.2.3   | DTC Transfer Count Register (DTCCT)                   |       |
| 15.2.4   | DTC Transfer Count Reload Register (DTRLD)            |       |
| 15.2.5   | DTC Source Address Register (DTSAR)                   |       |
| 15.2.6   | DTC Destination Register (DTDAR)                      |       |
| 15.2.7   | DTC Activation Enable Registers (DTCENi) (i = 0 to 6) |       |
| 15 2 8   |                                                       | 200   |

| 15.3 Function Description                                             | 201 |
|-----------------------------------------------------------------------|-----|
| 15.3.1 Overview                                                       | 201 |
| 15.3.2 Activation Sources                                             | 201 |
| 15.3.3 Control Data Allocation and DTC Vector Table                   | 203 |
| 15.3.4 Normal Mode                                                    | 206 |
| 15.3.5 Repeat Mode                                                    | 207 |
| 15.3.6 Chain Transfers                                                | 208 |
| 15.3.7 Interrupt Sources                                              |     |
| 15.3.8 Operation Timings                                              | 209 |
| 15.3.9 Number of DTC Execution Cycles                                 |     |
| 15.4 Notes on DTC                                                     |     |
| 15.4.1 DTC activation source                                          |     |
| 15.4.2 DTCENi Registers (i = 0 to 6)                                  | 211 |
| 15.4.3 Peripheral Modules                                             |     |
| 16. General Overview of Timers                                        | 212 |
| 17. Timer RA                                                          | 214 |
| 17.1 Overview                                                         | 214 |
| 17.2 Registers                                                        | 215 |
| 17.2.1 Timer RA Control Register (TRACR)                              |     |
| 17.2.2 Timer RA I/O Control Register (TRAIOC)                         |     |
| 17.2.3 Timer RA Mode Register (TRAMR)                                 |     |
| 17.2.4 Timer RA Prescaler Register (TRAPRE)                           |     |
| 17.2.5 Timer RA Register (TRA)                                        |     |
| 17.2.6 Timer RA Pin Select Register (TRASR)                           |     |
| 17.3 Timer Mode                                                       |     |
| 17.3.1 Timer RA I/O Control Register (TRAIOC) in Timer Mode           |     |
| 17.3.2 Timer Write Control during Count Operation                     |     |
| 17.4 Pulse Output Mode                                                |     |
| 17.4.1 Timer RA I/O Control Register (TRAIOC) in Pulse Output Mode.   |     |
| 17.5 Event Counter Mode                                               |     |
| 17.5.1 Timer RA I/O Control Register (TRAIOC) in Event Counter Mode   |     |
| 17.6 Pulse Width Measurement Mode                                     |     |
| 17.6.1 Timer RA I/O Control Register (TRAIOC) in Pulse Width Measure  |     |
| 17.6.2 Operating Example                                              |     |
| 17.7 Pulse Period Measurement Mode                                    |     |
| 17.7.1 Timer RA I/O Control Register (TRAIOC) in Pulse Period Measure |     |
| 17.7.2 Operating Example                                              |     |
| 17.8 Notes on Timer RA                                                |     |
| 18. Timer RB                                                          | 221 |
|                                                                       |     |
| 18.1 Overview                                                         |     |
| 18.2 Registers                                                        |     |
| 18.2.1 Timer RB Control Register (TRBCR)                              |     |
| 18.2.2 Timer RB One-Shot Control Register (TRBOCR)                    |     |
| 18.2.3 Timer RB I/O Control Register (TRBIOC)                         |     |
| 18.2.4 Timer RB Mode Register (TRBMR)                                 |     |
| 18.2.5 Timer RB Prescaler Register (TRBPRE)                           |     |

| 18.2.6    | Timer RB Secondary Register (TRBSC)                                                  | 234   |
|-----------|--------------------------------------------------------------------------------------|-------|
| 18.2.7    | Timer RB Primary Register (TRBPR)                                                    | 235   |
| 18.2.8    | Timer RB/RC Pin Select Register (TRBRCSR)                                            | 235   |
| 18.3 T    | imer Mode                                                                            | 236   |
| 18.3.1    | Timer RB I/O Control Register (TRBIOC) in Timer Mode                                 | 236   |
| 18.3.2    | Timer Write Control during Count Operation                                           | 237   |
| 18.4 P    | rogrammable Waveform Generation Mode                                                 | 239   |
| 18.4.1    | Timer RB I/O Control Register (TRBIOC) in Programmable Waveform Generation Mode      | 240   |
| 18.4.2    | Operating Example                                                                    | 241   |
| 18.5 P    | rogrammable One-shot Generation Mode                                                 | 242   |
| 18.5.1    | Timer RB I/O Control Register (TRBIOC) in Programmable One-Shot Generation Mode      | 243   |
| 18.5.2    | Operating Example                                                                    | 244   |
| 18.5.3    | One-Shot Trigger Selection                                                           | 245   |
| 18.6 P    | rogrammable Wait One-Shot Generation Mode                                            | 246   |
| 18.6.1    | Timer RB I/O Control Register (TRBIOC) in Programmable Wait One-Shot Generation Mode | 247   |
| 18.6.2    | Operating Example                                                                    | 248   |
| 18.7 N    | lotes on Timer RB                                                                    | 249   |
| 18.7.1    | Timer Mode                                                                           | 249   |
| 18.7.2    | Programmable Waveform Generation Mode                                                | 249   |
| 18.7.3    | Programmable One-shot Generation Mode                                                | 250   |
| 18.7.4    | Programmable Wait One-shot Generation Mode                                           | 250   |
|           |                                                                                      |       |
| 19. Timei | r RC                                                                                 | . 251 |
| 19.1 O    | Overview                                                                             | 251   |
| 19.2 R    | egisters                                                                             | 253   |
| 19.2.1    | Module Standby Control Register (MSTCR)                                              | 254   |
| 19.2.2    | Timer RC Mode Register (TRCMR)                                                       | 254   |
| 19.2.3    | Timer RC Control Register 1 (TRCCR1)                                                 | 255   |
| 19.2.4    | Timer RC Interrupt Enable Register (TRCIER)                                          | 255   |
| 19.2.5    | Timer RC Status Register (TRCSR)                                                     | 256   |
| 19.2.6    | Timer RC I/O Control Register 0 (TRCIOR0)                                            | 257   |
| 19.2.7    | Timer RC I/O Control Register 1 (TRCIOR1)                                            | 257   |
| 19.2.8    | Timer RC Counter (TRC)                                                               | 258   |
| 19.2.9    | Timer RC General Registers A, B, C, and D (TRCGRA, TRCGRB, TRCGRC, TRCGRD)           | 258   |
| 19.2.10   | Timer RC Control Register 2 (TRCCR2)                                                 | 259   |
| 19.2.11   | Timer RC Digital Filter Function Select Register (TRCDF)                             | 259   |
| 19.2.12   | Timer RC Output Master Enable Register (TRCOER)                                      | 260   |
| 19.2.13   | Timer RC Trigger Control Register (TRCADCR)                                          | 260   |
| 19.2.14   | Timer RB/RC Pin Select Register (TRBRCSR)                                            | 261   |
| 19.2.15   | Timer RC Pin Select Register 0 (TRCPSR0)                                             | 262   |
| 19.2.16   | Timer RC Pin Select Register 1 (TRCPSR1)                                             | 263   |
| 19.3 C    | Common Items for Multiple Modes                                                      | 264   |
| 19.3.1    | Count Source                                                                         | 264   |
| 19.3.2    | Buffer Operation                                                                     | 265   |
| 19.3.3    | Digital Filter                                                                       | 267   |
| 19.3.4    | Forced Cutoff of Pulse Output                                                        | 268   |
| 19.4 T    | imer Mode (Input Capture Function)                                                   | 270   |
| 19.4.1    | Timer RC I/O Control Register 0 (TRCIOR0) for Input Capture Function                 | 272   |
| 19.4.2    | Timer RC I/O Control Register 1 (TRCIOR1) for Input Capture Function                 |       |

| 19.4.3  | Operating Example                                                                        | 274 |
|---------|------------------------------------------------------------------------------------------|-----|
| 19.5    | Timer Mode (Output Compare Function)                                                     | 275 |
| 19.5.1  | Timer RC Control Register 1 (TRCCR1) for Output Compare Function                         | 277 |
| 19.5.2  | Timer RC I/O Control Register 0 (TRCIOR0) for Output Compare Function                    | 278 |
| 19.5.3  | Timer RC I/O Control Register 1 (TRCIOR1) for Output Compare Function                    | 279 |
| 19.5.4  | Operating Example                                                                        | 280 |
| 19.5.5  | Changing Output Pins in Registers TRCGRC and TRCGRD                                      | 281 |
| 19.6    | PWM Mode                                                                                 | 283 |
| 19.6.1  | Timer RC Control Register 1 (TRCCR1) in PWM Mode                                         | 285 |
| 19.6.2  | Timer RC Control Register 2 (TRCCR2)                                                     | 285 |
| 19.6.3  | Operating Example                                                                        | 287 |
| 19.7    | PWM2 Mode                                                                                | 289 |
| 19.7.1  | Timer RC Control Register 1 (TRCCR1) in PWM2 Mode                                        | 291 |
| 19.7.2  | Timer RC Control Register 2 (TRCCR2) in PWM2 Mode                                        | 292 |
| 19.7.3  | Timer RC Digital Filter Function Select Register (TRCDF) in PWM2 Mode                    | 292 |
| 19.7.4  | Operating Example                                                                        | 294 |
| 19.8    | Timer RC Interrupt                                                                       | 297 |
| 19.9    | Notes on Timer RC                                                                        | 298 |
| 19.9.1  | TRC Register                                                                             | 298 |
| 19.9.2  | TRCSR Register                                                                           | 298 |
| 19.9.3  | TRCCR1 Register                                                                          | 298 |
| 19.9.4  | Count Source Switching                                                                   | 298 |
| 19.9.5  | Input Capture Function                                                                   | 299 |
| 19.9.6  | TRCMR Register in PWM2 Mode                                                              | 299 |
| 19.9.7  | Count Source fOCO40M                                                                     | 299 |
| 20. Tim | ner RD                                                                                   | 300 |
| 20.1    | Overview                                                                                 | 300 |
| 20.2    | Common Items for Multiple Modes                                                          |     |
| 20.2.1  | Count Sources                                                                            |     |
| 20.2.2  |                                                                                          |     |
| 20.2.3  | •                                                                                        |     |
| 20.2.4  | •                                                                                        |     |
| 20.3    | Input Capture Function                                                                   |     |
| 20.3.1  | Module Standby Control Register (MSTCR)                                                  |     |
| 20.3.2  |                                                                                          |     |
| 20.3.3  |                                                                                          |     |
| 20.3.4  |                                                                                          |     |
| 20.3.5  |                                                                                          |     |
| 20.3.6  |                                                                                          |     |
| 20.3.7  |                                                                                          |     |
|         |                                                                                          |     |
| 20.3.8  | Timer RD Control Register i (TRDCRi) (i = 0 or 1) in Input Capture Function              | 314 |
| 20.3.9  | Timer RD I/O Control Register Ai (TRDIORAi) (i = 0 or 1) in Input Capture Function       | 315 |
| 20.3.1  | Timer RD I/O Control Register Ci (TRDIORCi) (i = 0 or 1) in Input Capture Function       | 316 |
| 20.3.1  | 1 Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Input Capture Function             | 317 |
| 20.3.1  | Timer RD Interrupt Enable Register i (TRDIERi) ( $i = 0$ or 1) in Input Capture Function | 318 |
| 20.3.1  | 3 Timer RD Counter i (TRDi) (i = 0 or 1) in Input Capture Function                       | 318 |

| 20.3.14 | Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi)        | 210 |
|---------|-------------------------------------------------------------------------------------------|-----|
| 20.2.1. | (i = 0 or 1) in Input Capture Function                                                    |     |
| 20.3.15 | Timer RD Pin Select Register 0 (TRDPSR0)                                                  |     |
| 20.3.16 | Timer RD Pin Select Register 1 (TRDPSR1)                                                  |     |
| 20.3.17 | Operating Example                                                                         |     |
| 20.3.18 | Digital Filter                                                                            |     |
|         | output Compare Function                                                                   |     |
| 20.4.1  | Module Standby Control Register (MSTCR)                                                   |     |
| 20.4.2  | Timer RD Control Expansion Register (TRDECR)                                              |     |
| 20.4.3  | Timer RD Trigger Control Register (TRDADCR)                                               |     |
| 20.4.4  | Timer RD Start Register (TRDSTR) in Output Compare Function                               |     |
| 20.4.5  | Timer RD Mode Register (TRDMR) in Output Compare Function                                 |     |
| 20.4.6  | Timer RD PWM Mode Register (TRDPMR) in Output Compare Function                            |     |
| 20.4.7  | Timer RD Function Control Register (TRDFCR) in Output Compare Function                    |     |
| 20.4.8  | Timer RD Output Master Enable Register 1 (TRDOER1) in Output Compare Function             |     |
| 20.4.9  | Timer RD Output Master Enable Register 2 (TRDOER2) in Output Compare Function             |     |
| 20.4.10 | Timer RD Output Control Register (TRDOCR) in Output Compare Function                      |     |
| 20.4.11 | Timer RD Control Register i (TRDCRi) (i = 0 or 1) in Output Compare Function              |     |
| 20.4.12 | Timer RD I/O Control Register Ai (TRDIORAi) ( $i = 0$ or 1) in Output Compare Function    |     |
| 20.4.13 | Timer RD I/O Control Register Ci (TRDIORCi) ( $i = 0$ or 1) in Output Compare Function    |     |
| 20.4.14 | Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Output Compare Function               |     |
| 20.4.15 | Timer RD Interrupt Enable Register i (TRDIERi) ( $i = 0$ or 1) in Output Compare Function |     |
| 20.4.16 | Timer RD Counter i (TRDi) (i = 0 or 1) in Output Compare Function                         | 336 |
| 20.4.17 | Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi)        | 225 |
| 20.4.10 | (i = 0 or 1) in Output Compare Function                                                   |     |
| 20.4.18 | Timer RD Pin Select Register 0 (TRDPSR0)                                                  |     |
| 20.4.19 | Timer RD Pin Select Register 1 (TRDPSR1)                                                  |     |
| 20.4.20 | Operating Example                                                                         |     |
| 20.4.21 |                                                                                           |     |
| 20.4.22 | A/D Trigger Generation                                                                    |     |
|         | Module Standby Control Register (MSTCR)                                                   |     |
| 20.5.1  | Timer RD Control Expansion Register (TRDECR)                                              |     |
| 20.5.2  |                                                                                           |     |
| 20.5.3  | Timer RD Trigger Control Register (TRDADCR)                                               |     |
| 20.5.4  | Timer RD Start Register (TRDSTR) in PWM Mode  Timer RD Mode Register (TRDMR) in PWM Mode  |     |
| 20.5.5  | Timer RD PWM Mode Register (TRDPMR) in PWM Mode                                           |     |
| 20.5.6  |                                                                                           |     |
| 20.5.7  | Timer RD Function Control Register (TRDFCR) in PWM Mode                                   |     |
| 20.5.8  | Timer RD Output Master Enable Register 1 (TRDOER1) in PWM Mode                            |     |
| 20.5.9  | Timer RD Output Master Enable Register 2 (TRDOER2) in PWM Mode                            |     |
| 20.5.10 | Timer RD Output Control Register (TRDOCR) in PWM Mode                                     |     |
| 20.5.11 | Timer RD Control Register i (TRDCRi) (i = 0 or 1) in PWM Mode                             |     |
| 20.5.12 | Timer RD Status Register i (TRDSRi) (i = 0 or 1) in PWM Mode                              |     |
| 20.5.13 | Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in PWM Mode                   |     |
| 20.5.14 | Timer RD PWM Mode Output Level Control Register i (TRDPOCRi) (i = 0 or 1) in PWM Mode     |     |
| 20.5.15 | Timer RD Counter i (TRDi) (i = 0 or 1) in PWM Mode                                        |     |
| 20.5.16 | Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi)        | 555 |
| 20.5.10 | (i = 0 or 1) in DWM Mode                                                                  | 353 |

| 20.5.17        | Timer RD Pin Select Register 0 (TRDPSR0)                                                                                  | 354   |
|----------------|---------------------------------------------------------------------------------------------------------------------------|-------|
| 20.5.18        | Timer RD Pin Select Register 1 (TRDPSR1)                                                                                  | 354   |
| 20.5.19        | Operating Example                                                                                                         | 355   |
| 20.5.20        | A/D Trigger Generation                                                                                                    | 357   |
| 20.6 R         | eset Synchronous PWM Mode                                                                                                 | 358   |
| 20.6.1         | Module Standby Control Register (MSTCR)                                                                                   | 360   |
| 20.6.2         | Timer RD Control Expansion Register (TRDECR)                                                                              | 360   |
| 20.6.3         | Timer RD Trigger Control Register (TRDADCR)                                                                               | 361   |
| 20.6.4         | Timer RD Start Register (TRDSTR) in Reset Synchronous PWM Mode                                                            | 362   |
| 20.6.5         | Timer RD Mode Register (TRDMR) in Reset Synchronous PWM Mode                                                              | 362   |
| 20.6.6         | Timer RD Function Control Register (TRDFCR) in Reset Synchronous PWM Mode                                                 | 363   |
| 20.6.7         | Timer RD Output Master Enable Register 1 (TRDOER1) in Reset Synchronous PWM Mode                                          | 364   |
| 20.6.8         | Timer RD Output Master Enable Register 2 (TRDOER2) in Reset Synchronous PWM Mode                                          | 364   |
| 20.6.9         | Timer RD Control Register 0 (TRDCR0) in Reset Synchronous PWM Mode                                                        | 365   |
| 20.6.10        | Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Reset Synchronous PWM Mode                                            | 366   |
| 20.6.11        | Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in Reset Synchronous PWM Mode                                 |       |
|                |                                                                                                                           |       |
| 20.6.12        | Timer RD Counter 0 (TRD0) in Reset Synchronous PWM Mode                                                                   | 367   |
| 20.6.13        | Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi)                                        | • • • |
| 20 - 11        | (i = 0 or 1) in Reset Synchronous PWM Mode                                                                                |       |
| 20.6.14        | Timer RD Pin Select Register 0 (TRDPSR0)                                                                                  |       |
| 20.6.15        | Timer RD Pin Select Register 1 (TRDPSR1)                                                                                  |       |
| 20.6.16        | Operating Example                                                                                                         |       |
| 20.6.17        | A/D Trigger Generation                                                                                                    |       |
|                | omplementary PWM Mode                                                                                                     |       |
| 20.7.1         | Module Standby Control Register (MSTCR)                                                                                   |       |
| 20.7.2         | Timer RD Control Expansion Register (TRDECR)                                                                              |       |
| 20.7.3         | Timer RD Start Register (TRDSTR) in Complementary PWM Mode                                                                |       |
| 20.7.4         | Timer RD Mode Register (TRDMR) in Complementary PWM Mode                                                                  |       |
| 20.7.5         | Timer RD Function Control Register (TRDFCR) in Complementary PWM Mode                                                     |       |
| 20.7.6         | Timer RD Output Master Enable Register 1 (TRDOER1) in Complementary PWM Mode                                              |       |
| 20.7.7         | Timer RD Output Master Enable Register 2 (TRDOER2) in Complementary PWM Mode                                              |       |
| 20.7.8         | Timer RD Control Register i (TRDCRi) (i = 0 or 1) in Complementary PWM Mode                                               |       |
| 20.7.9         | Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Complementary PWM Mode                                                |       |
| 20.7.10        | Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in Complementary PWM Mode                                     |       |
| 20.7.11        | Timer RD Counter 0 (TRD0) in Complementary PWM Mode                                                                       |       |
| 20.7.12        | Timer RD Counter 1 (TRD1) in Complementary PWM Mode                                                                       |       |
| 20.7.13        | Timer RD General Registers Ai, Bi, C1, and Di (TRDGRAi, TRDGRBi, TRDGRC1, TRDGRDi) (i = 0 or 1) in Complementary PWM Mode |       |
| 20.7.14        | Timer RD Pin Select Register 0 (TRDPSR0)                                                                                  |       |
| 20.7.14        | Timer RD Pin Select Register 1 (TRDPSR1)                                                                                  |       |
| 20.7.16        | Operating Example                                                                                                         |       |
| 20.7.17        | Transfer Timing from Buffer Register                                                                                      |       |
| 20.7.17        | A/D Trigger Generation                                                                                                    |       |
|                | WM3 Mode                                                                                                                  |       |
| 20.8.1         | Module Standby Control Register (MSTCR)                                                                                   |       |
| 20.8.1         | Timer RD Control Expansion Register (TRDECR)                                                                              |       |
| 20.8.3         | Timer RD Trigger Control Register (TRDADCR)                                                                               |       |
| 20.8.4         | Timer RD Start Register (TRDSTR) in PWM3 Mode                                                                             |       |
| <b>∠</b> ∪.∪.⊤ | - I III   I I   D   MI   I I   M                                                                                          |       |

| 20.8.5   | Timer RD Mode Register (TRDMR) in PWM3 Mode                                                                  | 392 |
|----------|--------------------------------------------------------------------------------------------------------------|-----|
| 20.8.6   | Timer RD Function Control Register (TRDFCR) in PWM3 Mode                                                     | 393 |
| 20.8.7   | Timer RD Output Master Enable Register 1 (TRDOER1) in PWM3 Mode                                              | 394 |
| 20.8.8   | Timer RD Output Master Enable Register 2 (TRDOER2) in PWM3 Mode                                              | 394 |
| 20.8.9   | Timer RD Output Control Register (TRDOCR) in PWM3 Mode                                                       | 395 |
| 20.8.10  | Timer RD Control Register 0 (TRDCR0) in PWM3 Mode                                                            | 396 |
| 20.8.11  | Timer RD Status Register i (TRDSRi) (i = 0 or 1) in PWM3 Mode                                                | 397 |
| 20.8.12  | Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in PWM3 Mode                                     |     |
| 20.8.13  | Timer RD Counter 0 (TRD0) in PWM3 Mode                                                                       |     |
| 20.8.14  | Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi) (i = 0 or 1) in PWM3 Mode | 399 |
| 20.8.15  | Timer RD Pin Select Register 0 (TRDPSR0)                                                                     | 401 |
| 20.8.16  | Timer RD Pin Select Register 1 (TRDPSR1)                                                                     | 401 |
| 20.8.17  | Operating Example                                                                                            |     |
| 20.8.18  | A/D Trigger Generation                                                                                       | 403 |
| 20.9 T   | imer RD Interrupt                                                                                            | 404 |
| 20.10 N  | lotes on Timer RD                                                                                            | 406 |
| 20.10.1  | TRDSTR Register                                                                                              | 406 |
| 20.10.2  | TRDi Register ( $i = 0$ or 1)                                                                                | 406 |
| 20.10.3  | TRDSRi Register (i = 0 or 1)                                                                                 |     |
| 20.10.4  | TRDCRi Register (i = 0 or 1)                                                                                 | 406 |
| 20.10.5  | Count Source Switch                                                                                          | 407 |
| 20.10.6  | Input Capture Function                                                                                       | 407 |
| 20.10.7  | Reset Synchronous PWM Mode                                                                                   |     |
| 20.10.8  | Complementary PWM Mode                                                                                       |     |
| 20.10.9  | Count Source fOCO40M                                                                                         | 411 |
| 21. Time | r RE                                                                                                         | 412 |
| 21.1 C   | Overview                                                                                                     | 412 |
| 21.2 R   | leal-Time Clock Mode                                                                                         | 413 |
| 21.2.1   | Timer RE Second Data Register (TRESEC) in Real-Time Clock Mode                                               | 415 |
| 21.2.2   | Timer RE Minute Data Register (TREMIN) in Real-Time Clock Mode                                               | 415 |
| 21.2.3   | Timer RE Hour Data Register (TREHR) in Real-Time Clock Mode                                                  | 416 |
| 21.2.4   | Timer RE Day of Week Data Register (TREWK) in Real-Time Clock Mode                                           | 416 |
| 21.2.5   | Timer RE Control Register 1 (TRECR1) in Real-Time Clock Mode                                                 | 417 |
| 21.2.6   | Timer RE Control Register 2 (TRECR2) in Real-Time Clock Mode                                                 | 418 |
| 21.2.7   | Timer RE Count Source Select Register (TRECSR) in Real-Time Clock Mode                                       | 419 |
| 21.2.8   | Timer Pin Select Register (TIMSR)                                                                            | 419 |
| 21.2.9   | Operating Example                                                                                            | 420 |
| 21.3 C   | Output Compare Mode                                                                                          | 421 |
| 21.3.1   | Timer RE Counter Data Register (TRESEC) in Output Compare Mode                                               | 423 |
| 21.3.2   | Timer RE Compare Data Register (TREMIN) in Output Compare Mode                                               | 423 |
| 21.3.3   | Timer RE Control Register 1 (TRECR1) in Output Compare Mode                                                  | 424 |
| 21.3.4   | Timer RE Control Register 2 (TRECR2) in Output Compare Mode                                                  | 424 |
| 21.3.5   | Timer RE Count Source Select Register (TRECSR) in Output Compare Mode                                        | 425 |
| 21.3.6   | Timer Pin Select Register (TIMSR)                                                                            | 425 |
| 21.3.7   | Operating Example                                                                                            | 426 |
| 21.4 N   | lotes on Timer RE                                                                                            | 427 |
| 21.4.1   | Starting and Stopping Count                                                                                  | 427 |

| 21.4.2           | Register Setting                                              | 427        |
|------------------|---------------------------------------------------------------|------------|
| 21.4.3           | Time Reading Procedure of Real-Time Clock Mode                | 429        |
| 22. Seria        | ıl Interface (UARTi (i = 0 or 1))                             | 430        |
|                  | Overview                                                      |            |
|                  | Registers                                                     |            |
| 22.2.1           | UARTi Transmit/Receive Mode Register (UiMR) (i = 0 or 1)      |            |
| 22.2.2           | UARTi Bit Rate Register (UiBRG) (i = 0 or 1)                  |            |
| 22.2.3           | UARTi Transmit Buffer Register (UiTB) (i = 0 or 1)            |            |
| 22.2.4           | UARTi Transmit/Receive Control Register 0 (UiC0) (i = 0 or 1) |            |
| 22.2.5           | UARTi Transmit/Receive Control Register 1 (UiC1) (i = 0 or 1) |            |
| 22.2.6           | UARTi Receive Buffer Register (UiRB) (i = 0 or 1)             |            |
| 22.2.7           | UART0 Pin Select Register (U0SR)                              |            |
| 22.2.8           | UART1 Pin Select Register (U1SR)                              |            |
| 22.3             | Clock Synchronous Serial I/O Mode                             | 437        |
| 22.3.1           | Polarity Select Function                                      | 441        |
| 22.3.2           | LSB First/MSB First Select Function                           | 441        |
| 22.3.3           | Continuous Receive Mode                                       | 442        |
| 22.4             | Clock Asynchronous Serial I/O (UART) Mode                     | 443        |
| 22.4.1           | Bit Rate                                                      | 448        |
| 22.5 N           | Notes on Serial Interface (UARTi (i = 0 or 1))                | 449        |
|                  |                                                               |            |
| 23. Seria        | Il Interface (UART2)                                          | 450        |
| 23.1             | Overview                                                      | 450        |
| 23.2 F           | legisters                                                     |            |
| 23.2.1           | UART2 Transmit/Receive Mode Register (U2MR)                   |            |
| 23.2.2           | UART2 Bit Rate Register (U2BRG)                               |            |
| 23.2.3           | UART2 Transmit Buffer Register (U2TB)                         |            |
| 23.2.4           | UART2 Transmit/Receive Control Register 0 (U2C0)              |            |
| 23.2.5           | UART2 Transmit/Receive Control Register 1 (U2C1)              |            |
| 23.2.6           | UART2 Receive Buffer Register (U2RB)                          |            |
| 23.2.7           | UART2 Digital Filter Function Select Register (URXDF)         |            |
| 23.2.8           | UART2 Special Mode Register 5 (U2SMR5)                        |            |
| 23.2.9           | UART2 Special Mode Register 4 (U2SMR4)                        |            |
| 23.2.10          | UART2 Special Mode Register 3 (U2SMR3)                        |            |
| 23.2.11          | UART2 Special Mode Register 2 (U2SMR2)                        |            |
| 23.2.12          | UART2 Special Mode Register (U2SMR)                           |            |
| 23.2.13          | UART2 Pin Select Register 0 (U2SR0)                           |            |
| 23.2.14          | UART2 Pin Select Register 1 (U2SR1)                           |            |
|                  | Clock Synchronous Serial I/O Mode                             |            |
| 23.3.1           | Measure for Dealing with Communication Errors                 |            |
| 23.3.2           | CLK Polarity Select Function                                  |            |
| 23.3.3           |                                                               |            |
| 23.3.4           | Continuous Receive Mode                                       |            |
| 23.3.5           | Serial Data Logic Switching Function  CTS/RTS Function        |            |
| 23.3.6<br>23.3.7 | RXD2 Digital Filter Select Function                           |            |
|                  | Clock Asynchronous Serial I/O (UART) Mode                     |            |
|                  | Rit Rate                                                      | 409<br>473 |
|                  |                                                               |            |

| 23.4.2                                                                                                                                      | Measure for Dealing with Communication Errors                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | +/+ |
|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 23.4.3                                                                                                                                      | LSB First/MSB First Select Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 474 |
| 23.4.4                                                                                                                                      | Serial Data Logic Switching Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 475 |
| 23.4.5                                                                                                                                      | TXD and RXD I/O Polarity Inverse Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 475 |
| 23.4.6                                                                                                                                      | CTS/RTS Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 476 |
| 23.4.7                                                                                                                                      | RXD2 Digital Filter Select Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
| 23.5                                                                                                                                        | Special Mode 1 (I <sup>2</sup> C Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 477 |
| 23.5.1                                                                                                                                      | Detection of Start and Stop Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |
| 23.5.2                                                                                                                                      | Output of Start and Stop Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
| 23.5.3                                                                                                                                      | Arbitration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |
| 23.5.4                                                                                                                                      | Transfer Clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| 23.5.5                                                                                                                                      | SDA Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| 23.5.6                                                                                                                                      | SDA Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |
| 23.5.7                                                                                                                                      | ACK and NACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
| 23.5.8                                                                                                                                      | Initialization of Transmission/Reception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|                                                                                                                                             | Multiprocessor Communication Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
| 23.6.1                                                                                                                                      | Multiprocessor Transmission                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |
| 23.6.2                                                                                                                                      | Multiprocessor Reception                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|                                                                                                                                             | Notes on Serial Interface (UART2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
| 23.7.1                                                                                                                                      | Clock Synchronous Serial I/O Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
| 23.7.1                                                                                                                                      | Clock Asynchronous Serial I/O (UART) Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |
| 23.7.2                                                                                                                                      | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
| 23.1.3                                                                                                                                      | Special Mode 1 (1 C Mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | サノサ |
|                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| 24 Clo                                                                                                                                      | ck Synchronous Serial Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 495 |
|                                                                                                                                             | ck Synchronous Serial Interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
|                                                                                                                                             | ck Synchronous Serial Interface  Mode Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| 24.1                                                                                                                                        | Mode Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 495 |
| 24.1<br>25. Syn                                                                                                                             | Mode Selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 495 |
| 24.1<br>25. Syr<br>25.1                                                                                                                     | Mode Selection  nchronous Serial Communication Unit (SSU)  Overview                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
| 24.1<br>25. Syr<br>25.1<br>25.2                                                                                                             | Mode Selection  nchronous Serial Communication Unit (SSU)  Overview  Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1                                                                                                   | Mode Selection  nchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
| 24.1<br>25. Syn<br>25.1<br>25.2<br>25.2.1<br>25.2.2                                                                                         | Mode Selection  chronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1<br>25.2.2<br>25.2.3                                                                               | Mode Selection  chronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1<br>25.2.2<br>25.2.3<br>25.2.4                                                                     | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)                                                                                                                                                                                                                                                                                                                                                                                              |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1<br>25.2.2<br>25.2.3<br>25.2.4<br>25.2.5                                                           | Mode Selection  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)                                                                                                                                                                                                                                                                                                                                                                                                        |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1<br>25.2.2<br>25.2.3<br>25.2.4<br>25.2.5<br>25.2.6                                                 | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)                                                                                                                                                                                                                                                                                                                             |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1<br>25.2.2<br>25.2.3<br>25.2.4<br>25.2.5<br>25.2.6<br>25.2.7                                       | Mode Selection  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)                                                                                                                                                                                                                                                                                                                                          |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1<br>25.2.2<br>25.2.3<br>25.2.4<br>25.2.5<br>25.2.6<br>25.2.7<br>25.2.8                             | Mode Selection  chronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSMR)                                                                                                                                                                                                                                                                       |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1<br>25.2.2<br>25.2.3<br>25.2.4<br>25.2.5<br>25.2.6<br>25.2.7<br>25.2.8<br>25.2.9                   | Mode Selection  chronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSMR)  SS Enable Register (SSER)                                                                                                                                                                                                                                            |     |
| 24.1<br>25. Syr<br>25.1<br>25.2<br>25.2.1<br>25.2.2<br>25.2.3<br>25.2.4<br>25.2.5<br>25.2.6<br>25.2.7<br>25.2.8                             | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSMR)  SS Enable Register (SSER)                                                                                                                                                                                                                                          |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11                                       | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSBR)  SS Enable Register (SSER)  O SS Status Register (SSSR)                                                                                                                                                                                                             |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11                                       | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSMR)  SS Enable Register (SSER)                                                                                                                                                                                                                                          |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11                                       | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSBR)  SS Enable Register (SSER)  O SS Status Register (SSSR)                                                                                                                                                                                                             |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11 25.3                                  | Mode Selection  Chronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSRR)  SS Enable Register (SSER)  O SS Status Register (SSSR)  1 SS Mode Register 2 (SSMR2)  Common Items for Multiple Modes                                                                                                                                                |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11 25.3                                  | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSBR)  O SS Status Register (SSSR)  1 SS Mode Register 2 (SSMR2)  Common Items for Multiple Modes  Transfer Clock                                                                                                                                                         |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11 25.3 25.3.1 25.3.2                    | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSBR)  SS Enable Register (SSER)  O SS Status Register (SSSR)  1 SS Mode Register 2 (SSMR2)  Common Items for Multiple Modes  Transfer Clock  SS Shift Register (SSTRSR)                                                                                                  |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11 25.3 25.3.1 25.3.2 25.3.3 25.3.4      | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSBR)  SS Enable Register (SSER)  O SS Status Register (SSSR)  1 SS Mode Register 2 (SSMR2)  Common Items for Multiple Modes  Transfer Clock  SS Shift Register (SSTRSR)  Interrupt Requests                                                                              |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11 25.3 25.3.1 25.3.2 25.3.3 25.3.4      | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSMR)  SS Enable Register (SSER)  O SS Status Register (SSSR)  1 SS Mode Register 2 (SSMR2)  Common Items for Multiple Modes  Transfer Clock  SS Shift Register (SSTRSR)  Interrupt Requests  Communication Modes and Pin Functions                                       |     |
| 24.1 25. Syr 25.1 25.2 25.2.1 25.2.2 25.2.3 25.2.4 25.2.5 25.2.6 25.2.7 25.2.8 25.2.9 25.2.10 25.2.11 25.3 25.3.1 25.3.2 25.3.3 25.3.4 25.4 | Mode Selection  Inchronous Serial Communication Unit (SSU)  Overview  Registers  Module Standby Control Register (MSTCR)  SSU/IIC Pin Select Register (SSUIICSR)  SS Bit Counter Register (SSBR)  SS Transmit Data Register (SSTDR)  SS Receive Data Register (SSRDR)  SS Control Register H (SSCRH)  SS Control Register L (SSCRL)  SS Mode Register (SSMR)  SS Enable Register (SSER)  O SS Status Register (SSSR)  1 SS Mode Register 2 (SSMR2)  Common Items for Multiple Modes  Transfer Clock  SS Shift Register (SSTRSR)  Interrupt Requests  Communication Modes and Pin Functions  Clock Synchronous Communication Mode |     |

| 25.5                 | Operation in 4-Wire Bus Communication Mode      | 519        |
|----------------------|-------------------------------------------------|------------|
| 25.5.1               | Initialization in 4-Wire Bus Communication Mode | 520        |
| 25.5.2               | Data Transmission                               | 521        |
| 25.5.3               | Data Reception                                  | 523        |
| 25.5.4               | SCS Pin Control and Arbitration                 | 525        |
| 25.6                 | Notes on Synchronous Serial Communication Unit  | 526        |
| 26. I <sup>2</sup> C | bus Interface                                   | 527        |
| 26.1                 | Overview                                        |            |
| 26.1                 | Registers                                       |            |
| 26.2.1               | Module Standby Control Register (MSTCR)         |            |
| 26.2.1               | ·                                               |            |
| 26.2.2               |                                                 |            |
| 26.2.3               |                                                 |            |
| 26.2.5               | IIC bus Control Register 1 (ICCR1)              |            |
| 26.2.6               |                                                 |            |
| 26.2.7               |                                                 |            |
| 26.2.8               |                                                 |            |
| 26.2.9               |                                                 |            |
| 26.2.10              |                                                 |            |
| 26.2.1               |                                                 |            |
| 26.3                 | Common Items for Multiple Modes                 |            |
| 26.3.1               | Transfer Clock                                  |            |
| 26.3.2               |                                                 |            |
| 26.4                 | I <sup>2</sup> C bus Interface Mode             |            |
| 26.4.1               | I2C bus Format                                  |            |
| 26.4.2               |                                                 |            |
| 26.4.3               | •                                               |            |
| 26.4.4               | 1                                               |            |
| 26.4.5               | Slave Receive Operation                         |            |
| 26.5                 | Clock Synchronous Serial Mode                   |            |
| 26.5.1               | Clock Synchronous Serial Format                 |            |
| 26.5.2               | Transmit Operation                              |            |
| 26.5.3               | Receive Operation                               |            |
| 26.6                 | Examples of Register Setting                    | 555        |
| 26.7                 | Noise Canceller                                 | 559        |
| 26.8                 | Bit Synchronization Circuit                     | 560        |
| 26.9                 | Notes on I <sup>2</sup> C bus Interface         | 561        |
| 27. Har              | dware LIN                                       | 562        |
|                      |                                                 |            |
| 27.1                 | Overview                                        |            |
| 27.2                 | Input/Output Pins                               |            |
| 27.3                 | Registers                                       |            |
| 27.3.1               | LIN Control Register (LINCR2)                   |            |
| 27.3.2               | LIN Status Register (LINCR)                     |            |
| 27.3.3               |                                                 |            |
| 27.4                 | Function Description                            |            |
| 27.4.1               | Master Mode                                     | 566<br>560 |
| 11/11                | NIBVA IVIDAD                                    | 260        |

| 27.4.3  | Bus Collision Detection Function                      | . 573 |
|---------|-------------------------------------------------------|-------|
| 27.4.4  | Hardware LIN End Processing                           | . 574 |
| 27.5    | Interrupt Requests                                    | . 575 |
| 27.6    | Notes on Hardware LIN                                 | . 576 |
|         |                                                       |       |
| 28. A/D | Converter                                             | 577   |
| 28.1    | Overview                                              | . 577 |
| 28.2    | Registers                                             | . 579 |
| 28.2.1  | On-Chip Reference Voltage Control Register (OCVREFCR) | . 579 |
| 28.2.2  | A/D Register i (ADi) ( $i = 0$ to 7)                  | . 580 |
| 28.2.3  | A/D Mode Register (ADMOD)                             | . 581 |
| 28.2.4  | A/D Input Select Register (ADINSEL)                   | . 582 |
| 28.2.5  | A/D Control Register 0 (ADCON0)                       | . 583 |
| 28.2.6  | A/D Control Register 1 (ADCON1)                       | . 584 |
| 28.3    | Common Items for Multiple Modes                       |       |
| 28.3.1  | •                                                     |       |
| 28.3.2  | • •                                                   |       |
| 28.3.3  | ·                                                     |       |
| 28.3.4  |                                                       |       |
| 28.3.5  |                                                       |       |
| 28.3.6  | •                                                     |       |
| 28.3.7  |                                                       |       |
| 28.4    | One-Shot Mode                                         |       |
| 28.5    | Repeat Mode 0                                         |       |
| 28.6    | Repeat Mode 1                                         |       |
| 28.7    | Single Sweep Mode                                     |       |
| 28.8    | Repeat Sweep Mode                                     |       |
| 28.9    | Internal Equivalent Circuit of Analog Input           |       |
| 28.10   | Output Impedance of Sensor under A/D Conversion       |       |
| 28.11   | Notes on A/D Converter                                |       |
| 20.11   | Notes off A/D Converter                               | . 001 |
| 29. D/A | A Converter                                           | 602   |
| 29.1    |                                                       |       |
|         | Overview                                              |       |
| 29.2    | Registers                                             |       |
| 29.2.1  |                                                       |       |
| 29.2.2  | D/A Control Register (DACON)                          | . 604 |
| 30. Co  | mparator A                                            | 605   |
|         | ·                                                     |       |
| 30.1    | Overview                                              |       |
| 30.2    | Registers                                             |       |
| 30.2.1  |                                                       |       |
| 30.2.2  |                                                       |       |
| 30.2.3  |                                                       |       |
| 30.2.4  |                                                       |       |
| 30.2.5  |                                                       |       |
| 30.2.6  |                                                       |       |
| 30.3    | Monitoring Comparison Results                         |       |
| 30.3.1  |                                                       |       |
| 30 3 2  | Monitoring Comparator A2                              | 612   |

| 30.4 F    | unctional Description                                 | 613 |
|-----------|-------------------------------------------------------|-----|
| 30.4.1    | Comparator A1                                         | 613 |
| 30.4.2    | Comparator A2                                         | 616 |
| 30.5 C    | Comparator A1 and Comparator A2 Interrupts            | 619 |
| 30.5.1    | Non-Maskable Interrupts                               | 619 |
| 30.5.2    | Maskable Interrupts                                   | 619 |
| 31. Com   | parator B                                             | 620 |
|           | Overview                                              |     |
|           | legisters                                             |     |
| 31.2.1    | Comparator B Control Register (INTCMP)                |     |
| 31.2.2    | External Input Enable Register 0 (INTEN)              |     |
| 31.2.3    | INT Input Filter Select Register 0 (INTF)             |     |
|           | functional Description                                |     |
| 31.3.1    | Comparator Bi Digital Filter (i = 1 or 3)             |     |
|           | Comparator B1 and Comparator B3 Interrupts            |     |
| 51        | omparator B1 and comparator B0 interrupes             |     |
| 32. Flash | n Memory                                              | 627 |
| 32.1 C    | Overview                                              | 627 |
| 32.2 N    | Memory Map                                            | 628 |
|           | unctions to Prevent Flash Memory from being Rewritten |     |
| 32.3.1    | ID Code Check Function                                |     |
| 32.3.2    | ROM Code Protect Function                             |     |
| 32.3.3    | Option Function Select Register (OFS)                 | 631 |
| 32.4 C    | PU Rewrite Mode                                       |     |
| 32.4.1    | Flash Memory Status Register (FST)                    | 633 |
| 32.4.2    | Flash Memory Control Register 0 (FMR0)                | 635 |
| 32.4.3    | Flash Memory Control Register 1 (FMR1)                | 637 |
| 32.4.4    | Flash Memory Control Register 2 (FMR2)                | 639 |
| 32.4.5    | EW0 Mode                                              | 640 |
| 32.4.6    | EW1 Mode                                              | 640 |
| 32.4.7    | Suspend Operation                                     | 640 |
| 32.4.8    | How to Set and Exit Each Mode                         | 641 |
| 32.4.9    | BGO (BackGround Operation) Function                   | 642 |
| 32.4.10   | Data Protect Function                                 | 643 |
| 32.4.11   | Software Commands                                     | 644 |
| 32.4.12   | Status Register                                       | 654 |
| 32.4.13   | Sequence Status                                       | 654 |
| 32.4.14   | Erase Status                                          | 654 |
| 32.4.15   | Program Status                                        | 654 |
| 32.4.16   | Suspend Status                                        | 654 |
| 32.4.17   | Full Status Check                                     | 655 |
| 32.5 S    | tandard Serial I/O Mode                               | 657 |
| 32.5.1    | ID Code Check Function                                | 657 |
| 32.6 P    | arallel I/O Mode                                      | 660 |
| 32.6.1    | ROM Code Protect Function                             | 660 |
| 32.7 N    | lotes on Flash Memory                                 | 661 |
| 32.7.1    | CPU Rewrite Mode                                      | 661 |

| 33.  | Redu   | cing Power Consumption                                          | 664 |
|------|--------|-----------------------------------------------------------------|-----|
| 33.1 | O      | verview                                                         | 664 |
| 33.2 | K      | ey Points and Processing Methods for Reducing Power Consumption | 664 |
| 33   | .2.1   | Voltage Detection Circuit                                       | 664 |
| 33   | .2.2   | Ports                                                           | 664 |
| 33   | .2.3   | Clocks                                                          | 664 |
| 33   | .2.4   | Wait Mode, Stop Mode                                            | 664 |
| 33   | .2.5   | Stopping Peripheral Function Clocks                             | 664 |
| 33   | .2.6   | Timers                                                          | 664 |
| 33   | .2.7   | A/D Converter                                                   | 664 |
| 33   | .2.8   | Clock Synchronous Serial Interface                              | 664 |
| 33   | .2.9   | Reducing Internal Power Consumption                             | 665 |
| 33   | .2.10  | Stopping Flash Memory                                           | 666 |
| 33   | .2.11  | Low-Current-Consumption Read Mode                               | 667 |
| 34.  | Electr | rical Characteristics                                           | 668 |
| 35.  | Usage  | e Notes                                                         | 695 |
| 35.1 | N      | otes on Clock Generation Circuit                                | 695 |
| 35   | .1.1   | Stop Mode                                                       | 695 |
| 35   | .1.2   | Wait Mode                                                       | 695 |
| 35   | .1.3   | Oscillation Stop Detection Function                             | 695 |
| 35   | .1.4   | Oscillation Circuit Constants                                   | 695 |
| 35.2 | N      | otes on Interrupts                                              | 696 |
| 35   | .2.1   | Reading Address 00000h                                          | 696 |
| 35   | .2.2   | SP Setting                                                      |     |
| 35   | .2.3   | External Interrupt and Key Input Interrupt                      | 696 |
| 35   | .2.4   | Changing Interrupt Sources                                      |     |
| 35   | .2.5   | Rewriting Interrupt Control Register                            |     |
| 35.3 |        | otes on ID Code Areas                                           |     |
|      | .3.1   | Setting Example of ID Code Areas                                |     |
| 35.4 |        | otes on Option Function Select Area                             |     |
| 35   | .4.1   | Setting Example of Option Function Select Area                  |     |
| 35.5 |        | otes on DTC                                                     |     |
|      | .5.1   | DTC activation source                                           |     |
|      | .5.2   | DTCENi Registers (i = 0 to 6)                                   |     |
|      | .5.3   | Peripheral Modules                                              |     |
| 35.6 |        | otes on Timer RA                                                |     |
| 35.7 |        | otes on Timer RB                                                |     |
|      | .7.1   | Timer Mode                                                      |     |
|      | .7.2   | Programmable Waveform Generation Mode                           |     |
|      | .7.3   | Programmable One-shot Generation Mode                           |     |
|      | .7.4   | Programmable Wait One-shot Generation Mode                      |     |
| 35.8 |        | otes on Timer RC                                                |     |
|      | .8.1   | TRC Register                                                    |     |
|      | .8.2   | TRCSR Register                                                  |     |
|      | .8.3   | TRCCR1 Register                                                 |     |
|      | .8.4   | Count Source Switching                                          |     |
| 35   | 8.5    | Input Capture Function                                          | 705 |

| 35.8.6 TRCMR Register in PWM2 Mode                                                                | 705 |
|---------------------------------------------------------------------------------------------------|-----|
| 35.8.7 Count Source fOCO40M                                                                       | 705 |
| 35.9 Notes on Timer RD                                                                            | 706 |
| 35.9.1 TRDSTR Register                                                                            | 706 |
| 35.9.2 TRDi Register (i = 0 or 1)                                                                 | 706 |
| 35.9.3 TRDSRi Register (i = 0 or 1)                                                               | 706 |
| 35.9.4 TRDCRi Register (i = 0 or 1)                                                               | 706 |
| 35.9.5 Count Source Switch                                                                        | 707 |
| 35.9.6 Input Capture Function                                                                     | 707 |
| 35.9.7 Reset Synchronous PWM Mode                                                                 | 707 |
| 35.9.8 Complementary PWM Mode                                                                     | 708 |
| 35.9.9 Count Source fOCO40M                                                                       | 711 |
| 35.10 Notes on Timer RE                                                                           | 712 |
| 35.10.1 Starting and Stopping Count                                                               | 712 |
| 35.10.2 Register Setting                                                                          | 712 |
| 35.10.3 Time Reading Procedure of Real-Time Clock Mode                                            | 714 |
| 35.11 Notes on Serial Interface (UARTi (i = 0 or 1))                                              |     |
| 35.12 Notes on Serial Interface (UART2)                                                           |     |
| 35.12.1 Clock Synchronous Serial I/O Mode                                                         | 716 |
| 35.12.2 Clock Asynchronous Serial I/O (UART) Mode                                                 |     |
| 35.12.3 Special Mode 1 (I <sup>2</sup> C Mode)                                                    |     |
| 35.13 Notes on Synchronous Serial Communication Unit                                              |     |
| 35.14 Notes on I <sup>2</sup> C bus Interface                                                     |     |
| 35.15 Notes on Hardware LIN                                                                       |     |
| 35.16 Notes on A/D Converter                                                                      |     |
| 35.17 Notes on Flash Memory                                                                       |     |
| 35.17.1 CPU Rewrite Mode                                                                          | 719 |
| 35.18 Notes on Noise                                                                              |     |
| 35.18.1 Inserting a Bypass Capacitor between VCC and VSS Pins as a Countermeasure against Noise a |     |
| Latch-up                                                                                          |     |
| 35.18.2 Countermeasures against Noise Error of Port Control Registers                             | 122 |
| 36. Notes on On-Chip Debugger                                                                     | 723 |
| Appendix 1. Package Dimensions                                                                    | 724 |
| Appendix 2. Connection Examples between Serial Writer and On-Chip Debugging Emulator              | 725 |
| Appendix 3. Example of Oscillation Evaluation Circuit                                             | 726 |
| Indov                                                                                             | 727 |

# **SFR Page Reference**

| Address        | Register                                            | Symbol       | Page                                    |
|----------------|-----------------------------------------------------|--------------|-----------------------------------------|
| 0000h          |                                                     |              |                                         |
| 0001h          |                                                     |              |                                         |
| 0002h          |                                                     |              |                                         |
| 0003h          | Dragger Made Decistor 0                             | DMO          | 20                                      |
| 0004h          | Processor Mode Register 0                           | PM0          | 29                                      |
| 0005h          | Processor Mode Register 1                           | PM1          | 188                                     |
| 0006h          | System Clock Control Register 0                     | CM0          | 120                                     |
| 0007h          | System Clock Control Register 1                     | CM1<br>MSTCR | 121<br>254, 310                         |
| 0008h          | Module Standby Control Register                     | MSTCR        | 325, 345<br>360, 374<br>390, 498<br>530 |
| 0009h          | System Clock Control Register 3                     | CM3          | 122                                     |
| 000Ah          | Protect Register                                    | PRCR         | 149                                     |
| 000Bh          | Reset Source Determination Register                 | RSTFR        | 29                                      |
| 000Ch          | Oscillation Stop Detection Register                 | OCD          | 123                                     |
| 000Dh          | Watchdog Timer Reset Register                       | WDTR         | 188                                     |
| 000Eh          | Watchdog Timer Start Register                       | WDTS         | 188                                     |
| 000Fh          | Watchdog Timer Control Register                     | WDTC         | 189                                     |
| 0010h          |                                                     |              |                                         |
| 0011h          |                                                     |              |                                         |
| 0012h          |                                                     |              |                                         |
| 0013h          |                                                     |              |                                         |
| 0014h          |                                                     |              |                                         |
| 0015h          | High-Speed On-Chip Oscillator Control Register 7    | FRA7         | 123                                     |
| 0016h          |                                                     |              |                                         |
| 0017h          |                                                     |              |                                         |
| 0018h          |                                                     |              |                                         |
| 0019h          |                                                     |              |                                         |
| 001Ah          |                                                     |              |                                         |
| 001Bh          |                                                     |              |                                         |
| 001Ch          | Count Source Protection Mode Register               | CSPR         | 189                                     |
| 001Dh          |                                                     |              |                                         |
| 001Eh          |                                                     |              |                                         |
| 001Fh          |                                                     |              |                                         |
| 0020h          |                                                     |              |                                         |
| 0021h          |                                                     |              |                                         |
| 0022h          |                                                     |              |                                         |
| 0023h          | High-Speed On-Chip Oscillator Control Register 0    | FRA0         | 124                                     |
| 0024h          | High-Speed On-Chip Oscillator Control Register 1    | FRA1         | 124                                     |
| 0025h          | High-Speed On-Chip Oscillator Control Register 2    | FRA2         | 125                                     |
| 0026h          | On-Chip Reference Voltage Control Register          | OCVREFCR     | 579                                     |
| 0027h          |                                                     |              |                                         |
| 0028h          | Clock Prescaler Reset Flag                          | CPSRF        | 125                                     |
| 0029h          | High-Speed On-Chip Oscillator Control Register 4    | FRA4         | 126                                     |
| 002Ah          | High-Speed On-Chip Oscillator Control Register 5    | FRA5         | 126                                     |
| 002Bh          | High-Speed On-Chip Oscillator Control Register 6    | FRA6         | 126                                     |
| 002Ch          |                                                     |              |                                         |
| 002Dh          |                                                     |              |                                         |
| 002Eh          |                                                     |              |                                         |
| 002Fh          | High-Speed On-Chip Oscillator Control Register 3    | FRA3         | 126                                     |
| 0030h          | Voltage Monitor Circuit/Comparator A Control        | CMPA         | 42, 607                                 |
| 0031h          | Register                                            | VCAC         | 40.00-                                  |
|                | Voltage Monitor Circuit Edge Select Register        | VCAC         | 43, 607                                 |
| 0032h          | Voltage Detect Perioter 1                           | VCA1         | 42 000                                  |
| 0033h<br>0034h | Voltage Detect Register 1 Voltage Detect Register 2 | VCA1<br>VCA2 | 43, 608<br>44, 127                      |
| 0034II         | Voltage Detect Register 2                           | VCAZ         | 609                                     |
| 0036h          | Voltage Detection 1 Level Select Register           | VD1LS        | 45                                      |
| 0037h          | -                                                   |              |                                         |
| 0038h          | Voltage Monitor 0 Circuit Control Register          | VW0C         | 46                                      |
| 0039h          | Voltage Monitor 1 Circuit Control Register          | VW1C         | 47, 610                                 |
| 003Ah          | Voltage Monitor 2 Circuit Control Register          | VW2C         | 48, 611                                 |
| 003Bh          |                                                     |              |                                         |
|                |                                                     |              |                                         |
| 003Ch          |                                                     |              |                                         |
| 003Ch<br>003Dh |                                                     |              |                                         |
|                |                                                     |              |                                         |

| Address                                   | Register                                                    | Symbol      | Page |
|-------------------------------------------|-------------------------------------------------------------|-------------|------|
| 0040h<br>0041h                            | Florit Marray Donate Intermed Control                       | FMRDYIC     | 450  |
|                                           | Flash Memory Ready Interrupt Control<br>Register            | FMRDYIC     | 156  |
| 0042h                                     |                                                             |             |      |
| 0043h                                     |                                                             |             |      |
| 0044h                                     |                                                             |             |      |
| 0045h                                     |                                                             |             |      |
| 0046h                                     | INT4 Interrupt Control Register                             | INT4IC      | 157  |
| 0047h                                     | Timer RC Interrupt Control Register                         | TRCIC       | 156  |
| 0048h                                     | Timer RD0 Interrupt Control Register                        | TRD0IC      | 156  |
| 0049h                                     | Timer RD1 Interrupt Control Register                        | TRD1IC      | 156  |
| 004Ah                                     | Timer RE Interrupt Control Register                         | TREIC       | 155  |
| 004Bh                                     | UART2 Transmit Interrupt Control Register                   | S2TIC       | 155  |
| 004Ch                                     | UART2 Receive Interrupt Control Register                    | S2RIC       | 155  |
| 004Dh                                     | Key Input Interrupt Control Register                        | KUPIC       | 155  |
| 004Eh                                     | A/D Conversion Interrupt Control Register                   | ADIC        | 155  |
| 004Fh                                     | SSU Interrupt Control Register / IIC                        | SSUIC/IICIC | 156  |
|                                           | Interrupt Control Register                                  | 00010/11010 |      |
| 0050h                                     |                                                             |             |      |
| 0051h                                     | UART0 Transmit Interrupt Control Register                   | SOTIC       | 155  |
| 0052h                                     | UART0 Receive Interrupt Control Register                    | SORIC       | 155  |
| 0053h                                     | UART1 Transmit Interrupt Control Register                   | S1TIC       | 155  |
| 0054h                                     | UART1 Receive Interrupt Control Register                    | S1RIC       | 155  |
| 0055h                                     | INT2 Interrupt Control Register                             | INT2IC      | 157  |
| 0056h                                     | Timer RA Interrupt Control Register                         | TRAIC       | 155  |
| 0057h                                     |                                                             |             |      |
| 0058h                                     | Timer RB Interrupt Control Register                         | TRBIC       | 155  |
| 0059h                                     | INT1 Interrupt Control Register                             | INT1IC      | 157  |
| 005Ah                                     | INT3 Interrupt Control Register                             | INT3IC      | 157  |
| 005Bh                                     |                                                             |             |      |
| 005Ch                                     |                                                             |             |      |
| 005Dh                                     | INT0 Interrupt Control Register                             | INT0IC      | 157  |
| 005Eh                                     | UART2 Bus Collision Detection Interrupt<br>Control Register | U2BCNIC     | 155  |
| 005Fh                                     |                                                             |             |      |
| 0060h                                     |                                                             |             |      |
| 0061h                                     |                                                             |             |      |
| 0062h                                     |                                                             |             |      |
| 0063h                                     |                                                             |             |      |
| 0064h                                     |                                                             |             |      |
| 0065h                                     |                                                             |             |      |
| 0066h                                     |                                                             |             |      |
| 0067h                                     |                                                             |             | +    |
| 0068h                                     |                                                             |             |      |
| 0069h                                     |                                                             |             | +    |
| 0069h                                     |                                                             |             | +    |
| 006Ah                                     |                                                             |             | +    |
| *****                                     |                                                             |             | +    |
| 006Ch                                     |                                                             |             | -    |
| 006Dh                                     |                                                             |             | -    |
| 006Eh                                     |                                                             |             | 1    |
| 006Fh                                     |                                                             |             | 1    |
| 0070h                                     |                                                             |             |      |
| 0071h                                     |                                                             |             |      |
| 0072h                                     | Compare A1 Interrupt Control Register                       | VCMP1IC     | 155  |
| 0073h                                     | Compare A2 Interrupt Control Register                       | VCMP2IC     | 155  |
| 0074h                                     |                                                             |             |      |
| 0075h                                     |                                                             |             |      |
| 0076h                                     |                                                             |             |      |
|                                           |                                                             |             |      |
| 0077h                                     |                                                             |             |      |
| 0077h<br>0078h                            |                                                             |             |      |
|                                           |                                                             |             |      |
| 0078h                                     |                                                             |             |      |
| 0078h<br>0079h                            |                                                             |             |      |
| 0078h<br>0079h<br>007Ah<br>007Bh          |                                                             |             |      |
| 0078h<br>0079h<br>007Ah<br>007Bh<br>007Ch |                                                             |             |      |
| 0078h<br>0079h<br>007Ah<br>007Bh          |                                                             |             |      |

Note:

1. The blank regions are reserved. Do not access locations in these

| Address                                                                                                  | Register                                                                     | Symbol           | Page       |
|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------|------------|
| 0080h                                                                                                    | DTC Start Control Register                                                   | DTCTL            | 200        |
| 0081h                                                                                                    |                                                                              |                  |            |
| 0082h                                                                                                    |                                                                              |                  |            |
| 0083h                                                                                                    |                                                                              |                  |            |
| 0084h                                                                                                    |                                                                              |                  |            |
| 0085h                                                                                                    |                                                                              |                  |            |
| 0086h                                                                                                    |                                                                              |                  |            |
| 0087h                                                                                                    |                                                                              |                  |            |
| 0088h                                                                                                    | DTC Start Enable Register 0                                                  | DTCEN0           | 199        |
| 0089h                                                                                                    | DTC Start Enable Register 1                                                  | DTCEN1           | 199        |
| 008Ah                                                                                                    | DTC Start Enable Register 2                                                  | DTCEN2           | 199        |
| 008Bh                                                                                                    | DTC Start Enable Register 3                                                  | DTCEN3           | 199        |
| 008Ch                                                                                                    | DTC Start Enable Register 4                                                  | DTCEN4           | 199        |
| 008Dh                                                                                                    | DTC Start Enable Register 5                                                  | DTCEN5           | 199        |
| 008Eh                                                                                                    | DTC Start Enable Register 6                                                  | DTCEN6           | 199        |
| 008Fh                                                                                                    | <u> </u>                                                                     |                  |            |
| 0090h                                                                                                    |                                                                              |                  |            |
| 0091h                                                                                                    |                                                                              |                  |            |
| 0092h                                                                                                    |                                                                              |                  |            |
| 0093h                                                                                                    |                                                                              | †                |            |
| 0094h                                                                                                    |                                                                              | †                |            |
| 0095h                                                                                                    |                                                                              |                  |            |
| 0096h                                                                                                    |                                                                              | 1                |            |
| 0097h                                                                                                    |                                                                              |                  |            |
| 0098h                                                                                                    |                                                                              |                  |            |
| 0099h                                                                                                    |                                                                              |                  |            |
| 009Ah                                                                                                    |                                                                              |                  |            |
| 009Bh                                                                                                    |                                                                              |                  |            |
| 009Ch                                                                                                    |                                                                              |                  |            |
| 009Dh                                                                                                    |                                                                              |                  |            |
| 009Eh                                                                                                    |                                                                              |                  |            |
| 009Fh                                                                                                    |                                                                              |                  |            |
| 00A0h                                                                                                    | UART0 Transmit/Receive Mode Register                                         | U0MR             | 432        |
| 00A1h                                                                                                    | UART0 Bit Rate Register                                                      | U0BRG            | 432        |
| 00A2h                                                                                                    | UART0 Transmit Buffer Register                                               | U0TB             | 433        |
| 00A3h                                                                                                    | -                                                                            |                  |            |
| 00A4h                                                                                                    | UART0 Transmit/Receive Control Register 0                                    | U0C0             | 434        |
| 00A5h                                                                                                    | UART0 Transmit/Receive Control Register 1                                    | U0C1             | 434        |
| 00A6h                                                                                                    | UART0 Receive Buffer Register                                                | U0RB             | 435        |
| 00A7h                                                                                                    |                                                                              |                  |            |
| 00A8h                                                                                                    | UART2 Transmit/Receive Mode Register                                         | U2MR             | 452        |
| 00A9h                                                                                                    | UART2 Bit Rate Register                                                      | U2BRG            | 452        |
| 00AAh                                                                                                    | UART2 Transmit Buffer Register                                               | U2TB             | 453        |
| 00ABh                                                                                                    |                                                                              |                  |            |
| 00ACh                                                                                                    | UART2 Transmit/Receive Control Register 0                                    | U2C0             | 454        |
| 00ADh                                                                                                    | UART2 Transmit/Receive Control Register 1                                    | U2C1             | 455        |
| 00AEh                                                                                                    | UART2 Receive Buffer Register                                                | U2RB             | 456        |
|                                                                                                          | 1                                                                            | 1                |            |
| 00AFh                                                                                                    |                                                                              |                  |            |
| 00AFh<br>00B0h                                                                                           | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00001                                                                                                    | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h                                                                                                    | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h                                                                                           | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h                                                                                  | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h<br>00B3h                                                                         | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h<br>00B3h<br>00B4h                                                                | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h<br>00B3h<br>00B4h<br>00B5h                                                       | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h<br>00B3h<br>00B4h<br>00B5h                                                       | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h<br>00B3h<br>00B4h<br>00B5h<br>00B6h<br>00B7h                                     | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h<br>00B3h<br>00B4h<br>00B5h<br>00B6h<br>00B7h<br>00B8h                            | UART2 Digital Filter Function Select Register                                | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h<br>00B3h<br>00B4h<br>00B5h<br>00B6h<br>00B7h<br>00B8h<br>00B9h                   | UART2 Digital Filter Function Select Register  UART2 Special Mode Register 5 | URXDF            | 457        |
| 00B0h<br>00B1h<br>00B2h<br>00B3h<br>00B4h<br>00B5h<br>00B6h<br>00B7h<br>00B8h<br>00B9h                   |                                                                              |                  |            |
| 00B0h<br>00B1h<br>00B2h<br>00B3h<br>00B4h<br>00B5h<br>00B6h<br>00B7h<br>00B8h<br>00B9h<br>00BAh          | UART2 Special Mode Register 5                                                | U2SMR5           | 457        |
| 0080h<br>00B1h<br>00B2h<br>00B3h<br>00B4h<br>00B5h<br>00B6h<br>00B7h<br>00B8h<br>00B9h<br>00BAh<br>00BBh | UART2 Special Mode Register 5 UART2 Special Mode Register 4                  | U2SMR5<br>U2SMR4 | 457<br>458 |

| Address        | Register                   | Cumbal  | Dogo |
|----------------|----------------------------|---------|------|
|                |                            | Symbol  | Page |
| 00C0h          | A/D Register 0             | AD0     | 580  |
| 00C1h          |                            |         |      |
| 00C2h          | A/D Register 1             | AD1     | 580  |
| 00C3h          |                            |         |      |
| 00C4h          | A/D Register 2             | AD2     | 580  |
| 00C5h          | 1                          |         |      |
| 00C6h          | A/D Register 3             | AD3     | 580  |
| 00C7h          | 1 -                        |         |      |
| 00C8h          | A/D Register 4             | AD4     | 580  |
| 00C9h          | 7 V D T Cognition T        | ,,5,    | 000  |
| 00CAh          | A/D Register 5             | AD5     | 580  |
| 00CAII         | A/D Register 5             | ADS     | 300  |
|                | A/D D                      | 400     | 500  |
| 00CCh          | A/D Register 6             | AD6     | 580  |
| 00CDh          |                            |         |      |
| 00CEh          | A/D Register 7             | AD7     | 580  |
| 00CFh          |                            |         |      |
| 00D0h          |                            |         |      |
| 00D1h          |                            |         |      |
| 00D2h          |                            |         |      |
| 00D3h          |                            |         |      |
| 00D4h          | A/D Mode Register          | ADMOD   | 581  |
| 00D4H          | A/D Input Select Register  | ADINSEL | 582  |
| 00D5h          | A/D Control Register 0     | ADCON0  | 583  |
|                |                            |         |      |
| 00D7h          | A/D Control Register 1     | ADCON1  | 584  |
| 00D8h          | D/A Register 0             | DA0     | 604  |
| 00D9h          | D/A Register 1             | DA1     | 604  |
| 00DAh          |                            |         |      |
| 00DBh          |                            |         |      |
| 00DCh          | D/A Control Register       | DACON   | 604  |
| 00DDh          | Ť Ť                        |         |      |
| 00DEh          |                            |         |      |
| 00DFh          |                            |         |      |
| 00E0h          | Port P0 Register           | P0      | 75   |
| 00E0H          | Port P1 Register           | P1      | 75   |
|                | · ·                        |         |      |
| 00E2h          | Port P0 Direction Register | PD0     | 74   |
| 00E3h          | Port P1 Direction Register | PD1     | 74   |
| 00E4h          | Port P2 Register           | P2      | 75   |
| 00E5h          | Port P3 Register           | P3      | 75   |
| 00E6h          | Port P2 Direction Register | PD2     | 74   |
| 00E7h          | Port P3 Direction Register | PD3     | 74   |
| 00E8h          | Port P4 Register           | P4      | 75   |
| 00E9h          | Port P5 Register           | P5      | 75   |
| 00EAh          | Port P4 Direction Register | PD4     | 74   |
| 00EBh          | Port P5 Direction Register | PD5     | 74   |
|                |                            |         |      |
| 00ECh          | Port P6 Register           | P6      | 75   |
| 00EDh          |                            |         |      |
| 00EEh          | Port P6 Direction Register | PD6     | 74   |
| 00EFh          |                            |         |      |
| 00F0h          |                            |         |      |
| 00F1h          |                            |         | -    |
| 00F2h          |                            |         |      |
| 00F3h          |                            |         |      |
| 00F4h          | <u> </u>                   |         |      |
| 00F5h          |                            |         |      |
| 00F6h          |                            |         |      |
|                |                            |         |      |
| 00F7h          |                            |         |      |
| 00F8h          |                            |         |      |
| 00F9h          |                            |         |      |
| 00FAh          |                            |         |      |
| 00FBh          |                            |         |      |
|                | İ                          |         |      |
| 00FCh          |                            |         |      |
| 00FCh<br>00FDh |                            |         |      |
| 00FDh          |                            |         |      |
|                |                            |         |      |

Note:
 The blank regions are reserved. Do not access locations in these regions.

| Address        | Register                                              | Symbol  | Page                            |
|----------------|-------------------------------------------------------|---------|---------------------------------|
| 0100h          | Timer RA Control Register                             | TRACR   | 215                             |
| 0101h          | Timer RA I/O Control Register                         | TRAIOC  | 215, 218, 221,<br>223, 225, 228 |
| 0102h          | Timer RA Mode Register                                | TRAMR   | 216                             |
| 0103h          | Timer RA Prescaler Register                           | TRAPRE  | 216                             |
| 0104h          | Timer RA Register                                     | TRA     | 217                             |
| 0105h          | LIN Control Register 2                                | LINCR2  | 564                             |
| 0106h          | LIN Control Register                                  | LINCR   | 565                             |
| 0107h          | LIN Status Register                                   | LINST   | 565                             |
| 0108h          | Timer RB Control Register                             | TRBCR   | 232                             |
| 0109h          | Timer RB One-Shot Control Register                    | TRBOCR  | 232                             |
| 010Ah          | Timer RB I/O Control Register                         | TRBIOC  | 233, 236, 240,<br>243, 247      |
| 010Bh          | Timer RB Mode Register                                | TRBMR   | 233                             |
| 010Ch          | Timer RB Prescaler Register                           | TRBPRE  | 234                             |
| 010Dh          | Timer RB Secondary Register                           | TRBSC   | 234                             |
| 010Eh          | Timer RB Primary Register                             | TRBPR   | 235                             |
| 010Fh          |                                                       |         |                                 |
| 0110h          |                                                       |         |                                 |
| 0111h          |                                                       |         |                                 |
| 0112h          |                                                       |         |                                 |
| 0113h          |                                                       |         |                                 |
| 0114h          |                                                       |         |                                 |
| 0115h          |                                                       |         |                                 |
| 0116h          |                                                       |         |                                 |
| 0117h          |                                                       |         |                                 |
| 0118h          | Timer RE Second Data Register / Counter Data Register | TRESEC  | 415, 423                        |
| 0119h          | Timer RE Minute Data Register / Compare Data Register | TREMIN  | 415, 423                        |
| 011Ah          | Timer RE Hour Data Register                           | TREHR   | 416                             |
| 011Bh          | Timer RE Day of Week Data Register                    | TREWK   | 416                             |
| 011Ch          | Timer RE Control Register 1                           | TRECR1  | 417, 424                        |
| 011Dh          | Timer RE Control Register 2                           | TRECR2  | 418, 424                        |
| 011Eh          | Timer RE Count Source Select Register                 | TRECSR  | 419, 425                        |
| 011Fh          |                                                       |         |                                 |
| 0120h          | Timer RC Mode Register                                | TRCMR   | 254                             |
| 0121h          | Timer RC Control Register 1                           | TRCCR1  | 255, 277, 285,<br>291           |
| 0122h          | Timer RC Interrupt Enable Register                    | TRCIER  | 255                             |
| 0123h          | Timer RC Status Register                              | TRCSR   | 256                             |
| 0124h          | Timer RC I/O Control Register 0                       | TRCIOR0 | 257, 272, 278                   |
| 0125h          | Timer RC I/O Control Register 1                       | TRCIOR1 | 257, 273, 279                   |
| 0126h          | Timer RC Counter                                      | TRC     | 258                             |
| 0127h          |                                                       |         |                                 |
| 0128h          | Timer RC General Register A                           | TRCGRA  | 258                             |
| 0129h          |                                                       |         |                                 |
| 012Ah          | Timer RC General Register B                           | TRCGRB  | 258                             |
| 012Bh          |                                                       |         |                                 |
| 012Ch          | Timer RC General Register C                           | TRCGRC  | 258                             |
| 012Dh          |                                                       |         | <u> </u>                        |
| 012Eh<br>012Fh | Timer RC General Register D                           | TRCGRD  | 258                             |
| Note:          | <u>L</u>                                              | 1       | <u> </u>                        |

Note:

1. The blank regions are reserved. Do not access locations in these regions.

| Address        | Register                                              | Symbol   | Page                            |
|----------------|-------------------------------------------------------|----------|---------------------------------|
| 0130h          | Timer RC Control Register 2                           | TRCCR2   | 259, 285, 292                   |
| 0131h          | Timer RC Digital Filter Function Select<br>Register   | TRCDF    | 259, 292                        |
| 0132h          | Timer RC Output Master Enable Register                | TRCOER   | 260                             |
| 0133h          | Timer RC Trigger Control Register                     | TRCADCR  | 260                             |
| 0134h          |                                                       |          |                                 |
| 0135h          | Timer RD Control Expansion Register                   | TRDECR   | 310, 325, 345,<br>360, 374, 390 |
| 0136h          | Timer RD Trigger Control Register                     | TRDADCR  | 326, 346, 361,<br>391           |
| 0137h          | Timer RD Start Register                               | TRDSTR   | 311, 327, 347,<br>362, 375, 392 |
| 0138h          | Timer RD Mode Register                                | TRDMR    | 311, 328, 347,<br>362, 375, 392 |
| 0139h          | Timer RD PWM Mode Register                            | TRDPMR   | 312, 329, 348                   |
| 013Ah          | Timer RD Function Control Register                    | TRDFCR   | 312, 329, 348,<br>363, 376, 393 |
| 013Bh          | Timer RD Output Master Enable Register 1              | TRDOER1  | 330, 349, 364,<br>377, 394      |
| 013Ch          | Timer RD Output Master Enable Register 2              | TRDOER2  | 330, 349, 364,<br>377, 394      |
| 013Dh          | Timer RD Output Control Register                      | TRDOCR   | 331, 350, 395                   |
| 013Eh          | Timer RD Digital Filter Function Select<br>Register 0 | TRDDF0   | 313                             |
| 013Fh          | Timer RD Digital Filter Function Select<br>Register 1 | TRDDF1   | 313                             |
| 0140h          | Timer RD Control Register 0                           | TRDCR0   | 314, 332, 350,<br>365, 378, 396 |
| 0141h          | Timer RD I/O Control Register A0                      | TRDIORA0 | 315, 333                        |
| 0142h          | Timer RD I/O Control Register C0                      | TRDIORC0 | 316, 334                        |
| 0143h          | Timer RD Status Register 0                            | TRDSR0   | 317, 335, 351,<br>366, 379, 397 |
| 0144h          | Timer RD Interrupt Enable Register 0                  | TRDIER0  | 318, 336, 352,<br>367, 380, 398 |
| 0145h          | Timer RD PWM Mode Output Level Control<br>Register 0  | TRDPOCR0 | 352                             |
| 0146h<br>0147h | Timer RD Counter 0                                    | TRD0     | 318, 336, 353,<br>367, 381, 398 |
| 0148h          | Timer RD General Register A0                          | TRDGRA0  | 319, 337, 353,<br>368, 382, 399 |
| 0149h<br>014Ah | Timer RD General Register B0                          | TRDGRB0  | 319, 337, 353,                  |
| 014Bh          |                                                       |          | 368, 382, 399                   |
| 014Ch<br>014Dh | Timer RD General Register C0                          | TRDGRC0  | 319, 337, 353,<br>368, 399      |
| 014Eh<br>014Fh | Timer RD General Register D0                          | TRDGRD0  | 319, 337, 353,<br>368, 382, 399 |
| 0150h          | Timer RD Control Register 1                           | TRDCR1   | 314, 332, 350,<br>378           |
| 0151h          | Timer RD I/O Control Register A1                      | TRDIORA1 | 315, 333                        |
| 0152h          | Timer RD I/O Control Register C1                      | TRDIORC1 | 316, 334                        |
| 0153h          | Timer RD Status Register 1                            | TRDSR1   | 317, 335, 351,<br>366, 379, 397 |
| 0154h          | Timer RD Interrupt Enable Register 1                  | TRDIER1  | 318, 336, 352,<br>367, 380, 398 |
| 0155h          | Timer RD PWM Mode Output Level Control<br>Register 1  | TRDPOCR1 | 352                             |
| 0156h          | Timer RD Counter 1                                    | TRD1     | 318, 336, 353,<br>381           |
| 0157h<br>0158h | Timer RD General Register A1                          | TRDGRA1  | 319, 337, 353,                  |
| 0159h<br>015Ah | Timer RD General Register B1                          | TRDGRB1  | 368, 382, 399<br>319, 337, 353, |
| 015Bh          |                                                       | TDDCDC4  | 368, 382, 399                   |
| 015Ch<br>015Dh | Timer RD General Register C1                          | TRDGRC1  | 319, 337, 353,<br>368, 382, 399 |
| 015Eh<br>015Fh | Timer RD General Register D1                          | TRDGRD1  | 319, 337, 353,<br>368, 382, 399 |
|                | I                                                     |          |                                 |

| Address   Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                         | Page 432 432 433 434 434 435                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------|
| 0161h UART1 Bit Rate Register 0162h UART1 Transmit Buffer Register 0163h 0164h UART1 Transmit/Receive Control Register 0165h UART1 Transmit/Receive Control Register 0166h UART1 Receive Buffer Register 0167h 0168h 0168h 0168h 016Bh 016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | U1BRG<br>U1TB<br>0 U1C0<br>1 U1C1                       | 432<br>433<br>434<br>434                         |
| 0162h UART1 Transmit Buffer Register 0163h UART1 Transmit/Receive Control Register 0165h UART1 Transmit/Receive Control Register 0166h UART1 Transmit/Receive Control Register 0167h 0168h 0168h 016Ah 016Bh 016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | U1TB<br>0 U1C0<br>1 U1C1                                | 433<br>434<br>434                                |
| 0163h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0 U1C0<br>1 U1C1                                        | 434<br>434                                       |
| 0164h         UART1 Transmit/Receive Control Register           0165h         UART1 Transmit/Receive Control Register           0166h         UART1 Receive Buffer Register           0167h         0168h           0169h         016Ah           016Bh         016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 U1C1                                                  | 434                                              |
| 0165h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1 U1C1                                                  | 434                                              |
| 0166h UART1 Receive Buffer Register 0167h 0168h 0169h 016Ah 016Bh 016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                         |                                                  |
| 0168h<br>0169h<br>016Ah<br>016Bh<br>016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         |                                                  |
| 0169h<br>016Ah<br>016Bh<br>016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                         | •                                                |
| 016Ah<br>016Bh<br>016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                         |                                                  |
| 016Bh<br>016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1                                                       |                                                  |
| 016Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                         |                                                  |
| 1 016Dh 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                         |                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                         |                                                  |
| 016Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 016Fh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         | -                                                |
| 0170h<br>0171h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                         |                                                  |
| 0177H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         | -                                                |
| 0172h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         | <del> </del>                                     |
| 0173h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 0175h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 0176h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1                                                       |                                                  |
| 0177h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 0178h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 0179h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 017Ah                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 017Bh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 017Ch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 017Dh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 017Eh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 017Fh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | TDAGE                                                   | 70.047                                           |
| 0180h Timer RA Pin Select Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | TRASR                                                   | 76, 217                                          |
| 0181h Timer RB/RC Pin Select Register 0182h Timer RC Pin Select Register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | TRBRCSR<br>TRCPSR0                                      | 76, 235, 261                                     |
| 0182h Timer RC Pin Select Register 0 0183h Timer RC Pin Select Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TRCPSR1                                                 | 77, 262<br>78, 263                               |
| 0184h Timer RD Pin Select Register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TRDPSR0                                                 | 79, 320, 338,                                    |
| Time No Time Collect Register o                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | THE SILE                                                | 354, 369,<br>384, 401                            |
| 0185h Timer RD Pin Select Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TRDPSR1                                                 | 79, 320, 338,<br>354, 369,<br>384, 401           |
| 0186h Timer Pin Select Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TIMSR                                                   | 80, 419, 425                                     |
| 0187h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 0188h UART0 Pin Select Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | U0SR                                                    | 81, 436                                          |
| 0189h UART1 Pin Select Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | U1SR                                                    | 81, 436                                          |
| 018Ah UART2 Pin Select Register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | U2SR0                                                   | 82, 460                                          |
| 018Bh UART2 Pin Select Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | U2SR1                                                   | 82, 460                                          |
| 018Ch SSU/IIC Pin Select Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SSUIICSR                                                | 83, 499, 531                                     |
| 018Dh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         |                                                  |
| 018Eh INT Interrupt Input Pin Select Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | INTSR                                                   | 84, 165                                          |
| 018Fh I/O Function Pin Select Register 0190h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PINSR                                                   | 84, 128                                          |
| 0190h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         | -                                                |
| 0191h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                         | <del>                                     </del> |
| 0193h SS Bit Counter Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SSBR                                                    | 500                                              |
| 0194h SS Transmit Data Register L / IIC bus Trans                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | smit SSTDR /                                            | 500, 532                                         |
| Data Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ICDRT                                                   |                                                  |
| 0195h SS Transmit Data Register H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SSTDRH<br>ive SSRDR /                                   | E04 500                                          |
| 0196h SS Receive Data Register L / IIC bus Recei                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ICDRR                                                   | 501, 532                                         |
| 0197h SS Receive Data Register H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SSRDRH                                                  | <b>—</b>                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SSCRH /<br>ICCR1                                        | 501, 533                                         |
| 0198h SS Control Register H / IIC bus Control Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                         | 502, 534                                         |
| 0198h SS Control Register H / IIC bus Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ICCR2                                                   | 503 E3E                                          |
| 0198h SS Control Register H / IIC bus Control Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ICCR2<br>SSMR /<br>ICMR                                 | 503, 535                                         |
| 0198h SS Control Register H / IIC bus Control Register 1 0199h SS Control Register L / IIC bus Control Register 019Ah SS Mode Register / IIC bus Mode Register 019Bh SS Enable Register / IIC bus Interrupt Enable Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SSMR / ICMR DIE SSER / ICIER                            | 504, 536                                         |
| 0198h SS Control Register H / IIC bus Control Register 1 0199h SS Control Register L / IIC bus Control Register 019Ah SS Mode Register / IIC bus Mode Register 019Bh SS Enable Register / IIC bus Interrupt Enable Register 019Ch SS Status Register / IIC bus Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SSMR / ICMR DIE SSER / ICIER IT SSSR / ICSR             | 504, 536<br>505, 537                             |
| SControl Register H / IIC bus Control Register 1     SControl Register L / IIC bus Control Register 1     SControl Register L / IIC bus Control Register 1     SCONTROL REGISTER L / IIC bus Mode Register 1     SCONTROL REGISTER L / IIC bus Interrupt Enable Register / IIC bus Interrupt Enable Register 1     SCONTROL REGISTER / IIC bus Status Register / IIC | SSMR / ICMR DIE SSER / ICIER IT SSSR / ICSR             | 504, 536                                         |
| 0198h SS Control Register H / IIC bus Control Register 1 0199h SS Control Register L / IIC bus Control Register 019Ah SS Mode Register / IIC bus Mode Register 019Bh SS Enable Register / IIC bus Interrupt Enable Register 019Ch SS Status Register / IIC bus Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SSMR / ICMR DIE SSER / ICIER or SSSR / ICSR ter SSMR2 / | 504, 536<br>505, 537                             |

| 01A0h         01A1h           01A2h         01A3h           01A3h         01A4h           01A5h         01A6h           01A7h         01A8h           01A8h         01A9h           01AAh         01ABh           01ACh         01ADh           01AEh         01AFh           01B0h         01B0h           01B1h         01B2h           01B2h         Flash Memory Status Register         FST         633           01B3h         01B4h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B7h         01B8h         01B7h         639           01B8h         01B8h         01B8h         01B8h           01BBh         01BBh         01BBh         01BBh           01BCh         01BCh         01Ch         01Ch           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         O1C6h         172           01C8h         01C9h         01C9h         01C9h           01C9h         01C9h         01C9h         01C9h                                                                                                                          | Э |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 01A2h         01A3h           01A4h         01A5h           01A6h         01A7h           01A8h         01A9h           01AAh         01ABh           01AAh         01ABh           01ACh         01ADh           01ACh         01ADh           01AFh         01B0h           01B9h         01B1h           01B2h         Flash Memory Status Register         FST         633           01B3h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B7h         01B8h         01B7h         01B8h         01B8h           01B8h         01B9h         01BBh         01BBh         01BBh           01BBh         01BCh         01Ch         01Ch         01Ch           01C3h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         O1C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         AIER1         172                                                                                     |   |
| 01A3h         01A4h           01A5h         01A6h           01A6h         01A7h           01A8h         01A9h           01AAh         01ABh           01ACh         01ACh           01ACh         01ACh           01B0h         01AFh           01B0h         01B1h           01B2h         Flash Memory Status Register         FST         633           01B3h         01B3h         01B3h         635           01B5h         Flash Memory Control Register 0         FMR0         635           01B7h         01B8h         639         639           01B7h         01B8h         01B9h         01BBh           01BBh         01BBh         01BBh         01BBh         01BBh           01BCh         01BDh         01Ch         01Ch         01Ch           01C3h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         O1C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C3h         01C9h         01CAh         AIER1         172           01C9h<                                                                                   |   |
| 01A3h         01A4h           01A5h         01A6h           01A6h         01A7h           01A8h         01A9h           01AAh         01ABh           01ACh         01ACh           01ACh         01ACh           01B0h         01AFh           01B0h         01B1h           01B2h         Flash Memory Status Register         FST         633           01B3h         01B3h         01B3h         635           01B5h         Flash Memory Control Register 0         FMR0         635           01B7h         01B8h         639         639           01B7h         01B8h         01B9h         01BBh           01BBh         01BBh         01BBh         01BBh         01BBh           01BCh         01BDh         01Ch         01Ch         01Ch           01C3h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         O1C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C3h         01C9h         01CAh         AIER1         172           01C9h<                                                                                   |   |
| 01A4h         01A5h           01A6h         01A7h           01A8h         01A9h           01A8h         01A9h           01AAh         01ABh           01ACh         01ACh           01ADh         01AEh           01AEh         01BDh           01B2h         Flash Memory Status Register         FST         633           01B3h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         0         0           01B8h         0         0         0           01Bh         0         0         0           01Ch         0         0         0           01Ch         Address Match Interrupt Enable Register 0         Al                                                                                                                                        |   |
| 01A5h         01A6h           01A7h         01A8h           01A9h         01A9h           01AAh         01ABh           01ACh         01ADh           01AEh         01ACh           01AFh         01B0h           01B1h         01B2h           01B3h         Flash Memory Status Register         FST         633           01B3h         635           01B5h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B7h         01B8h         01B8h         01B8h           01B8h         01B8h         01B8h         01B8h           01BCh         01BCh         01BCh         01Ch           01Ch         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         AIER1         172           01C9h         01CAh         01CAh         01CAh         01CAh         01CAh         01CAh                                                                 |   |
| 01A6h         01A7h           01A8h         01A9h           01AAh         01AAh           01AAh         01ABh           01ACh         01ACh           01ACh         01ACh           01AFh         01B0h           01B1h         01B2h           01B3h         Flash Memory Status Register         FST         633           01B3h         Flash Memory Control Register 0         FMR0         635           01B3h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B9h         01B9h           01BAh         01BBh         01BCh         01BCh           01BCh         01BCh         01BCh         01Ch           01C1h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C3h                                              |   |
| 01A7h         01A8h           01A9h         01AAh           01AAh         01AAh           01ABh         01ACh           01ACh         01ACh           01AFh         01AFh           01B0h         01B1h           01B2h         Flash Memory Status Register         FST         633           01B3h         635           01B3h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         639         639           01B8h         01B9h         01B8h         01B8h         01B8h           01BBh         01BCh         01BBh         01BCh         01BCh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 1         RMAD1         172           01C3h         O1C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh         01CAh         01CAh                                                                                                               |   |
| 01A8h         01A9h           01AAh         01AAh           01ABh         01ACh           01ACh         01ACh           01AEh         01AFh           01B0h         01B1h           01B2h         Flash Memory Status Register         FST         633           01B3h         Flash Memory Control Register 0         FMR0         635           01B4h         Flash Memory Control Register 1         FMR1         637           01B5h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B9h         01B8h           01B8h         01B9h         01BAh         01BBh           01BCh         01BDh         01BCh         01BCh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         O1C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh         01CAh                                                                                                                                     |   |
| 01A9h         01AAh           01ABh         01ABh           01ACh         01ADh           01AEh         01AEh           01AFh         01B0h           01B1h         01B2h           01B2h         Flash Memory Status Register         FST         633           01B3h         Flash Memory Control Register 0         FMR0         635           01B3h         Flash Memory Control Register 1         FMR1         637           01B5h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B9h         01Bh           01B8h         01B9h         01BAh         01BBh           01BCh         01BDh         01BCh         01BCh           01Ch         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C3h         01C3h         AIER1         172           01C8h         01C3h         01C3h         01C3h         01C3h           01C3h         01C3h         01C3h         01C3h         01C3h                                                 |   |
| 01AAh         01ABh           01ACh         01ACh           01ADh         01AEh           01AFh         01BDh           01B1h         01B2h           01B2h         Flash Memory Status Register         FST         633           01B3h         Flash Memory Control Register 0         FMR0         635           01B3h         Flash Memory Control Register 1         FMR1         637           01B5h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B8h           01B8h         01B8h         01B8h         01B8h           01BCh         01BCh         01BCh         01BCh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         Address Match Interrupt Register 1         AIER0         172           01C3h         O1C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C3h         O1C3h         AIER1         172           01C3h         O1C3h         AIER1         172                                                                  |   |
| 01ABh         01ACh           01ADh         01ACh           01AEh         01AFh           01B0h         01B0h           01B1h         01B2h           01B2h         Flash Memory Status Register         FST         633           01B3h         635           01B5h         Flash Memory Control Register 0         FMR0         635           01B6h         Flash Memory Control Register 1         FMR1         637           01B7h         01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B9h         01B9h         01B9h           01B8h         01B9h         01B9h         01B9h         01B9h           01BBh         01BDh         01B9h         01B9h         01B9h         01B9h           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C3h         01C3h         01C3h         AIER1         172           01C3h         01C3h         01C3h         AIER1         172                                |   |
| 01ACh         01ADh           01AEh         01AFh           01AFh         01B0h           01B1h         01B2h           01B2h         Flash Memory Status Register         FST         633           01B3h         635           01B4h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B9h         01B9h           01B8h         01B9h         01B9h         01B9h           01BCh         01BCh         01BCh         01BCh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh         01CAh         01CAh                                                                                |   |
| 01ADh         01AEh           01AFh         01AFh           01B0h         01B1h           01B2h         Flash Memory Status Register         FST         633           01B3h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B8h           01B8h         01B9h         01B0h         01B0h           01BCh         01BDh         01BCh         01BDh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         O1C6h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh         01CAh                                                                                                                     |   |
| 01AEh         01AFh           01B0h         01B1h           01B2h         Flash Memory Status Register         FST         633           01B3h         01B4h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B9h           01B8h         01B9h         01BAh         01BBh           01BCh         01BCh         01BCh         01BCh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C5h         01C6h         172           01C8h         01C9h         01CAh         01CAh         172                                                                                                                                                                                                                                   |   |
| 01AFh         01B0h           01B1h         01B1h           01B2h         Flash Memory Status Register         FST         633           01B3h         635         635         635         635         635         635         635         637         638         637         638         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         639         <                        |   |
| 01B0h         01B1h           01B1h         Flash Memory Status Register         FST         633           01B3h         Flash Memory Control Register 0         FMR0         635           01B4h         Flash Memory Control Register 1         FMR1         637           01B5h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B8h           01B9h         01BAh         01BBh         01BCh           01BCh         01BCh         01BCh         01BCh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh                                                                                                                                                                                                             |   |
| 01B1h         61B2h         Flash Memory Status Register         FST         633           01B3h         635         635         635         635           01B4h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B8h           01B9h         01BAh         01BBh         01BCh           01BCh         01BDh         01BCh         01BCh         01BCh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         AIER1         172           01CAh         01CAh         01CAh         AIER1         172                                                                                         |   |
| 01B2h         Flash Memory Status Register         FST         633           01B3h         635         636         636           01B4h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B8h           01B8h         01B8h         01B8h         01BBh           01BCh         01BDh         01BCh         01BBh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C3h         01C3h         AIER1         172           01C3h         01C3h         01C3h         AIER1         172           01C3h         01C3h         01C3h         01C3h         01C3h         01C3h         01C3h         01C3h         01C3h         01C3h |   |
| 01B3h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B8h           01B8h         01B9h         01B8h         01BBh           01BCh         01BDh         01BCh         01BBh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C5h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh                                                                                                                                                                                                                                                                                                          |   |
| 01B4h         Flash Memory Control Register 0         FMR0         635           01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B8h           01B9h         01B8h         01B8h         01B8h           01BDh         01BDh         01BDh         01BBh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         01C3h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh         01CAh                                                                                                                                                                                                                     |   |
| 01B5h         Flash Memory Control Register 1         FMR1         637           01B6h         Flash Memory Control Register 2         FMR2         639           01B7h         01B8h         01B8h         01B8h           01B9h         01B8h         01B8h         01B8h           01BBh         01BCh         01BCh         01BCh           01BDh         01BEh         01COh         01COh         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                 |   |
| 0186h         Flash Memory Control Register 2         FMR2         639           0187h         0188h         0188h         0189h           0189h         018Ah         018Bh         018Bh           018Ch         018Dh         018Ch         018Ch           018Ch         018Ch         018Ch         018Ch           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         01C6h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                  |   |
| 01B7h         01B8h           01B9h         01B9h           01BAh         01BBh           01BCh         01BCh           01BCh         01BDh           01C0h         Address Match Interrupt Register 0           01C1h         01C2h           01C3h         Address Match Interrupt Enable Register 0           01C4h         Address Match Interrupt Register 1           01C5h         01C6h           01C7h         Address Match Interrupt Enable Register 1           01C8h         01C8h           01C9h         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| 01B8h         01B9h           01BAh         01BBh           01BBh         01BBh           01BCh         01BDh           01BDh         01BEh           01C0h         Address Match Interrupt Register 0           01C1h         01C2h           01C3h         Address Match Interrupt Enable Register 0           01C3h         Address Match Interrupt Register 1           01C3h         RMAD1           01C5h         01C6h           01C7h         Address Match Interrupt Enable Register 1         AIER1           01C8h         01C9h           01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |
| 01B9h         01BAh           01BBh         01BBh           01BCh         01BDh           01BDh         01BEh           01C0h         Address Match Interrupt Register 0           01C1h         01C2h           01C3h         Address Match Interrupt Enable Register 0         AIER0           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C3h         01C3h         Address Match Interrupt Register 1         AIER0         172           01C3h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C3h         01C3h         01C3h         01C3h         01C3h           01C3h         01C3h         01C3h         01C3h         01C3h                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| 01BAh         01BBh           01BCh         01BDh           01BDh         01BEh           01C0h         Address Match Interrupt Register 0           01C1h         RMAD0           01C2h           01C3h         Address Match Interrupt Enable Register 0           01C3h         Address Match Interrupt Register 1           01C5h         RMAD1           01C6h         172           01C7h         Address Match Interrupt Enable Register 1           01C7h         Address Match Interrupt Enable Register 1           01C8h         01C9h           01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| 01BBh         01BCh           01BDh         01BEh           01BEh         01C0h           01C1h         Address Match Interrupt Register 0         RMAD0           01C2h         01C3h           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         172         172           01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         172                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |
| 01BCh         01BDh           01BEh         01BEh           01C0h         Address Match Interrupt Register 0         RMAD0           01C1h         RMAD0         172           01C2h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C5h         01C6h         172           01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         172                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |
| 01BDh         01BEh           01C0h         Address Match Interrupt Register 0         RMAD0         172           01C1h         O1C2h         RMAD0         172           01C2h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         172         172           01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         172                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| 01BEh         01C0h         Address Match Interrupt Register 0         RMAD0         172           01C1h         01C2h         RMAD0         172           01C2h         01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C3h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| 01C0h         Address Match Interrupt Register 0         RMAD0         172           01C1h         01C2h         172         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C4h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         172         172           01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         172                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| 01C1h         01C2h           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C4h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |
| 01C1h         01C2h           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C4h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         172         172           01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |
| 01C2h         01C2h         172           01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C4h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         172         172           01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         172                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| 01C3h         Address Match Interrupt Enable Register 0         AIER0         172           01C4h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         8         8         172           01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| 01C4h         Address Match Interrupt Register 1         RMAD1         172           01C5h         01C6h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| 01C5h           01C6h           01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h           01C9h         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| 01C6h         01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |
| 01C7h         Address Match Interrupt Enable Register 1         AIER1         172           01C8h         01C9h         01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| 01C8h<br>01C9h<br>01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |
| 01C9h<br>01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |
| 01CAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| VICDII                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| 01CCh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01CDh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01CEh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01CFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D1h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D2h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D3h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D5h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D6h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D7h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01D9h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01DAh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01DBh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01DCh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01DDh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01DEh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| 01DFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   |
| <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |

Note:
 The blank regions are reserved. Do not access locations in these regions.

| A al al a a a a | Dominton                                              | Cumhal         | Dono     |
|-----------------|-------------------------------------------------------|----------------|----------|
| Address         | Register                                              | Symbol<br>PUR0 | Page     |
| 01E0h<br>01E1h  | Pull-Up Control Register 0 Pull-Up Control Register 1 | PUR0<br>PUR1   | 85<br>85 |
| 01E1h           | Pull-Op Control Register 1                            | PURI           | 85       |
| 01E3h           |                                                       |                |          |
| 01E3h           |                                                       | _              |          |
| 01E4II          |                                                       |                |          |
| 01E6h           |                                                       |                |          |
| 01E7h           |                                                       | _              |          |
| 01E7II          |                                                       | _              |          |
| 01E9h           |                                                       | _              |          |
| 01EAh           |                                                       |                |          |
| 01EBh           |                                                       |                |          |
| 01ECh           |                                                       |                |          |
| 01EDh           |                                                       | +              | 1        |
| 01EEh           |                                                       |                |          |
| 01EFh           |                                                       |                |          |
| 01F0h           | Port P1 Drive Capacity Control Register               | P1DRR          | 86       |
| 01F1h           | Port P2 Drive Capacity Control Register               | P2DRR          | 86       |
| 01F2h           | Drive Capacity Control Register 0                     | DRR0           | 87       |
| 01F3h           | Drive Capacity Control Register 1                     | DRR1           | 88       |
| 01F4h           | 2 Capacity Control (Vegicier )                        | Diati          | 30       |
| 01F4II          | Input Threshold Control Register 0                    | VLT0           | 89       |
| 01F6h           | Input Threshold Control Register 1                    | VLT0           | 90       |
| 01F6H           | mpat Threshold Control (Vegister 1                    | V = 1 1        | 30       |
| 01F7h           | Comparator B Control Pogistor 0                       | INTCMP         | 622      |
| 01F8h           | Comparator B Control Register 0                       | IINTOIVIE      | 022      |
| 01F9h<br>01FAh  | External Input Enable Register 0                      | INTEN          | 166, 622 |
|                 |                                                       |                |          |
| 01FBh           | External Input Enable Register 1                      | INTEN1         | 166      |
| 01FCh           | INT Input Filter Select Register 0                    | INTF           | 167, 623 |
| 01FDh           | INT Input Filter Select Register 1                    | INTF1          | 167      |
| 01FEh           | Key Input Enable Register 0                           | KIEN           | 170      |
| 01FFh           |                                                       |                |          |
| 2C00h           | DTC Transfer Vector Area                              |                |          |
| 2C01h           | DTC Transfer Vector Area                              |                |          |
| 2C02h           | DTC Transfer Vector Area                              |                |          |
| 2C03h           | DTC Transfer Vector Area                              |                |          |
| 2C04h           | DTC Transfer Vector Area                              |                |          |
| 2C05h           | DTC Transfer Vector Area                              |                |          |
| 2C06h           | DTC Transfer Vector Area                              |                |          |
| 2C07h           | DTC Transfer Vector Area                              |                |          |
| 2C08h           | DTC Transfer Vector Area                              |                |          |
| 2C09h           | DTC Transfer Vector Area                              |                |          |
| 2C0Ah           | DTC Transfer Vector Area                              |                |          |
| :               | DTC Transfer Vector Area                              |                |          |
| :               | DTC Transfer Vector Area                              |                |          |
| 2C3Ah           | DTC Transfer Vector Area                              |                |          |
| 2C3Bh           | DTC Transfer Vector Area                              |                |          |
| 2C3Ch           | DTC Transfer Vector Area                              |                |          |
| 2C3Dh           | DTC Transfer Vector Area                              |                |          |
| 2C3Eh           | DTC Transfer Vector Area                              |                |          |
| 2C3Fh           | DTC Transfer Vector Area                              |                |          |
| 2C40h           |                                                       | DTCD0          |          |
| 2C41h           |                                                       |                |          |
| 2C42h           |                                                       |                |          |
| 2C43h           | ]                                                     |                |          |
| 2C44h           | ]                                                     |                |          |
| 2C45h           | ]                                                     |                |          |
| 2C46h           | 1                                                     |                |          |
| 2C47h           | 1                                                     |                |          |
| 2C48h           |                                                       | DTCD1          |          |
| 2C49h           | 1                                                     |                |          |
| 2C4Ah           | 1                                                     |                |          |
| 2C4Bh           | 1                                                     |                |          |
| 2C4Ch           | 1                                                     |                |          |
| 2C4Dh           | 1                                                     |                |          |
| 2C4Eh           | 1                                                     |                |          |
| 2C4EII          | 1                                                     |                |          |
| 204FII          |                                                       |                |          |

| Address | Register | Symbol | Page |
|---------|----------|--------|------|
| 2C50h   |          | DTCD2  |      |
| 2C51h   |          |        |      |
| 2C52h   |          |        |      |
| 2C53h   |          |        |      |
| 2C54h   |          |        |      |
| 2C55h   |          |        |      |
| 2C56h   |          |        |      |
| 2C57h   |          |        |      |
| 2C58h   |          | DTCD3  |      |
| 2C59h   |          |        |      |
| 2C5Ah   |          |        |      |
| 2C5Bh   |          |        |      |
| 2C5Ch   |          |        |      |
| 2C5Dh   |          |        |      |
| 2C5Eh   |          |        |      |
| 2C5Fh   |          |        |      |
| 2C60h   |          | DTCD4  |      |
| 2C61h   |          | D1004  |      |
| 2C62h   |          |        |      |
| 2C63h   |          |        |      |
| 2C64h   |          |        |      |
| 2C65h   |          |        |      |
| 2C66h   |          |        |      |
| 2C667h  |          |        |      |
|         |          | DTODE  |      |
| 2C68h   |          | DTCD5  |      |
| 2C69h   |          |        |      |
| 2C6Ah   |          |        |      |
| 2C6Bh   |          |        |      |
| 2C6Ch   |          |        |      |
| 2C6Dh   |          |        |      |
| 2C6Eh   |          |        |      |
| 2C6Fh   |          |        |      |
| 2C70h   |          | DTCD6  |      |
| 2C71h   |          |        |      |
| 2C72h   |          |        |      |
| 2C73h   |          |        |      |
| 2C74h   |          |        |      |
| 2C75h   |          |        |      |
| 2C76h   |          |        |      |
| 2C77h   |          |        |      |
| 2C78h   |          | DTCD7  |      |
| 2C79h   |          |        |      |
| 2C7Ah   |          |        |      |
| 2C7Bh   |          |        |      |
| 2C7Ch   |          |        |      |
| 2C7Dh   |          |        |      |
| 2C7Eh   |          |        |      |
| 2C7Fh   |          |        |      |
| 2C80h   |          | DTCD8  |      |
| 2C81h   |          |        |      |
| 2C82h   |          |        |      |
| 2C83h   |          |        |      |
| 2C84h   |          |        |      |
| 2C85h   |          |        |      |
| 2C86h   |          |        |      |
| 2C87h   |          |        |      |
| 2C88h   |          | DTCD9  |      |
| 2C89h   |          |        |      |
| 2C8Ah   |          |        |      |
| 2C8Bh   |          |        |      |
| 2C8Ch   |          |        |      |
| 2C8Dh   |          |        |      |
| 2C8Eh   |          |        |      |
| 2C8Fh   |          |        |      |
|         |          |        |      |

Note:
 The blank regions are reserved. Do not access locations in these regions.

| Address         | Register | Symbol | Page  |
|-----------------|----------|--------|-------|
| 2C90h           | register | DTCD10 | 1 age |
| 2C91h           |          | DIODIO |       |
| 2C92h           |          |        |       |
| 2C93h           |          |        |       |
| 2C94h           |          |        |       |
| 2C95h           |          |        |       |
| 2C96h           |          |        |       |
| 2C97h           |          |        |       |
| 2C98h           |          | DTCD11 |       |
| 2C99h           |          |        |       |
| 2C9Ah           |          |        |       |
| 2C9Bh           |          |        |       |
| 2C9Ch           |          |        |       |
| 2C9Dh           |          |        |       |
| 2C9Eh           |          |        |       |
| 2C9Fh           |          | DT0040 |       |
| 2CA0h           |          | DTCD12 |       |
| 2CA1h<br>2CA2h  |          |        |       |
| 2CA2h           |          |        |       |
| 2CA3h           |          |        |       |
| 2CA4II          |          |        |       |
| 2CA6h           |          |        |       |
| 2CA7h           |          |        |       |
| 2CA8h           |          | DTCD13 |       |
| 2CA9h           |          |        |       |
| 2CAAh           |          |        |       |
| 2CABh           |          |        |       |
| 2CACh           |          |        |       |
| 2CADh           |          |        |       |
| 2CAEh           |          |        |       |
| 2CAFh           |          |        |       |
| 2CB0h           |          | DTCD14 |       |
| 2CB1h           |          |        |       |
| 2CB2h           |          |        |       |
| 2CB3h<br>2CB4h  |          |        |       |
| 2CB4fi<br>2CB5h |          |        |       |
| 2CB6h           |          |        |       |
| 2CB7h           |          |        |       |
| 2CB8h           |          | DTCD15 |       |
| 2CB9h           |          | D10D10 |       |
| 2CBAh           |          |        |       |
| 2CBBh           |          |        |       |
| 2CBCh           |          |        |       |
| 2CBDh           |          |        |       |
| 2CBEh           |          |        |       |
| 2CBFh           |          |        |       |
| 2CC0h           |          | DTCD16 |       |
| 2CC1h           |          |        |       |
| 2CC2h           |          |        |       |
| 2CC3h           |          |        |       |
| 2CC4h           |          |        |       |
| 2CC5h<br>2CC6h  |          |        |       |
| 2CC6h           |          |        |       |
| 2CC8h           |          | DTCD17 |       |
| 2CC9h           |          | וועטוע |       |
| 2CCAh           |          |        |       |
| 2CCBh           |          |        |       |
| 2CCCh           |          |        |       |
| 2CCDh           |          |        |       |
| 2CCEh           |          |        |       |
| 2CCFh           |          |        |       |
|                 |          |        |       |

| Address | Register | Symbol | Page |
|---------|----------|--------|------|
| 2CD0h   |          | DTCD18 |      |
| 2CD1h   |          |        |      |
| 2CD2h   |          |        |      |
| 2CD3h   |          |        |      |
| 2CD4h   |          |        |      |
| 2CD5h   |          |        |      |
| 2CD6h   |          |        |      |
| 2CD7h   |          |        |      |
| 2CD8h   |          | DTCD19 |      |
| 2CD9h   |          |        |      |
| 2CDAh   |          |        |      |
| 2CDBh   |          |        |      |
| 2CDCh   |          |        |      |
| 2CDDh   |          |        |      |
| 2CDEh   |          |        |      |
| 2CDFh   |          |        |      |
| 2CE0h   |          | DTCD20 |      |
| 2CE1h   |          |        |      |
| 2CE2h   |          |        |      |
| 2CE3h   |          |        |      |
| 2CE4h   |          |        |      |
| 2CE5h   |          |        |      |
| 2CE6h   |          |        |      |
| 2CE7h   |          |        |      |
| 2CE8h   |          | DTCD21 |      |
| 2CE9h   |          |        |      |
| 2CEAh   |          |        |      |
| 2CEBh   |          |        |      |
| 2CECh   |          |        |      |
| 2CEDh   |          |        |      |
| 2CEEh   |          |        |      |
| 2CEFh   |          |        |      |
| 2CF0h   |          | DTCD22 |      |
| 2CF1h   |          |        |      |
| 2CF2h   |          |        |      |
| 2CF3h   |          |        |      |
| 2CF4h   |          |        |      |
| 2CF5h   |          |        |      |
| 2CF6h   |          |        |      |
| 2CF7h   |          |        |      |
| 2CF8h   |          | DTCD23 |      |
| 2CF9h   |          |        |      |
| 2CFAh   |          |        |      |
| 2CFBh   |          |        |      |
| 2CFCh   |          |        |      |
| 2CFDh   |          |        |      |
| 2CFEh   |          |        |      |
| 2CFFh   |          |        |      |
| 2D00h   |          |        |      |
| 2D01h   |          |        |      |
| 2D01h   |          |        |      |
|         |          |        |      |

| FFDBh | Option Function Select Register 2 | OFS2 | 31, 184, 191             |
|-------|-----------------------------------|------|--------------------------|
| :     |                                   |      |                          |
| FFFFh | Option Function Select Register   | OFS  | 30, 49, 183,<br>190, 631 |

Note:

1. The blank regions are reserved. Do not access locations in these regions.



Notice: This is not a final specification. Some parametric limits are subject to change.

R8C/35A Group **RENESAS MCU** 

REJ09B0407-0010 Rev.0.10 Jan 16, 2008

# 1. Overview

## 1.1 **Features**

The R8C/35A Group of single-chip MCUs incorporates the R8C/Tiny Series CPU core, employing sophisticated instructions for a high level of efficiency. With 1 Mbyte of address space, and it is capable of executing instructions at high speed. In addition, the CPU core boasts a multiplier for high-speed operation processing.

Power consumption is low, and the supported operating modes allow additional power control. These MCUs also use an anti-noise configuration to reduce emissions of electromagnetic noise and are designed to withstand EMI. Integration of many peripheral functions, including multifunction timer and serial interface, reduces the number of system components.

The R8C/35A Group has data flash (1 KB × 4 blocks) with the background operation (BGO) function.

# 1.1.1 **Applications**

Electronic household appliances, office equipment, audio equipment, consumer equipment, etc.

# **Specifications** 1.1.2

Tables 1.1 and 1.2 outline the Specifications for R8C/35A Group.

Table 1.1 Specifications for R8C/35A Group (1)

| Table 1.1     |                    | Consideration                                                                                                         |
|---------------|--------------------|-----------------------------------------------------------------------------------------------------------------------|
| Item          | Function           | Specification Specification                                                                                           |
| CPU           | Central processing | R8C/Tiny series core                                                                                                  |
|               | unit               | Number of fundamental instructions: 89                                                                                |
|               |                    | Minimum instruction execution time:      Minimum instruction execution time:                                          |
|               |                    | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V)                                                                           |
|               |                    | 100 ns (f(XIN) = 10 MHz, VCC = 2.7 to 5.5 V)                                                                          |
|               |                    | 200 ns (f(XIN) = 5 MHz, VCC = 2.2 to 5.5 V)                                                                           |
|               |                    | 500 ns (f(XIN) = 2 MHz, VCC = 1.8 to 5.5 V)                                                                           |
|               |                    | Multiplier: 16 bits × 16 bits → 32 bits                                                                               |
|               |                    | Multiply-accumulate instruction: 16 bits × 16 bits + 32 bits → 32 bits                                                |
|               |                    | Operation mode: Single-chip mode (address space: 1 Mbyte)                                                             |
| Memory        | ROM, RAM, Data     | Refer to Table 1.3 Product List for R8C/35A Group.                                                                    |
|               | flash              |                                                                                                                       |
| Power Supply  | Voltage detection  | Power-on reset                                                                                                        |
| Voltage       | circuit            | Voltage detection 3 (detection level of voltage detection 0 and voltage)                                              |
| Detection     |                    | detection 1 selectable)                                                                                               |
| I/O Ports     | Programmable I/O   | Input-only: 1 pin                                                                                                     |
|               | ports              | CMOS I/O ports: 47, selectable pull-up resistor                                                                       |
|               |                    | High current drive ports: 47                                                                                          |
| Clock         | Clock generation   | 4 circuits: XIN clock oscillation circuit,                                                                            |
|               | circuits           | XCIN clock oscillation circuit (32 kHz),                                                                              |
|               |                    | High-speed on-chip oscillator (with frequency adjustment function),                                                   |
|               |                    | Low-speed on-chip oscillator                                                                                          |
|               |                    | Oscillation stop detection: XIN clock oscillation stop detection function                                             |
|               |                    | • Frequency divider circuit: Dividing selectable 1, 2, 4, 8, and 16                                                   |
|               |                    | Low power consumption modes:                                                                                          |
|               |                    | Standard operating mode (high-speed clock, low-speed clock, high-speed                                                |
|               |                    | on-chip oscillator, low-speed on-chip oscillator), wait mode, stop mode                                               |
| •             |                    | Real-time clock (timer RE)                                                                                            |
| Interrupts    |                    | Number of interrupt vectors: 69                                                                                       |
|               |                    | • External Interrupt: 9 (INT x 5, Key input x 4)                                                                      |
|               |                    | Priority levels: 7 levels                                                                                             |
| Watchdog Time | er                 | 15 bits x 1 (with prescaler)                                                                                          |
|               |                    | Reset start selectable                                                                                                |
|               |                    | Low-speed on-chip oscillator for watchdog timer selectable                                                            |
| DTC (Data Tra | insfer Controller) | • 1 channel                                                                                                           |
|               |                    | Activation sources: 33                                                                                                |
|               |                    | Transfer modes: 2 (normal mode, repeat mode)                                                                          |
| Timer         | Timer RA           | 8 bits × 1 (with 8-bit prescaler)                                                                                     |
|               |                    | Timer mode (period timer), pulse output mode (output level inverted every                                             |
|               |                    | period), event counter mode, pulse width measurement mode, pulse period                                               |
|               |                    | measurement mode                                                                                                      |
|               | Timer RB           | 8 bits × 1 (with 8-bit prescaler)                                                                                     |
|               |                    | Timer mode (period timer), programmable waveform generation mode (PWM                                                 |
|               |                    | output), programmable one-shot generation mode, programmable wait one-                                                |
|               | Time DO            | shot generation mode                                                                                                  |
|               | Timer RC           | 16 bits x 1 (with 4 capture/compare registers) Timer mode (input capture function, output compare function), PWM mode |
|               |                    | (output 3 pins), PWM2 mode (PWM output pin)                                                                           |
|               | Timer RD           | 16 bits × 2 (with 4 capture/compare registers)                                                                        |
|               | מא ואוווים         | Timer mode (input capture function, output compare function), PWM mode                                                |
|               |                    | (output 6 pins), reset synchronous PWM mode (output three-phase                                                       |
|               |                    | waveforms (6 pins), sawtooth wave modulation), complementary PWM mode                                                 |
|               |                    | (output three-phase waveforms (6 pins), triangular wave modulation), PWM3                                             |
|               |                    | mode (PWM output 2 pins with fixed period)                                                                            |
|               | Timer RE           | 8 bits × 1                                                                                                            |
|               | THIIGHTYL          | Real-time clock mode (count seconds, minutes, hours, days of week), output                                            |
|               |                    | compare mode                                                                                                          |
| <u> </u>      | 1                  | 1 compare mode                                                                                                        |

Specifications for R8C/35A Group (2) Table 1.2

| Item                          | Function     | Specification                                                                                                          |
|-------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------|
| Serial                        | UARTO, UART1 | Clock synchronous serial I/O/UART × 2 channel                                                                          |
| Interface                     | UART2        | Clock synchronous serial I/O/UART, I <sup>2</sup> C mode (I <sup>2</sup> C-bus), multiprocessor communication function |
| Synchronous S                 | Serial       | 1 (shared with I <sup>2</sup> C-bus)                                                                                   |
| Communication                 | n Unit (SSU) | ,                                                                                                                      |
| I <sup>2</sup> C bus          |              | 1 (shared with SSU)                                                                                                    |
| LIN Module                    |              | Hardware LIN: 1 (timer RA, UART0)                                                                                      |
| A/D Converter                 |              | 10-bit resolution × 12 channels, includes sample and hold function, with sweep mode                                    |
| D/A Converter                 |              | 8-bit resolution × 2 circuits                                                                                          |
| Comparator A                  |              | 2 circuits (shared with voltage monitor 1 and voltage monitor 2)                                                       |
|                               |              | External reference voltage input available                                                                             |
| Comparator B                  |              | 2 circuits                                                                                                             |
| Flash Memory                  |              | <ul> <li>Programming and erasure voltage: VCC = 2.7 to 5.5 V</li> </ul>                                                |
|                               |              | Programming and erasure endurance: 10,000 times (data flash)                                                           |
|                               |              | 1,000 times (program ROM)                                                                                              |
|                               |              | Program security: ROM code protect, ID code check                                                                      |
|                               |              | Debug functions: On-chip debug, on-board flash rewrite function                                                        |
|                               |              | Background operation (BGO) function                                                                                    |
| Operating Free                | uency/Supply | f(XIN) = 20 MHz (VCC = 3.0 to 5.5 V)                                                                                   |
| Voltage                       |              | f(XIN) = 10 MHz (VCC = 2.7 to 5.5 V)<br>f(XIN) = 5 MHz (VCC = 2.2 to 5.5 V)                                            |
|                               |              | f(XIN) = 5 MHz (VCC = 2.2 to 5.5 V)<br>f(XIN) = 2 MHz (VCC = 1.8 to 5.5 V)                                             |
| Current consumption           |              | TBD (VCC = 5.0 V, f(XIN) = 20 MHz)                                                                                     |
| Current consumption           |              | TBD ( $\dot{V}$ CC = 3.0 V, $\dot{f}$ ( $\dot{X}$ IN) = 10 MHz)                                                        |
|                               |              | TBD (VCC = 3.0 V, wait mode (f(XCÍN) = 32 kHz))                                                                        |
|                               |              | TBD (VCC = 3.0 V, stop mode)                                                                                           |
| Operating Ambient Temperature |              | -20 to 85°C (N version)                                                                                                |
| <u></u>                       |              | -40 to 85°C (D version) (1)                                                                                            |
| Package                       |              | 52-pin LQFP                                                                                                            |
|                               |              | Package code: PLQP0052JA-A (previous code: 52P6A-A)                                                                    |

Note:
 1. Specify the D version if D version functions are to be used.

# 1.2 **Product List**

Table 1.3 lists Product List for R8C/35A Group, and Figure 1.1 shows a Part Number, Memory Size, and Package of R8C/35A Group.

Table 1.3 **Product List for R8C/35A Group** 

Current of Jan. 2008

| Part No.         | ROM C       | apacity     | RAM        | Dookaga Typa | Remarks   |
|------------------|-------------|-------------|------------|--------------|-----------|
| Pail No.         | Program ROM | Data flash  | Capacity   | Package Type | Remarks   |
| R5F21354ANFP (D) | 16 Kbytes   | 1 Kbyte × 4 | 1.5 Kbytes | PLQP0052JA-A | N version |
| R5F21355ANFP (D) | 24 Kbytes   | 1 Kbyte × 4 | 2 Kbytes   | PLQP0052JA-A |           |
| R5F21356ANFP (D) | 32 Kbytes   | 1 Kbyte × 4 | 2.5 Kbytes | PLQP0052JA-A |           |
| R5F21357ANFP (P) | 48 Kbytes   | 1 Kbyte × 4 | 4 Kbytes   | PLQP0052JA-A |           |
| R5F21358ANFP (P) | 64 Kbytes   | 1 Kbyte × 4 | 6 Kbytes   | PLQP0052JA-A |           |
| R5F2135AANFP (P) | 96 Kbytes   | 1 Kbyte × 4 | 8 Kbytes   | PLQP0052JA-A |           |
| R5F2135CANFP (P) | 128 Kbytes  | 1 Kbyte × 4 | 10 Kbytes  | PLQP0052JA-A |           |
| R5F21354ADFP (D) | 16 Kbytes   | 1 Kbyte × 4 | 1.5 Kbytes | PLQP0052JA-A | D version |
| R5F21355ADFP (D) | 24 Kbytes   | 1 Kbyte × 4 | 2 Kbytes   | PLQP0052JA-A |           |
| R5F21356ADFP (D) | 32 Kbytes   | 1 Kbyte × 4 | 2.5 Kbytes | PLQP0052JA-A |           |
| R5F21357ADFP (P) | 48 Kbytes   | 1 Kbyte × 4 | 4 Kbytes   | PLQP0052JA-A |           |
| R5F21358ADFP (P) | 64 Kbytes   | 1 Kbyte × 4 | 6 Kbytes   | PLQP0052JA-A |           |
| R5F2135AADFP (P) | 96 Kbytes   | 1 Kbyte × 4 | 8 Kbytes   | PLQP0052JA-A |           |
| R5F2135CADFP (P) | 128 Kbytes  | 1 Kbyte × 4 | 10 Kbytes  | PLQP0052JA-A |           |

(D): Under development (P): Under planning



Figure 1.1 Part Number, Memory Size, and Package of R8C/35A Group

# 1.3 **Block Diagram**

Figure 1.2 shows a Block Diagram.



Figure 1.2 **Block Diagram** 

## 1.4 Pin Assignment

Figure 1.3 shows the Pin Assignment (Top View). Tables 1.4 and 1.5 outlines the Pin Name Information by Pin Number.



Figure 1.3 Pin Assignment (Top View)

Pin Name Information by Pin Number (1) Table 1.4

|               |              |      |             | I/O Pin                         | Functions for Pe          | eripheral | Module                  | <br>S                                                             |
|---------------|--------------|------|-------------|---------------------------------|---------------------------|-----------|-------------------------|-------------------------------------------------------------------|
| Pin<br>Number | Control Pin  | Port | Interrupt   | Timer                           | Serial<br>Interface       | SSU       | I <sup>2</sup> C<br>bus | A/D Converter,<br>D/A Converter,<br>Comparator A,<br>Comparator B |
| 1             |              | P5_6 |             | TRAO                            |                           |           |                         |                                                                   |
| 2             |              | P3_2 | (INT1/INT2) | (TRAIO)                         |                           |           |                         |                                                                   |
| 3             |              | P3_0 |             | (TRAO)                          |                           |           |                         |                                                                   |
| 4             |              | P4_2 |             |                                 |                           |           |                         | VREF                                                              |
| 5             | MODE         |      |             |                                 |                           |           |                         |                                                                   |
| 6             | (XCIN)       | P4_3 |             |                                 |                           |           |                         |                                                                   |
| 7             | (XCOUT)      | P4_4 |             |                                 |                           |           |                         |                                                                   |
| 8             | RESET        |      |             |                                 |                           |           |                         |                                                                   |
| 9             | XOUT(/XCOUT) | P4_7 |             |                                 |                           |           |                         |                                                                   |
| 10            | VSS/AVSS     |      |             |                                 |                           |           |                         |                                                                   |
| 11            | XIN(/XCIN)   | P4_6 |             |                                 |                           |           |                         |                                                                   |
| 12            | VCC/AVCC     |      |             |                                 |                           |           |                         |                                                                   |
| 13            |              | P3_7 |             | TRAO                            | (RXD2/SCL2/<br>TXD2/SDA2) | SSO       | SDA                     |                                                                   |
| 14            |              | P3_5 |             | (TRCIOD)                        | (CLK2)                    | SSCK      | SCL                     |                                                                   |
| 15            |              | P3_4 |             | (TRCIOC)                        | (RXD2/SCL2/<br>TXD2/SDA2) | SSI       |                         | IVREF3                                                            |
| 16            |              | P3_3 | ĪNT3        | (TRCCLK)                        | (CTS2/RTS2)               | SCS       |                         | IVCMP3                                                            |
| 17            |              | P2_7 |             | (TRDIOD1)                       | ,                         |           |                         |                                                                   |
| 18            |              | P2_6 |             | (TRDIOC1)                       |                           |           |                         |                                                                   |
| 19            |              | P2_5 |             | (TRDIOB1)                       |                           |           |                         |                                                                   |
| 20            |              | P2_4 |             | (TRDIOA1)                       |                           |           |                         |                                                                   |
| 21            |              | P2_3 |             | (TRDIOD0)                       |                           |           |                         |                                                                   |
| 22            |              | P2_2 |             | (TRCIOD/<br>TRDIOB0)            |                           |           |                         |                                                                   |
| 23            |              | P2_1 |             | (TRCIOC/<br>TRDIOC0)            |                           |           |                         |                                                                   |
| 24            |              | P2_0 | (ĪNT1)      | (TRCIOB/<br>TRDIOA0/<br>TRDCLK) |                           |           |                         |                                                                   |
| 25            |              | P3_6 | (INT1)      |                                 |                           |           |                         |                                                                   |
| 26            |              | P3_1 | , ,         | (TRBO)                          |                           |           |                         |                                                                   |
| 27            |              | P6_7 | (ĪNT3)      | (TRCIOD)                        |                           |           |                         |                                                                   |
| 28            |              | P6_6 | INT2        | (TRCIOC)                        | (TXD2/SDA2)               |           |                         |                                                                   |
| 29            |              | P6_5 | ĪNT4        | (TRCIOB)                        | (CLK1/CLK2)               |           |                         |                                                                   |
| 30            |              | P4_5 | ĪNT0        |                                 | (RXD2/SCL2)               |           |                         | ADTRG                                                             |
| 31            |              | P1_7 | ĪNT1        | (TRAIO)                         |                           |           |                         | IVCMP1                                                            |
| 32            |              | P1_6 |             |                                 | (CLK0)                    |           |                         | LVCOUT2/IVREF1                                                    |
| 33            |              | P1_5 | (ĪNT1)      | (TRAIO)                         | (RXD0)                    |           |                         |                                                                   |
| 34            |              | P1_4 |             | (TRCCLK)                        | (TXD0)                    |           |                         |                                                                   |
| 35            |              | P1_3 | KI3         | TRBO/<br>(TRCIOC)               |                           |           |                         | AN11/LVCOUT1                                                      |

## Note:

1. Can be assigned to the pin in parentheses by a program.

Pin Name Information by Pin Number (2) Table 1.5

|               |             |      |           | I/O Pin             | Functions for Po    | eripheral | Modules                 |                                                                   |
|---------------|-------------|------|-----------|---------------------|---------------------|-----------|-------------------------|-------------------------------------------------------------------|
| Pin<br>Number | Control Pin | Port | Interrupt | Timer               | Serial<br>Interface | SSU       | I <sup>2</sup> C<br>bus | A/D Converter,<br>D/A Converter,<br>Comparator A,<br>Comparator B |
| 36            |             | P1_2 | KI2       | (TRCIOB)            |                     |           |                         | AN10/LVREF                                                        |
| 37            |             | P1_1 | KI1       | (TRCIOA/<br>TRCTRG) |                     |           |                         | AN9/LVCMP2                                                        |
| 38            |             | P1_0 | KI0       | (TRCIOD)            |                     |           |                         | AN8/LVCMP1                                                        |
| 39            |             | P0_7 |           | (TRCIOC)            |                     |           |                         | AN0/DA1                                                           |
| 40            |             | P0_6 |           | (TRCIOD)            |                     |           |                         | AN1/DA0                                                           |
| 41            |             | P0_5 |           | (TRCIOB)            |                     |           |                         | AN2                                                               |
| 42            |             | P0_4 |           | (TRCIOB/<br>TREO)   |                     |           |                         | AN3                                                               |
| 43            |             | P0_3 |           | (TRCIOB)            | (CLK1)              |           |                         | AN4                                                               |
| 44            |             | P0_2 |           | (TRCIOA/<br>TRCTRG) | (RXD1)              |           |                         | AN5                                                               |
| 45            |             | P0_1 |           | (TRCIOA/<br>TRCTRG) | (TXD1)              |           |                         | AN6                                                               |
| 46            |             | P0_0 |           | (TRCIOA/<br>TRCTRG) |                     |           |                         | AN7                                                               |
| 47            |             | P6_4 |           |                     | (RXD1)              |           |                         |                                                                   |
| 48            |             | P6_3 |           |                     | (TXD1)              |           |                         |                                                                   |
| 49            |             | P6_2 |           |                     | (CLK1)              |           |                         |                                                                   |
| 50            |             | P6_1 |           |                     |                     |           |                         |                                                                   |
| 51            |             | P6_0 |           | (TREO)              |                     |           |                         |                                                                   |
| 52            |             | P5_7 |           |                     |                     |           | _                       |                                                                   |

## Note:

<sup>1.</sup> Can be assigned to the pin in parentheses by a program.

### 1.5 **Pin Functions**

Tables 1.6 and 1.7 list Pin Functions.

Table 1.6 Pin Functions (1)

| Item                      | Pin Name                                                                        | I/O Type           | Description                                                                                                              |
|---------------------------|---------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------|
| Power supply input        | VCC, VSS                                                                        | -                  | Apply 1.8 V to 5.5 V to the VCC pin. Apply 0 V to the VSS pin                                                            |
| Analog power supply input | AVCC, AVSS                                                                      | _                  | Power supply for the A/D converter. Connect a capacitor between AVCC and AVSS.                                           |
| Reset input               | RESET                                                                           | I                  | Input "L" on this pin resets the MCU.                                                                                    |
| MODE                      | MODE                                                                            | I                  | Connect this pin to VCC via a resistor.                                                                                  |
| XIN clock input           | XIN                                                                             | I                  | These pins are provided for XIN clock generation circuit I/O Connect a ceramic resonator or a crystal oscillator between |
| XIN clock output          | XOUT                                                                            | I/O <sup>(2)</sup> | the XIN and XOUT pins <sup>(1)</sup> . To use an external clock, input in to the XOUT pin and leave the XIN pin open.    |
| XCIN clock input          | XCIN                                                                            | I                  | These pins are provided for XCIN clock generation circuit I/O. Connect a crystal oscillator between the XCIN and XCOUT   |
| XCIN clock output         | XCOUT                                                                           | 0                  | pins <sup>(1)</sup> . To use an external clock, input it to the XCIN pin and leave the XCOUT pin open.                   |
| INT interrupt input       | INT0 to INT4                                                                    | I                  | INT interrupt input pins. INT0 is timer RB, RC and RD input pin.                                                         |
| Key input interrupt       | KI0 to KI3                                                                      | I                  | Key input interrupt input pins                                                                                           |
| Timer RA                  | TRAIO                                                                           | I/O                | Timer RA I/O pin                                                                                                         |
|                           | TRAO                                                                            | 0                  | Timer RA output pin                                                                                                      |
| Timer RB                  | TRBO                                                                            | 0                  | Timer RB output pin                                                                                                      |
| Timer RC                  | TRCCLK                                                                          | I                  | External clock input pin                                                                                                 |
|                           | TRCTRG                                                                          | I                  | External trigger input pin                                                                                               |
|                           | TRCIOA, TRCIOB,<br>TRCIOC, TRCIOD                                               | I/O                | Timer RC I/O pins                                                                                                        |
| Timer RD                  | TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOD0, TRDIOD1 | I/O                | Timer RD I/O pins                                                                                                        |
|                           | TRDCLK                                                                          | I                  | External clock input pin                                                                                                 |
| Timer RE                  | TREO                                                                            | 0                  | Divided clock output pin                                                                                                 |
| Serial interface          | CLK0, CLK1, CLK2                                                                | I/O                | Transfer clock I/O pins                                                                                                  |
|                           | RXD0, RXD1, RXD2                                                                | I                  | Serial data input pins                                                                                                   |
|                           | TXD0, TXD1, TXD2                                                                | 0                  | Serial data output pins                                                                                                  |
|                           | CTS2                                                                            | I                  | Transmission control input pin                                                                                           |
|                           | RTS2                                                                            | 0                  | Reception control output pin                                                                                             |
|                           | SCL2                                                                            | I/O                | I <sup>2</sup> C mode clock I/O pin                                                                                      |
|                           | SDA2                                                                            | I/O                | I <sup>2</sup> C mode data I/O pin                                                                                       |
| I <sup>2</sup> C bus      | SCL                                                                             | I/O                | Clock I/O pin                                                                                                            |
| . 5 500                   | SDA                                                                             | I/O                | Data I/O pin                                                                                                             |
| SSU                       | SSI                                                                             | I/O                | Data I/O pin                                                                                                             |
| -                         | SCS                                                                             | I/O                | Chip-select signal I/O pin                                                                                               |
|                           | SSCK                                                                            | I/O                | Clock I/O pin                                                                                                            |
|                           | SSO                                                                             | I/O                | Data I/O pin                                                                                                             |
|                           | 1000                                                                            | ., 0               | " - P"                                                                                                                   |

I: Input

O: Output

I/O: Input and output

Notes:

- ${\bf 1.} \ \ {\bf Refer} \ to \ the \ oscillator \ manufacturer \ for \ oscillation \ characteristics.$
- 2. To use an externally generated clock, input it to XOUT.

Pin Functions (2) Table 1.7

| Item                    | Pin Name                                                                                                         | I/O Type | Description                                                                                                                                                                                                                                                                |
|-------------------------|------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reference voltage input | VREF                                                                                                             | I        | Reference voltage input pin to A/D converter and D/A converter                                                                                                                                                                                                             |
| A/D converter           | AN0 to AN11                                                                                                      | I        | Analog input pins to A/D converter                                                                                                                                                                                                                                         |
|                         | ADTRG                                                                                                            | I        | AD external trigger input pin                                                                                                                                                                                                                                              |
| D/A converter           | DA0, DA1                                                                                                         | 0        | D/A converter output pins                                                                                                                                                                                                                                                  |
| Comparator A            | LVCMP1, LVCMP2                                                                                                   | I        | Comparator A analog voltage input pins                                                                                                                                                                                                                                     |
|                         | LVREF                                                                                                            | I        | Comparator A reference voltage input pin                                                                                                                                                                                                                                   |
|                         | LVCOUT1, LVCOUT2                                                                                                 | 0        | Comparator A output pins                                                                                                                                                                                                                                                   |
| Comparator B            | IVCMP1, IVCMP3                                                                                                   | I        | Comparator B analog voltage input pins                                                                                                                                                                                                                                     |
|                         | IVREF1, IVREF3                                                                                                   | I        | Comparator B reference voltage input pins                                                                                                                                                                                                                                  |
| I/O port                | P0_0 to P0_7,<br>P1_0 to P1_7,<br>P2_0 to P2_7,<br>P3_0 to P3_7,<br>P4_3 to P4_7,<br>P5_6, P5_7,<br>P6_0 to P6_7 | I/O      | CMOS I/O ports. Each port has an I/O select direction register, allowing each pin in the port to be directed for input or output individually.  Any port set to input can be set to use a pull-up resistor or not by a program.  All ports can be used as LED drive ports. |
| Input port              | P4_2                                                                                                             | I        | Input-only port                                                                                                                                                                                                                                                            |

I: Input O: Output I/O: Input and output

## 2. Central Processing Unit (CPU)

Figure 2.1 shows the CPU Registers. The CPU contains 13 registers. R0, R1, R2, R3, A0, A1, and FB configure a register bank. There are two sets of register bank.



Figure 2.1 CPU Registers

## Data Registers (R0, R1, R2, and R3) 2.1

R0 is a 16-bit register for transfer, arithmetic, and logic operations. The same applies to R1 to R3. R0 can be split into high-order bits (R0H) and low-order bits (R0L) to be used separately as 8-bit data registers. R1H and R1L are analogous to R0H and R0L. R2 can be combined with R0 and used as a 32-bit data register (R2R0). R3R1 is analogous to R2R0.

## Address Registers (A0 and A1) 2.2

A0 is a 16-bit register for address register indirect addressing and address register relative addressing. It is also used for transfer, arithmetic, and logic operations. A1 is analogous to A0. A1 can be combined with A0 and as a 32bit address register (A1A0).

## 2.3 Frame Base Register (FB)

FB is a 16-bit register for FB relative addressing.

## 2.4 **Interrupt Table Register (INTB)**

INTB is a 20-bit register that indicates the starting address of an interrupt vector table.

### 2.5 **Program Counter (PC)**

PC is 20 bits wide and indicates the address of the next instruction to be executed.

### 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP)

The stack pointers (SP), USP and ISP, are each 16 bits wide. The U flag of FLG is used to switch between USP and ISP.

### 2.7 Static Base Register (SB)

SB is a 16-bit register for SB relative addressing.

### 2.8 Flag Register (FLG)

FLG is an 11-bit register indicating the CPU state.

### 2.8.1 Carry Flag (C)

The C flag retains carry, borrow, or shift-out bits that have been generated by the arithmetic and logic unit.

### 2.8.2 Debug Flag (D)

The D flag is for debugging only. Set it to 0.

### 2.8.3 Zero Flag (Z)

The Z flag is set to 1 when an arithmetic operation results in 0; otherwise to 0.

## 2.8.4 Sign Flag (S)

The S flag is set to 1 when an arithmetic operation results in a negative value; otherwise to 0.

### 2.8.5 Register Bank Select Flag (B)

Register bank 0 is selected when the B flag is 0. Register bank 1 is selected when this flag is set to 1.

### 2.8.6 Overflow Flag (O)

The O flag is set to 1 when an operation results in an overflow; otherwise to 0.

## 2.8.7 Interrupt Enable Flag (I)

The I flag enables maskable interrupts.

Interrupts are disabled when the I flag is set to 0, and are enabled when the I flag is set to 1. The I flag is set to 0 when an interrupt request is acknowledged.

## 2.8.8 Stack Pointer Select Flag (U)

ISP is selected when the U flag is set to 0; USP is selected when the U flag is set to 1.

The U flag is set to 0 when a hardware interrupt request is acknowledged or the INT instruction of software interrupt numbers 0 to 31 is executed.

## 2.8.9 **Processor Interrupt Priority Level (IPL)**

IPL is 3 bits wide and assigns processor interrupt priority levels from level 0 to level 7. If a requested interrupt has higher priority than IPL, the interrupt is enabled.

### 2.8.10 **Reserved Bit**

If necessary, set to 0. When read, the content is undefined.

3. Memory R8C/35A Group

## 3. Memory

## 3.1 R8C/35A Group

Figure 3.1 is a Memory Map of R8C/35A Group. The R8C/35A Group has a 1-Mbyte address space from addresses 00000h to FFFFFh. The internal ROM (program ROM) is allocated lower addresses, beginning with address 0FFFFh. For example, a 32-Kbyte internal ROM area is allocated addresses 08000h to 0FFFFh.

The fixed interrupt vector table is allocated addresses 0FFDCh to 0FFFFh. The starting address of each interrupt routine is stored here.

The internal ROM (data flash) is allocated addresses 03000h to 03FFFh.

The internal RAM is allocated higher addresses, beginning with address 00400h. For example, a 2.5-Kbyte internal RAM area is allocated addresses 00400h to 00DFFh. The internal RAM is used not only for data storage but also as a stack area when a subroutine is called or when an interrupt request is acknowledged.

Special function registers (SFRs) are allocated addresses 00000h to 002FFh and 02C00h to 02FFFh. Peripheral function control registers are allocated here. All unallocated spaces within the SFRs are reserved and cannot be accessed by users.



## Notes:

- 1. Data flash indicates block A (1 Kbyte), block B (1 Kbyte), block C (1 Kbyte), and block D (1 Kbyte).
- The blank areas are reserved and cannot be accessed by users.

| 5                          |            | Internal ROM   | Internal RAM   |            |                |
|----------------------------|------------|----------------|----------------|------------|----------------|
| Part Number                | Size       | Address 0YYYYh | Address ZZZZZh | Size       | Address 0XXXXh |
| R5F21354ANFP, R5F21354ADFP | 16 Kbytes  | 0C000h         | _              | 1.5 Kbytes | 009FFh         |
| R5F21355ANFP, R5F21355ADFP | 24 Kbytes  | 0A000h         | _              | 2 Kbytes   | 00BFFh         |
| R5F21356ANFP, R5F21356ADFP | 32 Kbytes  | 08000h         | _              | 2.5 Kbytes | 00DFFh         |
| R5F21357ANFP, R5F21357ADFP | 48 Kbytes  | 04000h         | _              | 4 Kbytes   | 013FFh         |
| R5F21358ANFP, R5F21358ADFP | 64 Kbytes  | 04000h         | 13FFFh         | 6 Kbytes   | 01BFFh         |
| R5F2135AANFP, R5F2135AADFP | 96 Kbytes  | 04000h         | 1BFFFh         | 8 Kbytes   | 023FFh         |
| R5F2135CANFP, R5F2135CADFP | 128 Kbytes | 04000h         | 23FFFh         | 10 Kbytes  | 02BFFh         |

Figure 3.1 Memory Map of R8C/35A Group

## **Special Function Registers (SFRs)** 4.

An SFR (special function register) is a control register for a peripheral function. Tables 4.1 to 4.12 list the special function registers.

Table 4.1 SFR Information (1) (1)

| Address         | Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Symbol      | After Reset                           |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------|
| 0000h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0001h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0002h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0003h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0004h           | Processor Mode Register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PM0         | 00h                                   |
| 0005h           | Processor Mode Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PM1         | 00h                                   |
| 0006h           | System Clock Control Register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CM0         | 00101000b                             |
| 0007h           | System Clock Control Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CM1         | 00100000b                             |
| 0008h           | Module Standby Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MSTCR       | 00h                                   |
| 0009h           | System Clock Control Register 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CM3         | 00h                                   |
| 000Ah           | Protect Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PRCR        | 00h                                   |
| 000Bh           | Reset Source Determination Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RSTFR       | 0XXX00XXb (2)                         |
| 000Ch           | Oscillation Stop Detection Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | OCD         | 00000100b                             |
| 000Dh           | Watchdog Timer Reset Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | WDTR        | XXh                                   |
| 000Eh           | Watchdog Timer Start Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | WDTS        | XXh                                   |
| 000Fh           | Watchdog Timer Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | WDTC        | 00111111b                             |
| 0010h           | Tananaag Tananag Tan | 11-11       |                                       |
| 0011h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0011h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0012h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             | +                                     |
| 0013h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             | +                                     |
| 0014H           | High-Speed On-Chip Oscillator Control Register 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FRA7        | When shipping                         |
| 0016h           | I high opoca on only oscillator control register /                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1100        | Tricil Shipping                       |
| 0017h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0017H           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0019h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0013h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 001An           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 001Ch           | Count Source Protection Mode Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CSPR        | 00h                                   |
| 001011          | Count Source Protection Mode Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CSFR        | * *                                   |
| 00451           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             | 10000000b <sup>(3)</sup>              |
| 001Dh           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 001Eh           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 001Fh           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0020h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0021h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0022h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0023h           | High-Speed On-Chip Oscillator Control Register 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FRA0        | 00h                                   |
| 0024h           | High-Speed On-Chip Oscillator Control Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FRA1        | When shipping                         |
| 0025h           | High-Speed On-Chip Oscillator Control Register 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FRA2        | 00h                                   |
| 0026h           | On-Chip Reference Voltage Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | OCVREFCR    | 00h                                   |
| 0027h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 0028h           | Clock Prescaler Reset Flag                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | CPSRF       | 00h                                   |
| 0029h           | High-Speed On-Chip Oscillator Control Register 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FRA4        | When Shipping                         |
| 002Ah           | High-Speed On-Chip Oscillator Control Register 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FRA5        | When Shipping                         |
| 002Bh           | High-Speed On-Chip Oscillator Control Register 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FRA6        | When Shipping                         |
| 002Ch           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 002Dh           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 002Eh           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             |                                       |
| 002Fh           | High-Speed On-Chip Oscillator Control Register 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FRA3        | When shipping                         |
| 0030h           | Voltage Monitor Circuit/Comparator A Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CMPA        | 00h                                   |
| 0031h           | Voltage Monitor Circuit Edge Select Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | VCAC        | 00h                                   |
| 0032h           | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |             |                                       |
| 0033h           | Voltage Detect Register 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | VCA1        | 00001000b                             |
| 0034h           | Voltage Detect Register 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | VCA2        | 00h <sup>(4)</sup>                    |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |             | 00100000b (5)                         |
| 0035h           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | +           | 0010000000                            |
| 0036h           | Voltage Detection 1 Level Select Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | VD1LS       | 00000111b                             |
| 0030h           | Voltage Detection i Level Delect Neglatel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | VDIES       | 550001115                             |
| 003711<br>0038h | Voltage Monitor 0 Circuit Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VW0C        | 110000105 (4)                         |
| 118600          | Voltage Mortitor o Circuit Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | VVVOC       | 1100X010b <sup>(4)</sup>              |
| 0039h           | Voltage Monitor 1 Circuit Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | VW1C        | 1100X011b <sup>(5)</sup><br>10001010b |
|                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1 \/\\/1(*) | 1.10001010h                           |

# X: Undefined Notes: 1. The

- The blank areas are reserved and cannot be accessed by users.

  The CWR bit in the RSTFR register is set to 0 after power-on and voltage monitor 0 reset. Software reset, watchdog timer reset, or oscillation stop detection reset does not affect this bit.
- The CSPROINI bit in the OFS register is set to 0. 3.
- The LVDAS bit in the OFS register is set to 1.
- The LVDAS bit in the OFS register is set to 0.

SFR Information (2) (1) Table 4.2

| Address        | Register                                                            | Symbol        | After Reset |
|----------------|---------------------------------------------------------------------|---------------|-------------|
| 003Ah          | Voltage Monitor 2 Circuit Control Register                          | VW2C          | 10000010b   |
| 003Bh          |                                                                     |               |             |
| 003Ch          |                                                                     |               |             |
| 003Dh          |                                                                     |               |             |
| 003Eh          |                                                                     |               |             |
| 003Eh          |                                                                     |               |             |
|                |                                                                     |               |             |
| 0040h          |                                                                     | 51455146      | 20000000    |
| 0041h          | Flash Memory Ready Interrupt Control Register                       | FMRDYIC       | XXXXX000b   |
| 0042h          |                                                                     |               |             |
| 0043h          |                                                                     |               |             |
| 0044h          |                                                                     |               |             |
| 0045h          |                                                                     |               |             |
| 0046h          | INT4 Interrupt Control Register                                     | INT4IC        | XX00X000b   |
| 0047h          | Timer RC Interrupt Control Register                                 | TRCIC         | XXXXX000b   |
| 0048h          | Timer RD0 Interrupt Control Register                                | TRD0IC        | XXXXX000b   |
| 0049h          | Timer RD1 Interrupt Control Register                                | TRD1IC        | XXXXX000b   |
| 0043h          | Timer RE Interrupt Control Register                                 | TREIC         | XXXXXX000b  |
| 004AII         | UART2 Transmit Interrupt Control Register                           | S2TIC         | XXXXX000b   |
|                |                                                                     |               |             |
| 004Ch          | UART2 Receive Interrupt Control Register                            | S2RIC         | XXXXX000b   |
| 004Dh          | Key Input Interrupt Control Register                                | KUPIC         | XXXXX000b   |
| 004Eh          | A/D Conversion Interrupt Control Register                           | ADIC          | XXXXX000b   |
| 004Fh          | SSU Interrupt Control Register / IIC Interrupt Control Register (2) | SSUIC / IICIC | XXXXX000b   |
| 0050h          |                                                                     |               |             |
| 0051h          | UART0 Transmit Interrupt Control Register                           | SOTIC         | XXXXX000b   |
| 0051h          | UARTO Receive Interrupt Control Register                            | SORIC         | XXXXXX000b  |
| 0052h          | UART1 Transmit Interrupt Control Register                           | SITIC         | XXXXX000b   |
|                |                                                                     |               |             |
| 0054h          | UART1 Receive Interrupt Control Register                            | S1RIC         | XXXXX000b   |
| 0055h          | INT2 Interrupt Control Register                                     | INT2IC        | XX00X000b   |
| 0056h          | Timer RA Interrupt Control Register                                 | TRAIC         | XXXXX000b   |
| 0057h          |                                                                     |               |             |
| 0058h          | Timer RB Interrupt Control Register                                 | TRBIC         | XXXXX000b   |
| 0059h          | INT1 Interrupt Control Register                                     | INT1IC        | XX00X000b   |
| 005Ah          | INT3 Interrupt Control Register                                     | INT3IC        | XX00X000b   |
| 005An          | INTO Interrupt Control Register                                     | INTSIC        | AA00A000D   |
|                |                                                                     |               |             |
| 005Ch          |                                                                     |               |             |
| 005Dh          | INT0 Interrupt Control Register                                     | INT0IC        | XX00X000b   |
| 005Eh          | UART2 Bus Collision Detection Interrupt Control Register            | U2BCNIC       | XXXXX000b   |
| 005Fh          |                                                                     |               |             |
| 0060h          |                                                                     |               |             |
| 0061h          |                                                                     |               |             |
| 0062h          |                                                                     |               |             |
| 0063h          |                                                                     |               |             |
| 0064h          |                                                                     |               |             |
|                |                                                                     |               |             |
| 0065h          |                                                                     |               |             |
| 0066h          |                                                                     |               |             |
| 0067h          |                                                                     |               |             |
| 0068h          |                                                                     |               |             |
| 0069h          |                                                                     |               |             |
| 006Ah          |                                                                     |               |             |
| 006Bh          |                                                                     |               |             |
| 006Ch          |                                                                     |               |             |
| 006Ch          |                                                                     |               |             |
|                |                                                                     |               |             |
| 006Eh          |                                                                     |               |             |
| 006Fh          |                                                                     |               |             |
| 0070h          |                                                                     |               |             |
| 0071h          |                                                                     |               |             |
| 0072h          | Compare A1 Interrupt Control Register                               | VCMP1IC       | XXXXX000b   |
| 0073h          | Compare A2 Interrupt Control Register                               | VCMP2IC       | XXXXX000b   |
| 0074h          | ,                                                                   |               |             |
| 0074H          |                                                                     |               |             |
|                |                                                                     |               |             |
| 0076h          |                                                                     |               |             |
| 0077h          |                                                                     |               |             |
| 0078h          |                                                                     |               |             |
| 0079h          |                                                                     |               |             |
| 007Ah          |                                                                     |               |             |
| 007Bh          | <u> </u>                                                            |               |             |
| 007Bh          |                                                                     |               |             |
|                |                                                                     |               |             |
| 007Dh          |                                                                     |               |             |
| ハハブニト          | 1                                                                   |               | I           |
| 007Eh<br>007Fh |                                                                     |               |             |

Notes: 1. 2.

The blank areas are reserved and cannot be accessed by users. Selectable by the IICSEL bit in the SSUIICSR register.

SFR Information (3) (1) Table 4.3

| Address         | Register                                                  | Symbol       | After Reset |
|-----------------|-----------------------------------------------------------|--------------|-------------|
| 0080h           | DTC Activation Control Register                           | DTCTL        | 00h         |
| 0081h           |                                                           |              |             |
| 0082h           |                                                           |              |             |
| 0083h           |                                                           |              |             |
| 0084h           |                                                           |              |             |
| 0085h           |                                                           |              |             |
| 0086h           |                                                           |              |             |
| 0087h           |                                                           |              |             |
| 008711<br>0088h | DTC Activistics Enoble Degister 0                         | DTCENO       | 006         |
|                 | DTC Activation Enable Register 0                          | DTCEN0       | 00h         |
| 0089h           | DTC Activation Enable Register 1                          | DTCEN1       | 00h         |
| 008Ah           | DTC Activation Enable Register 2                          | DTCEN2       | 00h         |
| 008Bh           | DTC Activation Enable Register 3                          | DTCEN3       | 00h         |
| 008Ch           | DTC Activation Enable Register 4                          | DTCEN4       | 00h         |
| 008Dh           | DTC Activation Enable Register 5                          | DTCEN5       | 00h         |
| 008Eh           | DTC Activation Enable Register 6                          | DTCEN6       | 00h         |
| 008Fh           |                                                           |              |             |
| 0090h           |                                                           |              |             |
| 0091h           |                                                           |              |             |
| 0092h           |                                                           | 1            |             |
| 0093h           |                                                           |              |             |
| 0094h           |                                                           |              |             |
| 0095h           | <u> </u>                                                  | +            |             |
| 0096h           |                                                           | <u> </u>     |             |
| 0097h           |                                                           |              |             |
| 0097H           |                                                           |              |             |
| 0099h           |                                                           |              |             |
|                 |                                                           |              |             |
| 009Ah           |                                                           |              |             |
| 009Bh           |                                                           |              |             |
| 009Ch           |                                                           |              |             |
| 009Dh           |                                                           |              |             |
| 009Eh           |                                                           |              |             |
| 009Fh           |                                                           |              |             |
| 00A0h           | UART0 Transmit/Receive Mode Register                      | U0MR         | 00h         |
| 00A1h           | UART0 Bit Rate Register                                   | U0BRG        | XXh         |
| 00A2h           | UART0 Transmit Buffer Register                            | U0TB         | XXh         |
| 00A3h           | 1                                                         |              | XXh         |
| 00A4h           | UART0 Transmit/Receive Control Register 0                 | U0C0         | 00001000b   |
| 00A5h           | UART0 Transmit/Receive Control Register 1                 | U0C1         | 00000010b   |
| 00A6h           | UART0 Receive Buffer Register                             | U0RB         | XXh         |
| 00A7h           | - Critical Residue Damer Register                         | 00.12        | XXh         |
| 00A8h           | UART2 Transmit/Receive Mode Register                      | U2MR         | 00h         |
| 00A9h           | UART2 Bit Rate Register                                   | U2BRG        | XXh         |
| 00A9H           |                                                           |              |             |
|                 | UART2 Transmit Buffer Register                            | U2TB         | XXh         |
| 00ABh           | LUADTO T                                                  | 11000        | XXh         |
| 00ACh           | UART2 Transmit/Receive Control Register 0                 | U2C0         | 00001000b   |
| 00ADh           | UART2 Transmit/Receive Control Register 1                 | U2C1         | 00000010b   |
| 00AEh           | UART2 Receive Buffer Register                             | U2RB         | XXh         |
| 00AFh           |                                                           |              | XXh         |
| 00B0h           | UART2 Digital Filter Function Select Register             | URXDF        | 00h         |
| 00B1h           |                                                           |              |             |
| 00B2h           |                                                           |              |             |
| 00B3h           |                                                           |              |             |
| 00B4h           |                                                           |              |             |
| 00B5h           |                                                           | 1            |             |
| 00B6h           |                                                           |              |             |
| 00B7h           |                                                           |              |             |
| 00B8h           |                                                           | <del> </del> |             |
| 00B0h           |                                                           | +            |             |
| 00B9h           |                                                           |              |             |
|                 | LIADT2 Special Mode Pogister F                            | LICOMDE      | 00h         |
| 00BBh           | UART2 Special Mode Register 5                             | U2SMR5       | 00h         |
| 00BCh           | UART2 Special Mode Register 4                             | U2SMR4       | 00h         |
| 00BDh           | UART2 Special Mode Register 3                             | U2SMR3       | 000X0X0Xb   |
| 00BEh           | UART2 Special Mode Register 2 UART2 Special Mode Register | U2SMR2       | X0000000b   |
| 00BFh           |                                                           | U2SMR        | X0000000b   |

Note:

1. The blank areas are reserved and cannot be accessed by users.

SFR Information (4) (1) Table 4.4

| Address | Register                   | Symbol  | After Reset |
|---------|----------------------------|---------|-------------|
| 00C0h   | A/D Register 0             | AD0     | XXXh        |
| 00C1h   |                            |         | 000000XXb   |
| 00C2h   | A/D Register 1             | AD1     | XXh         |
| 00C3h   | <b>C</b>                   |         | 000000XXb   |
|         | A/D Register 2             | AD2     | XXh         |
| 00C5h   | <del>g</del>               |         | 000000XXb   |
|         | A/D Register 3             | AD3     | XXh         |
| 00C7h   | 1 Togistor 5               | 1.23    | 000000XXb   |
|         | A/D Register 4             | AD4     | XXh         |
| 00C9h   | 772 110g.o.o.              | 1.5.    | 000000XXb   |
|         | A/D Register 5             | AD5     | XXh         |
| 00CBh   | TVD Trogister 0            | 7.00    | 000000XXb   |
|         | A/D Register 6             | AD6     | XXh         |
| 00CDh   | TVD Trogister 0            | 7.00    | 000000XXb   |
|         | A/D Register 7             | AD7     | XXh         |
| 00CFh   | AD Negister 1              | 767     | 000000XXb   |
| 00D0h   |                            |         | 000000XXD   |
| 00D0H   |                            |         |             |
|         |                            |         |             |
| 00D2h   |                            |         |             |
| 00D3h   | A/D Mada Davista           | ADMOD   | Look        |
|         | A/D Mode Register          | ADMOD   | 00h         |
|         | A/D Input Select Register  | ADINSEL | 11000000b   |
| 00D6h   | A/D Control Register 0     | ADCON0  | 00h         |
| 00D7h   | A/D Control Register 1     | ADCON1  | 00h         |
|         | D/A Register 0             | DA0     | 00h         |
| 00D9h   | D/A Register 1             | DA1     | 00h         |
| 00DAh   |                            |         |             |
| 00DBh   |                            |         |             |
|         | D/A Control Register       | DACON   | 00h         |
| 00DDh   | · ·                        |         |             |
| 00DEh   |                            |         |             |
| 00DFh   |                            |         |             |
|         | Port P0 Register           | P0      | XXh         |
|         | Port P1 Register           | P1      | XXh         |
|         | Port P0 Direction Register | PD0     | 00h         |
|         | Port P1 Direction Register | PD1     | 00h         |
| 00E4h   | Port P2 Register           | P2      | XXh         |
| 00E5h   | Port P3 Register           | P3      | XXh         |
|         | Port P2 Direction Register | PD2     | 00h         |
|         | Port P3 Direction Register | PD3     | 00h         |
|         |                            |         |             |
|         | Port P4 Register           | P4      | XXh         |
|         | Port P5 Register           | P5      | XXh         |
| 00EAh   | Port P4 Direction Register | PD4     | 00h         |
|         | Port P5 Direction Register | PD5     | 00h         |
|         | Port P6 Register           | P6      | XXh         |
| 00EDh   |                            |         |             |
|         | Port P6 Direction Register | PD6     | 00h         |
| 00EFh   |                            |         |             |
| 00F0h   |                            |         |             |
| 00F1h   |                            |         |             |
| 00F2h   |                            |         |             |
| 00F3h   |                            |         |             |
| 00F4h   |                            |         |             |
| 00F5h   |                            |         |             |
| 00F6h   |                            |         |             |
| 00F7h   |                            |         |             |
| 00F8h   |                            |         |             |
| 00F9h   |                            |         |             |
| 00FAh   |                            |         | +           |
| 00FBh   |                            |         | +           |
|         |                            |         | +           |
| 00FCh   |                            |         |             |
| 00FDh   |                            |         |             |
| 00FEh   |                            |         |             |
| 00FFh   |                            |         |             |

Note:

1. The blank areas are reserved and cannot be accessed by users.

SFR Information (5) (1) Table 4.5

| Address        | Register                                                                             | Symbol   | After Reset |
|----------------|--------------------------------------------------------------------------------------|----------|-------------|
| 0100h          | Timer RA Control Register                                                            | TRACR    | 00h         |
| 0100h          | Timer RA I/O Control Register                                                        | TRAIOC   |             |
|                |                                                                                      |          | 00h         |
| 0102h          | Timer RA Mode Register                                                               | TRAMR    | 00h         |
| 0103h          | Timer RA Prescaler Register                                                          | TRAPRE   | FFh         |
| 0104h          | Timer RA Register                                                                    | TRA      | FFh         |
| 0105h          | LIN Control Register 2                                                               | LINCR2   | 00h         |
| 0106h          | LIN Control Register                                                                 | LINCR    | 00h         |
| 0107h          | LIN Status Register                                                                  | LINST    | 00h         |
| 0108h          | Timer RB Control Register                                                            | TRBCR    | 00h         |
| 0109h          | Timer RB One-Shot Control Register                                                   | TRBOCR   | 00h         |
| 010Ah          | Timer RB I/O Control Register                                                        | TRBIOC   | 00h         |
| 010Bh          | Timer RB Mode Register                                                               | TRBMR    | 00h         |
| 010Ch          | Timer RB Prescaler Register                                                          | TRBPRE   | FFh         |
| 010Ch          | Timer RB Secondary Register                                                          | TRBSC    |             |
|                |                                                                                      |          | FFh         |
| 010Eh          | Timer RB Primary Register                                                            | TRBPR    | FFh         |
| 010Fh          |                                                                                      |          |             |
| 0110h          |                                                                                      |          |             |
| 0111h          |                                                                                      |          |             |
| 0112h          |                                                                                      |          |             |
| 0113h          |                                                                                      |          |             |
| 0114h          |                                                                                      | <u> </u> | †           |
| 0115h          |                                                                                      |          | +           |
| 0116h          |                                                                                      | 1        | +           |
| 0117h          |                                                                                      |          |             |
|                | Times DE Coond Data Register / Countar Data Register                                 | TRESEC   | 006         |
| 0118h          | Timer RE Second Data Register / Counter Data Register                                |          | 00h         |
| 0119h          | Timer RE Minute Data Register / Compare Data Register                                | TREMIN   | 00h         |
| 011Ah          | Timer RE Hour Data Register                                                          | TREHR    | 00h         |
| 011Bh          | Timer RE Day of Week Data Register                                                   | TREWK    | 00h         |
| 011Ch          | Timer RE Control Register 1                                                          | TRECR1   | 00h         |
| 011Dh          | Timer RE Control Register 2                                                          | TRECR2   | 00h         |
| 011Eh          | Timer RE Count Source Select Register                                                | TRECSR   | 00001000b   |
| 011Fh          | <u> </u>                                                                             |          |             |
| 0120h          | Timer RC Mode Register                                                               | TRCMR    | 01001000b   |
| 0121h          | Timer RC Control Register 1                                                          | TRCCR1   | 00h         |
| 0121h          | Timer RC Interrupt Enable Register                                                   | TRCIER   | 01110000b   |
| 0122h          | Timer RC Status Register                                                             |          | 01110000b   |
|                |                                                                                      | TRCSR    |             |
| 0124h          | Timer RC I/O Control Register 0                                                      | TRCIOR0  | 10001000b   |
| 0125h          | Timer RC I/O Control Register 1                                                      | TRCIOR1  | 10001000b   |
| 0126h          | Timer RC Counter                                                                     | TRC      | 00h         |
| 0127h          |                                                                                      |          | 00h         |
| 0128h          | Timer RC General Register A                                                          | TRCGRA   | FFh         |
| 0129h          |                                                                                      |          | FFh         |
| 012Ah          | Timer RC General Register B                                                          | TRCGRB   | FFh         |
| 012Bh          |                                                                                      |          | FFh         |
| 012Ch          | Timer RC General Register C                                                          | TRCGRC   | FFh         |
| 012Dh          | Times 110 Control (Cognition Co                                                      |          | FFh         |
|                | Timor PC Conoral Pagistor D                                                          | TDCCDD   | FFh         |
| 012Eh          | Timer RC General Register D                                                          | TRCGRD   |             |
| 012Fh          |                                                                                      | TDOODO   | FFh         |
| 0130h          | Timer RC Control Register 2                                                          | TRCCR2   | 00011000b   |
| 0131h          | Timer RC Digital Filter Function Select Register                                     | TRCDF    | 00h         |
| 0132h          | Timer RC Output Master Enable Register                                               | TRCOER   | 01111111b   |
| 0133h          | Timer RC Trigger Control Register                                                    | TRCADCR  | 00h         |
| 0134h          |                                                                                      |          |             |
| 0135h          | Timer RD Control Expansion Register                                                  | TRDECR   | 00h         |
| 0136h          | Timer RD Trigger Control Register                                                    | TRDADCR  | 00h         |
| 0137h          | Timer RD Start Register                                                              | TRDSTR   | 11111100b   |
| 0138h          | Timer RD Mode Register                                                               | TRDMR    | 00001110b   |
|                | Timer RD PWM Mode Register                                                           |          |             |
| 0139h          |                                                                                      | TRDPMR   | 10001000b   |
| 013Ah          | Timer RD Function Control Register                                                   | TRDFCR   | 10000000b   |
| 013Bh          | Timer RD Output Master Enable Register 1                                             | TRDOER1  | FFh         |
| 013Ch          | Timer RD Output Master Enable Register 2                                             | TRDOER2  | 01111111b   |
|                | T                                                                                    | TRDOCR   | 00h         |
| 013Dh          | Timer RD Output Control Register                                                     |          | 0011        |
| 013Dh<br>013Eh | Timer RD Output Control Register  Timer RD Digital Filter Function Select Register 0 | TRDDF0   | 00h         |

Note:

1. The blank areas are reserved and cannot be accessed by users.

SFR Information (6) (1) Table 4.6

| Address | Register                                          | Symbol   | After Reset |
|---------|---------------------------------------------------|----------|-------------|
| 0140h   | Timer RD Control Register 0                       | TRDCRO   | 00h         |
| 0141h   | Timer RD I/O Control Register A0                  | TRDIORA0 | 10001000b   |
| 0142h   | Timer RD I/O Control Register C0                  | TRDIORC0 | 10001000b   |
| 0143h   | Timer RD Status Register 0                        | TRDSR0   | 11100000b   |
| 0144h   | Timer RD Interrupt Enable Register 0              | TRDIER0  | 11100000b   |
| 0145h   | Timer RD PWM Mode Output Level Control Register 0 | TRDPOCR0 | 11111000b   |
| 0146h   | Timer RD Counter 0                                | TRD0     | 00h         |
| 0147h   | Timo NE Goulloi G                                 | 5        | 00h         |
| 0148h   | Timer RD General Register A0                      | TRDGRA0  | FFh         |
| 0149h   | Times NE Contra Negleton / to                     |          | FFh         |
| 014Ah   | Timer RD General Register B0                      | TRDGRB0  | FFh         |
| 014Bh   | Time No Contra Negleton 20                        |          | FFh         |
| 014Ch   | Timer RD General Register C0                      | TRDGRC0  | FFh         |
| 014Dh   | Timer ND denotal Negister do                      | TRECKES  | FFh         |
| 014Eh   | Timer RD General Register D0                      | TRDGRD0  | FFh         |
| 014En   | Tiller ND General Register Do                     | TROGROO  | FFh         |
| 014FII  | Timer RD Control Register 1                       | TRDCR1   | 00h         |
|         |                                                   |          |             |
| 0151h   | Timer RD I/O Control Register A1                  | TRDIORA1 | 10001000b   |
| 0152h   | Timer RD I/O Control Register C1                  | TRDIORC1 | 10001000b   |
| 0153h   | Timer RD Status Register 1                        | TRDSR1   | 11000000b   |
| 0154h   | Timer RD Interrupt Enable Register 1              | TRDIER1  | 11100000b   |
| 0155h   | Timer RD PWM Mode Output Level Control Register 1 | TRDPOCR1 | 11111000b   |
| 0156h   | Timer RD Counter 1                                | TRD1     | 00h         |
| 0157h   |                                                   |          | 00h         |
| 0158h   | Timer RD General Register A1                      | TRDGRA1  | FFh         |
| 0159h   |                                                   |          | FFh         |
| 015Ah   | Timer RD General Register B1                      | TRDGRB1  | FFh         |
| 015Bh   |                                                   |          | FFh         |
| 015Ch   | Timer RD General Register C1                      | TRDGRC1  | FFh         |
| 015Dh   | ·                                                 |          | FFh         |
| 015Eh   | Timer RD General Register D1                      | TRDGRD1  | FFh         |
| 015Fh   | Time No Contra Negleton 2 1                       |          | FFh         |
| 0160h   | UART1 Transmit/Receive Mode Register              | U1MR     | 00h         |
| 0161h   | UART1 Bit Rate Register                           | U1BRG    | XXh         |
| 0162h   | UART1 Transmit Buffer Register                    | U1TB     | XXh         |
| 0163h   | OAKTI Hansilik bullet Kegistel                    | OTIB     | XXh         |
| 0164h   | UART1 Transmit/Receive Control Register 0         | U1C0     | 00001000b   |
| 0165h   | UART1 Transmit/Receive Control Register 1         | U1C1     | 00001000b   |
|         |                                                   |          |             |
| 0166h   | UART1 Receive Buffer Register                     | U1RB     | XXh         |
| 0167h   |                                                   |          | XXh         |
| 0168h   |                                                   |          |             |
| 0169h   |                                                   |          |             |
| 016Ah   |                                                   |          |             |
| 016Bh   |                                                   |          |             |
| 016Ch   |                                                   |          |             |
| 016Dh   |                                                   |          |             |
| 016Eh   |                                                   |          |             |
| 016Fh   |                                                   |          |             |
| 0170h   |                                                   |          |             |
| 0171h   |                                                   |          |             |
| 0172h   |                                                   |          |             |
| 0173h   |                                                   |          |             |
| 0174h   |                                                   |          |             |
| 0175h   |                                                   |          | <u> </u>    |
| 0176h   |                                                   |          | +           |
| 0176h   |                                                   |          | +           |
| 0177h   |                                                   |          |             |
|         |                                                   |          |             |
| 0179h   |                                                   |          |             |
| 017Ah   |                                                   |          |             |
| 017Bh   |                                                   |          |             |
| 017Ch   |                                                   |          |             |
| 017Dh   |                                                   |          |             |
| 0475    |                                                   |          |             |
| 017Eh   |                                                   |          |             |

Note:

1. The blank areas are reserved and cannot be accessed by users.

SFR Information (7) (1) Table 4.7

| Table 4.1               | of K information (7) (7)                                         |               |                 |
|-------------------------|------------------------------------------------------------------|---------------|-----------------|
| Address                 | Register                                                         | Symbol        | After Reset     |
| 0180h                   | Timer RA Pin Select Register                                     | TRASR         | 00h             |
| 0181h                   | Timer RB/RC Pin Select Register                                  | TRBRCSR       | 00h             |
| 0182h                   | Timer RC Pin Select Register 0                                   | TRCPSR0       | 00h             |
| 0183h                   | Timer RC Pin Select Register 1                                   | TRCPSR1       | 00h             |
| 0184h                   | Timer RD Pin Select Register 0                                   | TRDPSR0       | 00h             |
| 0185h                   | Timer RD Pin Select Register 1                                   | TRDPSR1       | 00h             |
| 0186h                   | Timer Pin Select Register                                        | TIMSR         | 00h             |
| 0187h                   |                                                                  |               |                 |
| 0188h                   | UART0 Pin Select Register                                        | U0SR          | 00h             |
| 0189h                   | UART1 Pin Select Register                                        | U1SR          | 00h             |
| 018Ah                   | UART2 Pin Select Register 0                                      | U2SR0         | 00h             |
| 018Bh                   | UART2 Pin Select Register 1                                      | U2SR1         | 00h             |
| 018Ch                   | SSU/IIC Pin Select Register                                      | SSUIICSR      | 00h             |
| 018Dh                   |                                                                  |               |                 |
| 018Eh                   | INT Interrupt Input Pin Select Register                          | INTSR         | 00h             |
| 018Fh                   | I/O Function Pin Select Register                                 | PINSR         | 00h             |
| 0190h                   |                                                                  |               |                 |
| 0191h                   |                                                                  |               |                 |
| 0192h                   |                                                                  |               |                 |
| 0193h                   | SS Bit Counter Register                                          | SSBR          | 11111000b       |
| 0194h                   | SS Transmit Data Register L / IIC bus Transmit Data Register (2) | SSTDR / ICDRT | FFh             |
| 0195h                   | SS Transmit Data Register H                                      | SSTDRH        | FFh             |
| 0196h                   | SS Receive Data Register L / IIC bus Receive Data Register (2)   | SSRDR / ICDRR | FFh             |
| 0197h                   | SS Receive Data Register H (2)                                   | SSRDRH        | FFh             |
| 0198h                   | SS Control Register H / IIC bus Control Register 1 (2)           | SSCRH / ICCR1 | 00h             |
| 0199h                   | SS Control Register L / IIC bus Control Register 2 (2)           | SSCRL / ICCR2 | 01111101b       |
| 019Ah                   | SS Mode Register / IIC bus Mode Register (2)                     | SSMR / ICMR   | 00011000b       |
|                         |                                                                  | SSER / ICIER  | 00011000B       |
| 019Bh                   | SS Enable Register / IIC bus Interrupt Enable Register (2)       |               |                 |
| 019Ch                   | SS Status Register / IIC bus Status Register (2)                 | SSSR / ICSR   | 00h / 0000X000b |
| 019Dh                   | SS Mode Register 2 / Slave Address Register (2)                  | SSMR2 / SAR   | 00h             |
| 019Eh                   |                                                                  |               |                 |
| 019Fh                   |                                                                  |               |                 |
| 01A0h                   |                                                                  |               |                 |
| 01A1h                   |                                                                  |               |                 |
| 01A2h                   |                                                                  |               |                 |
| 01A3h                   |                                                                  |               |                 |
| 01A4h                   |                                                                  |               |                 |
| 01A5h                   |                                                                  |               |                 |
| 01A6h                   |                                                                  |               |                 |
| 01A7h                   |                                                                  |               |                 |
| 01A8h                   |                                                                  |               |                 |
| 01A9h                   |                                                                  |               |                 |
| 01AAh                   |                                                                  |               |                 |
| 01ABh                   |                                                                  |               |                 |
| 01ACh                   |                                                                  |               |                 |
| 01ADh                   |                                                                  |               |                 |
| 01AEh                   |                                                                  |               |                 |
| 01AFh                   |                                                                  |               |                 |
| 01B0h                   |                                                                  |               |                 |
| 01B1h                   |                                                                  |               |                 |
| 01B2h                   | Flash Memory Status Register                                     | FST           | 10000X00b       |
| 01B3h                   |                                                                  |               |                 |
| 01B4h                   | Flash Memory Control Register 0                                  | FMR0          | 00h             |
| 01B5h                   | Flash Memory Control Register 1                                  | FMR1          | 00h             |
| 01B6h                   | Flash Memory Control Register 2                                  | FMR2          | 00h             |
| 01B7h                   |                                                                  |               |                 |
| 01B8h                   |                                                                  |               |                 |
| 01B9h                   |                                                                  |               |                 |
| 01BAh                   |                                                                  |               |                 |
|                         |                                                                  |               |                 |
| 01BBh                   |                                                                  |               |                 |
|                         |                                                                  |               |                 |
| 01BBh<br>01BCh<br>01BDh |                                                                  |               |                 |
| 01BBh<br>01BCh          |                                                                  |               |                 |

Notes: 1. 2.

The blank areas are reserved and cannot be accessed by users. Selectable by the IICSEL bit in the SSUIICSR register.

SFR Information (8) (1) Table 4.8

| Address<br>01C0h                                                              |                                                                                                                                                                                                                 |                               | 1 16 5                                 |
|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------|
| 04.006                                                                        | Register                                                                                                                                                                                                        | Symbol                        | After Reset                            |
| UTCON                                                                         | Address Match Interrupt Register 0                                                                                                                                                                              | RMAD0                         | XXh                                    |
| 01C1h                                                                         | . •                                                                                                                                                                                                             |                               | XXh                                    |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01C2h                                                                         |                                                                                                                                                                                                                 |                               | 0000XXXXb                              |
| 01C3h                                                                         | Address Match Interrupt Enable Register 0                                                                                                                                                                       | AIER0                         | 00h                                    |
| 01C4h                                                                         | Address Match Interrupt Register 1                                                                                                                                                                              | RMAD1                         | XXh                                    |
| 01C5h                                                                         | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                           |                               | XXh                                    |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01C6h                                                                         |                                                                                                                                                                                                                 |                               | 0000XXXXb                              |
| 01C7h                                                                         | Address Match Interrupt Enable Register 1                                                                                                                                                                       | AIER1                         | 00h                                    |
| 01C8h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01C9h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01CAh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01CBh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01CCh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01CDh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01CEh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01CFh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01D0h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01D1h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01D2h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01D3h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01D4h                                                                         |                                                                                                                                                                                                                 | <u> </u>                      |                                        |
| 01D5h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01D6h                                                                         |                                                                                                                                                                                                                 |                               | <u> </u>                               |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01D7h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01D8h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01D9h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01DAh                                                                         |                                                                                                                                                                                                                 |                               | +                                      |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01DBh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01DCh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01DDh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01DEh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01DFh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01E0h                                                                         | Pull-Up Control Register 0                                                                                                                                                                                      | PUR0                          | 00h                                    |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01E1h                                                                         | Pull-Up Control Register 1                                                                                                                                                                                      | PUR1                          | 00h                                    |
| 01E2h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01E3h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01E4h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01E5h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01E6h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01E7h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01E8h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01E9h                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01EAh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01EBh                                                                         |                                                                                                                                                                                                                 |                               | 1                                      |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
| 01ECh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01EDh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01EEh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01555                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01EFh                                                                         |                                                                                                                                                                                                                 |                               |                                        |
| 01F0h                                                                         | Port P1 Drive Capacity Control Register                                                                                                                                                                         | P1DRR                         | 00h                                    |
| 01F1h                                                                         | Port P2 Drive Capacity Control Register                                                                                                                                                                         | P2DRR                         | 00h                                    |
| 01F2h                                                                         | Drive Capacity Control Register 0                                                                                                                                                                               | DRR0                          | 00h                                    |
|                                                                               |                                                                                                                                                                                                                 |                               |                                        |
|                                                                               | Drive Capacity Control Register 1                                                                                                                                                                               | DRR1                          | 00h                                    |
| 01F3h                                                                         | ·                                                                                                                                                                                                               |                               |                                        |
| 01F3h<br>01F4h                                                                |                                                                                                                                                                                                                 |                               |                                        |
| 01F4h                                                                         | Input Threshold Control Register 0                                                                                                                                                                              | VITO                          | 00h                                    |
| 01F4h<br>01F5h                                                                | Input Threshold Control Register 0                                                                                                                                                                              | VLT0                          | 00h                                    |
| 01F4h<br>01F5h<br>01F6h                                                       | Input Threshold Control Register 0 Input Threshold Control Register 1                                                                                                                                           | VLT0<br>VLT1                  | 00h<br>00h                             |
| 01F4h<br>01F5h<br>01F6h<br>01F7h                                              |                                                                                                                                                                                                                 |                               |                                        |
| 01F4h<br>01F5h<br>01F6h<br>01F7h                                              | Input Threshold Control Register 1                                                                                                                                                                              | VLT1                          | 00h                                    |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h                                     |                                                                                                                                                                                                                 |                               |                                        |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h                            | Input Threshold Control Register 1  Comparator B Control Register 0                                                                                                                                             | VLT1<br>INTCMP                | 00h<br>00h                             |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh                   | Input Threshold Control Register 1  Comparator B Control Register 0  External Input Enable Register 0                                                                                                           | VLT1 INTCMP INTEN             | 00h                                    |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh                   | Input Threshold Control Register 1  Comparator B Control Register 0  External Input Enable Register 0                                                                                                           | VLT1 INTCMP INTEN             | 00h<br>00h<br>00h                      |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh          | Input Threshold Control Register 1  Comparator B Control Register 0  External Input Enable Register 0  External Input Enable Register 1                                                                         | VLT1 INTCMP INTEN INTEN1      | 00h<br>00h<br>00h<br>00h               |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh          | Input Threshold Control Register 1  Comparator B Control Register 0  External Input Enable Register 0  External Input Enable Register 1  INT Input Filter Select Register 0                                     | VLT1 INTCMP INTEN INTEN1 INTF | 00h<br>00h<br>00h<br>00h<br>00h        |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh<br>01FCh | Input Threshold Control Register 1  Comparator B Control Register 0  External Input Enable Register 0  External Input Enable Register 1  INT Input Filter Select Register 0  INT Input Filter Select Register 1 | INTEMP INTEN INTEN1 INTF      | 00h<br>00h<br>00h<br>00h<br>00h<br>00h |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh<br>01FCh | Input Threshold Control Register 1  Comparator B Control Register 0  External Input Enable Register 0  External Input Enable Register 1  INT Input Filter Select Register 0  INT Input Filter Select Register 1 | INTEMP INTEN INTEN1 INTF      | 00h<br>00h<br>00h<br>00h<br>00h<br>00h |
| 01F4h<br>01F5h<br>01F6h<br>01F7h<br>01F8h<br>01F9h<br>01FAh<br>01FBh          | Input Threshold Control Register 1  Comparator B Control Register 0  External Input Enable Register 0  External Input Enable Register 1  INT Input Filter Select Register 0                                     | VLT1 INTCMP INTEN INTEN1 INTF | 00h<br>00h<br>00h<br>00h<br>00h        |

Note:

1. The blank areas are reserved and cannot be accessed by users.

SFR Information (9) (1) Table 4.9

| Iddic 4.5 | of it information (3)    |        |             |
|-----------|--------------------------|--------|-------------|
| Address   | Register                 | Symbol | After Reset |
| 2C00h     | DTC Transfer Vector Area |        | XXh         |
| 2C01h     | DTC Transfer Vector Area |        | XXh         |
| 2C02h     | DTC Transfer Vector Area |        | XXh         |
| 2C03h     | DTC Transfer Vector Area |        | XXh         |
| 2C04h     | DTC Transfer Vector Area |        | XXh         |
| 2C05h     | DTC Transfer Vector Area |        | XXh         |
| 2C06h     | DTC Transfer Vector Area |        | XXh         |
| 2C07h     | DTC Transfer Vector Area |        | XXh         |
| 2C08h     | DTC Transfer Vector Area |        | XXh         |
| 2C09h     | DTC Transfer Vector Area |        | XXh         |
| 2C0Ah     | DTC Transfer Vector Area |        | XXh         |
| :         | DTC Transfer Vector Area |        | XXh         |
| <u> </u>  | DTC Transfer Vector Area |        | XXh         |
| 2C3Ah     | DTC Transfer Vector Area |        | XXh         |
| 2C3Bh     | DTC Transfer Vector Area |        | XXh         |
| 2C3Ch     | DTC Transfer Vector Area |        | XXh         |
| 2C3Dh     | DTC Transfer Vector Area |        | XXh         |
| 2C3Eh     | DTC Transfer Vector Area |        | XXh         |
| 2C3Fh     | DTC Transfer Vector Area |        | XXh         |
| 2C40h     | DTC Control Data 0       | DTCD0  | XXh         |
| 2C41h     | _                        |        | XXh         |
| 2C42h     | _                        |        | XXh         |
| 2C43h     |                          |        | XXh         |
| 2C44h     |                          |        | XXh         |
| 2C45h     |                          |        | XXh         |
| 2C46h     |                          |        | XXh         |
| 2C47h     |                          |        | XXh         |
| 2C48h     | DTC Control Data 1       | DTCD1  | XXh         |
| 2C49h     |                          |        | XXh         |
| 2C4Ah     |                          |        | XXh         |
| 2C4Bh     |                          |        | XXh         |
| 2C4Ch     |                          |        | XXh         |
| 2C4Dh     |                          |        | XXh         |
| 2C4Eh     |                          |        | XXh         |
| 2C4Fh     |                          |        | XXh         |
| 2C50h     | DTC Control Data 2       | DTCD2  | XXh         |
| 2C51h     |                          |        | XXh         |
| 2C52h     |                          |        | XXh         |
| 2C53h     |                          |        | XXh         |
| 2C54h     |                          |        | XXh         |
| 2C55h     |                          |        | XXh         |
| 2C56h     |                          |        | XXh         |
| 2C57h     | 1                        |        | XXh         |
| 2C58h     | DTC Control Data 3       | DTCD3  | XXh         |
| 2C59h     |                          |        | XXh         |
| 2C5Ah     | 1                        |        | XXh         |
| 2C5Bh     |                          |        | XXh         |
| 2C5Ch     |                          |        | XXh         |
| 2C5Dh     | ]                        |        | XXh         |
| 2C5Eh     |                          |        | XXh         |
| 2C5Fh     |                          |        | XXh         |
| 2C60h     | DTC Control Data 4       | DTCD4  | XXh         |
| 2C61h     | 1                        |        | XXh         |
| 2C62h     |                          |        | XXh         |
| 2C63h     | 1                        |        | XXh         |
| 2C64h     | 1                        |        | XXh         |
| 2C65h     | 1                        |        | XXh         |
| 2C66h     | 1                        |        | XXh         |
| 2C67h     | 1                        |        | XXh         |
| 2C68h     | DTC Control Data 5       | DTCD5  | XXh         |
| 2C69h     | 1                        | [-:    | XXh         |
| 2C6Ah     | 1                        |        | XXh         |
| 2C6Bh     | 1                        |        | XXh         |
| 2C6Ch     | †                        |        | XXh         |
| 2C6Dh     | 1                        |        | XXh         |
| 2C6Eh     | 1                        |        | XXh         |
| 2C6Fh     | 1                        |        | XXh         |
| 200111    |                          |        | 77711       |

X: Undefined Note:

1. The blank areas are reserved and cannot be accessed by users.

SFR Information (10) (1) **Table 4.10** 

| Table 4.10      | SER IIIIOIIIIation (10) (17 |         |             |
|-----------------|-----------------------------|---------|-------------|
| Address         | Register                    | Symbol  | After Reset |
| 2C70h           | DTC Control Data 6          | DTCD6   | XXh         |
| 2C71h           |                             |         | XXh         |
| 2C72h           |                             |         | XXh         |
| 2C73h           |                             |         | XXh         |
| 2C74h           |                             |         | XXh         |
| 2C75h           |                             |         | XXh         |
| 2C76h           |                             |         | XXh         |
| 2C77h           |                             |         | XXh         |
| 2C78h           | DTC Control Data 7          | DTCD7   | XXh         |
| 2C79h           |                             |         | XXh         |
| 2C7Ah           |                             |         | XXh         |
| 2C7Bh           |                             |         | XXh         |
| 2C7Ch           |                             |         | XXh         |
| 2C7Dh           |                             |         | XXh         |
| 2C7Eh           |                             |         | XXh         |
| 2C7Fh           |                             |         | XXh         |
| 2C80h           | DTC Control Data 8          | DTCD8   | XXh         |
| 2C81h           | D 10 donitor Bata o         | B1000   | XXh         |
| 2C82h           |                             |         | XXh         |
| 2C83h           |                             |         | XXh         |
| 2C84h           |                             |         | XXh         |
| 2C85h           |                             |         | XXh         |
| 2C86h           |                             |         | XXh         |
| 2C87h           |                             |         | XXh         |
| 2C88h           | DTC Control Data 9          | DTCD9   | XXh         |
|                 | DTC Control Data 9          | DICD9   |             |
| 2C89h           |                             |         | XXh<br>XXh  |
| 2C8Ah           |                             |         |             |
| 2C8Bh           |                             |         | XXh         |
| 2C8Ch           |                             |         | XXh         |
| 2C8Dh           |                             |         | XXh         |
| 2C8Eh           |                             |         | XXh         |
| 2C8Fh           | DT0.0                       | DT00.40 | XXh         |
| 2C90h           | DTC Control Data 10         | DTCD10  | XXh         |
| 2C91h           |                             |         | XXh         |
| 2C92h           |                             |         | XXh         |
| 2C93h           |                             |         | XXh         |
| 2C94h           |                             |         | XXh         |
| 2C95h           |                             |         | XXh         |
| 2C96h           |                             |         | XXh         |
| 2C97h           |                             |         | XXh         |
| 2C98h           | DTC Control Data 11         | DTCD11  | XXh         |
| 2C99h           |                             |         | XXh         |
| 2C9Ah           |                             |         | XXh         |
| 2C9Bh           |                             |         | XXh         |
| 2C9Ch           |                             |         | XXh         |
| 2C9Dh           |                             |         | XXh         |
| 2C9Eh           |                             |         | XXh         |
| 2C9Fh           |                             |         | XXh         |
| 2CA0h           | DTC Control Data 12         | DTCD12  | XXh         |
| 2CA1h           | 1                           |         | XXh         |
| 2CA2h           | 1                           |         | XXh         |
| 2CA3h           | 1                           |         | XXh         |
| 2CA4h           | 1                           |         | XXh         |
| 2CA5h           | 1                           |         | XXh         |
| 2CA6h           | 1                           |         | XXh         |
| 2CA7h           | 1                           |         | XXh         |
| 2CA7fi<br>2CA8h | DTC Control Data 13         | DTCD13  | XXh         |
| 2CA9h           | DIO CONTO DATA 10           | D10D13  | XXh         |
| 2CA9fi<br>2CAAh | -                           |         | XXh         |
|                 | -                           |         |             |
| 2CABh           |                             |         | XXh         |
| 2CACh           | -                           |         | XXh         |
| 2CADh           |                             |         | XXh         |
| 2CAEh           | -                           |         | XXh         |
| 2CAFh           |                             |         | XXh         |
| V. II. d. C d   |                             |         |             |

X: Undefined Note:

The blank areas are reserved and cannot be accessed by users.

SFR Information (11) (1) **Table 4.11** 

| 14510 4.1    | . ,                   |        |             |
|--------------|-----------------------|--------|-------------|
| Address      | Register              | Symbol | After Reset |
| 2CB0h        | DTC Control Data 14   | DTCD14 | XXh         |
| 2CB1h        |                       |        | XXh         |
| 2CB2h        |                       |        | XXh         |
| 2CB3h        | ]                     |        | XXh         |
| 2CB4h        |                       |        | XXh         |
| 2CB5h        | 1                     |        | XXh         |
| 2CB6h        |                       |        | XXh         |
| 2CB7h        | †                     |        | XXh         |
| 2CB8h        | DTC Control Data 15   | DTCD15 | XXh         |
| 2CB9h        | B TO CONTION BUILD 10 | B10B10 | XXh         |
| 2CBAh        | -                     |        | XXh         |
| 2CBBh        | -                     |        | XXh         |
|              |                       |        |             |
| 2CBCh        |                       |        | XXh         |
| 2CBDh        |                       |        | XXh         |
| 2CBEh        |                       |        | XXh         |
| 2CBFh        |                       |        | XXh         |
| 2CC0h        | DTC Control Data 16   | DTCD16 | XXh         |
| 2CC1h        |                       |        | XXh         |
| 2CC2h        | ]                     |        | XXh         |
| 2CC3h        |                       |        | XXh         |
| 2CC4h        | 1                     |        | XXh         |
| 2CC5h        | 1                     |        | XXh         |
| 2CC6h        | †                     |        | XXh         |
| 2CC7h        | -                     |        | XXh         |
| 2CC8h        | DTC Control Data 17   | DTCD17 | XXh         |
| 2CC9h        | Die Control Data 17   | БТОВТ  | XXh         |
| 2CCAh        | -                     |        | XXh         |
|              |                       |        |             |
| 2CCBh        |                       |        | XXh         |
| 2CCCh        |                       |        | XXh         |
| 2CCDh        |                       |        | XXh         |
| 2CCEh        |                       |        | XXh         |
| 2CCFh        |                       |        | XXh         |
| 2CD0h        | DTC Control Data 18   | DTCD18 | XXh         |
| 2CD1h        | ]                     |        | XXh         |
| 2CD2h        | ]                     |        | XXh         |
| 2CD3h        |                       |        | XXh         |
| 2CD4h        | 1                     |        | XXh         |
| 2CD5h        | 1                     |        | XXh         |
| 2CD6h        | †                     |        | XXh         |
| 2CD7h        | -                     |        | XXh         |
| 2CD8h        | DTC Control Data 19   | DTCD19 | XXh         |
| 2CD9h        | Die Control Data 19   | БТОБТ9 | XXh         |
|              | -                     |        |             |
| 2CDAh        | 4                     |        | XXh         |
| 2CDBh        | 4                     |        | XXh         |
| 2CDCh        | -                     |        | XXh         |
| 2CDDh        |                       |        | XXh         |
| 2CDEh        |                       |        | XXh         |
| 2CDFh        |                       |        | XXh         |
| 2CE0h        | DTC Control Data 20   | DTCD20 | XXh         |
| 2CE1h        |                       |        | XXh         |
| 2CE2h        |                       |        | XXh         |
| 2CE3h        |                       |        | XXh         |
| 2CE4h        | 1                     |        | XXh         |
| 2CE5h        | 1                     |        | XXh         |
| 2CE6h        | 1                     |        | XXh         |
| 2CE7h        | 1                     |        | XXh         |
| 2CE8h        | DTC Control Data 21   | DTCD21 | XXh         |
|              | DIO Contioi Data 21   | DICDZI |             |
| 2CE9h        | 4                     |        | XXh         |
| 2CEAh        | -                     |        | XXh         |
| 2CEBh        |                       |        | XXh         |
| 2CECh        |                       |        | XXh         |
| 2CEDh        |                       |        | XXh         |
| 2CEEh        |                       |        | XXh         |
| 2CEFh        |                       |        | XXh         |
| Y: Undofined |                       |        |             |

X: Undefined
Note:

1. The blank areas are reserved and cannot be accessed by users.

SFR Information (12) (1) **Table 4.12** 

| Address | Register                          | Symbol | After Reset |
|---------|-----------------------------------|--------|-------------|
| 2CF0h   | DTC Control Data 22               | DTCD22 | XXh         |
| 2CF1h   |                                   |        | XXh         |
| 2CF2h   |                                   |        | XXh         |
| 2CF3h   |                                   |        | XXh         |
| 2CF4h   |                                   |        | XXh         |
| 2CF5h   |                                   |        | XXh         |
| 2CF6h   |                                   |        | XXh         |
| 2CF7h   |                                   |        | XXh         |
| 2CF8h   | DTC Control Data 23               | DTCD23 | XXh         |
| 2CF9h   |                                   |        | XXh         |
| 2CFAh   |                                   |        | XXh         |
| 2CFBh   |                                   |        | XXh         |
| 2CFCh   |                                   |        | XXh         |
| 2CFDh   |                                   |        | XXh         |
| 2CFEh   |                                   |        | XXh         |
| 2CFFh   |                                   |        | XXh         |
| 2D00h   |                                   |        |             |
| 2D01h   |                                   |        |             |
|         |                                   | ·      |             |
| FFDBh   | Option Function Select Register 2 | OFS2   | (Note 2)    |
| :       |                                   | 1      |             |
| FFFFh   | Option Function Select Register   | OFS    | (Note 2)    |

X: Undefined

- The blank areas are reserved and cannot be accessed by users. This register cannot be changed by a program. Use a flash programmer to write to it.

## 5. Resets

The following resets are implemented: hardware reset, power-on reset, voltage monitor 0 reset, watchdog timer reset, and software reset.

Table 5.1 lists the Reset Names and Sources.

Table 5.1 Reset Names and Sources

| Reset Name              | Source                                 |
|-------------------------|----------------------------------------|
| Hardware reset          | Input voltage of RESET pin is held "L" |
| Power-on reset          | VCC rises                              |
| Voltage monitor 0 reset | VCC falls (monitor voltage: Vdet0)     |
| Watchdog timer reset    | Underflow of watchdog timer            |
| Software reset          | Write 1 to PM03 bit in PM0 register    |



Figure 5.1 Block Diagram of Reset Circuit

Table 5.2 shows the Pin Functions while RESET Pin Level is "L", Figure 5.2 shows the CPU Register Status after Reset, Figure 5.3 shows the Reset Sequence.

Table 5.2 Pin Functions while RESET Pin Level is "L"

| Pin Name     | Pin Function |
|--------------|--------------|
| P0 to P3, P6 | Input port   |
| P4_2 to P4_7 | Input port   |
| P5_6 to P5_7 | Input port   |



Figure 5.2 CPU Register Status after Reset



Figure 5.3 Reset Sequence

## 5.1 Registers

## 5.1.1 Processor Mode Register 0 (PM0)

Address 0004h



| Bit | Symbol | Bit Name                                 | Function                                                                 | R/W |
|-----|--------|------------------------------------------|--------------------------------------------------------------------------|-----|
| b0  | _      | Reserved bits                            | Set to 0.                                                                | R/W |
| b1  | _      |                                          |                                                                          |     |
| b2  | _      |                                          |                                                                          |     |
| b3  | PM03   | Software reset bit                       | The MCU is reset when this bit is set to 1. When read, the content is 0. | R/W |
| b4  | _      | Nothing is assigned. If necessary, set t | to 0. When read, the content is 0.                                       | _   |
| b5  | _      |                                          |                                                                          |     |
| b6  | _      |                                          |                                                                          |     |
| b7  | _      |                                          |                                                                          |     |

Set the PRC1 bit in the PRCR register to 1 (write enabled) before rewriting the PM0 register.

## 5.1.2 Reset Source Determination Register (RSTFR)

Address 000Bh

| Bit         | b7 | b6 | b5 | b4 | b3  | b2  | b1  | b0  |          |
|-------------|----|----|----|----|-----|-----|-----|-----|----------|
| Symbol      | _  | _  | _  | _  | WDR | SWR | HWR | CWR |          |
| After Reset | 0  | Χ  | Х  | Χ  | 0   | 0   | Χ   | Χ   | (Note 1) |

| Bit | Symbol | Bit Name                         | Function                             | R/W |
|-----|--------|----------------------------------|--------------------------------------|-----|
| b0  | CWR    | Cold start-up/warm start-up      | 0: Cold start-up                     | R/W |
|     |        | determine flag (2, 3)            | 1: Warm start-up                     |     |
| b1  | HWR    | Hardware reset detect flag       | 0: Not detected                      | R   |
|     |        |                                  | 1: Detected                          |     |
| b2  | SWR    | Software reset detect flag       | 0: Not detected                      | R   |
|     |        |                                  | 1: Detected                          |     |
| b3  | WDR    | Watchdog timer reset detect flag | 0: Not detected                      | R   |
|     |        |                                  | 1: Detected                          |     |
| b4  | _      | Reserved bits                    | When read, the content is undefined. | R   |
| b5  | _      |                                  |                                      |     |
| b6  | _      |                                  |                                      |     |
| b7  | _      | Reserved bit                     | Set to 0.                            | R/W |

## Notes:

- 1. The CWR bit is set to 0 (cold start-up) after power-on or voltage monitor 0 reset. This bit remains unchanged at a software reset, or watchdog timer reset.
- 2. If 1 is written to the CWR bit by a program, it is set to 1. (Writing 0 does not affect this bit.)
- 3. When the VW0C0 bit in the VW0C register is set to 0 (voltage monitor 0 reset disabled), the CWR bit value is undefined.

## 5.1.3 **Option Function Select Register (OFS)**



| Bit | Symbol   | Bit Name                                  | Function                                                                                                                             | R/W |
|-----|----------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | WDTON    | Watchdog timer start select bit           | <ul><li>0: Watchdog timer automatically starts after reset.</li><li>1: Watchdog timer is stopped after reset.</li></ul>              | R/W |
| b1  | _        | Reserved bit                              | Set to 1.                                                                                                                            | R/W |
| b2  | ROMCR    | ROM code protect disable bit              | ROM code protect disabled     ROMCP1 bit enabled                                                                                     | R/W |
| b3  | ROMCP1   | ROM code protect bit                      | ROM code protect enabled     ROM code protect disabled                                                                               | R/W |
| b4  | VDSEL0   | Voltage detection 0 level select bit (2)  | b5 b4                                                                                                                                | R/W |
| b5  | VDSEL1   |                                           | 0 0: 3.80 V selected (Vdet0_3)<br>0 1: 2.85 V selected (Vdet0_2)<br>1 0: 2.35 V selected (Vdet0_1)<br>1 1: 1.90 V selected (Vdet0_0) | R/W |
| b6  | LVDAS    | Voltage detection 0 circuit start bit (3) | Voltage monitor 0 reset enabled after reset     Voltage monitor 0 reset disabled after reset                                         | R/W |
| b7  | CSPROINI | Count source protection mode              | 0: Count source protect mode enabled after reset                                                                                     | R/W |
|     |          | after reset select bit                    | 1: Count source protect mode disabled after reset                                                                                    |     |

## Notes:

- 1. If the block including the OFS register is erased, the OFS register value is set to FFh.
- 2. The same level of the voltage detection 0 level selected by bits VDSEL0 and VDESL1 is set in both functions of voltage monitor 0 reset and power-on reset.
- 3. To use power-on reset, set the LVDAS bit to 0 (voltage monitor 0 reset enabled after reset).

The OFS register is allocated in the flash memory. Write to this register with a program. After writing, do not write additions to this register.

## LVDAS Bit (Voltage Detection 0 Circuit Start Bit)

The Vdet0 voltage to be monitored by the voltage detection 0 circuit is selected by bits VDSEL0 and VDSEL1.

## 5.1.4 **Option Function Select Register 2 (OFS2)**

Address 0FFDBh

| Bit           | b7 | b6 | b5 | b4 | b3      | b2      | b1      | b0      |          |
|---------------|----|----|----|----|---------|---------|---------|---------|----------|
| Symbol        | _  | _  | _  | _  | WDTRCS1 | WDTRCS0 | WDTUFS1 | WDTUFS0 |          |
| When shipping | 1  | 1  | 1  | 1  | 1       | 1       | 1       | 1       | (Note 1) |

| Bit      | Symbol             | Bit Name                                              | Function                                               | R/W        |
|----------|--------------------|-------------------------------------------------------|--------------------------------------------------------|------------|
| b0<br>b1 | WDTUFS0<br>WDTUFS1 | Watchdog timer underflow period set bit               | 0 0: 03FFh<br>0 1: 0FFFh<br>1 0: 1FFFh<br>1 1: 3FFFh   | R/W<br>R/W |
| b2<br>b3 | WDTRCS0<br>WDTRCS1 | Watchdog timer refresh acknowledgement period set bit | b3 b2<br>0 0: 25%<br>0 1: 50%<br>1 0: 75%<br>1 1: 100% | R/W<br>R/W |
| b4       | _                  | Reserved bits                                         | Set to 1.                                              | R/W        |
| b5       | _                  |                                                       |                                                        |            |
| b6       | _                  |                                                       |                                                        |            |
| b7       |                    |                                                       |                                                        |            |

The OFS2 register is located on the flash memory. Write to this register with a program. After writing, do not write additions to this register.

## **Bits WDTRCS0 and WDTRCS1** (Watchdog Timer Refresh Acknowledgement Period Set Bit)

Assuming that the period from when the watchdog timer starts counting until it underflows is 100%, the refresh acknowledgement period for the watchdog timer can be selected.

For details, refer to 14.3.1.1 Refresh Acknowledgment Period.

<sup>1.</sup> If the block including the OFS2 register is erased, the OFS2 register value is set to FFh.

### 5.2 **Hardware Reset**

A reset is applied using the RESET pin. When an "L" signal is applied to the RESET pin while the supply voltage meets the recommended operating conditions, pins, CPU, and SFRs are all reset (refer to Table 5.2 Pin Functions while RESET Pin Level is "L"). When the input level applied to the RESET pin changes from "L" to "H", a program is executed beginning with the address indicated by the reset vector. After reset, the low-speed on-chip oscillator clock with no division is automatically selected as the CPU clock.

Refer to **4. Special Function Registers (SFRs)** for the states of the SFRs after reset.

The internal RAM is not reset. If the RESET pin is pulled "L" while writing to the internal RAM is in progress, the contents of internal RAM will be undefined.

Figure 5.4 shows an Example of Hardware Reset Circuit and Operation and Figure 5.5 shows an Example of Hardware Reset Circuit (Usage Example of External Supply Voltage Detection Circuit) and Operation.

### 5.2.1 When Power Supply is Stable

- (1) Apply "L" to the  $\overline{RESET}$  pin.
- (2) Wait for 10 µs.
- (3) Apply "H" to the  $\overline{RESET}$  pin.

### 5.2.2 Power On

- (1) Apply "L" to the  $\overline{RESET}$  pin.
- (2) Let the supply voltage increase until it meets the recommended operating conditions.
- (3) Wait for td(P-R) or more to allow the internal power supply to stabilize (refer to 34. Electrical Characteristics).
- (4) Wait for  $10 \mu s$ .
- (5) Apply "H" to the  $\overline{RESET}$  pin.



Figure 5.4 **Example of Hardware Reset Circuit and Operation** 



Example of Hardware Reset Circuit (Usage Example of External Supply Voltage Figure 5.5 **Detection Circuit) and Operation** 

### 5.3 **Power-On Reset Function**

When the RESET pin is connected to the VCC pin via a pull-up resistor, and the VCC pin voltage level rises while the rise gradient is trth or more, the power-on reset function is enabled and the MCU resets its pins, CPU, and SFR. When a capacitor is connected to the  $\overline{RESET}$  pin, too, always keep the voltage to the  $\overline{RESET}$  pin 0.8VCC or more. When the input voltage to the VCC pin reaches the Vdet0 level or above, the low-speed on-chip oscillator clock starts counting. When the low-speed on-chip oscillator clock count reaches 8, the internal reset signal is held "H" and the MCU enters the reset sequence (refer to Figure 5.3). The low-speed on-chip oscillator clock with no division is automatically selected as the CPU clock after reset.

Refer to 4. Special Function Registers (SFRs) for the states of the SFR after power-on reset.

After power-on reset, voltage monitor 0 reset is enabled when the LVDAS bit in the OFS register is set to 0 (voltage monitor 0 reset enabled after reset).

Figure 5.6 shows an Example of Power-On Reset Circuit and Operation.



register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1.

Figure 5.6 **Example of Power-On Reset Circuit and Operation** 

## 5.4 Voltage Monitor 0 Reset

A reset is applied using the on-chip voltage detection 0 circuit. The voltage detection 0 circuit monitors the input voltage to the VCC pin. The voltage to monitor is Vdet0. The Vdet0 voltage detection level can be changed by the settings of bits VDSEL0 to VDSEL1 in the OFS register.

When the input voltage to the VCC pin reaches the Vdet0 level or below, the pins, CPU, and SFR are reset.

When the input voltage to the VCC pin reaches the Vdet0 level or above, the low-speed on-chip oscillator clock start counting. When the low-speed on-chip oscillator clock count reaches 8, the internal reset signal is held "H" and the MCU enters the reset sequence (refer to Figure 5.3). The low-speed on-chip oscillator clock with no division is automatically selected as the CPU clock after reset.

The LVDAS bit in the OFS register can be used to select whether voltage monitor 0 reset is enabled or disabled after a reset. The setting of the LVDAS bit is enabled at all resets.

To use the power-on reset function, enable voltage monitor 0 reset by setting the LVDAS bit in the OFS register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1

Bits VDSEL0 to VDSEL1 and LVDAS cannot be changed by a program. To set these bits, write values to b4 to b6 of address 0FFFFh using a flash programmer.

Refer to **5.1.3 Option Function Select Register (OFS)** for details of the OFS register.

Refer to 4. Special Function Registers (SFRs) for the status of the SFR after voltage monitor 0 reset.

The internal RAM is not reset. When the input voltage to the VCC pin reaches the Vdet0 level or below while writing to the internal RAM is in progress, the contents of internal RAM are undefined.

Refer to **6. Voltage Detection Circuit** for details of voltage monitor 0 reset.

Figure 5.7 shows an Example of Voltage Monitor 0 Reset Circuit and Operation.



## Notes:

- 1. When using the voltage monitor 0 digital filter, ensure that the voltage is within the MCU operation voltage range (1.8 V or above) during the sampling time.
- 2. The sampling clock can be selected. Refer to 6. Voltage Detection Circuit for details.
- 3. Vdet0 indicates the voltage detection level of the voltage detection 0 circuit. Refer to 6. Voltage Detection Circuit for details.
- 4. Refer to 34. Electrical Characteristics.
- 5. To use the power-on reset function, enable voltage monitor 0 reset by setting the LVDAS bit in the OFS register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1.

Figure 5.7 Example of Voltage Monitor 0 Reset Circuit and Operation

## 5.5 Watchdog Timer Reset

When the PM12 bit in the PM1 register is set to 1 (reset when watchdog timer underflows), the MCU resets its pins, CPU, and SFR if the watchdog timer underflows. Then the program beginning with the address indicated by the reset vector is executed. After reset, the low-speed on-chip oscillator clock with no division is automatically selected as the CPU clock.

Refer to 4. Special Function Registers (SFRs) for the states of the SFRs after watchdog timer reset.

The internal RAM is not reset. When the watchdog timer underflows, the contents of internal RAM are undefined. The underflow period and refresh acknowledge period for the watchdog timer can be set by bits WDTUFS0 to WDTUFS1 and bits WDTRCS0 to WDTRCS1 in the OFS2 register, respectively.

Refer to 14. Watchdog Timer for details of the watchdog timer.

## 5.6 Software Reset

When the PM03 bit in the PM0 register is set to 1 (MCU reset), the MCU resets its pins, CPU, and SFR. The program beginning with the address indicated by the reset vector is executed. After reset, the low-speed on-chip oscillator clock with no division is automatically selected for the CPU clock.

Refer to **4. Special Function Registers (SFRs)** for the states of the SFRs after software reset. The internal RAM is not reset.

## 5.7 **Cold Start-Up/Warm Start-Up Determination Function**

The cold start-up/warm start-up determination function uses the CWR bit in the RSTFR register to determine cold start-up (reset process) at power-on and warm start-up (reset process) when a reset occurred during operation. The CWR bit is set to 0 (cold start-up) at power-on and also set to 0 at a voltage monitor 0 reset. If 1 is written to the CWR bit by a program, it is set to 1. This bit remains unchanged at a software reset, or watchdog timer reset. The cold start-up/warm stat-up determination function uses voltage monitor 0 reset.

To set the bits associated with voltage monitor 0 reset, follow Table 6.3 Procedure for Setting Bits Associated with Voltage Monitor 0 Reset.

Figure 5.8 shows an Operating Example of Cold Start-Up/Warm Start-Up Function



Operating Example of Cold Start-Up/Warm Start-Up Function Figure 5.8

### 5.8 **Reset Source Determination Function**

The RSTFR register can be used to detect whether a hardware reset, software reset, or watchdog timer reset has

If a hardware reset occurs, the HWR bit is set to 1 (detected). If a software reset occurs, the SWR bit is set to 1 (detected). If a watchdog timer reset occurs, the WDR bit is set to 1 (detected).

## **Voltage Detection Circuit** 6.

The voltage detection circuit monitors the voltage input to the VCC pin. This circuit can be used to monitor the VCC input voltage by a program.

### 6.1 Overview

The detection voltage of voltage detection 0 can be selected among four levels using the OFS register. The detection voltage of voltage detection 1 can be selected among 16 levels using the VD1LS register. As a detection target, the voltage input to VCC and the LVCMP2 pin can be switched for voltage detection 2 only. The voltage monitor 0 reset, and voltage monitor 1 interrupt and voltage monitor 2 interrupt can also be used. Note that voltage monitor 1 and voltage monitor 2 share the voltage detection circuit with comparator A1 and comparator A2. Either voltage monitor 1 and voltage monitor 2 or comparator A1 and comparator A2 can be selected.

Table 6.1 **Voltage Detection Circuit Specifications** 

| Item                 |                          | Voltage Monitor 0                                                 | Voltage Monitor 1                                          | Voltage Monitor 2                                                                                                                      |
|----------------------|--------------------------|-------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| VCC<br>monitor       | Voltage to monitor       | Vdet0                                                             | Vdet1                                                      | Vdet2                                                                                                                                  |
|                      | Detection target         | Whether passing through Vdet0 by falling                          | Whether passing through Vdet1 by rising or falling         | Whether passing through Vdet2 by rising or falling                                                                                     |
|                      |                          |                                                                   |                                                            | The input voltage to VCC and the LVCMP2 pin can be switched by the VCA24 bit in the VCA2 register.                                     |
|                      | Detection<br>voltage     | Selectable among<br>4 levels using the OFS<br>register.           | Selectable among<br>16 levels using the VD1LS<br>register. | The detection voltage level varies depending on when VCC is selected or when LVCMP2 is selected. Each value is set as the fixed level. |
|                      | Monitor                  | None                                                              | The VW1C3 bit in the VW1C register                         | The VCA13 bit in the VCA1 register                                                                                                     |
|                      |                          |                                                                   | Whether VCC is higher or lower than Vdet1                  | Whether VCC or LVCMP2 input voltage is higher or lower than Vdet2                                                                      |
| Process at           | Reset                    | Voltage monitor 0 reset                                           | None                                                       | None                                                                                                                                   |
| voltage<br>detection |                          | Reset at Vdet0 > VCC;<br>CPU operation restarts<br>at VCC > Vdet0 |                                                            |                                                                                                                                        |
|                      | Interrupts               | None                                                              | Voltage monitor 1 interrupt                                | Voltage monitor 2 interrupt                                                                                                            |
|                      |                          |                                                                   | Non-maskable or maskable selectable                        | Non-maskable or maskable selectable                                                                                                    |
|                      |                          |                                                                   | Interrupt request at: Vdet1 > VCC and/or VCC > Vdet1       | Interrupt request at: Vdet2 > VCC (LVCMP2) and/or VCC (LVCMP2) > Vdet2                                                                 |
| Digital filter       | Switching enable/disable | Supported                                                         | Supported                                                  | Supported                                                                                                                              |
|                      | Sampling time            | (fOCO-S divided by n) × 4 n: 1, 2, 4, and 8                       | (fOCO-S divided by n) × 2<br>n: 1, 2, 4, and 8             | (fOCO-S divided by n) × 2<br>n: 1, 2, 4, and 8                                                                                         |



Figure 6.1 Voltage Detection Circuit Block Diagram

Table 6.2 Pin Configuration of Voltage Detection Circuit

| Pin Name | I/O   | Function                                             |  |
|----------|-------|------------------------------------------------------|--|
| LVCMP2   | Input | Detection target voltage pin for voltage detection 2 |  |



**Block Diagram of Voltage Monitor 0 Reset Generation Circuit** Figure 6.2



Figure 6.3 **Block Diagram of Voltage Monitor 1 Interrupt Generation Circuit** 



**Block Diagram of Voltage Monitor 2 Interrupt Generation Circuit** Figure 6.4

### Registers 6.2

### **Voltage Monitor Circuit/Comparator A Control Register (CMPA)** 6.2.1

| Address     | 0030h   |    |         |         |       |       |        |        |
|-------------|---------|----|---------|---------|-------|-------|--------|--------|
| Bit         | b7      | b6 | b5      | b4      | b3    | b2    | b1     | b0     |
| Symbol      | COMPSEL | _  | IRQ2SEL | IRQ1SEL | CM2OE | CM10E | CM2POR | CM1POR |
| After Reset | 0       | 0  | 0       | 0       | 0     | 0     | 0      | 0      |

| Bit | Symbol  | Bit Name                                                         | Function                                                                                                                                                          | R/W |
|-----|---------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | CM1POR  | LVCOUT1 output polarity select bit                               | Non-inverted comparator A1 comparison result is output to LVCOUT1.     Inverted comparator A1 comparison result is output to LVCOUT1.                             | R/W |
| b1  | CM2POR  | LVCOUT2 output polarity select bit                               | <ul><li>0: Non-inverted Comparator A2 comparison result is output to LVCOUT2.</li><li>1: Inverted comparator A2 comparison result is output to LVCOUT2.</li></ul> | R/W |
| b2  | CM1OE   | LVCOUT1 output enable bit                                        | O: Output disabled     Output enabled                                                                                                                             | R/W |
| b3  | CM2OE   | LVCOUT2 output enable bit                                        | 0: Output disabled<br>1: Output enabled                                                                                                                           | R/W |
| b4  | IRQ1SEL | Voltage monitor 1/comparator A1 interrupt type select bit        | Non-maskable interrupt     Maskable interrupt                                                                                                                     | R/W |
| b5  | IRQ2SEL | Voltage monitor 2/comparator A2 interrupt type select bit        | Non-maskable interrupt     Maskable interrupt                                                                                                                     | R/W |
| b6  | _       | Reserved bit                                                     | Set to 0.                                                                                                                                                         | R/W |
| b7  | COMPSEL | Voltage monitor/comparator A interrupt type selection enable bit | Bits IRQ1SEL and IRQ2SEL disabled     Bits IRQ1SEL and IRQ2SEL enabled                                                                                            | R/W |

#### **Voltage Monitor Circuit Edge Select Register (VCAC)** 6.2.2

| Address     | 0031h |    |    |    |    |       |       |    |   |
|-------------|-------|----|----|----|----|-------|-------|----|---|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2    | b1    | b0 |   |
| Symbol      | _     | _  | _  | _  | _  | VCAC2 | VCAC1 | _  | 1 |
| After Reset | 0     | 0  | 0  | 0  | 0  | 0     | 0     | 0  | _ |

| Bit | Symbol | Bit Name                                      | Function                     | R/W |
|-----|--------|-----------------------------------------------|------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set to 0.  | When read, the content is 0. | _   |
| b1  | VCAC1  | Voltage monitor 1 circuit edge select bit (1) | 0: One edge<br>1: Both edges | R/W |
| b2  | VCAC2  | Voltage monitor 2 circuit edge select bit (2) | 0: One edge<br>1: Both edges | R/W |
| b3  | _      | Nothing is assigned. If necessary, set to 0.  | When read, the content is 0. | _   |
| b4  | _      |                                               |                              |     |
| b5  | _      |                                               |                              |     |
| b6  | _      |                                               |                              |     |
| b7  | _      |                                               |                              |     |

### Notes:

- 1. When the VCA1 bit is set tot 0 (one edge), the VW1C7 bit in the VW1C register is enabled. Set the VW1C7 bit after setting the VCAC1 bit to 0.
- 2. When the VCA2 bit is set tot 0 (one edge), the VW2C7 bit in the VW2C register is enabled. Set the VW2C7 bit after setting the VCAC2 bit to 0.

#### 6.2.3 **Voltage Detect Register (VCA1)**

Address 0033h

| Bit         | b7 | b6 | b5 | b4 | b3    | b2 | b1 | b0 |
|-------------|----|----|----|----|-------|----|----|----|
| Symbol      | _  | _  | _  | _  | VCA13 | _  | _  | _  |
| After Reset | 0  | 0  | 0  | 0  | 1     | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                    | Function                                                                    | R/W |
|-----|--------|---------------------------------------------|-----------------------------------------------------------------------------|-----|
| b0  | _      | Reserved bits                               | Set to 0.                                                                   | R/W |
| b1  | _      |                                             |                                                                             |     |
| b2  | _      |                                             |                                                                             |     |
| b3  | VCA13  | Voltage detection 2 signal monitor flag (1) | 0: VCC < Vdet2<br>1: VCC ≥ Vdet2<br>or voltage detection 2 circuit disabled | R   |
| b4  | _      | Reserved bits                               | Set to 0.                                                                   | R/W |
| b5  | _      |                                             |                                                                             |     |
| b6  | _      |                                             |                                                                             |     |
| b7  | _      |                                             |                                                                             |     |

1. When the VCA27 bit in the VCA2 register is set to 1 (voltage detection 2 circuit enabled), the VCA13 bit is

When the VCA27 bit in the VCA2 register is set to 0 (voltage detection 2 circuit disabled), the VCA13 bit is set to 1 (VCC  $\geq$  Vdet2).

#### **Voltage Detect Register 2 (VCA2)** 6.2.4

| Address                                                    | 0034h                                                      |       |       |       |       |       |       |       |  |
|------------------------------------------------------------|------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--|
| Bit                                                        | b7                                                         | b6    | b5    | b4    | b3    | b2    | b1    | b0    |  |
| Symbol                                                     | VCA27                                                      | VCA26 | VCA25 | VCA24 | VCA23 | VCA22 | VCA21 | VCA20 |  |
| After Reset                                                | After Reset The LVDAS bit in the OFS register is set to 1. |       |       |       |       |       |       |       |  |
|                                                            | 0                                                          | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |
| After Reset The LVDAS bit in the OFS register is set to 0. |                                                            |       |       |       |       |       |       |       |  |
|                                                            | 0                                                          | 0     | 1     | 0     | 0     | 0     | 0     | 0     |  |

| Bit | Symbol | Bit Name                           | Function                                              | R/W |
|-----|--------|------------------------------------|-------------------------------------------------------|-----|
| b0  | VCA20  | Internal power low consumption     | 0: Low consumption disabled                           | R/W |
|     |        | enable bit (1)                     | 1: Low consumption enabled (2)                        |     |
| b1  | VCA21  | Comparator A1 reference voltage    | 0: Internal reference voltage                         | R/W |
|     |        | input select bit                   | 1: LVREF pin input voltage                            |     |
| b2  | VCA22  | LVCMP1 comparison voltage          | 0: Supply voltage (VCC)                               | R/W |
|     |        | external input select bit          | 1: LVCMP1 pin input voltage                           |     |
| b3  | VCA23  | Comparator A2 reference voltage    | 0: Internal reference voltage                         | R/W |
|     |        | input select bit                   | 1: LVREF pin input voltage                            |     |
| b4  | VCA24  | LVCMP2 comparison voltage          | 0: Supply voltage (VCC) (Vdet2_0)                     | R/W |
|     |        | external input select bit          | 1: LVCMP2 pin input voltage (Vdet2_EXT)               |     |
| b5  | VCA25  | Voltage detection 0 enable bit (3) | 0: Voltage detection 0 circuit disabled               | R/W |
|     |        |                                    | 1: Voltage detection 0 circuit enabled                |     |
| b6  | VCA26  | Voltage detection 1/comparator A1  | 0: Voltage detection 1/comparator A1 circuit disabled | R/W |
|     |        | enable bit (4)                     | 1: Voltage detection 1/comparator A1 circuit enabled  |     |
| b7  | VCA27  | Voltage detection 2/comparator A2  | 0: Voltage detection 2/comparator A2 circuit disabled | R/W |
|     |        | enable bit <sup>(5)</sup>          | 1: Voltage detection 2/comparator A2 circuit enabled  |     |

### Notes:

- 1. Use the VCA20 bit only when the MCU enters wait mode. To set the VCA20 bit, follow the procedure shown in Figure 9.4 Procedure for Reducing Internal Power Consumption Using VCA20 bit.
- 2. When the VCA20 bit is set to 1 (low consumption enabled), do not set the CM10 bit in the CM1 register to 1 (stop mode).
- 3. To use voltage monitor 0 reset, set the VCA25 bit to 1.
  - After the VCA25 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection circuit starts operation.
- 4. To use the voltage detection 1/comparator A1 interrupt or the VW1C3 bit in the VW1C register, set the VCA26 bit to 1.
  - After the VCA26 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection 1/comparator A1 circuit starts operation.
- 5. To use the voltage detection 2/comparator A2 interrupt or the VCAC13 bit in the VCA1 register, set the VCA27 bit to 1.
  - After the VCA27 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection 2/comparator A2 circuit starts operation.

Set the PRC3 bit in the PRCR register to 1 (write enabled) before rewriting the VCA2 register.

# 6.2.5 Voltage Detection 1 Level Select Register (VD1LS)



| Bit | Symbol | Bit Name                                   | Function                                               | R/W   |
|-----|--------|--------------------------------------------|--------------------------------------------------------|-------|
| b0  | VD1S0  | Voltage detection 1 level select bit       | b3 b2 b1 b0                                            | R/W   |
| b1  | VD1S1  | (Reference voltage when the voltage falls) | 0 0 0 0: 2.20 V (Vdet1_0)<br>0 0 0 1: 2.35 V (Vdet1_1) | R/W   |
| b2  | VD1S2  |                                            | 0 0 1 1: 2:33 V (Vdet1_1)<br>0 0 1 0: 2:50 V (Vdet1_2) | R/W   |
| b3  | VD1S3  |                                            | 0 0 1 1: 2.65 V (Vdet1_3)                              | R/W   |
|     |        |                                            | 0 1 0 0: 2.80 V (Vdet1_4)                              |       |
|     |        |                                            | 0 1 0 1: 2.95 V (Vdet1_5)                              |       |
|     |        |                                            | 0 1 1 0: 3.10 V (Vdet1_6)                              |       |
|     |        |                                            | 0 1 1 1: 3.25 V (Vdet1_7)                              |       |
|     |        |                                            | 1 0 0 0: 3.40 V (Vdet1_8)                              |       |
|     |        |                                            | 1 0 0 1: 3.55 V (Vdet1_9)                              |       |
|     |        |                                            | 1 0 1 0: 3.70 V (Vdet1_A)                              |       |
|     |        |                                            | 1 0 1 1: 3.85 V (Vdet1_B)                              |       |
|     |        |                                            | 1 1 0 0: 4.00 V (Vdet1_C)                              |       |
|     |        |                                            | 1 1 0 1: 4.15 V (Vdet1_D)                              |       |
|     |        |                                            | 1 1 1 0: 4.30 V (Vdet1_E)                              |       |
|     |        |                                            | 1 1 1 1: 4.45 V (Vdet1_F)                              | D 444 |
| b4  |        | Reserved bits                              | Set to 0.                                              | R/W   |
| b5  | _      |                                            |                                                        | R/W   |
| b6  | _      |                                            |                                                        | R/W   |
| b7  | _      |                                            |                                                        | R/W   |

Set the PRC3 bit in the PRCR register to 1 (write enabled) before rewriting the VD1LS register.

#### **Voltage Monitor 0 Circuit Control Register (VW0C)** 6.2.6

| Address                                                    | 0038h    |              |           |               |    |    |       |       |
|------------------------------------------------------------|----------|--------------|-----------|---------------|----|----|-------|-------|
| Bit                                                        | b7       | b6           | b5        | b4            | b3 | b2 | b1    | b0    |
| Symbol                                                     | _        | _            | VW0F1     | VW0F0         | _  | _  | VW0C1 | VW0C0 |
| After Reset                                                | The LVDA | S bit in the | OFS regis | ter is set to | 1. |    |       |       |
|                                                            | 1        | 1            | 0         | 0             | Χ  | 0  | 1     | 0     |
| After Reset The LVDAS bit in the OFS register is set to 0. |          |              |           |               |    |    |       |       |
|                                                            | 1        | 1            | 0         | 0             | Χ  | 0  | 1     | 1     |

| Bit | Symbol | Bit Name                                       | Function                             | R/W |
|-----|--------|------------------------------------------------|--------------------------------------|-----|
| b0  | VW0C0  | Voltage monitor 0 reset enable bit (1)         | 0: Disabled                          | R/W |
|     |        |                                                | 1: Enabled                           |     |
| b1  | VW0C1  | Voltage monitor 0 digital filter disabled mode | 0: Digital filter enabled mode       | R/W |
|     |        | select bit                                     | (digital filter circuit enabled)     |     |
|     |        |                                                | 1: Digital filter disabled mode      |     |
|     |        |                                                | (digital filter circuit disabled)    |     |
| b2  | _      | Reserved bit                                   | Set to 0.                            | R/W |
| b3  | _      | Reserved bit                                   | When read, the content is undefined. | R   |
| b4  | VW0F0  | Sampling clock select bit                      | b5 b4                                | R/W |
| b5  | VW0F1  |                                                | 0 0: fOCO-S divided by 1             | R/W |
|     |        |                                                | 0 1: fOCO-S divided by 2             |     |
|     |        |                                                | 1 0: fOCO-S divided by 4             |     |
|     |        |                                                | 1 1: fOCO-S divided by 8             |     |
| b6  | _      | Reserved bits                                  | Set to 1.                            | R/W |
| b7  | _      |                                                |                                      | R/W |

### Note:

1. The VW0C0 bit is enabled when the VCA25 bit in the VCA2 register is set to 1 (voltage detection 0 circuit enabled). Set the VW0C0 bit to 0 (disabled) when the VCA25 bit in the VCA2 register is set to 0 (voltage detection 0 circuit disabled). To set the VW0C0 bit to 1 (enabled), follow the procedure in Table 6.3 Procedure for Setting Bits Associated with Voltage Monitor 0 Reset.

Set the PRC3 bit in the PRCR register to 1 (write enabled) before writing the VW0C register.

#### 6.2.7 **Voltage Monitor 1 Circuit Control Register (VW1C)**



| Bit      | Symbol         | Bit Name                                                                   | Function                                                                                                                               | R/W        |
|----------|----------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0       | VW1C0          | Voltage monitor 1 reset enable bit (1)                                     | 0: Disabled<br>1: Enabled                                                                                                              | R/W        |
| b1       | VW1C1          | Voltage monitor 0 digital filter<br>disable mode select bit <sup>(2)</sup> | Digital filter enabled mode     (digital filter circuit enabled)     Digital filter disable mode     (digital filter circuit disabled) | R/W        |
| b2       | VW1C2          | Voltage change detection flag (3, 4)                                       | 0: Not detected 1: Vdet1 passing detected                                                                                              | R/W        |
| b3       | VW1C3          | Voltage detection 1 signal monitor flag (3)                                | 0: VCC < Vdet1 1: VCC ≥ Vdet1 or voltage detection 1 circuit disabled                                                                  | R          |
| b4<br>b5 | VW1F0<br>VW1F1 | Sampling clock select bit                                                  | 0 0: fOCO-S divided by 1<br>0 1: fOCO-S divided by 2<br>1 0: fOCO-S divided by 4<br>1 1: fOCO-S divided by 8                           | R/W<br>R/W |
| b6       | _              | Reserved bit                                                               | Set to 1.                                                                                                                              | R/W        |
| b7       | VW1C7          | Voltage monitor 1 reset<br>generation condition select bit <sup>(5)</sup>  | 0: When VCC reaches Vdet1 or above. 1: When VCC reaches Vdet1 or below.                                                                | R/W        |

### Notes:

- 1. The VW1C0 is enabled when the VCA26 bit in the VCA2 register is set to 1 (voltage detection 1 circuit enabled). Set the VW1C0 bit to 0 (disabled) when the VCA26 bit is set to 0 (voltage detection 1 circuit disabled). To set the VW0C0 bit to 1 (enabled), follow the procedure shown in Table 6.4 Procedure for Setting Bits Associated with Voltage Monitor 1 Interrupt.
- 2. To use the voltage monitor 1 interrupt to exit stop mode and to return again, write 0 and then 1 to the VW1C1 bit.
- 3. Bits VW1C2 and VW1C3 are enabled when the VCA26 bit in the VCA2 register is set to 1(voltage detection 1 circuit enabled).
- 4. Set the VW1C2 bit to 0 by a program. When 0 is written by a program, this bit is set to 0 (and remains unchanged even if 1 is written to it).
- 5. The VW1C7 bit is enabled when the VCAC1 bit in the VCAC register is set to 0 (one edge). After setting the VCAC1 bit to 0, set the VW1C7 bit.

Set the PRC3 bit in the PRCR register to 1 (write enabled) before writing the VW1C register. Rewriting the VW1C register may set the VW1C2 bit to 1. Set the VW1C2 bit to 0 after rewriting the VW1C register.

#### **Voltage Monitor 2 Circuit Control Register (VW2C)** 6.2.8

| Address 003Ah |       |    |       |       |       |       |       |       |
|---------------|-------|----|-------|-------|-------|-------|-------|-------|
| Bit           | b7    | b6 | b5    | b4    | b3    | b2    | b1    | b0    |
| Symbol        | VW2C7 | _  | VW2F1 | VW2F0 | VW2C3 | VW2C2 | VW2C1 | VW2C0 |
| After Reset   | 1     | 0  | 0     | 0     | 0     | 0     | 1     | 0     |

| Bit      | Symbol         | Bit Name                                                                   | Function                                                                                                                         | R/W        |
|----------|----------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|
| b0       | VW2C0          | Voltage monitor 2 interrupt enable bit (1)                                 | 0: Disabled<br>1: Enabled                                                                                                        | R/W        |
| b1       | VW2C1          | Voltage monitor 2 digital filter<br>disable mode select bit <sup>(2)</sup> | O: Digital filter enable mode (digital filter circuit enabled)  1: Digital filter disable mode (digital filter circuit disabled) | R/W        |
| b2       | VW2C2          | Voltage change detection flag (3, 4)                                       | Not detected     Vdet2 passing detected                                                                                          | R/W        |
| b3       | VW2C3          | WDT detection monitor flag (4)                                             | 0: Not detected 1: Detected                                                                                                      | R/W        |
| b4<br>b5 | VW2F0<br>VW2F1 | Sampling clock select bit                                                  | 0 0: fOCO-S divided by 1<br>0 1: fOCO-S divided by 2<br>1 0: fOCO-S divided by 4<br>1 1: fOCO-S divided by 8                     | R/W<br>R/W |
| b6       | _              | Reserved bit                                                               | Set to 0.                                                                                                                        | R/W        |
| b7       | VW2C7          | Voltage monitor 2 interrupt generation condition select bit <sup>(5)</sup> | O: When VCC or LVCMP2 reaches Vdet2 or above.  1: When VCC or LVCMP2 reaches Vdet2 or below.                                     | R/W        |

### Notes:

- 1. The VW2C0 is enabled when the VCA27 bit in the VCA2 register is set to 1 (voltage detection 2 circuit enabled). Set the VW2C0 bit to 0 (disabled) when the VCA27 bit is set to 0 (voltage detection 2 circuit disabled). To set the VW2C0 bit to 1 (enabled), follow the procedure shown in Table 6.5 Procedure for Setting Bits Associated with Voltage Monitor 2 Interrupt.
- 2. To use the voltage monitor 2 interrupt to exit stop mode and to return again, write 0 and then 1 to the VW2C1 bit.
- 3. The VW2C2 bit is enabled when the VCA27 bit in the VCA2 register is set to 1 (voltage detection 2 circuit
- 4. Set this bit to 0 by a program. When 0 is written by a program, this bit is set to 0 (and remains unchanged even if 1 is written to it).
- 5. The VW2C7 bit is enabled when the VCAC2 bit in the VCAC register is set to 0 (one edge). After setting the VCAC2 bit to 1, set the VW2C7 bit.

Set the PRC3 bit in the PRCR register to 1 (write enabled) before rewriting the VW2C register. Rewriting the VW2C register may set the VW2C2 bit to 1. After rewriting this register, set the VW2C2 bit to 0.

## 6.2.9 Option Function Select Register (OFS)



| Bit | Symbol   | Bit Name                                  | Function                                                                                                                             | R/W |
|-----|----------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | WDTON    | Watchdog timer start select bit           | <ul><li>0: Watchdog timer automatically starts after reset.</li><li>1: Watchdog timer is stopped after reset.</li></ul>              | R/W |
| b1  | _        | Reserved bit                              | Set to 1.                                                                                                                            | R/W |
| b2  | ROMCR    | ROM code protect disable bit              | ROM code protect disabled     ROMCP1 bit enabled                                                                                     | R/W |
| b3  | ROMCP1   | ROM code protect bit                      | ROM code protect enabled     ROM code protect disabled                                                                               | R/W |
| b4  | VDSEL0   | Voltage detection 0 level select bit (2)  | b5 b4                                                                                                                                | R/W |
| b5  | VDSEL1   |                                           | 0 0: 3.80 V selected (Vdet0_3)<br>0 1: 2.85 V selected (Vdet0_2)<br>1 0: 2.35 V selected (Vdet0_1)<br>1 1: 1.90 V selected (Vdet0_0) | R/W |
| b6  | LVDAS    | Voltage detection 0 circuit start bit (3) | Voltage monitor 0 reset enabled after reset     Voltage monitor 0 reset disabled after reset                                         | R/W |
| b7  | CSPROINI | Count source protection mode              | 0: Count source protect mode enabled after reset                                                                                     | R/W |
|     |          | after reset select bit                    | 1: Count source protect mode disabled after reset                                                                                    |     |

## Notes:

- 1. If the block including the OFS register is erased, the OFS register value is set to FFh.
- 2. The same level of the voltage detection 0 level selected by bits VDSEL0 and VDESL1 is set in both functions of voltage monitor 0 reset and power-on reset.
- 3. To use power-on reset, set the LVDAS bit to 0 (voltage monitor 0 reset enabled after reset).

The OFS register is allocated in the flash memory. Write to this register with a program. After writing, do not write additions to this register.

## LVDAS Bit (Voltage Detection 0 Circuit Start Bit)

The Vdet0 voltage to be monitored by the voltage detection 0 circuit is selected by bits VDSEL0 and VDSEL1.

## 6.3 VCC Input Voltage

## 6.3.1 Monitoring Vdet0

Vdet0 cannot be monitored.

## 6.3.2 Monitoring Vdet1

Once the following settings are made, the comparison result of voltage monitor 1 can be monitored by the VW1C3 bit in the VW1C register after td(E-A) has elapsed (refer to **34. Electrical Characteristics**).

- (1) Set bits VD1S3 to VD1S0 in the VD1LS register (voltage detection 1 detection voltage).
- (2) Set the VCA21 bit in the VCA2 register to 0 (internal reference voltage).
- (3) Set the VCA22 bit in the VCA2 register to 0 (VCC voltage).
- (4) Set the VCA26 bit in the VCA2 register to 1 (voltage detection 1 circuit enabled).

## 6.3.3 Monitoring Vdet2

Once the following settings are made, the comparison result of voltage monitor 2 can be monitored by the VCA13 bit in the VCA1 register after td(E-A) has elapsed (refer to **34. Electrical Characteristics**).

- (1) Set the VCA23 bit in the VCA2 register to 0 (internal reference voltage).
- (2) Set the VCA24 bit in the VCA2 register to 0 (VCC voltage), or 1 (LVCMP2 pin input voltage).
- (3) Set the VCA27 bit in the VCA2 register to 1 (voltage detection 2 circuit enabled).

#### 6.4 **Voltage Monitor 0 Reset**

Table 6.3 lists the Procedure for Setting Bits Associated with Voltage Monitor 0 Reset and Figure 6.5 shows an Operating Example of Voltage Monitor 0 Reset.

To use the voltage monitor 0 reset to exit stop mode, set the VW0C1 bit in the VW0C register to 1 (digital filter disabled).

Table 6.3 Procedure for Setting Bits Associated with Voltage Monitor 0 Reset

| Step  | When Using Digital Filter                                                                     | When Using No Digital Filter                                           |  |  |  |
|-------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--|--|--|
| 1     | Set the VCA25 bit in the VCA2 register to 1 (vol                                              | tage detection 0 circuit enabled).                                     |  |  |  |
| 2     | Wait for td(E-A).                                                                             |                                                                        |  |  |  |
| 3     | Select the sampling clock of the digital filter by bits VW0F0 and VW0F1 in the VW0C register. | Set the VW0C7 bit in the VW0C register to 1.                           |  |  |  |
| 4 (1) | Set the VW0C1 bit in the VW0C register to 0 (digital filter enabled).                         | Set the VW0C1 bit in the VW0C register to 1 (digital filter disabled). |  |  |  |
| 5     | Set the VW0C2 bit in the VW0C register to 0.                                                  |                                                                        |  |  |  |
| 6     | Set the CM14 bit in the CM1 register to 0 (low-speed on-chip oscillator on).                  | _                                                                      |  |  |  |
| 7     | Wait for 4 cycles of the sampling clock of the digital filter.                                | - (No wait time required)                                              |  |  |  |
| 8     | Set the VW0C0 bit in the VW0C register to 1 (vo                                               | oltage monitor 0 reset enabled).                                       |  |  |  |

### Note:

1. When the VW0C0 bit is set to 0, steps 3 and 4 can be executed simultaneously (with one instruction).



Figure 6.5 **Operating Example of Voltage Monitor 0 Reset** 

#### 6.5 **Voltage Monitor 1 Interrupt**

Table 6.4 lists the Procedure for Setting Bits Associated with Voltage Monitor 1 Interrupt. Figure 6.6 shows an Operating Example of Voltage Monitor 1 Interrupt.

To use the voltage monitor 1 interrupt to exit stop mode, set the VW1C1 bit in the VW1C register to 1 (digital filter disabled).

Table 6.4 Procedure for Setting Bits Associated with Voltage Monitor 1 Interrupt

| Step  | When Using Digital Filter                                                                      | When Using No Digital Filter                |  |  |  |
|-------|------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|
| 1     | Select the voltage detection 1 detection voltage by bits VD1S3 to VD1S0 in the VD1LS register. |                                             |  |  |  |
| 2     | Set the VCA21 bit in the VCA2 register to 0 (in                                                | ternal reference voltage).                  |  |  |  |
| 3 (1) | Set the VCA22 bit in the VCA2 register to 0 (VC                                                | CC voltage).                                |  |  |  |
| 4 (1) | Set the VCA26 bit in the VCA2 register to 1 (vc                                                | oltage detection 1 circuit enabled).        |  |  |  |
| 5     | Wait for td(E-A).                                                                              |                                             |  |  |  |
| 6     | Set the COMPSEL bit in the CMPA register to                                                    | 1.                                          |  |  |  |
| 7 (2) | Select the interrupt type by the IRQ1SEL in the                                                | e CMPA register.                            |  |  |  |
| 8     | Select the sampling clock of the digital filter by                                             | Set the VW1C1 bit in the VW1C register to 1 |  |  |  |
| 0     | bits VW1F0 and VW1F1 in the VW1C register.                                                     | (digital filter disabled).                  |  |  |  |
| 9 (3) | Set the VW1C1 bit in the VW1C register to 0                                                    | _                                           |  |  |  |
| 9 (0) | (digital filter enabled).                                                                      |                                             |  |  |  |
| 10    | Select the interrupt request timing by the VCAC                                                | C1 bit in the VCAC register and             |  |  |  |
| 10    | the VW1C7 bit in the VW1C register.                                                            |                                             |  |  |  |
| 11    | Set the VW1C2 bit in the VW1C register to 0.                                                   |                                             |  |  |  |
| 12    | Set the CM14 bit in the CM1 register to 0                                                      | -                                           |  |  |  |
| 12    | (low-speed on-chip oscillator on)                                                              |                                             |  |  |  |
| 13    | Wait for 2 cycles of the sampling clock of                                                     | - (No wait time required)                   |  |  |  |
| 13    | the digital filter                                                                             |                                             |  |  |  |
| 14    | Set the VW1C0 bit in the VW1C register to 1 (v                                                 | voltage monitor 1 interrupt enabled)        |  |  |  |

### Notes:

- 1. When the VW1C0 bit is set to 0, steps 2, 3 and 4 can be executed simultaneously (with one instruction).
- 2. When the VW1C0 bit is set to 0, steps 6 and 7 can be executed simultaneously (with one instruction).
- 3. When the VW1C0 bit is set to 0, steps 8 and 9 can be executed simultaneously (with one instruction).



Figure 6.6 Operating Example of Voltage Monitor 1 Interrupt

#### 6.6 **Voltage Monitor 2 Interrupt**

Table 6.5 lists the Procedure for Setting Bits Associated with Voltage Monitor 2 Interrupt. Figure 6.7 shows an Operating Example of Voltage Monitor 2 Interrupt.

To use the voltage monitor 2 interrupt to exit stop mode, set the VW2C1 bit in the VW2C register to 1 (digital filter disabled).

Table 6.5 **Procedure for Setting Bits Associated with Voltage Monitor 2 Interrupt** 

| Step  | When Using Digital Filter                                                 | When Using No Digital Filter                  |  |  |  |
|-------|---------------------------------------------------------------------------|-----------------------------------------------|--|--|--|
| 1     | Set the VCA23 bit in the VCA2 register to 0 (internal reference voltage). |                                               |  |  |  |
| 2 (1) | Set the VCA24 bit in the VCA2 register to 0 (VC                           | CC voltage) or 1 (LCVCMP2 pin input voltage). |  |  |  |
| 3 (1) | Set the VCA27 bit in the VCA2 register to 1 (vo                           | Itage detection 2 circuit enabled).           |  |  |  |
| 4     | Wait for td(E-A).                                                         |                                               |  |  |  |
| 5     | Set the COMPSEL bit in the CMPA register to 1                             | 1.                                            |  |  |  |
| 6 (2) | Select the interrupt type by the IRQ2SEL in the                           | CMPA register.                                |  |  |  |
| 7     | Select the sampling clock of the digital filter by                        | Set the VW2C1 bit in the VW2C register to 1   |  |  |  |
|       | bits VW2F0 and VW2F1 in the VW2C register.                                | (digital filter disabled).                    |  |  |  |
| 8 (3) | Set the VW2C1 bit in the VW2C register to 0                               | _                                             |  |  |  |
| 0 (-) | (digital filter enabled).                                                 |                                               |  |  |  |
| 9     | Select the interrupt request timing by the VCAC                           | 22 bit in the VCAC register and               |  |  |  |
|       | the VW2C7 bit in the VW2C register.                                       |                                               |  |  |  |
| 10    | Set the VW2C2 bit in the VW2C register to 0.                              |                                               |  |  |  |
| 11    | Set the CM14 bit in the CM1 register to 0                                 | _                                             |  |  |  |
| 11    | (low-speed on-chip oscillator on).                                        |                                               |  |  |  |
| 12    | Wait for 2 cycles of the sampling clock of                                | - (No wait time required)                     |  |  |  |
| 14    | the digital filter.                                                       |                                               |  |  |  |
| 13    | Set the VW2C0 bit in the VW2C register to 1 (v                            | oltage monitor 2 interrupt enabled).          |  |  |  |

## Notes:

- 1. When the VW2C0 bit is set to 0, steps 1, 2 and 3 can be executed simultaneously (with one instruction).
- 2. When the VW2C0 bit is set to 0, steps 5 and 6 can be executed simultaneously (with one instruction).
- 3. When the VW2C0 bit is set to 0, steps 7 and 8 can be executed simultaneously (with one instruction).



Figure 6.7 **Operating Example of Voltage Monitor 2 Interrupt** 

## 7. I/O Ports

There are 47 I/O ports P0 to P3, P4\_3 to P4\_7, P5\_6, P5\_7, and P6 (P4\_3 and P4\_4 can be used as I/O ports if the XCIN clock oscillation circuit is not used. P4\_6 and P4\_7 can be used as I/O ports if the XIN clock oscillation circuit and the XCIN clock oscillation circuit are not used.).

If the A/D converter and the D/A converter are not used, P4\_2 can be used as an input-only port.

Table 7.1 lists an Overview of I/O Ports.

Table 7.1 Overview of I/O Ports

| Ports                       | I/O | Type of Output       | I/O Setting        | Internal Pull-Up<br>Resister | Drive Capacity<br>Switch | Input Level Switch     |
|-----------------------------|-----|----------------------|--------------------|------------------------------|--------------------------|------------------------|
| P0, P3, P6                  | I/O | CMOS3 state          | Set in 1-bit units | Set in 4-bit units (1)       | Set in 4-bit units (3)   | Set in 8-bit units (4) |
| P1, P2                      | I/O | CMOS3 state          | Set in 1-bit units | Set in 4-bit units (1)       | Set in 1-bit units (2)   | Set in 8-bit units (4) |
| P4_3 <sup>(5)</sup>         | I/O | CMOS3 state          | Set in 1-bit units | Set in 1-bit units (1)       | Set in 1-bit units (3)   | Set in 6-bit units (4) |
| P4_4 <sup>(5)</sup> , P4_5, | I/O | CMOS3 state          | Set in 1-bit units | Set in 4-bit units (1)       | Set in 4-bit units (3)   |                        |
| P4_6 <sup>(6)</sup> ,       |     |                      |                    |                              |                          |                        |
| P4_7 <sup>(6)</sup>         |     |                      |                    |                              |                          |                        |
| P4_2 <sup>(7)</sup>         | I   | (No output function) | None               | None                         | None                     |                        |
| P5_6, P5_7                  | I/O | CMOS3 state          | Set in 1-bit units | Set in 2-bit units (1)       | Set in 2-bit units (3)   | Set in 2-bit units (4) |

Notes

- In input mode, whether an internal pull-up resistor is connected or not can be selected by registers PUR0 and PUR1.
- 2. Whether the drive capacity of the output transistor is set to low or high can be selected using registers P1DRR and P2DRR.
- 3. Whether the drive capacity of the output transistor is set to low or high can be selected using registers DRR0 and DRR1.
- 4. The input threshold value can be selected among three voltage levels (0.35 VCC, 0.50 VCC, and 0.70 VCC) using registers VLT0 and VLT1.
- 5. When the XCIN clock oscillation circuit is not used, these ports can be used as an I/O ports.
- 6. When the XIN clock oscillation circuit and the XCIN clock oscillation circuit are not used, these ports can be used as input-only ports.
- 7. When the A/D converter and the D/A converter are not used, this port can be used as an input-only ports.

## 7.1 Functions of I/O Ports

The PDi\_j (j = 0 to 7) bit in the PDi (i = 0 to 6) register controls I/O of the ports P0 to P3, P4\_3 to P4\_7, P5\_6, P5\_7, and P6. The Pi register consists of a port latch to hold output data and a circuit to read pin states. Figures 7.1 to 7.16 show the Configurations of I/O Ports. Table 7.2 lists the Functions of I/O Ports.

Table 7.2 Functions of I/O Ports

| Operation When        | Value of PDi_j Bit in PDi Register <sup>(1)</sup> |                                                                                      |  |  |
|-----------------------|---------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
| Accessing Pi Register | When PDi_j Bit is Set to 0 (Input Mode)           | When PDi_j Bit is Set to 1 (Output Mode)                                             |  |  |
| Read                  | Read the pin input level.                         | Read the port latch.                                                                 |  |  |
| Write                 | Write to the port latch.                          | Write to the port latch. The value written to the port latch is output from the pin. |  |  |

i = 0 to 6, j = 0 to 7

Note:

1. Nothing is assigned to bits PD4\_0 to PD4\_2, PD5\_0 to PD5\_2, and PD5\_5. Also, bits PD5\_3 and PD5\_4 are reserved bits.

#### **Effect on Peripheral Functions** 7.2

I/O ports function as I/O ports for peripheral functions (Refer to Table 1.4 Pin Name Information by Pin Number (1) and Table 1.5 Pin Name Information by Pin Number (2)).

Table 7.3 lists the Setting of PDi\_j Bit when Functioning as I/O Ports for Peripheral Functions (i = 0 to 6, j = 0 to

Refer to the description of each function for information on how to set peripheral functions.

Setting of PDi\_j Bit when Functioning as I/O Ports for Peripheral Functions Table 7.3 (i = 0 to 6, j = 0 to 7)

| I/O of Peripheral Function | PDi_j Bit Settings for Shared Pin Function                                    |
|----------------------------|-------------------------------------------------------------------------------|
| Input                      | Set this bit to 0 (input mode).                                               |
| Output                     | This bit can be set to either 0 or 1 (output regardless of the port setting). |

#### 7.3 Pins Other than I/O Ports

Figure 7.17 shows the Configuration of I/O Pins.



Figure 7.1 Configuration of I/O Ports (1)



Figure 7.2 Configuration of I/O Ports (2)



Figure 7.3 Configuration of I/O Ports (3)



Figure 7.4 Configuration of I/O Ports (4)



Figure 7.5 Configuration of I/O Ports (5)



Figure 7.6 Configuration of I/O Ports (6)



Figure 7.7 Configuration of I/O Ports (7)



Figure 7.8 Configuration of I/O Ports (8)



Figure 7.9 Configuration of I/O Ports (9)



Figure 7.10 Configuration of I/O Ports (10)



Figure 7.11 Configuration of I/O Ports (11)



Figure 7.12 Configuration of I/O Ports (12)



Figure 7.13 Configuration of I/O Ports (13)



Figure 7.14 Configuration of I/O Ports (14)



Figure 7.15 Configuration of I/O Ports (15)



Figure 7.16 Configuration of I/O Ports (16)



Figure 7.17 Configuration of I/O Pins

#### 7.4 Registers

#### 7.4.1 Port Pi Direction Register (PDi) (i = 0 to 6)

Address 00E2h (PD0 (1)), 00E3h (PD1), 00E6h (PD2), 00E7h (PD3), 00EAh (PD4 (2)), 00EBh (PD5 (3)), 00EEh (PD6),

| Bit         | b7    | b6    | b5    | b4    | b3    | b2    | b1    | b0    |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol      | PDi_7 | PDi_6 | PDi_5 | PDi_4 | PDi_3 | PDi_2 | PDi_1 | PDi_0 |
| After Reset | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                | Function                                     | R/W |
|-----|--------|-------------------------|----------------------------------------------|-----|
| b0  | PDi_0  | Port Pi_0 direction bit | 0: Input mode (functions as an input port)   | R/W |
| b1  | PDi_1  | Port Pi_1 direction bit | 1: Output mode (functions as an output port) | R/W |
| b2  | PDi_2  | Port Pi_2 direction bit |                                              | R/W |
| b3  | PDi_3  | Port Pi_3 direction bit |                                              | R/W |
| b4  | PDi_4  | Port Pi_4 direction bit |                                              | R/W |
| b5  | PDi_5  | Port Pi_5 direction bit |                                              | R/W |
| b6  | PDi_6  | Port Pi_6 direction bit |                                              | R/W |
| b7  | PDi_7  | Port Pi_7 direction bit |                                              | R/W |

### Notes:

- 1. Write to the PD0 register with the next instruction after that used to set the PRC2 bit in the PRCR register to 1 (write enabled).
- 2. Bits PD4\_0 to PD4\_2 in the PD4 register are unavailable on this MCU. If it is necessary to set bits PD4\_0 to PD4\_2 set to 0. When read, the content is 0.
- 3. Bits PD5\_0 to PD5\_2, and PD5\_5 in the PD5 register are unavailable on this MCU. If it is necessary to set bits PD5\_0 to PD5\_2, and PD5\_5, set to 0. When read, the content is 0. Also, bits PD5\_3 and PD5\_4 are reserved bits. If it is necessary to set bits PD5\_3 and PD5\_4, set to 0. When read, the content is undefined.

The PDi register selects whether I/O ports are used for input or output. Each bit in the PDi register corresponds to one port.

7. I/O Ports R8C/35A Group

#### 7.4.2 Port Pi Register (Pi) (i = 0 to 6)

Address 00E0h(P0), 00E1h(P1), 00E4h(P2), 00E5h(P3), 00E8h(P4 (1)), 00E9h(P5 (2)), 00ECh(P6),

| Bit         | b7   | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
|-------------|------|------|------|------|------|------|------|------|
| Symbol      | Pi_7 | Pi_6 | Pi_5 | Pi_4 | Pi_3 | Pi_2 | Pi_1 | Pi_0 |
| After Reset | Χ    | Х    | Х    | Х    | Х    | Х    | Χ    | X    |

| Bit | Symbol | Bit Name      | Function     | R/W |
|-----|--------|---------------|--------------|-----|
| b0  | Pi_0   | Port Pi_0 bit | 0: "L" level | R/W |
| b1  | Pi_1   | Port Pi_1 bit | 1: "H" level | R/W |
| b2  | Pi_2   | Port Pi_2 bit |              | R/W |
| b3  | Pi_3   | Port Pi_3 bit |              | R/W |
| b4  | Pi_4   | Port Pi_4 bit |              | R/W |
| b5  | Pi_5   | Port Pi_5 bit |              | R/W |
| b6  | Pi_6   | Port Pi_6 bit |              | R/W |
| b7  | Pi_7   | Port Pi_7 bit |              | R/W |

### Notes:

- 1. Bits P4\_0 to P4\_1 in the P4 register are unavailable on this MCU. If it is necessary to set bits P4\_0 to P4\_1 set to 0. When read, the content is 0.
- 2. Bits P5\_0 to P5\_2, and P5\_5 in the P5 register are unavailable on this MCU. If it is necessary to set bits P5\_0 to P5\_2, and P5\_5, set to 0. When read, the content is 0. Also, bits P5\_3 and P5\_4 are reserved bits. If it is necessary to set bits P5\_3 and P5\_4, set to 0. When read, the content is undefined.

Data input and output to and from external devices are accomplished by reading and writing to the Pi register. The Pi register consists of a port latch to retain output data and a circuit to read the pin status. The value written in the port latch is output from the pin. Each bit in the Pi register corresponds to one port.

## Pi 0 Bit (i = 0 to 6) (Port Pi 0 Bit)

The pin level of any I/O port which is set to input mode can be read by reading the corresponding bit in this register. The pin level of any I/O port which is set to output mode can be controlled by writing to the corresponding bit in this register.

## 7.4.3 Timer RA Pin Select Register (TRASR)

| Address     | 0180n |    |    |          |          |    |           |           |
|-------------|-------|----|----|----------|----------|----|-----------|-----------|
| Bit         | b7    | b6 | b5 | b4       | b3       | b2 | b1        | b0        |
| Symbol      | _     | _  | _  | TRAOSEL1 | TRAOSEL0 | _  | TRAIOSEL1 | TRAIOSEL0 |
| After Reset | 0     | 0  | 0  | 0        | 0        | 0  | 0         | 0         |

| Bit      | Symbol                 | Bit Name                                 | Function                                                                                  | R/W        |
|----------|------------------------|------------------------------------------|-------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | TRAIOSELO<br>TRAIOSEL1 | TRAIO pin select bit                     | 0 0: TRAIO pin not used<br>0 1: P1_7 assigned<br>1 0: P1_5 assigned<br>1 1: P3_2 assigned | R/W<br>R/W |
| b2       | _                      | Reserved bit                             | Set to 0.                                                                                 | R/W        |
| b3<br>b4 | TRAOSEL0<br>TRAOSEL1   | TRAO pin select bit                      | 0 0: P3_7 assigned<br>0 1: P3_0 assigned<br>1 0: P5_6 assigned<br>1 1: Do not set.        | R/W<br>R/W |
| b5       | _                      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.                                                         | _          |
| b6       | _                      |                                          |                                                                                           |            |
| b7       | _                      |                                          |                                                                                           |            |

The TRASR register selects which pin is assigned to the timer RA I/O. To use the I/O pin for timer RA, set this register.

Set the TRASR register before setting the timer RA associated registers. Also, do not change the setting value in this register during timer RA operation.

## 7.4.4 Timer RB/RC Pin Select Register (TRBRCSR)

Address 0181h

| Bit         | b7 | b6 | b5         | b4         | b3 | b2 | b1 | b0       |
|-------------|----|----|------------|------------|----|----|----|----------|
| Symbol      | _  |    | TRCCLKSEL1 | TRCCLKSEL0 | _  |    | _  | TRBOSEL0 |
| After Reset | 0  | 0  | 0          | 0          | 0  | 0  | 0  | 0        |

| Bit | Symbol     | Bit Name                                                                  | Function                          | R/W |
|-----|------------|---------------------------------------------------------------------------|-----------------------------------|-----|
| b0  | TRBOSEL0   | TRBO pin select bit                                                       | 0: P1_3 assigned                  | R/W |
|     |            |                                                                           | 1: P3_1 assigned                  |     |
| b1  | _          | Reserved bit                                                              | Set to 0.                         | R/W |
| b2  | _          | Nothing is assigned. If necessary, set t                                  | o 0. When read, the content is 0. | _   |
| b3  | _          |                                                                           |                                   |     |
| b4  | TRCCLKSEL0 | TRCCLK pin select bit                                                     | b5 b4<br>0 0: TRCCLK pin not used | R/W |
| b5  | TRCCLKSEL1 | LKSEL1                                                                    | 0 1: P1_4 assigned                | R/W |
|     |            |                                                                           | 1 0: P3_3 assigned                |     |
|     |            |                                                                           | 1 1: Do not set.                  |     |
| b6  | _          | Reserved bit                                                              | Set to 0.                         | R/W |
| b7  | _          | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                   |     |

The TRBRCSR register selects which pin is assigned to the timer RB and timer RC I/O. To use the I/O pin for timer RB and timer RC, set this register.

Set the TRBOSEL0 bit before setting the timer RB associated registers. Set bits TRCCLKSEL0 and TRCCLKSEL1 before setting the timer RC associated registers. Also, do not change the setting values of the TRBOSEL0 bit during timer RB operation. Do not change the setting values of bits TRCCLKSEL0 and TRCCLKSEL1 during timer RC operation.

### Timer RC Pin Select Register 0 (TRCPSR0) 7.4.5

| Address (   | )182n |            |            |            |    |            |            |            |
|-------------|-------|------------|------------|------------|----|------------|------------|------------|
| Bit         | b7    | b6         | b5         | b4         | b3 | b2         | b1         | b0         |
| Symbol      | _     | TRCIOBSEL2 | TRCIOBSEL1 | TRCIOBSEL0 | _  | TRCIOASEL2 | TRCIOASEL1 | TRCIOASEL0 |
| After Reset | 0     | 0          | 0          | 0          | 0  | 0          | 0          | 0          |

| Bit | Symbol     | Bit Name                                                                  | Function                                                  | R/W |  |
|-----|------------|---------------------------------------------------------------------------|-----------------------------------------------------------|-----|--|
| b0  | TRCIOASEL0 | TRCIOA/TRCTRG pin select bit                                              | b2 b1 b0                                                  | R/W |  |
| b1  | TRCIOASEL1 |                                                                           | 0 0 0: TRCIOA/TRCTRG pin not used<br>0 0 1: P1_1 assigned | R/W |  |
| b2  | TRCIOASEL2 |                                                                           | 0 1 0: P0_0 assigned                                      | R/W |  |
|     |            |                                                                           | 0 1 1: P0_1 assigned                                      |     |  |
|     |            |                                                                           | 1 0 0: P0_2 assigned                                      |     |  |
|     |            |                                                                           | Other than above: Do not set.                             |     |  |
| b3  | _          | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                                           |     |  |
| b4  | TRCIOBSEL0 | TRCIOB pin select bit                                                     | b6 b5 b4                                                  | R/W |  |
| b5  | TRCIOBSEL1 |                                                                           | 0 0 0: TRCIOB pin not used<br>0 0 1: P1_2 assigned        | R/W |  |
| b6  | TRCIOBSEL2 |                                                                           | 0 1 0: P0_3 assigned                                      | R/W |  |
|     |            |                                                                           | 0 1 1: P0_4 assigned                                      |     |  |
|     |            |                                                                           | 1 0 0: P0_5 assigned                                      |     |  |
|     |            |                                                                           | 1 0 1: P2_0 assigned                                      |     |  |
|     |            |                                                                           | 1 1 0: P6_5 assigned                                      |     |  |
|     |            |                                                                           | Other than above: Do not set.                             |     |  |
| b7  | _          | Nothing is assigned. If necessary, set t                                  | o 0. When read, the content is 0.                         | _   |  |

The TRCPSR0 register selects which pin is assigned to the timer RC I/O. To use the I/O pin for timer RC, set this register.

Set the TRCPSR0 register before setting the timer RC associated registers. Also, do not change the setting value in this register during timer RC operation.

### **Timer RC Pin Select Register 1 (TRCPSR1)** 7.4.6

| Address (   | 0183n |            |            |            |    |            |            |            |
|-------------|-------|------------|------------|------------|----|------------|------------|------------|
| Bit         | b7    | b6         | b5         | b4         | b3 | b2         | b1         | b0         |
| Symbol      | _     | TRCIODSEL2 | TRCIODSEL1 | TRCIODSEL0 | _  | TRCIOCSEL2 | TRCIOCSEL1 | TRCIOCSEL0 |
| After Reset | 0     | 0          | 0          | 0          | 0  | 0          | 0          | 0          |

| Bit | Symbol     | Bit Name                                 | Function                                           | R/W |
|-----|------------|------------------------------------------|----------------------------------------------------|-----|
| b0  | TRCIOCSEL0 | TRCIOC pin select bit                    | b2 b1 b0                                           | R/W |
| b1  | TRCIOCSEL1 |                                          | 0 0 0: TRCIOC pin not used<br>0 0 1: P1 3 assigned | R/W |
| b2  | TRCIOCSEL2 |                                          | 0 1 0: P3_4 assigned                               | R/W |
|     |            |                                          | 0 1 1: P0_7 assigned                               |     |
|     |            |                                          | 1 0 0: P2_1 assigned                               |     |
|     |            |                                          | 1 0 1: P6_6 assigned                               |     |
|     |            |                                          | Other than above: Do not set.                      |     |
| b3  | _          | Nothing is assigned. If necessary, set t | to 0. When read, the content is 0.                 | _   |
| b4  | TRCIODSEL0 | TRCIOD pin select bit                    | b6 b5 b4<br>  0 0 0: TRCIOD pin not used           | R/W |
| b5  | TRCIODSEL1 |                                          | 0 0 1: P1_0 assigned                               | R/W |
| b6  | TRCIODSEL2 |                                          | 0 1 0: P3_5 assigned                               | R/W |
|     |            |                                          | 0 1 1: P0_6 assigned                               |     |
|     |            |                                          | 1 0 0: P2_2 assigned                               |     |
|     |            |                                          | 1 0 1: P6_7 assigned                               |     |
|     |            |                                          | Other than above: Do not set.                      |     |
| b7  | _          | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.                  | _   |

The TRCPSR1 register selects which pin is assigned to the timer RC I/O. To use the I/O pin for timer RC, set this register.

Set the TRCPSR1 register before setting the timer RC associated registers. Also, do not change the setting value in this register during timer RC operation.

# 7.4.7 Timer RD Pin Select Register 0 (TRDPSR0)

| Address     | 0184h |             |             |             |             |             |    |             |
|-------------|-------|-------------|-------------|-------------|-------------|-------------|----|-------------|
| Bit         | b7    | b6          | b5          | b4          | b3          | b2          | b1 | b0          |
| Symbol      | _     | TRDIOD0SEL0 | TRDIOC0SEL1 | TRDIOC0SEL0 | TRDIOB0SEL1 | TRDIOB0SEL0 | _  | TRDIOA0SEL0 |
| After Reset | 0     | 0           | 0           | 0           | 0           | 0           | 0  | 0           |

| Bit | Symbol      | Bit Name                                     | Function                                                                       | R/W |
|-----|-------------|----------------------------------------------|--------------------------------------------------------------------------------|-----|
| b0  | TRDIOA0SEL0 | TRDIOA0/TRDCLK pin select bit                | 0: TRDIOA0/TRDCLK pin not used                                                 | R/W |
|     |             |                                              | 1: P2_0 assigned                                                               |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |
| b2  | TRDIOB0SEL0 | TRDIOB0 pin select bit                       | b3 b2                                                                          | R/W |
| b3  | TRDIOB0SEL1 |                                              | 0 0: TRDIOB0 pin not used 0 1: Do not set. 1 0: P2_2 assigned 1 1: Do not set. | R/W |
| b4  | TRDIOC0SEL0 | TRDIOC0 pin select bit                       | b5 b4                                                                          | R/W |
| b5  | TRDIOC0SEL1 |                                              | 0 0: TRDIOC0 pin not used 0 1: Do not set. 1 0: P2_1 assigned 1 1: Do not set. | R/W |
| b6  | TRDIOD0SEL0 | TRDIOD0 pin select bit                       | 0: TRDIOD0 pin not used 1: P2_3 assigned                                       | R/W |
| b7  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   |     |

The TRDPSR0 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR0 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

# 7.4.8 Timer RD Pin Select Register 1 (TRDPSR1)

Address 0185h Bit b7 b6 b5 b3 b2 b1 b0 b4 TRDIOC1SEL0 TRDIOB1SEL0 TRDIOA1SEL0 Symbol TRDIOD1SEL0 After Reset

| Bit | Symbol      | Bit Name                                     | Function                     | R/W |
|-----|-------------|----------------------------------------------|------------------------------|-----|
| b0  | TRDIOA1SEL0 | TRDIOA1 pin select bit                       | 0: TRDIOA1 pin not used      | R/W |
|     |             |                                              | 1: P2_4 assigned             |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. |     |
| b2  | TRDIOB1SEL0 | TRDIOB1 pin select bit                       | 0: TRDIOB1 pin not used      | R/W |
|     |             |                                              | 1: P2_5 assigned             |     |
| b3  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. |     |
| b4  | TRDIOC1SEL0 | TRDIOC1 pin select bit                       | 0: TRDIOC1 pin not used      | R/W |
|     |             |                                              | 1: P2_6 assigned             |     |
| b5  | _           | Reserved bit                                 | Set to 0.                    | R/W |
| b6  | TRDIOD1SEL0 | TRDIOD1 pin select bit                       | 0: TRDIOD1 pin not used      | R/W |
|     |             |                                              | 1: P2_7 assigned             |     |
| b7  | _           | Reserved bit                                 | Set to 0.                    | R/W |

The TRDPSR1 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR1 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

### Timer Pin Select Register (TIMSR) 7.4.9

| Address     | 0186h |    |    |    |    |    |    |          |
|-------------|-------|----|----|----|----|----|----|----------|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2 | b1 | b0       |
| Symbol      | _     | _  |    |    | _  |    | _  | TREOSEL0 |
| After Reset | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0        |

| Bit | Symbol   | Bit Name                                 | Function                          | R/W |
|-----|----------|------------------------------------------|-----------------------------------|-----|
| b0  | TREOSEL0 | TREO pin select bit                      | 0: P0_4 assigned                  | R/W |
|     |          |                                          | 1: P6_0 assigned                  |     |
| b1  | _        | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. |     |
| b2  | _        |                                          |                                   |     |
| b3  | _        |                                          |                                   |     |
| b4  | _        |                                          |                                   |     |
| b5  | _        |                                          |                                   |     |
| b6  | _        |                                          |                                   |     |
| b7  | _        |                                          |                                   |     |

The TIMSR register selects which pin is assigned to the timer RE output. To use the output pin for timer RE, set this register.

Set the TIMSR register before setting the timer RE associated registers. Also, do not change the setting value in this register during timer RE operation.

### **UARTO Pin Select Register (U0SR)** 7.4.10

| Address C   | 7188n |    |    |          |    |          |    |          |
|-------------|-------|----|----|----------|----|----------|----|----------|
| Bit         | b7    | b6 | b5 | b4       | b3 | b2       | b1 | b0       |
| Symbol      | _     | _  | _  | CLK0SEL0 | _  | RXD0SEL0 | _  | TXD0SEL0 |
| After Reset | 0     | 0  | 0  | 0        | 0  | 0        | 0  | 0        |

| Bit | Symbol   | Bit Name                                                                  | Function                                                                 | R/W |  |  |  |  |  |
|-----|----------|---------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|--|--|--|--|--|
| b0  | TXD0SEL0 | TXD0 pin select bit                                                       | 0: TXD0 pin not used                                                     | R/W |  |  |  |  |  |
|     |          |                                                                           | 1: P1_4 assigned                                                         |     |  |  |  |  |  |
| b1  | _        | Nothing is assigned. If necessary, set t                                  | othing is assigned. If necessary, set to 0. When read, the content is 0. |     |  |  |  |  |  |
| b2  | RXD0SEL0 | RXD0 pin select bit                                                       | 0: RXD0 pin not used                                                     | R/W |  |  |  |  |  |
|     |          |                                                                           | 1: P1_5 assigned                                                         |     |  |  |  |  |  |
| b3  | _        | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                                                          |     |  |  |  |  |  |
| b4  | CLK0SEL0 | CLK0 pin select bit                                                       | 0: CLK0 pin not used                                                     | R/W |  |  |  |  |  |
|     |          |                                                                           | 1: P1_6 assigned                                                         |     |  |  |  |  |  |
| b5  | _        | Nothing is assigned. If necessary, set t                                  | o 0. When read, the content is 0.                                        | _   |  |  |  |  |  |
| b6  | _        |                                                                           |                                                                          |     |  |  |  |  |  |
| b7  | _        |                                                                           |                                                                          |     |  |  |  |  |  |

The UOSR register selects which pin is assigned to the UARTO I/O. To use the I/O pin for UARTO, set this register.

Set the UOSR register before setting the UARTO associated registers. Also, do not change the setting value in this register during UART0 operation.

#### 7.4.11 **UART1 Pin Select Register (U1SR)**

Address 0189h

| Bit         | b7 | b6 | b5       | b4       | b3       | b2       | b1       | b0       |
|-------------|----|----|----------|----------|----------|----------|----------|----------|
| Symbol      | _  | _  | CLK1SEL1 | CLK1SEL0 | RXD1SEL1 | RXD1SEL0 | TXD1SEL1 | TXD1SEL0 |
| After Reset | 0  | 0  | 0        | 0        | 0        | 0        | 0        | 0        |

| Bit      | Symbol               | Bit Name                              | Function                                                                                          | R/W        |
|----------|----------------------|---------------------------------------|---------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | TXD1SEL0<br>TXD1SEL1 | TXD1 pin select bit                   | b1 b0<br>0 0: TXD1 pin not used<br>0 1: P0_1 assigned<br>1 0: P6_3 assigned<br>1 1: Do not set.   | R/W<br>R/W |
| b2<br>b3 | RXD1SEL0<br>RXD1SEL1 | RXD1 pin select bit                   | b3 b2<br>0 0: RXD1 pin not used<br>0 1: P0_2 assigned<br>1 0: P6_4 assigned<br>1 1: Do not set.   | R/W<br>R/W |
| b4<br>b5 | CLK1SEL0<br>CLK1SEL1 | CLK1 pin select bit                   | b5 b4<br>0 0: CLK1 pin not used<br>0 1: P0_3 assigned<br>1 0: P6_2 assigned<br>1 1: P6_5 assigned | R/W<br>R/W |
| b6<br>b7 | _<br>_               | Nothing is assigned. If necessary, se | et to 0. When read, the content is 0.                                                             |            |

The U1SR register selects which pin is assigned to the UART1 I/O. To use the I/O pin for UART1, set this register.

Set the U1SR register before setting the UART1 associated registers. Also, do not change the setting value in this register during UART1 operation.

### **UART2 Pin Select Register 0 (U2SR0)** 7.4.12

| Address     | 018Ah |    |          |          |    |          |          |          |
|-------------|-------|----|----------|----------|----|----------|----------|----------|
| Bit         | b7    | b6 | b5       | b4       | b3 | b2       | b1       | b0       |
| Symbol      | _     | _  | RXD2SEL1 | RXD2SEL0 | _  | TXD2SEL2 | TXD2SEL1 | TXD2SEL0 |
| After Reset | 0     | 0  | 0        | 0        | 0  | 0        | 0        | 0        |

| Bit            | Symbol                           | Bit Name                               | Function                                                                                                                                                                                                  | R/W               |
|----------------|----------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| b0<br>b1<br>b2 | TXD2SEL0<br>TXD2SEL1<br>TXD2SEL2 | TXD2/SDA2 pin select bit               | b2 b1 b0<br>0 0 0: TXD2/SDA2 pin not used<br>0 0 1: P3_7 assigned<br>0 1 0: P3_4 assigned<br>0 1 1: Do not set.<br>1 0 0: Do not set.<br>1 0 1: P6_6 assigned<br>1 1 0: Do not set.<br>1 1 1: Do not set. | R/W<br>R/W<br>R/W |
| b3             | _                                | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                                                                                                                                        | _                 |
| b4<br>b5       | RXD2SEL0<br>RXD2SEL1             | RXD2/SCL2 pin select bit               | 0 0: RXD2/SCL2 pin not used<br>0 1: P3_4 assigned<br>1 0: P3_7 assigned<br>1 1: P4_5 assigned                                                                                                             | R/W<br>R/W        |
| b6             | _                                | Reserved bit                           | Set to 0.                                                                                                                                                                                                 | R/W               |
| b7             | _                                | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                                                                                                                                        | _                 |

The U2SR0 register selects which pin is assigned to the UART2 I/O. To use the I/O pin for UART2, set this register.

Set the U2SR0 register before setting the UART2 associated registers. Also, do not change the setting value in this register during UART2 operation.

#### **UART2 Pin Select Register 1 (U2SR1)** 7.4.13

Address 018Bh

| Bit         | b7 | b6 | b5 | b4       | b3 | b2 | b1       | b0       |
|-------------|----|----|----|----------|----|----|----------|----------|
| Symbol      | _  | _  | _  | CTS2SEL0 | _  | _  | CLK2SEL1 | CLK2SEL0 |
| After Reset | 0  | 0  | 0  | 0        | 0  | 0  | 0        | 0        |

| Bit      | Symbol               | Bit Name                                                                  | Function                                                                               | R/W        |  |
|----------|----------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------|--|
| b0<br>b1 | CLK2SEL0<br>CLK2SEL1 | CLK2 pin select bit                                                       | 0 0: CLK2 pin not used<br>0 1: P3_5 assigned<br>1 0: Do not set.<br>1 1: P6_5 assigned | R/W<br>R/W |  |
| b2       | _                    | lothing is assigned. If necessary, set to 0. When read, the content is 0. |                                                                                        |            |  |
| b3       | _                    |                                                                           |                                                                                        |            |  |
| b4       | CTS2SEL0             | CTS2/RTS2 pin select bit                                                  | 0: CTS2/RTS2 pin not used<br>1: P3_3 assigned                                          | R/W        |  |
| b5       | _                    | Reserved bit                                                              | Set to 0.                                                                              | R/W        |  |
| b6       | _                    | Nothing is assigned. If necessary, set t                                  | o 0. When read, the content is 0.                                                      | _          |  |
| b7       | _                    | Reserved bit                                                              | Set to 0.                                                                              | R/W        |  |

The U2SR1 register selects which pin is assigned to the UART2 I/O. To use the I/O pin for UART2, set this register.

Set the U2SR1 register before setting the UART2 associated registers. Also, do not change the setting value in this register during UART2 operation.

# 7.4.14 SSU/IIC Pin Select Register (SSUIICSR)

Address 018Ch

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0     |
|-------------|----|----|----|----|----|----|----|--------|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | IICSEL |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      |

| Bit | Symbol | Bit Name                                                                  | Function                                  | R/W |  |
|-----|--------|---------------------------------------------------------------------------|-------------------------------------------|-----|--|
| b0  | IICSEL | SSU/I <sup>2</sup> C bus switch bit                                       | 0: SSU function selected                  | R/W |  |
|     |        |                                                                           | 1: I <sup>2</sup> C bus function selected |     |  |
| b1  | _      | Reserved bit                                                              | Set to 0.                                 | R/W |  |
| b2  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                           |     |  |
| b3  | _      |                                                                           |                                           |     |  |
| b4  | _      | Reserved bits                                                             | Set to 0.                                 | R/W |  |
| b5  | _      |                                                                           |                                           |     |  |
| b6  | _      |                                                                           |                                           |     |  |
| b7  | _      |                                                                           |                                           |     |  |

### 7.4.15 **INT Interrupt Input Pin Select Register (INTSR)**

Address 018Eh Bit b7 b5 b0 b6 b4 b3 b2 b1 Symbol INT3SEL1 INT3SEL0 INT2SEL0 INT1SEL2 INT1SEL1 INT1SEL0 After Reset 0 0 0 0 0 0

| Bit | Symbol   | Bit Name                                 | Function                                     | R/W |
|-----|----------|------------------------------------------|----------------------------------------------|-----|
| b0  | _        | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.            | _   |
| b1  | INT1SEL0 | INT1 pin select bit                      | b3 b2 b1                                     | R/W |
| b2  | INT1SEL1 | •                                        | 0 0 0: P1_7 assigned<br>0 0 1: P1_5 assigned | R/W |
| b3  | INT1SEL2 |                                          | 0 1 0: P2_0 assigned                         | R/W |
|     |          |                                          | 0 1 1: P3_6 assigned                         |     |
|     |          |                                          | 1 0 0: P3_2 assigned                         |     |
|     |          |                                          | Other than above: Do not set.                |     |
| b4  | INT2SEL0 | INT2 pin select bit                      | 0: P6_6 assigned                             | R/W |
|     |          | ,                                        | 1: P3_2 assigned                             |     |
| b5  | _        | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.            | _   |
| b6  | INT3SEL0 | INT3 pin select bit                      | b7 b6<br>  0 0: P3_3 assigned                | R/W |
| b7  | INT3SEL1 |                                          | 0 1: Do not set.                             |     |
|     |          |                                          | 1 0: P6_7 assigned                           |     |
|     |          |                                          | 1 1: Do not set.                             |     |
|     |          |                                          | 1 1. 00 1101 361.                            |     |

The INTSR register selects which pin is assigned to the  $\overline{\text{INTi}}$  (i = 1 to 3) input. To use  $\overline{\text{INTi}}$ , set this register. Set the INTSR register before setting the INTi associated registers. Also, do not change the setting values in this register during INTi operation.

#### 7.4.16 I/O Function Pin Select Register (PINSR)

Address 018Fh

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0    |
|-------------|----|----|----|----|----|----|----|-------|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | XCSEL |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     |

| Bit | Symbol | Bit Name                                                                  | Function                                                                                          | R/W |  |  |
|-----|--------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|--|--|
| b0  | XCSEL  | XCIN/XCOUT pin select bit                                                 | 0: XCIN assigned to P4_6, XCOUT assigned to P4_7 1: XCIN assigned to P4_3, XCOUT assigned to P4_4 | R/W |  |  |
| b1  | _      | Reserved bit                                                              | Set to 0.                                                                                         | R/W |  |  |
| b2  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                                                                                   |     |  |  |
| b3  | _      |                                                                           |                                                                                                   |     |  |  |
| b4  | _      | Reserved bits                                                             | Set to 0.                                                                                         | R/W |  |  |
| b5  | _      |                                                                           |                                                                                                   |     |  |  |
| b6  | _      |                                                                           |                                                                                                   |     |  |  |
| b7  | _      |                                                                           |                                                                                                   |     |  |  |

### XCSEL Bit (XCIN/XCOUT pin select bit)

The XCSEL bit is used to select which pin is assigned to XCIN and XCOUT. When this bit is set to 0, XCIN is assigned to P4\_6, a common pin with XIN; XCOUT is assigned to P4\_7, a common pin with XOUT. When this bit is set to 1, XCIN and XCOUT are assigned to P4\_3 and P4\_4, different pins from XIN and XOUT pins. For how to set XIN, XCIN, XOUT, and XCOUT, refer to 9. Clock Generation Circuit.

### **Pull-Up Control Register 0 (PUR0)** 7.4.17

Address 01E0h

| Bit         | b7   | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
|-------------|------|------|------|------|------|------|------|------|
| Symbol      | PU07 | PU06 | PU05 | PU04 | PU03 | PU02 | PU01 | PU00 |
| After Reset | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name             | Function                    | R/W |
|-----|--------|----------------------|-----------------------------|-----|
| b0  | PU00   | P0_0 to P0_3 pull-up | 0: Not pulled up            | R/W |
| b1  | PU01   | P0_4 to P0_7 pull-up | 1: Pulled up <sup>(1)</sup> | R/W |
| b2  | PU02   | P1_0 to P1_3 pull-up |                             | R/W |
| b3  | PU03   | P1_4 to P1_7 pull-up |                             | R/W |
| b4  | PU04   | P2_0 to P2_3 pull-up |                             | R/W |
| b5  | PU05   | P2_4 to P2_7 pull-up |                             | R/W |
| b6  | PU06   | P3_0 to P3_3 pull-up |                             | R/W |
| b7  | PU07   | P3_4 to P3_7 pull-up |                             | R/W |

### Note:

1. When this bit is set to 1 (pulled up), the pin whose port direction bit is set to 0 (input mode) is pulled up.

For ports set to output as I/O pins for peripheral functions, the setting values in the PUR0 register are invalid and no pull-up resistor is connected.

#### 7.4.18 **Pull-Up Control Register 1 (PUR1)**

Address 01E1h

| Bit         | b7 | b6 | b5   | b4   | b3   | b2 | b1   | b0   |  |
|-------------|----|----|------|------|------|----|------|------|--|
| Symbol      |    | _  | PU15 | PU14 | PU13 | _  | PU11 | PU10 |  |
| After Reset | 0  | 0  | 0    | 0    | 0    | 0  | 0    | 0    |  |

| Bit | Symbol | Bit Name                                                                          | Function                    | R/W |  |
|-----|--------|-----------------------------------------------------------------------------------|-----------------------------|-----|--|
| b0  | PU10   | P4_3 pull-up                                                                      | 0: Not pulled up            | R/W |  |
| b1  | PU11   | P4_4 to P4_7 pull-up                                                              | 1: Pulled up <sup>(1)</sup> | R/W |  |
| b2  | _      | Reserved bit                                                                      | Set to 0.                   | R/W |  |
| b3  | PU13   | P5_6 and P5_7 pull-up                                                             | 0: Not pulled up            | R/W |  |
| b4  | PU14   | P6_0 to P6_3 pull-up                                                              | 1: Pulled up <sup>(1)</sup> | R/W |  |
| b5  | PU15   | P6_4 to P6_7 pull-up                                                              |                             | R/W |  |
| b6  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is undefined. |                             |     |  |
| b7  | _      |                                                                                   |                             |     |  |

### Note:

1. When this bit is set to 1 (pulled up), the pin whose port direction bit is set to 0 (input mode) is pulled up.

For ports set to output as I/O pins for peripheral functions, the setting values in the PUR1 register are invalid and no pull-up resistor is connected.

### 7.4.19 Port P1 Drive Capacity Control Register (P1DRR)

0

Address 01F0h Bit b7 b6 b5 b4 b3 b1 b0 b2 Symbol P1DRR7 P1DRR6 P1DRR5 P1DRR4 P1DRR3 P1DRR2 P1DRR1 P1DRR0 After Reset 0 0

0

| Bit | Symbol | Bit Name            | Function               | R/W |
|-----|--------|---------------------|------------------------|-----|
| b0  | P1DRR0 | P1_0 drive capacity | 0: Low                 | R/W |
| b1  | P1DRR1 | P1_1 drive capacity | 1: High <sup>(1)</sup> | R/W |
| b2  | P1DRR2 | P1_2 drive capacity |                        | R/W |
| b3  |        | P1_3 drive capacity |                        | R/W |
| b4  |        | P1_4 drive capacity |                        | R/W |
| b5  |        | P1_5 drive capacity |                        | R/W |
| b6  |        | P1_6 drive capacity |                        | R/W |
| b7  | P1DRR7 | P1_7 drive capacity |                        | R/W |

0

0

0

### Note:

1. Both "H" and "L" output are set to high drive capacity.

The P1DRR register selects whether the drive capacity of the P1 output transistor is set to low or high. The P1DRRi bit (i = 0 to 7) is used to select whether the drive capacity of the output transistor is set to low or high for each pin.

### 7.4.20 Port P2 Drive Capacity Control Register (P2DRR)

Address 01F1h

| Bit         | b7     | b6     | b5     | b4     | b3     | b2     | b1     | b0     |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol      | P2DRR7 | P2DRR6 | P2DRR5 | P2DRR4 | P2DRR3 | P2DRR2 | P2DRR1 | P2DRR0 |
| After Reset | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

| Bit | Symbol | Bit Name            | Function               | R/W |
|-----|--------|---------------------|------------------------|-----|
| b0  | P2DRR0 | P2_0 drive capacity | 0: Low                 | R/W |
| b1  | P2DRR1 | P2_1 drive capacity | 1: High <sup>(1)</sup> | R/W |
| b2  | P2DRR2 | P2_2 drive capacity |                        | R/W |
| b3  | P2DRR3 | P2_3 drive capacity |                        | R/W |
| b4  | P2DRR4 | P2_4 drive capacity |                        | R/W |
| b5  | P2DRR5 | P2_5 drive capacity |                        | R/W |
| b6  |        | P2_6 drive capacity |                        | R/W |
| b7  | P2DRR7 | P2_7 drive capacity |                        | R/W |

### Note:

1. Both "H" and "L" output are set to high drive capacity.

The P2DRR register selects whether the drive capacity of the P2 output transistor is set to low or high. The P2DRRi bit (i = 0 to 7) is used to select whether the drive capacity of the output transistor is set to low or high for each pin.

#### 7.4.21 **Drive Capacity Control Register 0 (DRR0)**

Address 01F2h

| Bit         | b7    | b6    | b5 | b4 | b3 | b2 | b1    | b0    |
|-------------|-------|-------|----|----|----|----|-------|-------|
| Symbol      | DRR07 | DRR06 | _  | _  | _  | _  | DRR01 | DRR00 |
| After Reset | 0     | 0     | 0  | 0  | 0  | 0  | 0     | 0     |

| Bit | Symbol | Bit Name                                 | Function                          |     |  |  |
|-----|--------|------------------------------------------|-----------------------------------|-----|--|--|
| b0  | DRR00  | P0_0 to P0_3 drive capacity              | 0: Low                            | R/W |  |  |
| b1  |        | P0_4 to P0_7 drive capacity              | 1: High <sup>(1)</sup>            | R/W |  |  |
| b2  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |  |  |
| b3  | _      |                                          |                                   |     |  |  |
| b4  | _      |                                          |                                   |     |  |  |
| b5  | _      |                                          |                                   |     |  |  |
| b6  |        | P3_0 to P3_3 drive capacity              | 0: Low                            | R/W |  |  |
| b7  | DRR07  | P3_4 to P3_7 drive capacity              | 1: High <sup>(1)</sup>            | R/W |  |  |

### Note:

### DRR00 Bit (P0\_0 to P0\_3 drive capacity)

The DRR00 bit selects whether the drive capacity of the P0\_0 to P0\_3 output transistors is set to low or high. This bit is used to select whether the drive capacity of the output transistors is set to low or high for four pins.

### DRR01 Bit (P0\_4 to P0\_7 drive capacity)

The DRR01 bit selects whether the drive capacity of the P0\_4 to P0\_7 output transistors is set to low or high. This bit is used to select whether the drive capacity of the output transistors is set to low or high for four pins.

## DRR06 Bit (P3\_0 to P3\_3 drive capacity)

The DRR06 bit selects whether the drive capacity of the P3\_0 to P3\_3 output transistors is set to low or high. This bit is used to select whether the drive capacity of the output transistors is set to low or high for four pins.

### DRR07 Bit (P3\_4 to P3\_7 drive capacity)

The DRR07 bit selects whether the drive capacity of the P3\_4 to P3\_7 output transistors is set to low or high. This bit is used to select whether the drive capacity of the output transistors is set to low or high for four pins.

<sup>1.</sup> Both "H" and "L" output are set to high drive capacity.

#### 7.4.22 **Drive Capacity Control Register 1 (DRR1)**

Address 01F3h

| Bit         | b7 | b6 | b5    | b4 b3 |       | b2 | b1    | b0    |
|-------------|----|----|-------|-------|-------|----|-------|-------|
| Symbol      | _  | _  | DRR15 | DRR14 | DRR13 | _  | DRR11 | DRR10 |
| After Reset | 0  | 0  | 0     | 0     | 0     | 0  | 0     | 0     |

| Bit | Symbol | Bit Name                                 | Function                                                                 | R/W |  |  |  |  |  |
|-----|--------|------------------------------------------|--------------------------------------------------------------------------|-----|--|--|--|--|--|
| b0  |        | P4_3 drive capacity                      | 0: Low                                                                   | R/W |  |  |  |  |  |
| b1  | DRR11  | P4_4 to P4_7 drive capacity              | 1: High <sup>(1)</sup>                                                   | R/W |  |  |  |  |  |
| b2  |        |                                          | othing is assigned. If necessary, set to 0. When read, the content is 0. |     |  |  |  |  |  |
| b3  |        | P5_6 and P5_7 drive capacity             | 0: Low                                                                   | R/W |  |  |  |  |  |
| b4  |        | P6_0 to P6_3 drive capacity              | 1: High <sup>(1)</sup>                                                   | R/W |  |  |  |  |  |
| b5  |        | P6_4 to P6_7 drive capacity              |                                                                          | R/W |  |  |  |  |  |
| b6  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.                                        | _   |  |  |  |  |  |
| b7  | _      |                                          |                                                                          |     |  |  |  |  |  |

### Note:

### DRR10 Bit (P4\_3 drive capacity)

The DRR10 bit selects whether the drive capacity of the P4\_3 output transistor is set to low or high. This bit is used to select whether the drive capacity of the output transistor is set to low or high for one pin.

## DRR11 Bit (P4\_4 to P4\_7 drive capacity)

The DRR11 bit selects whether the drive capacity of the P4\_4 to P4\_7 output transistors is set to low or high. This bit is used to select whether the drive capacity of the output transistors is set to low or high for four pins.

# DRR13 Bit (P5\_6 and P5\_7 drive capacity)

The DRR13 bit selects whether the drive capacity of the P5\_6 and P5\_7 output transistors is set to low or high. This bit is used to select whether the drive capacity of the output transistors is set to low or high for two pins.

### DRR14 Bit (P6\_0 to P6\_3 drive capacity)

The DRR14 bit selects whether the drive capacity of the P6\_0 and P6\_3 output transistors is set to low or high. This bit is used to select whether the drive capacity of the output transistors is set to low or high for four pins.

### DRR15 Bit (P6\_4 to P6\_7 drive capacity)

The DRR15 bit selects whether the drive capacity of the P6\_4 and P6\_7 output transistors is set to low or high. This bit is used to select whether the drive capacity of the output transistors is set to low or high for four pins.

<sup>1.</sup> Both "H" and "L" output are set to high drive capacity.

# 7.4.23 Input Threshold Control Register 0 (VLT0)

| Address     | 01F5h |       |       |       |       |       |       |       |  |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|--|
| Bit         | b7    | b6    | b5    | b4    | b3    | b2    | b1    | b0    |  |
| Symbol      | VLT07 | VLT06 | VLT05 | VLT04 | VLT03 | VLT02 | VLT01 | VLT00 |  |
| After Reset | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |

| Bit | Symbol           | Bit Name                  | Function                           | R/W  |
|-----|------------------|---------------------------|------------------------------------|------|
| b0  | VLT00            | P0 input level select bit | 0 0: 0.50 × VCC                    | R/W  |
| b1  | VLT01            |                           | 0 1: 0.35 × VCC                    | R/W  |
|     |                  |                           | 1 0: 0.70 × VCC                    |      |
|     |                  |                           | 1 1: Do not set.                   |      |
| b2  | VLT02            | P1 input level select bit | b3 b2<br>0 0: 0.50 × VCC           | R/W  |
| b3  | VLT03            |                           | 0 0. 0.50 x VCC<br>0 1: 0.35 x VCC | R/W  |
|     |                  |                           | 1 0: 0.70 × VCC                    |      |
|     |                  |                           | 1 1: Do not set.                   |      |
| b4  | VLT04            | P2 input level select bit | b5 b4                              | R/W  |
| b5  | VLT05            |                           | 0 0: 0.50 × VCC                    | R/W  |
|     |                  |                           | 0 1: 0.35 × VCC                    | -    |
|     |                  |                           | 1 0: 0.70 × VCC                    |      |
|     | ) // <b>T</b> 00 |                           | 1 1: Do not set.                   | 5.44 |
| b6  | VLT06            | P3 input level select bit | b7 b6<br>  0 0: 0.50 × VCC         | R/W  |
| b7  | VLT07            |                           | 0 1: 0.35 × VCC                    | R/W  |
|     |                  |                           | 1 0: 0.70 × VCC                    |      |
|     |                  |                           | 1 1: Do not set.                   |      |

The VLT0 register selects the voltage level of the input threshold values for ports P0 to P3. Bits VLT00 to VLT07 are used to select the input threshold values among three voltage levels (0.35 VCC, 0.50 VCC, and 0.70 VCC) for every eight pins.

### Input Threshold Control Register 1 (VLT1) 7.4.24

| Address     | 01F6h |    |       |       |       |       |       |       |
|-------------|-------|----|-------|-------|-------|-------|-------|-------|
| Bit         | b7    | b6 | b5    | b4    | b3    | b2    | b1    | b0    |
| Symbol      | _     | _  | VLT15 | VLT14 | VLT13 | VLT12 | VLT11 | VLT10 |
| After Reset | 0     | 0  | 0     | 0     | 0     | 0     | 0     | 0     |

| Bit      | Symbol | Bit Name                               | Function                           | R/W |
|----------|--------|----------------------------------------|------------------------------------|-----|
| b0       | VLT10  | P4_2 to P4_7 input level select bit    | b1 b0<br>0 0: 0.50 × VCC           | R/W |
| b1       | VLT11  |                                        | 0 1: 0.35 × VCC                    | R/W |
|          |        |                                        | 1 0: 0.70 × VCC                    |     |
|          |        |                                        | 1 1: Do not set.                   |     |
| b2       | VLT12  | P5_0 and P5_7 input level select bit   | b3 b2                              | R/W |
| b3       | VLT13  | ·                                      | 0 0: 0.50 × VCC                    | R/W |
|          |        |                                        | 0 1: 0.35 × VCC                    |     |
|          |        |                                        | 1 0: 0.70 × VCC                    |     |
|          |        |                                        | 1 1: Do not set.                   |     |
| b4       | VLT14  | P6 input level select bit              | 0 0: 0.50 × VCC                    | R/W |
| b5       | VLT15  |                                        | 0 1: 0.35 × VCC                    | R/W |
|          |        |                                        |                                    |     |
|          |        |                                        | 1 0: 0.70 × VCC                    |     |
| <u> </u> |        |                                        | 1 1: Do not set.                   |     |
| b6       | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 0. | -   |
| b7       | _      |                                        |                                    |     |

The VLT1 register selects the voltage level of the input threshold values for ports P4\_2 to P4\_7, P5\_6, P5\_7, and P6. Bits VLT10 to VLT15 are used to select the input threshold values among three voltage levels (0.35 VCC, 0.50 VCC, and 0.70 VCC).

# 7.5 Port Settings

Tables 7.4 to 7.64 list the port settings.

Table 7.4 Port P0\_0/AN7/TRCIOA/TRCTRG

| Register | PD0   |   | Α  | DINSE | L   |     | TF   | RCPSF  | ₹0   | Timer RC Setting                              |                           |
|----------|-------|---|----|-------|-----|-----|------|--------|------|-----------------------------------------------|---------------------------|
| Bit      | PD0_0 |   | СН |       | ADG | SEL | TR   | CIOAS  | SEL  |                                               | Function                  |
| DIL      | PD0_0 | 2 | 1  | 0     | 1   | 0   | 2    | 1      | 0    | _                                             |                           |
|          | 0     | Χ | Х  | Х     | Х   | Х   | Othe | r than | 010b | X                                             | Input port (1)            |
|          | 1     | Χ | Х  | Х     | Х   | Х   | Othe | r than | 010b | X                                             | Output port (2)           |
| Setting  | 0     | 1 | 1  | 1     | 0   | 0   | Othe | r than | 010b | X                                             | A/D converter input (AN7) |
| Value    | 0     | Х | Х  | Х     | Х   | Х   | 0    | 1      | 0    | Refer to <b>Table 7.53 TRCIOA Pin Setting</b> | TRCIOA input (1)          |
|          | Х     | Х | Х  | Х     | Х   | Х   | 0    | 1      | 0    | Refer to <b>Table 7.53 TRCIOA Pin Setting</b> | TRCIOA output (2)         |

X: 0 or 1 Notes:

Pulled up by setting the PU00 bit in the PUR0 register to 1.

2. Output drive capacity high by setting the DRR00 bit in the DRR0 register to 1.

Table 7.5 Port P0\_1/AN6/TXD1/TRCIOA/TRCTRG

| Register         | PD0   |   | 1  | ٩DI | NSEL |     | U1    | SR         | U | 1M  | R                | TR  | RCPS           | R0  | Timer RC Setting                              |                           |
|------------------|-------|---|----|-----|------|-----|-------|------------|---|-----|------------------|-----|----------------|-----|-----------------------------------------------|---------------------------|
| Bit              | PD0_1 |   | СН |     | ADG  | SEL | TXD   | 1SEL       | , | SME | )                | TRO | CIOA           | SEL |                                               | Function                  |
| DIL              | PD0_1 | 2 | 1  | 0   | 1    | 0   | 1     | 0          | 2 | 1   | 0                | 2   | 1              | 0   | _                                             |                           |
|                  | 0     | Х | Х  | Х   | Х    | Х   | Other | than<br>Ib | Х | Х   | Χ                |     | her th<br>011b |     | Х                                             | Input port <sup>(1)</sup> |
|                  | 1     | Х | Х  | Х   | Х    | Х   | Other | than<br>Ib | Х | Х   | Χ                | -   | her th<br>011b |     | X                                             | Output port (2)           |
|                  | 0     | 1 | 1  | 0   | 0    | 0   | Other | than<br>Ib | Х | Х   | Χ                |     | her th<br>011b |     | Х                                             | A/D converter input (AN6) |
| Setting<br>Value | х     | х | x  | x   | Х    | ×   | 0     | 1          | 1 | 0   | 1<br>0<br>1<br>0 | Х   | х              | х   | X                                             | TXD1 output (2, 3)        |
|                  | 0     | Х | Х  | Х   | Х    | Х   | Other |            | Х | Х   | Х                | 0   | 1              | 1   | Refer to Table 7.53 TRCIOA Pin Setting        | TRCIOA input (1)          |
|                  | Х     | Х | Х  | Х   | Х    | Х   | Other | than<br>Ib | Х | Х   | Χ                | 0   | 1              | 1   | Refer to <b>Table 7.53 TRCIOA Pin Setting</b> | TRCIOA output (2)         |

X: 0 or 1 Notes:

1. Pulled up by setting the PU00 bit in the PUR0 register to 1.

- 2. Output drive capacity high by setting the DRR00 bit in the DRR0 register to 1.
- 3. N-channel open-drain output by setting the NCH bit in the U1C0 register to 1.

Table 7.6 Port P0\_2/AN5/RXD1/TRCIOA/TRCTRG

| Register | PD0   |   | Α  | NID | SEL |     | U1       | SR      | TF   | RCPSF  | ₹0   | Timer RC Setting                       |                           |
|----------|-------|---|----|-----|-----|-----|----------|---------|------|--------|------|----------------------------------------|---------------------------|
| Bit      | PD0 2 |   | СН |     | ADG | SEL | RXD      | 1SEL    | TR   | CIOAS  | SEL  |                                        | Function                  |
| DIL      | PD0_2 | 2 | 1  | 0   | 1   | 0   | 1        | 0       | 2    | 1      | 0    | _                                      |                           |
|          | 0     | Χ | Χ  | Х   | Х   | Х   | Х        | Х       | Othe | r than | 100b | X                                      | Input port (1)            |
|          | 1     | Χ | Χ  | Х   | Х   | Х   | Х        | Х       | Othe | r than | 100b | X                                      | Output port (2)           |
|          | 0     | 1 | 0  | 1   | 0   | 0   | Other th | nan 01b | Othe | r than | 100b | X                                      | A/D converter input (AN5) |
| Setting  | 0     | Χ | Χ  | Х   | Х   | Х   | 0        | 1       | Othe | r than | 100b | X                                      | RXD1 input (1)            |
| Value    | 0     | Х | Х  | Х   | Х   | Х   | Х        | Х       | 1    | 0      | 0    | Refer to Table 7.53 TRCIOA Pin Setting | TRCIOA input (1)          |
| V 0 1    | Х     | Х | X  | Х   | Х   | Х   | Х        | Х       | 1    | 0      | 0    | Refer to Table 7.53 TRCIOA Pin Setting | TRCIOA output (2)         |

X: 0 or 1

Notes:

1. Pulled up by setting the PU00 bit in the PUR0 register to 1.

2. Output drive capacity high by setting the DRR00 bit in the DRR0 register to 1.

7. I/O Ports R8C/35A Group

Table 7.7 Port P0\_3/AN4/CLK1/TRCIOB

| Register         | PD0   |   |    | ΑD | INSEI | _   | U1   | SR         |   |   | U1 | MR    | TR  | CPS            | R0  | Timer RC Setting                              |                                            |
|------------------|-------|---|----|----|-------|-----|------|------------|---|---|----|-------|-----|----------------|-----|-----------------------------------------------|--------------------------------------------|
| Bit              | PD0 3 |   | Cŀ | 1  | ADG   | SEL | CLK' | 1SEL       | S | M | D  | CKDIR | TRO | CIOB           | SEL |                                               | Function                                   |
| DIL              | FD0_3 | 2 | 1  | 0  | 1     | 0   | 1    | 0          | 2 | 1 | 0  | CKDIK | 2   | 1              | 0   | _                                             |                                            |
|                  | 0     | Х | Х  | Х  | Х     | Х   |      | her<br>01b | Х | Х | Х  | Х     |     | ner th<br>010b |     | Х                                             | Input port (1)                             |
|                  | 1     | Х | Х  | Х  | Х     | Х   |      | her<br>01b | х | Х | Х  | Х     |     | ner th<br>010b |     | Х                                             | Output port (2)                            |
|                  | 0     | 1 | 0  | 0  | 0     | 0   |      | her<br>01b | х | Х | Х  | Х     |     | ner th<br>010b |     | X                                             | A/D converter input (AN4)                  |
| Setting<br>Value | 0     | Х | Х  | Х  | Х     | Х   | 0    | 1          | Х | Х | Х  | 1     | Х   | Х              | Х   | Х                                             | CLK1 (external clock) input <sup>(1)</sup> |
|                  | Х     | Х | Х  | Х  | Х     | Х   | 0    | 1          | 0 | 0 | 1  | 0     | Х   | Х              | Х   | Х                                             | CLK1 (internal clock) output (2)           |
|                  | 0     | X | Х  | Х  | Х     | Х   |      | her<br>01b | Х | Х | Х  | Х     | 0   | 1              | 0   | Refer to <b>Table 7.54 TRCIOB Pin Setting</b> | TRCIOB input (1)                           |
|                  | Х     | X | Х  | Х  | Х     | Х   |      | her<br>01b | х | Х | Х  | Х     | 0   | 1              | 0   | Refer to <b>Table 7.54 TRCIOB Pin Setting</b> | TRCIOB output (2)                          |

X: 0 or 1 Notes:

1. Pulled up by setting the PU00 bit in the PUR0 register to 1.

2. Output drive capacity high by setting the DRR00 bit in the DRR0 register to 1.

Port P0\_4/AN3/TREO/TRCIOB Table 7.8

| Register | PD0   |   | -  | ΑD | INSEL | _   | TIMSR     | TRECR1 | TR  | CPS            | R0  | Timer RC Setting                              |                           |
|----------|-------|---|----|----|-------|-----|-----------|--------|-----|----------------|-----|-----------------------------------------------|---------------------------|
| Bit      | PD0 4 |   | CH | 1  | ADG   | SEL | TREOSEL0  | TOENA  | TRO | CIOB           | SEL |                                               | Function                  |
| DIL      | PD0_4 | 2 | 1  | 0  | 1     | 0   | TREOSELU  | IOENA  | 2   | 1              | 0   | _                                             |                           |
|          | 0     | Х | х  | Х  | Х     | Х   | Other tha | an 01b |     | ner th<br>011b |     | Х                                             | Input port <sup>(1)</sup> |
|          | 1     | Х | х  | Х  | Х     | Х   | Other tha | an 01b |     | ner th<br>011b |     | Х                                             | Output port (2)           |
| Setting  | 0     | 0 | 1  | 1  | 0     | 0   | Other tha | an 01b |     | ner th<br>011b |     | Х                                             | A/D converter input (AN3) |
| Value    | Х     | Х | х  | Х  | Х     | Х   | 0         | 1      |     | ner th<br>011b |     | Х                                             | TREO output (2)           |
|          | 0     | Х | х  | Х  | Х     | Х   | X         | Х      | 0   | 1              | 1   | Refer to <b>Table 7.54 TRCIOB Pin Setting</b> | TRCIOB input (1)          |
|          | Х     | Х | Χ  | Х  | Х     | Х   | Х         | Х      | 0   | 1              | 1   | Refer to <b>Table 7.54 TRCIOB Pin Setting</b> | TRCIOB output (2)         |

X: 0 or 1 Notes:

1. Pulled up by setting the PU01 bit in the PUR0 register to 1.

2. Output drive capacity high by setting the DRR01 bit in the DRR0 register to 1.

Table 7.9 Port P0\_5/AN2/TRCIOB

| Register | PD0   |   | Α  | DINSE | L   |     | TF   | RCPSF  | ₹0   | Timer RC Setting                              |                           |
|----------|-------|---|----|-------|-----|-----|------|--------|------|-----------------------------------------------|---------------------------|
| Bit      | PD0 5 |   | CH |       | ADG | SEL | TR   | CIOBS  | SEL  |                                               | Function                  |
| Dit      | FD0_3 | 2 | 1  | 0     | 1   | 0   | 2    | 1      | 0    |                                               |                           |
|          | 0     | Χ | Х  | Χ     | Х   | Χ   | Othe | r than | 100b | X                                             | Input port (1)            |
|          | 1     | Х | Х  | Х     | Х   | Х   | Othe | r than | 100b | X                                             | Output port (2)           |
| Setting  | 0     | 0 | 1  | 0     | 0   | 0   | Othe | r than | 100b | X                                             | A/D converter input (AN2) |
| Value    | 0     | Х | Х  | Х     | Х   | Х   | 1    | 0      | 0    | Refer to <b>Table 7.54 TRCIOB Pin Setting</b> | TRCIOB input (1)          |
|          | Х     | Х | Х  | Х     | Х   | Х   | 1    | 0      | 0    | Refer to <b>Table 7.54 TRCIOB Pin Setting</b> | TRCIOB output (2)         |

X: 0 or 1

Notes:

1. Pulled up by setting the PU01 bit in the PUR0 register to 1.

2. Output drive capacity high by setting the DRR01 bit in the DRR0 register to 1.

Table 7.10 Port P0\_6/AN1/DA0/TRCIOD

| Register | PD0    |   |    | ADIN | ISEL |     | DACON | TF   | RCPSF  | R1   | Timer RC Setting                       |                            |
|----------|--------|---|----|------|------|-----|-------|------|--------|------|----------------------------------------|----------------------------|
| Bit      | PD0 6  |   | СН |      | ADG  | SEL | DA0E  | TR   | CIODS  | SEL  |                                        | Function                   |
| Dit      | F D0_0 | 2 | 1  | 0    | 1    | 0   | DAUL  | 2    | 1      | 0    | _                                      |                            |
|          | 0      | Х | Х  | Χ    | Х    | Х   | 0     | Othe | r than | 011b | X                                      | Input port (1)             |
|          | 1      | Χ | Χ  | Χ    | Х    | Х   | 0     | Othe | r than | 011b | X                                      | Output port (2)            |
|          | 0      | 0 | 0  | 1    | 0    | 0   | 0     | Othe | r than | 011b | X                                      | A/D converter input (AN1)  |
| Setting  | 0      | Х | Х  | Χ    | Χ    | Х   | 1     | Othe | r than | 011b | X                                      | D/A converter output (DA0) |
| Value    | 0      | Х | Х  | Х    | Х    | Х   | 0     | 0    | 1      | 1    | Refer to Table 7.56 TRCIOD Pin Setting | TRCIOD input (1)           |
|          | Х      | Х | Х  | Х    | Х    | Х   | 0     | 0    | 1      | 1    | Refer to Table 7.56 TRCIOD Pin Setting | TRCIOD output (2)          |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU01 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the DRR01 bit in the DRR0 register to 1.

Table 7.11 Port P0\_7/AN0/DA1/TRCIOC

| Register | PD0   |   |    | ADIN | ISEL |     | DACON | TF   | RCPSF  | ₹1   | Timer RC Setting                       |                            |
|----------|-------|---|----|------|------|-----|-------|------|--------|------|----------------------------------------|----------------------------|
| Bit      | PD0_7 |   | СН |      | ADG  | SEL | DA1E  | TR   | CIOCS  | SEL  |                                        | Function                   |
| ы        | FD0_I | 2 | 1  | 0    | 1    | 0   | DAIL  | 2    | 1      | 0    | _                                      |                            |
|          | 0     | Χ | Χ  | Χ    | Х    | Х   | 0     | Othe | r than | 011b | X                                      | Input port (1)             |
|          | 1     | Χ | Χ  | Χ    | Х    | Х   | 0     | Othe | r than | 011b | X                                      | Output port (2)            |
|          | 0     | 0 | 0  | 0    | 0    | 0   | 0     | Othe | r than | 011b | X                                      | A/D converter input (AN0)  |
| Setting  | 0     | Χ | Х  | Χ    | Χ    | Х   | 1     | Othe | r than | 011b | X                                      | D/A converter output (DA1) |
| Value    | 0     | Х | Х  | Х    | Х    | Х   | 0     | 0    | 1      | 1    | Refer to Table 7.55 TRCIOC Pin Setting | TRCIOC input (1)           |
|          | Х     | Х | Х  | Х    | Х    | Х   | 0     | 0    | 1      | 1    | Refer to Table 7.55 TRCIOC Pin Setting | TRCIOC output (2)          |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU01 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the DRR01 bit in the DRR0 register to 1.

Table 7.12 Port P1\_0/KI0/AN8/TRCIOD/LVCMP1

| Register         | PD1   | KIEN   |   | Α  | VDIV | ISEL |     | TF   | RCPS   | R1   | VCA2  | Timer RC Setting                              |                              |
|------------------|-------|--------|---|----|------|------|-----|------|--------|------|-------|-----------------------------------------------|------------------------------|
| Bit              | PD1 0 | KI0EN  |   | СН |      | ADG  | SEL | TR   | CIODS  | SEL  | VCA22 |                                               | Function                     |
| DIL              | PD1_0 | KIUEIN | 2 | 1  | 0    | 1    | 0   | 2    | 1      | 0    | VCAZZ | _                                             |                              |
|                  | 0     | Х      | Х | Χ  | Х    | Х    | Х   | Othe | r than | 001b | Х     | X                                             | Input port (1)               |
|                  | 1     | Х      | Χ | Χ  | Х    | Х    | Х   | Othe | r than | 001b | Х     | X                                             | Output port (2)              |
|                  | 0     | 1      | Χ | Χ  | Х    | Χ    | Χ   | Othe | r than | 001b | Χ     | X                                             | KIO input (1)                |
| C = 445 = ==     | 0     | 0      | 0 | 0  | 0    | 0    | 1   | Othe | r than | 001b | Х     | X                                             | A/D converter input (AN8)    |
| Setting<br>Value | 0     | Х      | Х | Х  | Х    | Х    | Х   | 0    | 0      | 1    | Х     | Refer to <b>Table 7.56 TRCIOD Pin Setting</b> | TRCIOD input (1)             |
|                  | Х     | Х      | Х | Х  | Х    | Х    | Х   | 0    | 0      | 1    | Х     | Refer to Table 7.56 TRCIOD Pin Setting        | TRCIOD output (2)            |
| V 0 4            | 0     | 0      | Х | Х  | Х    | Х    | Х   | Othe | r than | 001b | 1     | Х                                             | Comparator A1 input (LVCMP1) |

X: 0 or 1

- 1. Pulled up by setting the PU02 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P1DRR0 bit in the P1DRR register to 1.

Table 7.13 Port P1\_1/KI1/AN9/TRCIOA/TRCTRG/LVCMP2

| Register         | PD1   | KIEN  |   | Α  | NDIN | ISEL |     | TF   | RCPS   | R0   | VCA2  | Timer RC Setting                              |                              |
|------------------|-------|-------|---|----|------|------|-----|------|--------|------|-------|-----------------------------------------------|------------------------------|
| Bit              | PD1 1 | KI1EN |   | СН |      | ADG  | SEL | TR   | CIOAS  | SEL  | VCA24 |                                               | Function                     |
| DIL              | PDI_I | KIIEN | 2 | 1  | 0    | 1    | 0   | 2    | 1      | 0    | VCA24 | _                                             |                              |
|                  | 0     | Х     | Х | Χ  | Х    | Х    | Х   | Othe | r than | 001b | Х     | X                                             | Input port (1)               |
|                  | 1     | Х     | Х | Х  | Х    | Х    | Х   | Othe | r than | 001b | Х     | X                                             | Output port (2)              |
|                  | 0     | 1     | Х | Χ  | Х    | Х    | Х   | Othe | r than | 001b | Х     | X                                             | KI1 input (1)                |
| C-44:            | 0     | 0     | 0 | 0  | 1    | 0    | 1   | Othe | r than | 001b | Х     | X                                             | A/D converter input (AN9)    |
| Setting<br>Value | 0     | Х     | Х | Х  | Х    | Х    | Х   | 0    | 0      | 1    | Х     | Refer to <b>Table 7.53 TRCIOA Pin Setting</b> | TRCIOA input (1)             |
|                  | Х     | Х     | Х | Х  | Х    | Х    | Х   | 0    | 0      | 1    | Х     | Refer to Table 7.53 TRCIOA Pin Setting        | TRCIOA output (2)            |
|                  | 0     | 0     | Х | Х  | Х    | Х    | Х   | Othe | r than | 001b | 1     | Х                                             | Comparator A2 input (LVCMP2) |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU02 bit in the PUR0 register to 1.
- Output drive capacity high by setting the P1DRR1 bit in the P1DRR register to 1.

Table 7.14 Port P1\_2/KI2/AN10/TRCIOB/LVREF

| Register         | PD1   | KIEN  |   | A  | ADIN | ISEL |     | TF   | RCPS   | R0   | VC    | CA2      | Timer RC<br>Setting                    | Facility                                      |
|------------------|-------|-------|---|----|------|------|-----|------|--------|------|-------|----------|----------------------------------------|-----------------------------------------------|
| Bit              | PD1_2 | KI2EN |   | СН |      | ADG  | SEL | TR   | CIOB   | SEL  | VCA21 | VCA23    | _                                      | Function                                      |
|                  |       |       | 2 | 1  | 0    | 1    | 0   | 2    | 1      | 0    |       | . 07 .20 |                                        |                                               |
|                  | 0     | Х     | Х | Χ  | Х    | Х    | Х   | Othe | r than | 001b | Х     | Х        | X                                      | Input port (1)                                |
|                  | 1     | Х     | Х | Χ  | Х    | Х    | Х   | Othe | r than | 001b | Х     | Х        | X                                      | Output port (2)                               |
|                  | 0     | 1     | Х | Χ  | Χ    | Х    | Х   | Othe | r than | 001b | Х     | Χ        | Х                                      | KI2 input (1)                                 |
|                  | 0     | 0     | 0 | 1  | 0    | 0    | 1   | Othe | r than | 001b | Х     | Х        | Х                                      | A/D converter input (AN10)                    |
| Setting<br>Value | 0     | Х     | Х | Х  | х    | х    | х   | 0    | 0      | 1    | Х     | Х        | Refer to Table 7.54 TRCIOB Pin Setting | TRCIOB input (1)                              |
| value            | X     | X     | Х | Х  | х    | х    | х   | 0    | 0      | 1    | X     | X        | Refer to Table 7.54 TRCIOB Pin Setting | TRCIOB output (2)                             |
|                  | 0     | 0     | Х | Х  | Х    | Х    | Х   | Othe | r than | 001b | 1     | Х        | Х                                      | Comparator A1 reference voltage input (LVREF) |
|                  | 0     | 0     | Х | Х  | Х    | Х    | Х   | Othe | r than | 001b | Х     | 1        | Х                                      | Comparator A2 reference voltage input (LVREF) |

X: 0 or 1

- 1. Pulled up by setting the PU02 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P1DRR2 bit in the P1DRR register to 1.

Port P1\_3/KI3/AN11/TRCIOC/LVCOUT1 **Table 7.15** 

| Register         | PD1   | KIEN  |   | Α  | \DIN | ISEL |     | TRBRCSR  | TR  | CPS    | R1  | ACMR    | Timer RB Setting                     | Timer RC Setting           |                                |
|------------------|-------|-------|---|----|------|------|-----|----------|-----|--------|-----|---------|--------------------------------------|----------------------------|--------------------------------|
| Bit              | PD1 3 | KI3EN |   | СН |      | ADG  | SEL | TRBOSEL0 | TRO | CIOC   | SEL | CM10E   |                                      |                            | Function                       |
| DIL              | PD1_3 | KISEN | 2 | 1  | 0    | 1    | 0   | IKBOSELU | 2   | 1      | 0   | CIVITOE |                                      | 1                          |                                |
|                  |       |       |   |    |      |      |     | 1        | Ot  | her th | an  |         | X                                    |                            |                                |
|                  | 0     | Х     | Х | Х  | Х    | Х    | Х   | Х        |     | 001b   | -   | 0       | Other than TRBO usage conditions     | Х                          | Input port (1)                 |
|                  |       |       |   |    |      |      |     | 1        | O+  | her th | on  |         | Х                                    |                            |                                |
|                  | 1     | Х     | Х | Х  | Х    | Х    | Х   | Х        |     | 001b   |     | 0       | Other than TRBO usage conditions     | Х                          | Output port (2)                |
|                  |       |       |   |    |      |      |     | 1        | Ct  | her th | an  |         | X                                    |                            |                                |
|                  | 0     | 1     | Х | Х  | Х    | Х    | Х   | Х        |     | 001b   |     | 0       | Other than TRBO usage conditions     | Х                          | KI3 input <sup>(1)</sup>       |
|                  |       |       |   |    |      |      |     | 1        | O+  | her th | on  |         | Х                                    |                            | A/D converter                  |
| Setting<br>Value | 0     | 0     | 0 | 1  | 1    | 0    | 1   | Х        |     | 001b   |     | 0       | Other than TRBO usage conditions     | Х                          | input (AN11)                   |
|                  | х     | X     | Х | Х  | х    | Х    | х   | 0        | Х   | х      | Х   | 0       | Refer to Table 7.52 TRBO Pin Setting | Х                          | TRBO output (2)                |
|                  |       |       |   |    |      |      |     | 1        |     |        |     |         | Х                                    | Refer to Table             |                                |
|                  | 0     | Х     | Х | Х  | Х    | Х    | Х   | Х        | 0   | 0      | 1   | 0       | Other than TRBO usage conditions     | 7.54 TRCIOB<br>Pin Setting | TRCIOC input (1)               |
|                  |       |       |   |    |      |      |     | 1        |     |        |     |         | Х                                    | Refer to Table             |                                |
|                  | Х     | Х     | Х | Х  | Х    | Х    | Х   | Х        | 0   | 0      | 1   | 0       | Other than TRBO usage conditions     | 7.54 TRCIOB<br>Pin Setting | TRCIOC output (2)              |
| V: 0 or 1        | Х     | Х     | Х | Х  | Х    | Х    | Х   | Х        | Х   | Х      | Х   | 1       | Х                                    | Х                          | Comparator A1 output (LVCOUT1) |

X: 0 or 1

R8C/35A Group

Notes:

**Table 7.16** Port P1\_4/TXD0/TRCCLK

| Register | PD1   | U0SR     |   | U1MR |   | TRBF | RCSR  | - | TRCCR | 1 |                     |
|----------|-------|----------|---|------|---|------|-------|---|-------|---|---------------------|
| Bit      | PD1 4 | TXD0SEL0 |   | SMD  |   | TRCC | LKSEL |   | TCK   |   | Function            |
| DIL      | FD1_4 | TADOSELO | 2 | 1    | 0 | 1    | 0     | 2 | 1     | 0 |                     |
|          | 0     | 0        | Χ | Х    | Χ | Х    | Х     | Χ | Χ     | Х | Input port (1)      |
|          | 1     | 0        | Χ | Х    | Х | Х    | Χ     | Х | Х     | Х | Output port (2)     |
| Setting  |       |          | 0 |      | 1 |      |       |   |       |   |                     |
| Value    | Х     | 1        |   | 0    | 0 | X    | X     | Х | Х     | X | TXD0 output (2, 3)  |
| 74.45    | Λ     | '        | 1 |      | 1 | _ ^  | ^     | ^ | ^     | ^ | 1 XDO Odipat (=, =) |
|          |       |          |   | 1    | 0 |      |       |   |       |   |                     |
|          | 0     | 0        | Χ | Χ    | Χ | 0    | 1     | 1 | 0     | 1 | TRCCLK input (1)    |

X: 0 or 1 Notes:

1. Pulled up by setting the PU03 bit in the PUR0 register to 1.

- 2. Output drive capacity high by setting the P1DRR4 bit in the P1DRR register to 1.
- 3. N-channel open-drain output by setting the NODC bit in the U0C0 register to 1.

Pulled up by setting the PU02 bit in the PUR0 register to 1.
Output drive capacity high by setting the P1DRR3 bit in the P1DRR register to 1.

Port P1\_5/RXD0/TRAIO/INT1 **Table 7.17** 

| Register         | PD1   | U0SR     | TRASR    |         | TRAIOC | Т | RAM              | R | I  | NTSF  | ₹ | INTEN   |                        |
|------------------|-------|----------|----------|---------|--------|---|------------------|---|----|-------|---|---------|------------------------|
| Bit              | PD1 5 | RXD0SEL0 | TRAIOSEL |         | TOPCR  | - | TMOE             | ) | IN | IT1SE | L | INT1EN  | Function               |
| Dit              | FD1_3 | KADUSELU | 1        | 0       | TOPON  | 2 | 1                | 0 | 2  | 1     | 0 | INTILIN |                        |
|                  | 0     | Х        | Other th | nan 10b | Х      | Х | Х                | Х | Х  | Х     | Х | Х       | Input port (1)         |
|                  | 1     | Х        | Other th | nan 10b | Х      | Х | Х                | Х | Х  | Х     | Х | Х       | Output port (2)        |
|                  | 0     | 1        | Other th | nan 10b | Х      | Х | Х                | Х | Х  | Х     | Х | Х       | RXD0 input (1)         |
| Setting<br>Value | 0     | Х        | 1        | 0       | 0      |   | her th<br>0b, 00 |   | Х  | Х     | Х | Х       | TRAIO input (1)        |
| value            | 0     | Х        | Other th | nan 10b | Х      | Х | Х                | Х | 0  | 0     | 1 | 1       | INT1 input (1)         |
|                  | 0     | Х        | 1        | 0       | 0      |   | her th<br>0b, 00 |   | 0  | 0     | 1 | 1       | TRAIO/INT1 input (1)   |
|                  | Х     | Х        | 1        | 0       | 0      | 0 | 0                | 1 | Χ  | Χ     | Х | Х       | TRAIO pulse output (2) |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU03 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P1DRR5 bit in the P1DRR register to 1.

**Table 7.18** Port P1\_6/CLK0/IVREF1/LVCOUT2

| Register | PD1   | U0SR     |     | L | J0MR  |         | INTCMP  | ACMR     |                                                |
|----------|-------|----------|-----|---|-------|---------|---------|----------|------------------------------------------------|
| Bit      | PD1 6 | CLK0SEL0 | SMD |   | CKDIR | INT1CP0 | CM10E   | Function |                                                |
| Dit      | רטו_0 | CLNOSLLO | 2   | 1 | 0     | CKDIK   | INTICEO | CIVITOL  |                                                |
|          | 0     | 0        | Х   | Χ | Х     | Х       | Χ       | 0        | Input port (1)                                 |
|          | 1     | 0        | Χ   | Х | Х     | Х       | Х       | 0        | Output port (2)                                |
| Setting  | 0     | 1        | Х   | Х | Х     | 1       | Х       | 0        | CLK0 (external clock) input (1)                |
| Value    | Х     | 1        | 0   | 0 | 1     | 0       | Х       | 0        | CLK0 (internal clock) output (2)               |
|          | 0     | 0        | Χ   | Х | Х     | Х       | 1       | 0        | Comparator B1 reference voltage input (IVREF1) |
|          | Х     | Х        | Х   | Х | Х     | Х       | Х       | 1        | Comparator A2 output (2)                       |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU03 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P1DRR6 bit in the P1DRR register to 1.

Port P1\_7/INT1/TRAIO/IVCMP1 **Table 7.19** 

| Register         | PD1   | TRA      | ASR     | TRAIOC | Т    | RAM              | R | I  | NTSF  | ₹    | INTEN    | INTCMP  |                              |
|------------------|-------|----------|---------|--------|------|------------------|---|----|-------|------|----------|---------|------------------------------|
| Bit              | PD1 5 | TRAI     | OSEL    | TOPCR  | TMOD |                  | ) | IN | IT1SE | ΞL   | INT1EN   | INT0CP0 | Function                     |
| Dit              | רטו_ט | 1        | 0       | TOPON  | 2    | 1                | 0 | 2  | 1     | 0    | IINIILIN | INTOCEO |                              |
|                  | 0     | Other th | nan 01b | Х      | Χ    | Х                | Х | Χ  | Χ     | Χ    | Х        | Х       | Input port (1)               |
|                  | 1     | Other th | nan 01b | Х      | Χ    | Χ                | Х | Х  | Х     | Χ    | Х        | Х       | Output port (2)              |
|                  | 0     | 0        | 1       | 0      |      | her th<br>Ob, 00 |   | Х  | Х     | Х    | Х        | Х       | TRAIO input (1)              |
| Setting<br>Value | 0     | Other th | nan 01b | Х      | Χ    | Х                | Х | 0  | 0     | 0    | 1        | Х       | INT1 input (1)               |
|                  | 0     | 0        | 1       | 0      |      | her th<br>Ob, 00 |   | 0  | 0     | 0    | 1        | Х       | TRAIO/INT1 input (1)         |
|                  | Х     | 0        | 1       | 0      | 0    | 0                | 1 | Χ  | Χ     | Χ    | Х        | Х       | TRAIO pulse output (2)       |
| V 0 - 1 4        | 0     | Other th | nan 01b | X      | Χ    | Χ                | Χ | (  | Other | than | 0001b    | 1       | Comparator B1 input (IVCMP1) |

X: 0 or 1

- 1. Pulled up by setting the PU03 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P1DRR7 bit in the P1DRR register to 1.

Port P2\_0/TRDIOA0/TRDCLK/INT1/TRCIOB **Table 7.20** 

| Register         | PD2   | TRDPDR0     | 11              | NTS      | R       | INTEN  | TR       | CPS            | R0       | Timer RC<br>Setting                          | Timer RD<br>Setting                           | Function           |
|------------------|-------|-------------|-----------------|----------|---------|--------|----------|----------------|----------|----------------------------------------------|-----------------------------------------------|--------------------|
| Bit              | PD2_0 | TRDIOA0SEL0 | IN <sup>°</sup> | T1S<br>1 | EL<br>0 | INT1EN | TRO<br>2 | CIOB<br>1      | SEL<br>0 | _                                            | _                                             | Function           |
|                  | 0     | 0           | Х               | Х        | Х       | Х      |          | ner tl<br>101k |          | Х                                            | Х                                             | Input port (1)     |
|                  | 1     | 0           | Х               | Х        | Х       | Х      |          | ner tl<br>101t |          | Х                                            | Х                                             | Output port (2)    |
|                  | 0     | 1           | Х               | Х        | Х       | Х      |          | ner tl<br>101k |          | Х                                            | Refer to Table<br>7.57 TRDIOA0<br>Pin Setting | TRDIOA0 input (1)  |
| Setting<br>Value | Х     | 1           | Х               | Х        | Х       | Х      |          | ner tl<br>101k |          | Х                                            | Refer to Table<br>7.57 TRDIOA0<br>Pin Setting | TRDIOA0 output (2) |
|                  | 0     | 0           | 0               | 1        | 0       | 1      |          | ner tl<br>101t |          | Х                                            | X                                             | INT1 input (1)     |
|                  | 0     | Х           | Х               | Х        | Х       | Х      | 1        | 0              | 1        | Refer to Table<br>7.54 TRCIOB<br>Pin Setting | X                                             | TRCIOB input (1)   |
|                  | Х     | Х           | Х               | Х        | Х       | Х      | 1        | 0              | 1        | Refer to Table<br>7.54 TRCIOB<br>Pin Setting | Х                                             | TRCIOB output (2)  |

X: 0 or 1 Notes:

**Table 7.21** Port P2\_1/TRDIOC0/TRCIOC

| Register         | PD2   | TRDI     | PSR0    | TF   | TRCPSR1         |      | Timer RC Setting                              | Timer RD Setting                        |                    |  |          |
|------------------|-------|----------|---------|------|-----------------|------|-----------------------------------------------|-----------------------------------------|--------------------|--|----------|
| Bit              | PD2 1 | TRDIO    | C0SEL   | TR   | TRCIOCSEL       |      | CIOCSEL                                       |                                         |                    |  | Function |
| DIL              | PD2_I | 1        | 0       | 2    | 1               | 0    | _                                             | _                                       |                    |  |          |
|                  | 0     | Other th | nan 10b | Othe | Other than 100b |      | X                                             | X                                       | Input port (1)     |  |          |
|                  | 1     | Other th | nan 10b | Othe | r than          | 100b | Х                                             | X                                       | Output port (2)    |  |          |
|                  | 0     | 1        | 0       | Othe | Other than 100b |      | Х                                             | Refer to Table 7.59 TRDIOC0 Pin Setting | TRDIOC0 input (1)  |  |          |
| Setting<br>Value | Х     | 1        | 0       | Othe | her than 100b   |      | Х                                             | Refer to Table 7.59 TRDIOC0 Pin Setting | TRDIOC0 output (2) |  |          |
|                  | 0     | Х        | Х       | 1    | 0               | 0    | Refer to <b>Table 7.55 TRCIOC Pin Setting</b> | X                                       | TRCIOC input (1)   |  |          |
|                  | Х     | Х        | X       | 1    | 0               | 0    | Refer to <b>Table 7.55 TRCIOC Pin Setting</b> | Х                                       | TRCIOC output (2)  |  |          |

X: 0 or 1 Notes:

<sup>1.</sup> Pulled up by setting the PU04 bit in the PUR0 register to 1.

<sup>2.</sup> Output drive capacity high by setting the P2DRR0 bit in the P2DRR register to 1.

<sup>1.</sup> Pulled up by setting the PU04 bit in the PUR0 register to 1.

<sup>2.</sup> Output drive capacity high by setting the P2DRR1 bit in the P2DRR register to 1.

7. I/O Ports R8C/35A Group

**Table 7.22** Port P2\_2/TRDIOB0/TRCIOD

| Register         | PD2     | TRDI     | PSR0    | Т         | RCPSF   | ₹1   | Timer RC Setting                              | Timer RD Setting                               |                    |
|------------------|---------|----------|---------|-----------|---------|------|-----------------------------------------------|------------------------------------------------|--------------------|
| Bit              | PD2 2   | TRDIO    | B0SEL   | TRCIODSEL |         | EL   |                                               |                                                | Function           |
| Dit              | F D 2_2 | 1        | 0       | 2         | 1       | 0    | _                                             | _                                              |                    |
|                  | 0       | Other th | han 10b | Othe      | er than | 100b | X                                             | X                                              | Input port (1)     |
|                  | 1       | Other th | han 10b | Othe      | er than | 100b | X                                             | X                                              | Output port (2)    |
|                  | 0       | 1        | 0       | Othe      | er than | 100b | Х                                             | Refer to <b>Table 7.58 TRDIOB0 Pin Setting</b> | TRDIOB0 input (1)  |
| Setting<br>Value | Х       | 1        | 0       | Othe      | er than | 100b | ×                                             | Refer to <b>Table 7.58 TRDIOB0 Pin Setting</b> | TRDIOB0 output (2) |
|                  | 0       | Х        | Х       | 1         | 0       | 0    | Refer to <b>Table 7.56 TRCIOD Pin Setting</b> | X                                              | TRCIOD input (1)   |
|                  | Х       | Х        | Х       | 1         | 0       | 0    | Refer to <b>Table 7.56 TRCIOD Pin Setting</b> | Х                                              | TRCIOD output (2)  |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU04 bit in the PUR0 register to 1.
- Output drive capacity high by setting the P2DRR2 bit in the P2DRR register to 1.

**Table 7.23** Port P2\_3/TRDIOD0

| Register | PD2   | TRDPSR0     | Timer RD Setting                        | Function           |
|----------|-------|-------------|-----------------------------------------|--------------------|
| Bit      | PD2_3 | TRDIOD0SEL0 | _                                       | FullClion          |
|          | 0     | 0           | X                                       | Input port (1)     |
| Setting  | 1     | 0           | X                                       | Output port (2)    |
| Value    | 0     | 1           | Refer to Table 7.60 TRDIOD0 Pin Setting | TRDIOD0 input (1)  |
|          | Х     | 1           | Refer to Table 7.60 TRDIOD0 Pin Setting | TRDIOD0 output (2) |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU04 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P2DRR3 bit in the P2DRR register to 1.

**Table 7.24** Port P2\_4/TRDIOA1

| Register | PD2   | TRDPSR1     | Timer RD Setting                        | Function           |
|----------|-------|-------------|-----------------------------------------|--------------------|
| Bit      | PD2_4 | TRDIOA1SEL0 | _                                       | FullClion          |
|          | 0     | 0           | X                                       | Input port (1)     |
| Setting  | 1     | 0           | X                                       | Output port (2)    |
| Value    | 0     | 1           | Refer to Table 7.61 TRDIOA1 Pin Setting | TRDIOA1 input (1)  |
|          | Х     | 1           | Refer to Table 7.61 TRDIOA1 Pin Setting | TRDIOA1 output (2) |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU05 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P2DRR4 bit in the P2DRR register to 1.

**Table 7.25** Port P2\_5/TRDIOB1

| Register | PD2   | TRDPSR1     | Timer RD Setting                        | Function           |
|----------|-------|-------------|-----------------------------------------|--------------------|
| Bit      | PD2_5 | TRDIOB1SEL0 | _                                       | runction           |
|          | 0     | 0           | X                                       | Input port (1)     |
| Setting  | 1     | 0           | X                                       | Output port (2)    |
| Value    | 0     | 1           | Refer to Table 7.62 TRDIOB1 Pin Setting | TRDIOB1 input (1)  |
|          | Х     | 1           | Refer to Table 7.62 TRDIOB1 Pin Setting | TRDIOB1 output (2) |

X: 0 or 1

- 1. Pulled up by setting the PU05 bit in the PUR0 register to 1.
- Output drive capacity high by setting the P2DRR5 bit in the P2DRR register to 1.

**Table 7.26** Port P2\_6/TRDIOC1

| Register | PD2   | TRDPSR1     | Timer RD Setting                        | Function           |
|----------|-------|-------------|-----------------------------------------|--------------------|
| Bit      | PD2_6 | TRDIOC1SEL0 | _                                       | Function           |
|          | 0     | 0           | X                                       | Input port (1)     |
| Setting  | 1     | 0           | X                                       | Output port (2)    |
| Value    | 0     | 1           | Refer to Table 7.63 TRDIOC1 Pin Setting | TRDIOC1 input (1)  |
|          | X     | 1           | Refer to Table 7.63 TRDIOC1 Pin Setting | TRDIOC1 output (2) |

X: 0 or 1 Notes:

- 1. Pulled up by setting the PU05 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P2DRR6 bit in the P2DRR register to 1.

Port P2\_7/TRDIOD1 **Table 7.27** 

| Register | PD2   | TRDPSR1     | Timer RD Setting                        | Function           |
|----------|-------|-------------|-----------------------------------------|--------------------|
| Bit      | PD2_7 | TRDIOD1SEL0 | _                                       | runction           |
|          | 0     | 0           | X                                       | Input port (1)     |
| Setting  | 1     | 0           | X                                       | Output port (2)    |
| Value    | 0     | 1           | Refer to Table 7.64 TRDIOD1 Pin Setting | TRDIOD1 input (1)  |
|          | Х     | 1           | Refer to Table 7.64 TRDIOD1 Pin Setting | TRDIOD1 output (2) |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU05 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the P2DRR7 bit in the P2DRR register to 1.

**Table 7.28** Port P3\_0/TRAO

| Register         | PD3   | TRA      | \SR     | TRAIOC |                 |  |
|------------------|-------|----------|---------|--------|-----------------|--|
| Bit              | PD3 0 | TRAC     | OSEL    | TOENA  | Function        |  |
| ы                | FD3_0 | 1        | 0       | TOLINA |                 |  |
| 0                | 0     | Other th | nan 01b | X      | Input port (1)  |  |
| Setting<br>Value | 1     | Other th | nan 01b | Х      | Output port (2) |  |
| value            | X     | 0 1      |         | 1      | TRAO output (2) |  |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU06 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the DRR06 bit in the DRR0 register to 1.

**Table 7.29** Port P3\_1/TRBO

| Register         | PD3   | TRBRCSR  | Timer RB Setting                     | Function                  |
|------------------|-------|----------|--------------------------------------|---------------------------|
| Bit              | PD3_1 | TRBOSEL0 |                                      | Function                  |
| 0 - 115          | 0     | 0        | X                                    | Input port <sup>(1)</sup> |
| Setting<br>Value | 1     | 0        | X                                    | Output port (2)           |
| value            | Х     | 1        | Refer to Table 7.52 TRBO Pin Setting | TRBO output (2)           |

X: 0 or 1 Notes:

- 1. Pulled up by setting the PU06 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the DRR06 bit in the DRR0 register to 1.

Port P3\_2/INT2/TRAIO/INT1 **Table 7.30** 

| Register         | PD3   | TRA      | ASR     | TRAIOC | Т | RAM              | R |    |     | INT | SR       | INT    | EN       |                        |
|------------------|-------|----------|---------|--------|---|------------------|---|----|-----|-----|----------|--------|----------|------------------------|
| Bit              | PD3 2 | TRAI     | OSEL    | TOPCR  | - | TMOE             | ) | IN | T1S | EL  | INT2SEL0 | INT1EN | INT2EN   | Function               |
| Dit              | FD3_2 | 1        | 0       | TOPCK  | 2 | 1                | 0 | 2  | 1   | 0   | INTZSELU |        | IINIZLIN |                        |
|                  | 0     | Other th | nan 11b | Х      | Х | Х                | Х | Х  | Χ   | Х   | Х        | Х      | Х        | Input port (1)         |
|                  | 1     | Other th | nan 11b | Х      | Х | Х                | Х | Χ  | Χ   | Х   | Х        | Х      | Х        | Output port (2)        |
|                  | 0     | Other th | nan 11b | Х      | Χ | Х                | Х | Х  | Χ   | Х   | 1        | Х      | 1        | INT2 input (1)         |
| Setting<br>Value | 0     | 1        | 1       | 0      |   | her th<br>0b, 00 |   | Х  | Х   | Х   | Х        | Х      | Х        | TRAIO input (1)        |
| Value            | 0     | Other th | nan 11b | Х      | Χ | Х                | Х | 1  | 0   | 0   | Х        | 1      | Х        | INT1 input (1)         |
|                  | 0     | 1        | 1       | 0      |   | her th<br>0b, 00 |   | 1  | 0   | 0   | Х        | 1      | Х        | TRAIO/INT1 input (1)   |
|                  | Х     | 1        | 1       | 0      | 0 | 0                | 1 | Х  | Χ   | Х   | Х        | Х      | Х        | TRAIO pulse output (2) |

X: 0 or 1 Notes:

1. Pulled up by setting the PU06 bit in the PUR0 register to 1.

2. Output drive capacity high by setting the DRR06 bit in the DRR0 register to 1.

**Table 7.31** Port P3\_3/INT3/TRCCLK/SCS/CTS2/RTS2/IVCMP3

| Register | PD3   | SSI | /IR2 | INT | SR     | INTEN   | TRBF     | RCSR    | TF | RCCI | R1 | U2SR1    | ι | J2MI           | ₹ | U2  | СО  | INTCMP  |                              |
|----------|-------|-----|------|-----|--------|---------|----------|---------|----|------|----|----------|---|----------------|---|-----|-----|---------|------------------------------|
| Bit      | PD3_3 | Č   | SS   | INT | SEL    | INT3EN  | TRCC     | LKSEL   |    | TCK  |    | CTS2SEL0 |   | SMD            | ) | CRS | CRD | INT3CP0 | Function                     |
| DIL      | FD3_3 | 1   | 0    | 1   | 0      | INTOLIN | 1        | 0       | 2  | 1    | 0  | CTSZSLLU | 2 | 1              | 0 | CKS | CKD | INTSCFU |                              |
|          | 0     | 0   | 0    | Х   | Х      | Х       | Х        | Х       | Х  | Χ    | Х  | 0        | Χ | Х              | Χ | Х   | Х   | Х       | Input port (1)               |
|          | 1     | 0   | 0    | Χ   | Χ      | Х       | X        | X       | Х  | Х    | Х  | 0        | Χ | Х              | Х | Х   | Х   | Х       | Output port (2)              |
|          | 0     | 0   | 0    | 0   | 0      | 1       | Х        | Х       | Х  | Х    | Х  | 0        | Χ | Х              | Х | Х   | Х   | Х       | INT3 input (1)               |
|          | 0     | 0   | 0    | Х   | Х      | Х       | 1        | 0       | 1  | 0    | 1  | 0        | Χ | Х              | Χ | Х   | Х   | Х       | TRCCLK input (1)             |
|          | Х     | 0   | 1    | Х   | Х      | Х       | Х        | X       | Х  | Х    | Х  | Х        |   | Χ              |   | Х   | Х   | Х       | SCS input (1)                |
| Setting  | Х     | 1   | 0    | Х   | Х      | X       | Х        | Х       | х  | Х    | Х  | Х        |   | Х              |   | х   | Х   | X       | SCS output (2, 3)            |
| Value    | ^     | 1   | 1    | ^   | ^      | Λ       | Λ        | Λ       | ^  | ^    | ^  | Λ        |   | ^              |   | ^   |     | Λ       | OCO output (=, =,            |
|          | 0     | 0   | 0    | Х   | Х      | Х       | Х        | Х       | х  | х    | х  | 1        |   | ner th<br>000b |   | 0   | 0   | Х       | CTS2 input (1)               |
|          | Х     | 0   | 0    | Х   | Х      | Х       | Х        | Х       | Х  | Х    | Х  | 1        |   | ner th<br>000b |   | 1   | 0   | Х       | RTS2 output (2)              |
|          | 0     | 0   | 0    | Oth | ner th | an 001b | Other th | nan 10b | Х  | Х    | Х  | 0        | X | Х              | Х | Х   | Х   | 1       | Comparator B3 input (IVCMP1) |

X: 0 or 1 Notes:

1.

2.

Pulled up by setting the PU06 bit in the PUR0 register to 1.

Output drive capacity high by setting the DRR06 bit in the DRR0 register to 1.

N-channel open-drain output by setting the CSOS bit in the SSMR2 register to 1 (N-channel open-drain output). 3.

**Table 7.32** Port P3\_4/TRCIOC/SSI/RXD2/SCL2/TXD2/SDA2/IVREF3

| Register  | PD3   | SSUIICSR | Communio<br>(Refer to T<br>Association | nication          | TR | CPS               | SR1 |                  | U                    | 2SR        | 0               |     | U | J2M      | R                | U2SMR | INTCMP                                 | Timer RC<br>Setting                    | Timer<br>RD<br>Setting | Function                                                |
|-----------|-------|----------|----------------------------------------|-------------------|----|-------------------|-----|------------------|----------------------|------------|-----------------|-----|---|----------|------------------|-------|----------------------------------------|----------------------------------------|------------------------|---------------------------------------------------------|
| Bit       | PD3_4 | IICSEL   | SSI output control                     | SSI input control |    | RCIO<br>SEL       |     | RXI<br>SE        |                      |            | XD2<br>SEL<br>1 |     | 2 | SME<br>1 | 0                | IICM  | INT3<br>CP0                            | _                                      | _                      |                                                         |
|           | 0     | Х        | 0                                      | 0                 |    | ner tl<br>010l    |     | Oth<br>tha<br>01 | an                   |            | er th<br>010b   |     | X | Х        | х                | Х     | Х                                      | Х                                      | Х                      | Input port (1)                                          |
|           | 1     | Х        | 0                                      | 0                 |    | ther than<br>010b |     | Oth<br>tha<br>01 | an                   | Oth<br>(   | er th           | nan | Х | х        | х                | Х     | Х                                      | Х                                      | Х                      | Output port (2)                                         |
|           | 0     | Х        | 0                                      | 0                 | 0  | 1                 | 0   | Oth<br>tha<br>01 | an                   |            | er th           |     | х | X        | х                | х     | Х                                      | Refer to Table 7.55 TRCIOC Pin Setting | х                      | TRCIOC input (1)                                        |
|           | х     | х        | 0                                      | 0                 | 0  | 1                 | 0   | Oth<br>tha<br>01 | an                   | Other than |                 | X   | х | х        | х                | Х     | Refer to Table 7.55 TRCIOC Pin Setting | х                                      | TRCIOC output (2)      |                                                         |
| Setting   | Х     | 0        | 0                                      | 1                 | Χ  | Х                 | Χ   | Χ                | Χ                    | Χ          | Χ               | Χ   | Χ | Χ        | Χ                | Х     | Х                                      | Х                                      | Х                      | SSI input (1)                                           |
| Value     | Х     | 0        | 1                                      | 0                 | Х  | Х                 | Χ   | Χ                | Χ                    | Χ          | Χ               | Χ   | Χ | Χ        | Х                | Х     | Х                                      | Х                                      | Х                      | SSI output (2, 3)                                       |
|           | 0     | Х        | 0                                      | 0                 |    | ner tl            |     | 0                | 1                    |            | er th           |     | Х | Х        | Х                | Х     | Х                                      | Х                                      | Х                      | RXD2<br>input <sup>(1)</sup>                            |
|           | 0     | Х        | 0                                      | 0                 | Х  | Х                 | Х   | 0                | 1                    |            | er th           |     | 0 | 1        | 0                | 1     | Х                                      | Х                                      | Х                      | SCL2 input/<br>output (2, 4)                            |
|           | Х     | ×        | 0                                      | 0                 | х  | х                 | х   | х                | X                    | 0          | 1               | 0   | 1 | 0        | 1<br>0<br>1<br>0 | Х     | х                                      | X                                      | Х                      | TXD2<br>output (2, 4)                                   |
|           | 0     | Х        | 0                                      | 0                 | Х  | Х                 | Х   | Х                | Χ                    | 0          | 1               | 0   | 0 | 1        | 0                | 1     | Х                                      | Х                                      | Х                      | SDA2 input/<br>output <sup>(2, 4)</sup>                 |
| Y: 0 or 1 | 0     | Х        | 0                                      | 0                 |    | ner ti<br>010l    |     | tha              | Other<br>than<br>01b |            | er th           |     | Х | х        | х                | Х     | 1                                      | Х                                      | Х                      | Comparator B3<br>reference<br>voltage input<br>(IVREF3) |

Pulled up by setting the PU07 bit in the PUR0 register to 1.
Output drive capacity high by setting the DRR07 bit in the DRR0 register to 1.
N-channel open-drain output by setting the SOOS bit in the SSMR2 register to 1 (N-channel open-drain output) and setting the BIDE bit in the SSMR2 register to 0 (standard mode). 3.

<sup>4.</sup> N-channel open-drain output by setting the NCH bit in the U2C0 register to 1.

**Table 7.33** Port P3\_5/SCL/SSCK/TRCIOD/CLK2

| Register         | PD3   | SSUIICSR | ICCR1  | Communication Table 25.4 A between Cor | Synchronous Serial Communication Unit (Refer to Table 25.4 Association between Communication Modes and I/O Pins.) SCK output SSCK input |          | CPS                | R1       | U2S         | SR1       |   | U2        | ≧MR   | Timer RC<br>Setting                          | Function             |
|------------------|-------|----------|--------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|----------|-------------|-----------|---|-----------|-------|----------------------------------------------|----------------------|
| Bit              | PD3_5 | IICSEL   | ICE    | SSCK output control                    | SSCK input control                                                                                                                      | TRO<br>2 | IOD<br>1           | SEL<br>0 | CLK2        | 2SEL<br>0 |   | ИD<br>1 0 | CKDIR | _                                            |                      |
|                  | 0     | 0        | X<br>0 | 0<br>X                                 | 0<br>X                                                                                                                                  |          | Other than<br>010b |          | Other<br>01 |           | х | x x       | X     | х                                            | Input port (1)       |
|                  | 1 X X | 0        | X<br>0 | 0<br>X                                 | 0<br>X                                                                                                                                  |          | her th<br>010b     |          | Other       |           | х | x x       | X     | Х                                            | Output port (2)      |
|                  |       | 1        | 1      | Х                                      | Х                                                                                                                                       | Χ        | Χ                  | Х        | Х           | Χ         | Х | хх        | X     | Х                                            | SCL input/output (2) |
|                  |       | 0        | Х      | 0                                      | 1                                                                                                                                       | Χ        | Х                  | Х        | Х           | Χ         | Х | хх        | X     | Х                                            | SSCK input (1)       |
|                  | Х     | 0        | Х      | 1                                      | 0                                                                                                                                       | Χ        | Χ                  | Х        | Х           | Х         | Х | хх        | X     | X                                            | SSCK output (2, 3)   |
| Setting<br>Value | 0     | 1        | X<br>0 | 0<br>X                                 | 0<br>X                                                                                                                                  | 0        | 1                  | 0        | Other<br>01 |           | x | x         | X     | Refer to Table<br>7.56 TRCIOD<br>Pin Setting | TRCIOD input (1)     |
|                  | Х     | 0        | X<br>0 | 0<br>X                                 | 0<br>X                                                                                                                                  | 0        | 1                  | 0        | Other<br>01 |           | х | x x       | X     | Refer to Table<br>7.56 TRCIOD<br>Pin Setting | TRCIOD output (2)    |
|                  | 0     | 0        | X<br>0 | 0<br>X                                 | 0<br>X                                                                                                                                  | Х        | Х                  | Х        | 0           | 1         | х | x x       | 1     | х                                            | CLK2 input (2)       |
|                  | Х     | 0<br>1   | X<br>0 | 0<br>X                                 | 0<br>X                                                                                                                                  | Х        | Х                  | Х        | 0           | 1         | 0 | 0 1       | 0     | Х                                            | CLK2 output (2, 4)   |

X: 0 or 1

Notes:

- Pulled up by setting the PU07 bit in the PUR0 register to 1.

  Output drive capacity high by setting the DRR07 bit in the DRR0 register to 1.

  N-channel open-drain output by setting the SCKOS bit in the SSMR2 register to 1 (N-channel open-drain output).

  N-channel open-drain output by setting the NODC bit in the U2SMR3 register to 1.

Port P3\_6/INT1 **Table 7.34** 

| Register         | PD3   |   | INTSR   |   | INTEN    |                 |
|------------------|-------|---|---------|---|----------|-----------------|
| Bit              | PD3_6 |   | INT1SEL |   | INT1EN   | Function        |
| Dit              | FD3_0 | 2 | 1       | 0 | IINTILIN |                 |
| 0 "              | 0     | Х | Х       | Х | X        | Input port (1)  |
| Setting<br>Value | 1     | Х | Х       | Х | Х        | Output port (2) |
| value            | 0     | 0 | 1       | 1 | 1        | INT1 input (1)  |

X: 0 or 1

- 1. Pulled up by setting the PU07 bit in the PUR0 register to 1.
- 2. Output drive capacity high by setting the DRR07 bit in the DRR0 register to 1.

**Table 7.35** Port P3\_7/SSO/TXD2/SDA2/RXD2/SCL2/TRAO/SDA

| Register | PD3   | SSUIICSR | ICCR1 |                          | cation Unit  Fable 25.4  In between  nication |      | Uź        | 2SR(    | )      |         | ι | J2MF     | ₹ | U2SMR | TRA  | ASR       | TRAIOC    | Function                     |
|----------|-------|----------|-------|--------------------------|-----------------------------------------------|------|-----------|---------|--------|---------|---|----------|---|-------|------|-----------|-----------|------------------------------|
| Bit      | PD3_7 | IICSEL   | ICE   | SSO<br>output<br>control | SSO<br>input<br>control                       | RXD: | 2SEL<br>0 | TX<br>2 | D2S    | EL<br>0 | 2 | SMD<br>1 | 0 | IICM  | TRAC | OSEL<br>0 | TOENA     |                              |
|          | 0     | 1        | 0     | X                        | Х                                             |      | ner       |         | ner tl |         | Х | Х        | Х | Х     | Ot   | har the   | an 001b   | Input port (1)               |
|          | 0     | 0        | Х     | 0                        | 0                                             | than | 10b       |         | 001b   | )       | ^ | ^        | ^ | ^     | Oi   | nei ui    | all 00 lb | input port (1)               |
|          | 1     | 1        | 0     | X                        | Х                                             | -    | ner       |         | ner tl |         | x | х        | х | X     | Ot   | her tha   | an 001b   | Output port (2)              |
|          |       | 0        | Х     | 0                        | 0                                             | than | 10b       | -       | 001k   | )       |   |          |   |       |      |           |           |                              |
|          | X     | 1        | 1     | Х                        | Х                                             | Х    | Χ         | Х       | Х      | Х       | Х | Х        | Х | Х     | Х    | Х         | Х         | SDA input/output (2)         |
|          |       | 0        | Χ     | 0                        | 1                                             | Х    | Χ         | Χ       | Χ      | Х       | Χ | Χ        | Χ | X     | Х    | Х         | Х         | SSO input (1)                |
|          | X     | 0        | Х     | 1                        | 0                                             | Х    | Х         | Χ       | Х      | Х       | Х | Χ        | Х | Х     | Х    | Х         | Х         | SSO output (2, 3)            |
|          | 0     | 1        | 0     | X                        | X                                             | 1    | 0         |         | ner tl |         | Х | Х        | Х | X     | Ot   | her the   | an 001b   | RXD2 input (1)               |
| Setting  |       | 0        | Х     | 0                        | 0                                             |      | Ů         |         | 001k   | )       | ^ | ^        | ^ | Λ     | 0.   | iici tiit | AIT 00 1D | TOADZ IIIput ( )             |
| Value    | 0     | 1        | 0     | X                        | Х                                             | 1    | 0         |         | ner tl |         | 0 | 1        | 0 | 1     | Х    | Х         | X         | SCL2 input/                  |
|          |       | 0        | Χ     | 0                        | 0                                             | ·    |           |         | 001b   | )       |   |          |   | ·     |      |           | ,         | output (2, 4)                |
|          |       | 1        | 0     | Х                        | Х                                             |      |           |         |        |         | 0 |          | 1 |       |      |           |           |                              |
|          | X     |          |       |                          |                                               | Х    | Х         | 0       | 0      | 1       |   | 0        | 0 | X     | Х    | Х         | Х         | TXD2                         |
|          |       | 0        | Х     | 0                        | 0                                             |      |           |         |        |         | 1 |          | 1 |       |      |           |           | output (2, 4)                |
|          |       | 1        | 0     | X                        | X                                             |      |           |         |        |         |   | 1        | 0 |       |      |           |           |                              |
|          | 0     | 0        | X     | 0                        | 0                                             | Х    | Х         | 0       | 0      | 1       | 0 | 1        | 0 | 1     | Х    | Х         | Х         | SDA2 input/<br>output (2, 4) |
|          |       | 1        | 0     | X                        | X                                             | Ot   | ner       | Oth     | ner ti | nan     |   |          |   |       |      |           |           | ·                            |
|          | Х     | 0        | X     | 0                        | 0                                             | -    | 01b       |         | 001k   |         | Х | Х        | Х | X     | 0    | 0         | 1         | TRAO output (2)              |

# X: 0 or 1

- Pulled up by setting the PU07 bit in the PUR0 register to 1.
   Output drive capacity high by setting the DRR07 bit in the DRR0 register to 1.
   N-channel open-drain output by setting the SOOS bit in the SSMR2 register to 1 (N-channel open-drain output).
   N-channel open-drain output by setting the NCH bit in the U2C0 register to 1.

#### **Table 7.36** Port P4\_2/VREF

| Register | ADCON1 | DAC             | CON  | Function              |
|----------|--------|-----------------|------|-----------------------|
| Bit      | ADSTBY | DA0E            | DA1E | - Function            |
| Setting  | 0      | 0               | 0    | Input port            |
| Value    |        | Other than 000b |      | Input port/VREF input |

**Table 7.37** Port P4\_3/XCIN

| Register         | PD4   | PINSR |      | CM0  |        | CI   | <b>M</b> 1 | Circuit spe        | cifications       |                                                                     |
|------------------|-------|-------|------|------|--------|------|------------|--------------------|-------------------|---------------------------------------------------------------------|
| Bit              | PD4_3 | XCSEL | CM01 | CM03 | CM04   | CM10 | CM12       | Oscillation buffer | Feedback resistor | Function                                                            |
|                  | 0     | 0     | Х    | Х    | X<br>0 | Х    | Х          | OFF                | OFF               | Input port (1)                                                      |
|                  | 1     | 0     | Х    | Х    | X<br>0 | Х    | Х          | OFF                | OFF               | Output port (2)                                                     |
|                  |       |       |      | 0    |        |      | 0          | ON                 | ON                | XCIN-XCOUT oscillation (on-chip feedback resistor enabled) (3)      |
| Setting<br>Value | 0     | 1     | 0    | 0    | 1      | 0    | 1          | ON                 | OFF               | XCIN-XCOUT oscillation<br>(on-chip feedback resistor disabled) (3)  |
|                  |       | '     |      | 1    | '      | O    | 0          | OFF                | ON                | XCIN-XCOUT oscillation stop (on-chip feedback resistor enabled)     |
|                  |       |       |      | '    |        |      | 1          | OFF                | OFF               | XCIN-XCOUT oscillation stop<br>(on-chip feedback resistor disabled) |
|                  | Х     | X     | Х    | Х    | Х      | 1    | Х          | OFF                | OFF               | XCIN-XCOUT oscillation stop (STOP mode)                             |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU10 bit in the PUR1 register to 1.
- 2. Output drive capacity high by setting the DRR10 bit in the DRR1 register to 1.
- 3. When the XCIN clock is used, set the PU10 bit in the PUR1 register to 0 (not pulled up).

**Table 7.38** Port P4\_4/XCOUT

| Register         | PD4   | PINSR |      | CM0  |        | CI   | <b>M1</b> | Circuit spe        | cifications       |                                                                     |
|------------------|-------|-------|------|------|--------|------|-----------|--------------------|-------------------|---------------------------------------------------------------------|
| Bit              | PD4_4 | XCSEL | CM01 | CM03 | CM04   | CM10 | CM12      | Oscillation buffer | Feedback resistor | Function                                                            |
|                  | 0     | 0     | Х    | Х    | X<br>0 | Х    | Х         | OFF                | OFF               | Input port <sup>(1)</sup>                                           |
|                  | 1     | 0     | Х    | Х    | X<br>0 | Х    | Х         | OFF                | OFF               | Output port (2)                                                     |
|                  |       |       |      | 0    |        |      | 0         | ON                 | ON                | XCIN-XCOUT oscillation (on-chip feedback resistor enabled) (3, 4)   |
| Setting<br>Value | 9     | 1     | 0    | U    | 1      | 0    | 1         | ON                 | OFF               | XCIN-XCOUT oscillation (on-chip feedback resistor disabled) (3, 4)  |
|                  |       | ·     |      | 1    | •      | Ü    | 0         | OFF                | ON                | XCIN-XCOUT oscillation stop<br>(on-chip feedback resistor enabled)  |
|                  |       |       |      | '    |        |      | 1         | OFF                | OFF               | XCIN-XCOUT oscillation stop<br>(on-chip feedback resistor disabled) |
| <u> </u>         | X     | Х     | Х    | Х    | Х      | 1    | X         | OFF                | OFF               | XCIN-XCOUT oscillation stop (STOP mode)                             |

X: 0 or 1

- 1. Pulled up by setting the PU11 bit in the PUR1 register to 1.
- 2. Output drive capacity high by setting the DRR11 bit in the DRR1 register to 1.
- 3. Since the XCIN-XCOUT oscillation buffer operates with internal step-down power, the XCOUT output level cannot be used as the CMOS level signal directly.
- 4. When the XCIN clock is used, set the PU11 bit in the PUR1 register to 0 (not pulled up).

Port P4\_5/INT0/RXD2/SCL2/ADTRG **Table 7.39** 

| Register | PD4   | INTEN   | U2S      | SR0     |   | U2MR |   | U2SMR  | ADN | ИOD |                          |
|----------|-------|---------|----------|---------|---|------|---|--------|-----|-----|--------------------------|
| Bit      | PD4 5 | INT0EN  | RXD      | 2SEL    |   | SMD  |   | IICM   | ADO | CAP | Function                 |
| ы        | FD4_3 | INTOLIN | 1        | 0       | 2 | 1    | 0 | IICIVI | 1   | 0   |                          |
|          | 0     | Х       | Other to | han 11b | Χ | Х    | Х | Х      | Χ   | Х   | Input port (1)           |
|          | 1     | Х       | Other to | han 11b | Χ | Х    | Χ | Х      | Х   | Х   | Output port (2)          |
| Setting  | 0     | 1       | Other to | han 11b | Х | Х    | Х | Х      | Х   | Х   | INTO input (1)           |
| Value    | 0     | Х       | 1        | 1       | Χ | Х    | Х | Х      | Χ   | Х   | RXD2 input (1)           |
| Į        | 0     | Х       | 1        | 1       | 0 | 1    | 0 | 1      | Χ   | Х   | SCL2 input/output (2, 3) |
|          | 0     | 1       | Other th | han 11b | Χ | Х    | Х | X      | 1   | 1   | ADTRG input (1)          |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU11 bit in the PUR1 register to 1.
- 2. Output drive capacity high by setting the DRR11 bit in the DRR1 register to 1.
- 3. N-channel open-drain output by setting the NCH bit in the U2C0 register to 1.

**Table 7.40** Port P4\_6/XIN/XCIN

| Register | PD4     | PINSR |      | CI   | M0     |      |      | CI   | <b>M</b> 1 |      | Circuit spe        | cifications       |                                                                   |
|----------|---------|-------|------|------|--------|------|------|------|------------|------|--------------------|-------------------|-------------------------------------------------------------------|
| Bit      | PD4_6   | XCSEL | CM01 | CM03 | CM04   | CM05 | CM10 | CM11 | CM12       | CM13 | Oscillation buffer | Feedback resistor | Function                                                          |
|          | 0       | 0     | Х    | Х    | 0      | Х    | 0    | Х    | Х          | 0    | OFF                | OFF               | Input port (1)                                                    |
|          |         | 1     |      |      | Х      |      |      |      |            |      |                    |                   |                                                                   |
|          | 1       | 1     | X    | Х    | 0<br>X | Х    | 0    | Х    | Х          | 0    | OFF                | OFF               | Output port (2)                                                   |
|          |         |       |      |      |        | 0    |      | 0    |            |      | ON                 | ON                | XIN-XOUT oscillation<br>(on-chip feedback resistor enabled)       |
|          | Setting | X     | 0    | ×    | x      | U    | 0    | 1    | ×          | 1    | ON                 | OFF               | XIN-XOUT oscillation<br>(on-chip feedback resistor disabled)      |
| Setting  |         | ^     | 0    | ^    | ^      | 1    | 0    | 0    | ^          | '    | OFF                | ON                | XIN-XOUT oscillation stop<br>(on-chip feedback resistor enabled)  |
| Value    |         |       |      |      |        | '    |      | 1    |            |      | OFF                | OFF               | XIN-XOUT oscillation stop<br>(on-chip feedback resistor disabled) |
|          | Х       |       |      | 0    |        |      |      |      | 0          |      | ON                 | ON                | XCIN-XCOUT oscillation (on-chip feedback resistor enabled)        |
|          |         | 0     | 1    |      | 1      |      | 0    |      | 1          | 1    | ON                 | OFF               | XCIN-XCOUT oscillation (on-chip feedback resistor disabled)       |
|          |         |       |      | 1    | '      | Х    |      | Х    | 0          | '    | OFF                | ON                | XCIN-XCOUT oscillation stop (on-chip feedback resistor enabled)   |
|          |         |       |      | '    |        |      |      |      | 1          |      | OFF                | OFF               | XCIN-XCOUT oscillation stop (on-chip feedback resistor disabled)  |
|          |         | Х     | Χ    | Χ    | Χ      |      | 1    |      | Χ          | Χ    | OFF                | OFF               | Oscillation stop (STOP mode)                                      |

X: 0 or 1 Notes:

Pulled up by setting the PU11 bit in the PUR1 register to 1.
 Output drive capacity high by setting the DRR11 bit in the DRR1 register to 1.

**Table 7.41** Port P4\_7/XOUT/XCOUT

| Register | PD4     | PINSR |      | CI   | M0     |      |      | CI   | M1   |      | Circuit spe        | cifications       |                                                                     |
|----------|---------|-------|------|------|--------|------|------|------|------|------|--------------------|-------------------|---------------------------------------------------------------------|
| Bit      | PD4_7   | XCSEL | CM01 | CM03 | CM04   | CM05 | CM10 | CM11 | CM12 | CM13 | Oscillation buffer | Feedback resistor | Function                                                            |
|          | 0       | 0     | Х    | х    | 0<br>X | Х    | 0    | Х    | Х    | 0    | OFF                | OFF               | Input port (1)                                                      |
|          | 1       | 0     | х    | х    | 0<br>X | х    | 0    | х    | х    | 0    | OFF                | OFF               | Output port (2)                                                     |
|          |         |       |      |      |        | 0    |      | 0    |      |      | ON                 | ON                | XIN-XOUT oscillation<br>(on-chip feedback resistor enabled)         |
|          |         | X     | 0    | ×    | ×      | U    | 0    | 1    | ×    | 1    | ON                 | OFF               | XIN-XOUT oscillation<br>(on-chip feedback resistor disabled)        |
| Setting  | Setting |       | 0    | ^    | ^      | 1    | U    | 0    | ^    | '    | OFF                | ON                | XIN-XOUT oscillation stop (on-chip feedback resistor enabled)       |
| Value    |         |       |      |      |        | '    |      | 1    |      |      | OFF                | OFF               | XIN-XOUT oscillation stop (on-chip feedback resistor disabled)      |
|          | Х       |       |      |      |        |      |      |      | 0    |      | ON                 | ON                | XCIN-XCOUT oscillation (on-chip feedback resistor enabled) (3)      |
|          |         | 0     | 1    |      | 0   1  |      | 0    |      | 1    | 1    | ON                 | OFF               | XCIN-XCOUT oscillation (on-chip feedback resistor disabled) (3)     |
|          |         | O     |      | 1    | '      | Х    | 0    | Х    | 0    | 1    | OFF                | ON                | XCIN-XCOUT oscillation stop (on-chip feedback resistor enabled)     |
|          |         |       |      | 1    |        |      |      |      | 1    | 7    | OFF                | OFF               | XCIN-XCOUT oscillation stop<br>(on-chip feedback resistor disabled) |
|          |         | X     | Х    | Х    | Х      |      | 1    |      | Х    | Χ    | OFF                | OFF               | Oscillation stop (STOP mode)                                        |

X: 0 or 1

Note:

- 1. 2.
- Pulled up by setting the PU11 bit in the PUR1 register to 1.

  Output drive capacity high by setting the DRR11 bit in the DRR1 register to 1.

  Since the XCIN-XCOUT oscillation buffer operates with internal step-down power, the XCOUT output level cannot be used as the CMOS level signal directly.

#### **Table 7.42** Port P5\_6/TRAO

| Register         | PD5   | TRA      | \SR      | TRAIOC | Function        |  |  |
|------------------|-------|----------|----------|--------|-----------------|--|--|
| Bit              | PD5_6 | TRAOSEL1 | TRAOSEL0 | TOENA  | Tunction        |  |  |
| 0 - 11           | 0     | Other th | nan 10b  | X      | Input port (1)  |  |  |
| Setting<br>Value | 1     | Other th | nan 10b  | X      | Output port (2) |  |  |
| value            | Х     | 1        | 0        | 1      | TRAO output (1) |  |  |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU13 bit in the PUR1 register to 1.
- 2. Output drive capacity high by setting the DRR13 bit in the DRR1 register to 1.

**Table 7.43 Port P5\_7** 

| Register | PD5   | Function        |
|----------|-------|-----------------|
| Bit      | PD5_7 | Fullction       |
| Setting  | 0     | Input port (1)  |
| Value    | 1     | Output port (2) |

X: 0 or 1

- 1. Pulled up by setting the PU13 bit in the PUR1 register to 1.
- 2. Output drive capacity high by setting the DRR13 bit in the DRR1 register to 1.

7. I/O Ports R8C/35A Group

#### **Table 7.44** Port P6\_0/TREO

| Register         | PD6   | TIMSR    | TRECR1  | Function        |  |  |
|------------------|-------|----------|---------|-----------------|--|--|
| Bit              | PD6_0 | TREOSEL0 | TOENA   | Function        |  |  |
| 0 - 11'          | 0     | Other to | han 11b | Input port (1)  |  |  |
| Setting<br>Value | 1     | Other to | han 11b | Output port (2) |  |  |
| value            | Х     | 1        | 1       | TREO output (2) |  |  |

X: 0 or 1 Notes:

- 1. Pulled up by setting the PU14 bit in the PUR1 register to 1.
- Output drive capacity high by setting the DRR14 bit in the DRR1 register to 1.

**Table 7.45** Port P6\_1

| Register | PD6   | Function        |
|----------|-------|-----------------|
| Bit      | PD6_1 | i dilettori     |
| Setting  | 0     | Input port (1)  |
| Value    | 1     | Output port (2) |

Notes:

- 1. Pulled up by setting the PU14 bit in the PUR1 register to 1.
- 2. Output drive capacity high by setting the DRR14 bit in the DRR1 register to 1.

**Table 7.46** Port P6\_2/CLK1

| Register | PD6   | U1       | SR       |      | U1   | MR   |       | Function                         |  |
|----------|-------|----------|----------|------|------|------|-------|----------------------------------|--|
| Bit      | PD6_2 | CLK1SEL1 | CLK1SEL0 | SMD2 | SMD1 | SMD0 | CKDIR | runction                         |  |
|          | 0     | Other th | nan 10b  | Χ    | Х    | Х    | Х     | Input port (1)                   |  |
| Setting  | 1     | Other th | nan 10b  | Х    | Х    | Х    | Х     | Output port (2)                  |  |
| Value    | 0     | 1 0      |          | Х    | Х    | Х    | 1     | CLK1 (external clock) input (1)  |  |
|          | Х     | 1        | 1 0      |      | 0    | 1    | 0     | CLK1 (internal clock) output (2) |  |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU14 bit in the PUR1 register to 1.
- 2. Output drive capacity high by setting the DRR14 bit in the DRR1 register to 1.

**Table 7.47** Port P6\_3/TXD1

| Register | PD6   | U1       | SR       |      | U1MR |      | Function           |
|----------|-------|----------|----------|------|------|------|--------------------|
| Bit      | PD6_3 | TXD1SEL1 | TXD1SEL0 | SMD2 | SMD1 | SMD0 | Function           |
|          | 0     | Other th | nan 10b  | Х    | Х    | Х    | Input port (1)     |
|          | 1     | Other th | nan 10b  | Х    | Х    | Х    | Output port (2)    |
| Setting  |       |          |          | 0    |      | 1    |                    |
| Value    | Х     | 1        | 0        |      | 0    | 0    | TXD1 output (2, 3) |
|          | ^     | •        | U        | 1    |      | 1    |                    |
|          |       |          |          |      | 1    | 0    |                    |

X: 0 or 1

- 1. Pulled up by setting the PU14 bit in the PUR1 register to 1.
- 2. Output drive capacity high by setting the DRR14 bit in the DRR1 register to 1.
- 3. N-channel open-drain output by setting the NCH bit in the U1C0 register to 1.

**Table 7.48** Port P6\_4/RXD1

| Register         | PD6   | U1       | SR       | Function        |
|------------------|-------|----------|----------|-----------------|
| Bit              | PD6_4 | RXD1SEL1 | RXD1SEL0 | T difficition   |
| 0                | 0     | X        | X        | Input port (1)  |
| Setting<br>Value | 1     | Х        | X        | Output port (2) |
| value            | 0     | 1        | 0        | RXD1 output (1) |

X: 0 or 1 Notes:

1. Pulled up by setting the PU15 bit in the PUR1 register to 1.

2. Output drive capacity high by setting the DRR15 bit in the DRR1 register to 1.

Port P6\_5/INT4/CLK2/CLK1/TRCIOB **Table 7.49** 

| Register         | PD6   | INTEN1     | U2  | SR           |   | -   | U2l | ИR    | U1                | SR                |   |     | U1N | ЛR    | TR  | CPS            | R0  | Timer RC Setting                       |                                     |   |                |
|------------------|-------|------------|-----|--------------|---|-----|-----|-------|-------------------|-------------------|---|-----|-----|-------|-----|----------------|-----|----------------------------------------|-------------------------------------|---|----------------|
| Bit              | PD6 5 | INT4EN     | CLK | 2SEL         | 5 | SME | )   | CKDIR | CLK'              | ISEL              | , | IME | D   | CKDIR | TRO | CIOB           | SEL |                                        | Function                            |   |                |
| DIL              | FD6_5 | IIN I 4EIN | 1   | 0            | 2 | 1   | 0   | CKDIK | 1                 | 0                 | 2 | 1   | 0   | CKDIK | 2   | 1              | 0   |                                        |                                     |   |                |
|                  | 0     | Х          |     | r than<br>1b | Х | Х   | Х   | Х     | Other than<br>11b |                   |   |     | Х   | Х     | Х   | Х              |     | ner th<br>110b                         |                                     | Х | Input port (1) |
|                  | 1     | Х          |     | r than<br>1b | Х | X   | X   | Х     |                   | than<br>b         | X | Х   | Х   | Х     |     | ner th<br>110b |     | Х                                      | Output port (2)                     |   |                |
|                  | 0     | 1          |     | r than<br>1b | Х | X   | X   | Х     |                   | than<br>b         | X | Х   | Х   | Х     |     | ner th<br>110b |     | Х                                      | INT4 input <sup>(1)</sup>           |   |                |
|                  | 0     | Х          | 1   | 1            | Х | Х   | Х   | 1     |                   | than<br>b         | Х | Х   | Х   | Х     | Х   | Х              | Х   | ı Y                                    | CLK2 (external clock) input (1)     |   |                |
| Setting<br>Value | X     | Х          | 1   | 1            | 0 | 0   | 1   | 0     |                   | than<br>b         | Х | Х   | Х   | Х     | Х   | Х              | Х   | ı Y                                    | CLK2 (internal clock) output (2, 3) |   |                |
|                  | 0     | Х          | Х   | Х            | Х | Х   | X   | Х     | 1                 | 1 1               |   | х   | Х   | 1     | Х   | Х              | Х   |                                        | CLK1 (external clock) input (1)     |   |                |
|                  | Х     | Х          | Х   | Х            | Х | X   | X   | Х     | 1                 | 1                 | 0 | 0   | 1   | 0     | Х   | X              | Х   | ı x                                    | CLK1 (internal clock) output (2)    |   |                |
|                  | 0     | Х          |     | r than<br>1b | Х | X   | Х   | Х     | Other than<br>11b |                   | X | Х   | Х   | Х     | 1   | 1              | 0   | Refer to Table 7.54 TRCIOB Pin Setting | TRCIOB input (1)                    |   |                |
|                  | Х     | Х          |     | r than<br>1b | Х | Χ   | Х   | Х     |                   | Other than<br>11b |   | Х   | Х   | Х     | 1   | 1              | 0   | Refer to Table 7.54 TRCIOB Pin Setting | TRCIOB output (2)                   |   |                |

X: 0 or 1 Notes:

Pulled up by setting the PU15 bit in the PUR1 register to 1.

Output drive capacity high by setting the DRR15 bit in the DRR1 register to 1.

N-channel open-drain output by setting the NODC bit in the U2SMR3 register to 1. 3.

Port P6\_6/INT2/TXD2/SDA2/TRCIOC **Table 7.50** 

| Register         | PD6    | INTSR    | INTEN   | U       | 2SF           | RO  | U | 12N   | 1R          | U2SMR  | TF  | RCPS           | R1 | Timer RC Setting                       |                          |  |
|------------------|--------|----------|---------|---------|---------------|-----|---|-------|-------------|--------|-----|----------------|----|----------------------------------------|--------------------------|--|
| Bit              | PD6 6  | INT2SEL0 | INT2EN  | TXD2SEL |               | SEL | 3 | SM    | D           | IICM   | TRO | TRCIOCSEL      |    |                                        | Function                 |  |
| Dit              | 1 00_0 | INTZOLLO | INIZLIN | 2       | 1             | 0   | 2 | 2 1 0 |             | IICIVI | 2   | 1              | 0  | _                                      |                          |  |
|                  | 0      | X        | Х       |         | erth<br>101b  |     | Х | Х     | Х           | Х      | Ot  | her th<br>101b |    | X                                      | Input port (1)           |  |
|                  | 1      | Х        | Х       |         | er th<br>101k |     | х | х     | Х           | Х      | Ot  | her th         |    | Х                                      | Output port (2)          |  |
|                  | 0      | 0        | 1       |         | er th<br>101b |     | х | х     | Х           | Х      | Ot  | her th         |    | Х                                      | INT2 input (1)           |  |
| Setting<br>Value | Х      | Х        | x       | 1       | 0             | 1   | 1 | 0     | 1<br>0<br>1 | X      | х   | х              | х  | Х                                      | TXD2 output (2, 3)       |  |
|                  | 0      | Х        | Х       | 1       | 0             | 1   | 0 | 1     | 0           | 1      | Χ   | Х              | Χ  | X                                      | SDA2 input/output (2, 3) |  |
|                  | 0      | Х        | Х       |         | er th         |     | х | Х     | Х           | Х      | 1   | 0              | 1  | Refer to Table 7.55 TRCIOC Pin Setting | TRCIOC input (1)         |  |
|                  | Х      | Х        | Х       |         | er th<br>101b |     | Х | х     | х           | Х      | 1   | 0              | 1  | Refer to Table 7.55 TRCIOC Pin Setting | TRCIOC output (2)        |  |

X: 0 or 1

Notes:

- 1. Pulled up by setting the PU15 bit in the PUR1 register to 1.
- Output drive capacity high by setting the DRR15 bit in the DRR1 register to 1.
- 3. N-channel open-drain output by setting the NCH bit in the U2C0 register to 1.

**Table 7.51** Port P6\_7/INT3/TRCIOD

| Register | PD6       | INT | SR  | INTEN   | TRCPSR0 |           |      | Timer RC Setting                              |                   |                                               |                  |
|----------|-----------|-----|-----|---------|---------|-----------|------|-----------------------------------------------|-------------------|-----------------------------------------------|------------------|
| Dit      | Bit PD6 7 |     | SEL | INT3EN  | TF      | RCIODS    | EL   |                                               | Function          |                                               |                  |
| DIL      | FD0_1     | 1   | 0   | INIJLIN | 2       | 1         | 0    | _                                             |                   |                                               |                  |
|          | 0         | Χ   | Χ   | Х       | Othe    | er than 1 | 01b  | X                                             | Input port (1)    |                                               |                  |
|          | 1         | Χ   | Х   | Х       | Othe    | er than 1 | 101b | X                                             | Output port (2)   |                                               |                  |
| Setting  | 0         | 1   | 0   | 1       | Othe    | er than 1 | 101b | X                                             | INT3 input (1)    |                                               |                  |
| Value    | 0         | Х   | Х   | Х       | 1       | 1 0       |      | 1 0                                           |                   | Refer to <b>Table 7.56 TRCIOD Pin Setting</b> | TRCIOD input (1) |
|          | Х         | Х   | Х   | Х       | 1       | 0         | 1    | Refer to <b>Table 7.56 TRCIOD Pin Setting</b> | TRCIOD output (2) |                                               |                  |

X: 0 or 1 Notes:

- 1. Pulled up by setting the PU15 bit in the PUR1 register to 1.
  - 2. Output drive capacity high by setting the DRR15 bit in the DRR1 register to 1.

Table 7.52 TRBO Pin Setting

| Register | TRBIOC    | TRE   | BMR   | Function                                                            |  |  |
|----------|-----------|-------|-------|---------------------------------------------------------------------|--|--|
| Bit      | TOCNT (1) | TMOD1 | TMOD0 | Function                                                            |  |  |
|          | 0         | 0     | 1     | Programmable waveform generation mode                               |  |  |
| Setting  | 0         | 1     | 0     | Programmable one-shot generation mode                               |  |  |
| value    | 0         | 1     | 1     | Programmable wait one-shot generation mode Programmable output port |  |  |
|          | 1         | 0     | 1     |                                                                     |  |  |

Note:

Table 7.53 TRCIOA Pin Setting

| Register | TRCOER | TRCMR |      | TRCIOR0 |      | TRC   | CR2   | Function                            |
|----------|--------|-------|------|---------|------|-------|-------|-------------------------------------|
| Bit      | EA     | PWM2  | IOA2 | IOA1    | IOA0 | TCEG1 | TCEG0 | runction                            |
|          | 0      | 1     | 0    | 0       | 1    | Х     | Х     | Timer waveform output               |
|          | U      | -     | O    | 1       | Χ    | ^     | ^     | (output compare function)           |
| Setting  | 0      | 1     | 1    | Х       | ٧    | Х     | Х     | Timer mode (input capture function) |
| Value    | 1      | '     | ı    | ^       | ^    | ^     | ^     | Timer mode (input capture function) |
|          | 4      | 0     | Х    | ٧       | V    | 0     | 1     | DIAMAG as a de TDCTDC issuet        |
|          | l      | U     | ^    | ^       | ^    | 1     | Х     | PWM2 mode TRCTRG input              |

X: 0 or 1

Table 7.54 TRCIOB Pin Setting

| Register | TRCOER | TRO  | CMR  |                | TRCIOR0 |   | Function                              |  |
|----------|--------|------|------|----------------|---------|---|---------------------------------------|--|
| Bit      | EB     | PWM2 | PWMB | IOB2 IOB1 IOB0 |         |   | Function                              |  |
|          | 0      | 0    | Х    | Χ              | Х       | Х | PWM2 mode waveform output             |  |
|          | 0      | 1    | 1    | Χ              | Χ       | Х | PWM mode waveform output              |  |
| Setting  | 0      | 1    | 0    | 0              | 0       | 1 | Timer waveform output (output compare |  |
| Value    | U      | '    | U    | U              | 1       | Х | function)                             |  |
|          | 0      | 1    | 0    | 1              | V       | Х | Timor mode (input capture function)   |  |
|          | 1      | '    | U    | '              | ^       | ^ | Timer mode (input capture function)   |  |

X: 0 or 1

Table 7.55 TRCIOC Pin Setting

| Register         | TRCOER | TRO  | CMR  |      | TRCIOR1 |      | Function                              |
|------------------|--------|------|------|------|---------|------|---------------------------------------|
| Bit              | EC     | PWM2 | PWMC | IOC2 | IOC1    | IOC0 | Function                              |
|                  | 0      | 1    | 1    | Х    | Х       | Х    | PWM mode waveform output              |
| Cotting          | 0      | 1    | 0    | 0    | 0       | 1    | Timer waveform output (output compare |
| Setting<br>Value | O      | ı    | O    | O    | 1       | Х    | function)                             |
| value            | 0      | 1    | 0    | 1    | Х       | ~    | Timer mode (input capture function)   |
|                  | 1      | I    | U    | ı    | ^       | ^    | Timei mode (input capture function)   |

X: 0 or 1

Table 7.56 TRCIOD Pin Setting

| Register         | TRCOER | TRO  | TRCMR |      | TRCIOR1 |      | Function                              |  |  |
|------------------|--------|------|-------|------|---------|------|---------------------------------------|--|--|
| Bit              | ED     | PWM2 | PWMD  | IOD2 | IOD1    | IOD0 | Function                              |  |  |
|                  | 0      | 1    | 1     | Х    | Х       | Х    | PWM mode waveform output              |  |  |
| Cotting          | 0      | 1    | 0     | 0    | 0       | 1    | Timer waveform output (output compare |  |  |
| Setting<br>Value | 0      |      | O     | O    | 1       | Χ    | function)                             |  |  |
| value            | 0      | 1    | 0     | 1    | Х       | Y    | Timer mode (input capture function)   |  |  |
|                  | 1      |      | U     |      | ^       | ^    | Timer mode (input capture function)   |  |  |

<sup>1.</sup> Set the TOCNT bit in the TRBIOC register to 0 in modes except for programmable waveform generation mode.

#### **Table 7.57 TRDIOA0 Pin Setting**

| Register         | TRDOER1 |      | TRD  | FCR   |      | 7    | RDIORA | 0    | Function                            |
|------------------|---------|------|------|-------|------|------|--------|------|-------------------------------------|
| Bit              | EA0     | CMD1 | CMD0 | STCLK | PWM3 | IOA2 | IOA1   | IOA0 | Function                            |
|                  | Χ       | 0    | 0    | 0     | 1    | 1    | Х      | Х    | Timer mode (input capture function) |
| C-44:            | Х       | Х    | Х    | 1     | 1    | 0    | 0      | 0    | External clock input (TRDCLK)       |
| Setting<br>Value | 0       | 0    | 0    | 0     | 0    | Х    | Х      | Х    | PWM3 mode waveform output           |
| value            | 0       | 0    | 0    | 0     | 1    | 0    | 0      | 1    | Timer mode waveform output (output  |
|                  | U       | U    | U    |       | '    | 0    | 1      | Х    | compare function)                   |

X: 0 or 1

#### **Table 7.58 TRDIOB0 Pin Setting**

| Register         | TRDOER1 |      | TRDFCR |      |       | Т    | RDIORA | .0   | Function                                   |
|------------------|---------|------|--------|------|-------|------|--------|------|--------------------------------------------|
| Bit              | EB0     | CMD1 | CMD0   | PWM3 | PWMB0 | IOB2 | IOB1   | IOB0 | Function                                   |
|                  | Х       | 0    | 0      | 1    | 0     | 1    | Х      | Х    | Timer mode (input capture function)        |
|                  | 0       | 1    | 0      | Х    | Х     | Х    | Х      | Х    | Complementary PWM mode waveform output     |
| Setting<br>Value | 0       | 0    | 1      | Х    | Х     | Х    | Х      | Х    | Reset synchronous PWM mode waveform output |
| value            | 0       | 0    | 0      | 0    | Х     | Х    | Х      | Х    | PWM3 mode waveform output                  |
|                  | 0       | 0    | 0      | 1    | 1     | Х    | Х      | Х    | PWM mode waveform output                   |
|                  | 0       | 0    | 0      | 1    | 0     | 0    | 0      | 1    | Timer mode waveform output (output         |
|                  | U       | U    | 0      | 1    | U     | U    | 1      | Х    | compare function)                          |

X: 0 or 1

#### **Table 7.59 TRDIOC0 Pin Setting**

| Register         | TRDOER1 | TRDFCR |      |      | TRDPMR | Т    | RDIORC | 0    | Function                                   |  |
|------------------|---------|--------|------|------|--------|------|--------|------|--------------------------------------------|--|
| Bit              | EC0     | CMD1   | CMD0 | PWM3 | PWMC0  | IOC2 | IOC1   | IOC0 | Function                                   |  |
|                  | Χ       | 0      | 0    | 1    | 0      | 1    | Х      | Х    | Timer mode (input capture function)        |  |
|                  | 0       | 1      | 0    | Х    | Х      | Χ    | Х      | Х    | Complementary PWM mode waveform output     |  |
| Setting<br>Value | 0       | 0      | 1    | Х    | Х      | Х    | Х      | Х    | Reset synchronous PWM mode waveform output |  |
|                  | 0       | 0      | 0    | 1    | 1      | Χ    | X      | X    | PWM mode waveform output                   |  |
|                  | 0       | 0      | 0    | 1    | 0      | 0    | 0      | 1    | Timer mode waveform output (output         |  |
|                  | O       | O      | O    | '    | U      | 0    | 1      | X    | compare function)                          |  |

X: 0 or 1

#### **Table 7.60 TRDIOD0 Pin Setting**

| Register         | TRDOER1 | TRDFCR |      |      | TRDPMR TRDIORC0 |      |      | 0    | Function                                   |  |
|------------------|---------|--------|------|------|-----------------|------|------|------|--------------------------------------------|--|
| Bit              | ED0     | CMD1   | CMD0 | PWM3 | PWMD0           | IOD2 | IOD1 | IOD0 | Function                                   |  |
|                  | Х       | 0      | 0    | 1    | 0               | 1    | Х    | Х    | Timer mode (input capture function)        |  |
|                  | 0       | 1      | 0    | Х    | Х               | Х    | Х    | Х    | Complementary PWM mode waveform output     |  |
| Setting<br>Value | 0       | 0      | 1    | Х    | Х               | Х    | Х    | Х    | Reset synchronous PWM mode waveform output |  |
|                  | 0       | 0      | 0    | 1    | 1               | Х    | Х    | Х    | PWM mode waveform output                   |  |
|                  | 0       | 0      | 0    | 1    | 0               | 0    | 0    | 1    | Timer mode waveform output (output         |  |
|                  | 0       | U      | U    | 1    | U               | 0    | 1    | Х    | compare function)                          |  |

**Table 7.61 TRDIOA1 Pin Setting** 

| Register | TRDOER1 |      | TRDFCR |      | Т    | RDIORA | 1    | Function                                   |
|----------|---------|------|--------|------|------|--------|------|--------------------------------------------|
| Bit      | EA1     | CMD1 | CMD0   | PWM3 | IOA2 | IOA1   | IOA0 | i diletion                                 |
|          | Х       | 0    | 0      | 1    | 1    | X      | Х    | Timer mode (input capture function)        |
| Setting  | 0       | 1    | 0      | Х    | Χ    | Х      | X    | Complementary PWM mode waveform output     |
| Value    | 0       | 0    | 1      | Х    | Χ    | Х      | X    | Reset synchronous PWM mode waveform output |
|          | 0       | 0    | 0      | 1    | 0    | 0      | 1    | Timer mode waveform output                 |
|          | U       | U    | U      | '    | U    | 1      | Х    | (output compare function)                  |

X: 0 or 1

**Table 7.62 TRDIOB1 Pin Setting** 

| Register         | TRDOER1 | TRDFCR |      |      | TRDPMR | Т     | RDIORA                             | .1   | Function                                   |
|------------------|---------|--------|------|------|--------|-------|------------------------------------|------|--------------------------------------------|
| Bit              | EB1     | CMD1   | CMD0 | PWM3 | PWMB1  | IOB2  | IOB1                               | IOB0 | Function                                   |
|                  | Х       | 0      | 0    | 1    | 0      | 1     | Х                                  | Х    | Timer mode (input capture function)        |
|                  | 0       | 1      | 0    | Χ    | Х      | Х     | Х                                  | Х    | Complementary PWM mode waveform output     |
| Setting<br>Value | 0       | 0      | 1    | Х    | Х      | Х     | Х                                  | Х    | Reset synchronous PWM mode waveform output |
|                  | 0       | 0      | 0    | 1    | 1      | Х     | Х                                  | Х    | PWM mode waveform output                   |
|                  | 0       | 0      | 0    | 1    | 0      | 0   0 | Timer mode waveform output (output |      |                                            |
|                  | U       | 0      | U    | 1    | U      |       | 1                                  | Х    | compare function)                          |

X: 0 or 1

**Table 7.63 TRDIOC1 Pin Setting** 

| Register         | TRDOER1 | TRDFCR |      |      | TRDPMR TRDIORC1 |      |      | 1    | Function                                   |  |
|------------------|---------|--------|------|------|-----------------|------|------|------|--------------------------------------------|--|
| Bit              | EC1     | CMD1   | CMD0 | PWM3 | PWMC1           | IOC2 | IOC1 | IOC0 | runction                                   |  |
|                  | Χ       | 0      | 0    | 1    | 0               | 1    | X    | X    | Timer mode (input capture function)        |  |
|                  | 0       | 1      | 0    | Х    | Х               | Х    | Х    | Х    | Complementary PWM mode waveform output     |  |
| Setting<br>Value | 0       | 0      | 1    | Х    | Х               | Х    | Х    | Х    | Reset synchronous PWM mode waveform output |  |
|                  | 0       | 0      | 0    | 1    | 1               | Х    | Х    | Х    | PWM mode waveform output                   |  |
|                  | 0       | 0      | 0    | 1    | 0               | 0    | 0    | 1    | Timer mode waveform output (output         |  |
| <u> </u>         | J       | U      | J    | ,    | J               | U    | 1    | Χ    | compare function)                          |  |

X: 0 or 1

**Table 7.64 TRDIOD1 Pin Setting** 

| Register         | TRDOER1 | TRDFCR |      | TRDPMR | RDIORC | :1   | Function |      |                                            |  |
|------------------|---------|--------|------|--------|--------|------|----------|------|--------------------------------------------|--|
| Bit              | ED1     | CMD1   | CMD0 | PWM3   | PWMD1  | IOD2 | IOD1     | IOD0 | Function                                   |  |
|                  | Х       | 0      | 0    | 1      | 0      | 1    | Х        | Х    | Timer mode (input capture function)        |  |
|                  | 0       | 1      | 0    | Х      | Х      | Х    | Х        | Х    | Complementary PWM mode waveform output     |  |
| Setting<br>Value | 0       | 0      | 1    | Х      | Х      | Х    | Х        | Х    | Reset synchronous PWM mode waveform output |  |
|                  | 0       | 0      | 0    | 1      | 1      | Х    | Х        | Х    | PWM mode waveform output                   |  |
|                  | 0       | 0      | 0    | 1      | 0      | 0    | 0        | 1    | Timer mode waveform output                 |  |
|                  | 0       | U      | U    | '      | U      |      | 1        | Х    | (output compare function)                  |  |

#### 7.6 **Unassigned Pin Handling**

Table 7.65 lists Unassigned Pin Handling.

**Table 7.65 Unassigned Pin Handling** 

| Pin Name                     | Connection                                                           |
|------------------------------|----------------------------------------------------------------------|
| Ports P0, P1, P2, P3,        | After setting to input mode, connect each pin to VSS via a resistor  |
| P4_3 to P4_5, P5_6, P5_7, P6 | (pull-down) or connect each pin to VCC via a resistor (pull-up). (2) |
|                              | After setting to output mode, leave these pins open. (1, 2)          |
| Ports P4_6, P4_7             | Connect to VCC via a pull-up resistor (2)                            |
| Port P4_2/VREF               | Connect to VCC                                                       |
| RESET (3)                    | Connect to VCC via a pull-up resistor (2)                            |

- 1. If these ports are set to output mode and left open, they remain in input mode until they are switched to output mode by a program. The voltage level of these pins may be undefined and the power current may increase while the ports remain in input mode.
  - The content of the direction registers may change due to noise or program runaway caused by noise. In order to enhance program reliability, the program should periodically repeat the setting of the direction registers.
- 2. Connect these unassigned pins to the MCU using the shortest wire length (2 cm or less) possible.
- 3. When the power-on reset function is in use.



**Unassigned Pin Handling** Figure 7.18

R8C/35A Group 8. Bus

#### 8. Bus

The bus cycles differ when accessing ROM/RAM and when accessing SFR.

Table 8.1 lists Bus Cycles by Access Area of R8C/35A Group (with Data Flash).

ROM/RAM and SFR are connected to the CPU by an 8-bit bus. When accessing in word (16-bit) units, these areas are accessed twice in 8-bit units.

Table 8.2 shows Access Units and Bus Operations.

Table 8.1 Bus Cycles by Access Area of R8C/35A Group (with Data Flash)

| Access Area     | Bus Cycle             |
|-----------------|-----------------------|
| SFR/Data flash  | 2 cycles of CPU clock |
| Program ROM/RAM | 1 cycle of CPU clock  |

Table 8.2 **Access Units and Bus Operations** 

|                             | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Area                        | SFR, Data flash                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ROM (program ROM), RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Even address<br>Byte access | CPU clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CPU clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                             | Address X Even X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Address Even                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                             | Data \times Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Data \times \tim |
| Odd address<br>Byte access  | CPU clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CPU clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                             | Address X Odd X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Address \ Odd \X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                             | Data X Data X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Data \times \tim |
| Even address<br>Word access | CPU clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CPU clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                             | Address X Even X Even + 1 X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Address X Even X Even + 1 X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                             | Data \times \tim | Data \times \tim |
| Odd address<br>Word access  | CPU clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CPU clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                             | Address \ Odd \ Odd + 1 \                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Address \ Odd \ Odd + 1 \                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                             | Data \times \times Data \times \times Data \times \times Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Data \times \times Data \times \times Data \times \times Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

R8C/35A Group 8. Bus

However, only the following SFRs are connected with the 16-bit bus:

Timer RC: Registers TRC, TRCGRA, TRCGRB, TRCGRC, and TRCGRD

Timer RD: Registers TRDi (i = 0, 1), TRDGRAi, TRDGRBi, TRDGRCi, and TRDGRDi

SSU: Registers SSTDR, SSTDRH, SSRDR, and SSRDRH

UART2: Registers U2MR, U2BRG, U2TB, U2C0, U2C1, U2RB, U2SMR5, U2SMR4, U2SMR3, U2SMR2, and U2SMR

A/D converter: Registers AD0, AD1, AD2, AD3, AD4, AD5, AD6, AD7, ADMOD, ADINSEL, ADCON0,

and ADCON1

D/A converter: Registers DA0 and DA1

Address match interrupt: Registers RMAD0, AIER0, RMAD1, and AIER1

Therefore, they are accessed once in 16-bit units. The bus operation is the same as "Area: SFR, Data flash, Even

address Byte Access" in Table 8.2 Access Units and Bus Operations, and 16-bit data is accessed at a time.

#### 9. **Clock Generation Circuit**

The following five circuits are incorporated in the clock generation circuit:

- · XIN clock oscillation circuit
- XCIN clock oscillation circuit
- · Low-speed on-chip oscillator
- High-speed on-chip oscillator
- · Low-speed on-chip oscillator for watchdog timer

#### 9.1 Overview

Table 9.1 lists the Specification Overview of Clock Generation Circuit. Figure 9.1 shows a Clock Generation Circuit (When Pins XIN/XCIN are Separate) and Figure 9.2 shows a Clock Generation Circuit (When Pins XIN/ XCIN are Common). Figure 9.3 shows a Peripheral Function Clock and Figure 9.4 shows a Procedure for Reducing Internal Power Consumption Using VCA20 bit.

Table 9.1 **Specification Overview of Clock Generation Circuit** 

|                                    | XIN Clock                                                      | XCIN Clock                                                                                                     | On-Chip                                                                                                                                                     | On-Chip Oscillator                                                                                                                                          |                                       |  |
|------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|
| Item                               | Oscillation Circuit                                            | Oscillation Circuit                                                                                            | High-Speed<br>On-Chip Oscillator                                                                                                                            | Low-Speed<br>On-Chip Oscillator                                                                                                                             | On-Chip Oscillator for Watchdog Timer |  |
| Applications                       | CPU clock<br>source     Peripheral<br>function clock<br>source | CPU clock<br>source     Peripheral<br>function clock<br>source                                                 | CPU clock<br>source     Peripheral<br>function clock<br>source     CPU and<br>peripheral<br>function clock<br>source when XIN<br>clock stops<br>oscillating | CPU clock<br>source     Peripheral<br>function clock<br>source     CPU and<br>peripheral<br>function clock<br>source when XIN<br>clock stops<br>oscillating | Watchdog timer<br>clock source        |  |
| Clock frequency                    | 0 to 20 MHz                                                    | 32.768 kHz                                                                                                     | Approx. 40 MHz (4)                                                                                                                                          | Approx. 125 kHz                                                                                                                                             | Approx. 125 kHz                       |  |
| Connectable oscillator             | Ceramic resonator     Crystal oscillator                       | Crystal oscillator                                                                                             | _                                                                                                                                                           | _                                                                                                                                                           | _                                     |  |
| Oscillator connect pins            | XIN, XOUT (1)                                                  | XCIN, XCOUT (2)                                                                                                | _ (1)                                                                                                                                                       | _ (1)                                                                                                                                                       | _                                     |  |
| Oscillation stop, restart function | Usable                                                         | Usable                                                                                                         | Usable                                                                                                                                                      | Usable                                                                                                                                                      | Usable                                |  |
| Oscillator status after reset      | Stop                                                           | Stop                                                                                                           | Stop                                                                                                                                                        | Oscillate                                                                                                                                                   | Stop                                  |  |
| Others                             | Externally<br>generated clock<br>can be input <sup>(3)</sup>   | Externally generated clock can be input     On-chip feedback resistor Rf (connected/ not connected selectable) | _                                                                                                                                                           | _                                                                                                                                                           | _                                     |  |

### Notes:

- 1. These pins can be used as P4\_6 or P4\_7 when using the on-chip oscillator clock as the CPU clock while the XIN clock oscillation circuit and the XCIN clock oscillation circuit are not used.
- 2. These pins can be used as P4\_3 and P4\_4 when using the XIN clock oscillation circuit or on-chip oscillator clock as the CPU clock while the XCIN clock oscillation circuit is not used.
- 3. To input an external clock, set the CM05 bit in the CM0 register to 1 (XIN clock stops), the CM11 bit in the CM1 register to 1 (internal feedback resistor disabled), and the CM13 bit to 1 (XIN-XOUT pin).
- 4. The clock frequency is automatically set to up to 20 MHz by a divider when using the high-speed on-chip oscillator as the CPU clock source.



Clock Generation Circuit (When Pins XIN/XCIN are Separate) Figure 9.1



Clock Generation Circuit (When Pins XIN/XCIN are Common) Figure 9.2

**Peripheral Function Clock** Figure 9.3

#### 9.2 Registers

#### 9.2.1 System Clock Control Register 0 (CM0)

Address 0006h

| Bit         | b7   | b6   | b5   | b4   | b3   | b2   | b1   | b0 |
|-------------|------|------|------|------|------|------|------|----|
| Symbol      | CM07 | CM06 | CM05 | CM04 | CM03 | CM02 | CM01 | _  |
| After Reset | 0    | 0    | 1    | 0    | 1    | 0    | 0    | 0  |

|   | Bit | Symbol | Bit Name                               | Function                                                | R/W |
|---|-----|--------|----------------------------------------|---------------------------------------------------------|-----|
|   | b0  | _      | Reserved bit                           | Set to 0.                                               | R/W |
|   | b1  | CM01   | XIN-XCIN switch bit                    | When pins XIN/XCIN are common                           | R/W |
|   |     |        |                                        | (XCSEL bit in PINSR register = 0 (XCIN assigned to      |     |
|   |     |        |                                        | P4_6, XCOUT assigned to P4_7))                          |     |
|   |     |        |                                        | 0: P4_6 and P4_7 set as XIN-XOUT pin                    |     |
|   |     |        |                                        | 1: P4_6 and P4_7 set as XCIN-XCOUT pin                  |     |
|   |     |        |                                        | When pins XIN/XCIN are separate                         |     |
|   |     |        |                                        | (XCSEL bit in PINSR register = 1 (XCIN assigned to      |     |
|   |     |        |                                        | P4_3, XCOUT assigned to P4_4))                          |     |
|   |     |        |                                        | Set to 0.                                               |     |
|   | b2  | CM02   |                                        | 0: Peripheral function clock does not stop in wait mode | R/W |
|   |     |        | stop bit                               | 1: Peripheral function clock stops in wait mode         |     |
|   | b3  | CM03   | XCIN clock stop bit                    | 0: XCIN clock oscillates                                | R/W |
|   |     |        |                                        | 1: XCIN clock stops                                     |     |
|   | b4  | CM04   | Port/XCIN-XCOUT switch bit (5)         | 0: I/O ports P4_3 and P4_4                              | R/W |
|   |     |        |                                        | 1: XCIN-XCOUT pin (6)                                   |     |
|   | b5  | CM05   | XIN clock (XIN-XOUT) stop bit (1, 3)   | 0: XIN clock oscillates                                 | R/W |
|   |     |        |                                        | 1: XIN clock stops <sup>(2)</sup>                       |     |
| 1 | b6  | CM06   | System clock division select bit 0 (4) | 0: Bits CM16 and CM17 in CM1 register enabled           | R/W |
|   |     |        |                                        | 1: Divide-by-8 mode                                     |     |
|   | b7  | CM07   | XIN, XCIN clock select bit (7)         | 0: XIN clock                                            | R/W |
|   |     |        |                                        | 1: XCIN clock                                           |     |

- 1. The CM05 bit stops the XIN clock when the high-speed on-chip oscillator mode or low-speed on-chip oscillator mode is selected. This bit cannot be used to detect whether the XIN clock has stopped. To stop the XIN clock, set the bits in the following order:
  - (a) Set bits OCD1 to OCD0 in the OCD register to 00b.
  - (b) Set the OCD2 bit to 1 (on-chip oscillator clock selected).
- 2. During external clock input, only the clock oscillation buffer stops and clock input is acknowledged.
- 3. Only when the CM05 bit is set to 1 (XIN clock stops) and the CM13 bit in the CM1 register is set to 0 (P4\_6 and P4\_7), P4\_6 and P4\_7 can be used as I/O ports.
- 4. When the MCU enters stop mode, the CM06 bit is set to 1 (divide-by-8 mode).
- 5. The CM04 bit can be set to 1 by a program but cannot be set to 0.
- 6. To use the XCIN clock, set the CM04 bit to 1. Also, set ports P4\_3 and P4\_4 as input ports without pull-up.
- 7. Set the CM07 bit to 1 (XCIN clock) from 0 after setting the CM04 bit to 1 (XCIN-XCOUT pin) and allowing XCIN clock oscillation to stabilize.

Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting the CM0 register.

#### 9.2.2 System Clock Control Register 1 (CM1)

Address 0007h Bit b7 b5 b3 b2 b0 b6 b4 b1 Symbol CM17 CM16 CM14 CM13 CM12 **CM11** CM10 After Reset 0 0 0 0 0 0 0

| Bit | Symbol | Bit Name                                        | Function                                                                   | R/W |
|-----|--------|-------------------------------------------------|----------------------------------------------------------------------------|-----|
| b0  | CM10   | All clock stop control bit (2)                  | Clock oscillates     : All clocks stop (stop mode)                         | R/W |
| b1  | CM11   | XIN-XOUT on-chip feedback resistor select bit   | On-chip feedback resistor enabled     Con-chip feedback resistor disabled  | R/W |
| b2  | CM12   | XCIN-XCOUT on-chip feedback resistor select bit | On-chip feedback resistor enabled     Con-chip feedback resistor disabled  | R/W |
| b3  | CM13   | Port/XCIN-XCOUT switch bit (5)                  | 0: I/O ports P4_6 and P4_7<br>1: XIN-XOUT pin                              | R/W |
| b4  | CM14   | Low-speed on-chip oscillator stop bit (3, 4)    | O: Low-speed on-chip oscillator on     1: Low-speed on-chip oscillator off | R/W |
| b5  | _      | Reserved bit                                    | Set to 1.                                                                  | R/W |
| b6  | CM16   | System clock division select bit 1 (1)          | 0 0: No division mode                                                      | R/W |
| b7  | CM17   |                                                 | 0 1: Divide-by-2 mode 1 0: Divide-by-4 mode 1 1: Divide-by-16 mode         | R/W |

### Notes:

- 1. When the CM06 bit is set to 0 (bits CM16 and CM17 enabled), bits CM16 and CM17 are enabled.
- 2. If the CM10 bit is set to 1 (stop mode), the on-chip feedback resistor is disabled.
- 3. When the OCD2 bit is set to 0 (XIN clock selected), the CM14 bit can be set to 1 (low-speed on-chip oscillator off). When the OCD2 bit is set to 1 (on-chip oscillator clock selected), the CM14 bit is set to 0 (low-speed on-chip oscillator on). It remains unchanged even if 1 is written to it.
- 4. To use the voltage monitor 1 interrupt or voltage monitor 2 interrupt (when the digital filter is used), set the CM14 bit to 0 (low-speed on-chip oscillator on).
- 5. Once the CM13 bit is set to 1 by a program, it cannot be set to 0.

Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting the CM1 register.

#### System Clock Control Register 3 (CM3) 9.2.3

| Address     | 0009n |      |      |    |    |    |    |      |  |
|-------------|-------|------|------|----|----|----|----|------|--|
| Bit         | b7    | b6   | b5   | b4 | b3 | b2 | b1 | b0   |  |
| Symbol      | CM37  | CM36 | CM35 | _  | _  | _  | _  | CM30 |  |
| After Reset | 0     | 0    | 0    | 0  | 0  | 0  | 0  | 0    |  |

| Bit      | Symbol       | Bit Name                                                            | Function                                                                                                                                                                                  | R/W        |
|----------|--------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0       | CM30         | Wait control bit <sup>(1)</sup>                                     | 0: Other than wait mode                                                                                                                                                                   | R/W        |
|          |              |                                                                     | 1: MCU enters wait mode                                                                                                                                                                   |            |
| b1       |              | Nothing is assigned. If necessary, se                               | et to 0. When read, the content is 0.                                                                                                                                                     | _          |
| b2       |              |                                                                     |                                                                                                                                                                                           |            |
| b3       |              |                                                                     |                                                                                                                                                                                           |            |
| b4       | _            |                                                                     |                                                                                                                                                                                           |            |
| b5       | CM35         | CPU clock division when exiting wait mode select bit <sup>(2)</sup> | O: Following settings are enabled: CM06 bit in CM0 register Bits CM16 and CM17 in CM1 register 1: No division                                                                             | R/W        |
| b6<br>b7 | CM36<br>CM37 | CPU clock when exiting wait mode or stop mode select bit            | b7 b6 0 0: MCU exits with the CPU clock immediately before entering wait or stop mode. 0 1: Do not set. 1 0: High-speed on-chip oscillator clock selected (3) 1 1: XIN clock selected (4) | R/W<br>R/W |

### Notes:

- 1. When the MCU exits wait mode by a peripheral function interrupt, the CM30 bit is set to 0 (other than wait mode).
- 2. Set the CM35 bit to 0 in stop mode. When the MCU enters wait mode, if the CM35 bit is set to 1 (no division), the CM06 bit in the CM0 register is set to 0 (bits CM16 and CM17 enabled) and bits CM17 and CM16 in the CM1 register is set to 00b (no division mode).
- 3. When bits CM37 and CM36 are set to 10b (high-speed on-chip oscillator clock selected), the following will be set when the MCU exits wait mode or stop mode.
  - OCD2 bit in OCD register = 1 (on-chip oscillator selected)
  - FRA00 bit in FRA0 register = 1 (high-speed on-chip oscillator on)
  - FRA01 bit in FRA0 register = 1 (high-speed on-chip oscillator selected)
- 4. When bits CM37 and CM36 are set to 11b (XIN clock selected), the following will be set when the MCU exits wait mode or stop mode.
  - OM05 bit in OM0 register = 1 (XIN clock oscillates)
  - OM13 bit in OM1 register = 1 (XIN-XOUT pin)
  - OCD2 bit in OCD register = 0 (XIN clock selected)

Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting the CM3 register.

## CM30 bit (Wait Control Bit)

When the CM30 bit is set to 1 (MCU enters wait mode), the CPU clock stops (wait mode). Since the XIN clock, XCIN clock, and the on-chip oscillator clock do not stop, the peripheral functions using these clocks continue operating.

The MCU exits wait mode by a reset or peripheral function interrupt. If the MCU enters wait mode while the I flag is set to 0 (maskable interrupt disabled), it resumes executing the instruction immediately after the instruction to set the CM30 bit to 1 when exiting wait mode. If the MCU enters wait mode with the WAIT instruction, interrupt handling is performed by the CPU when exiting wait mode.

#### 9.2.4 **Oscillation Stop Detection Register (OCD)**

| Address     | 000Ch |    |    |    |      |      |      |      |
|-------------|-------|----|----|----|------|------|------|------|
| Bit         | b7    | b6 | b5 | b4 | b3   | b2   | b1   | b0   |
| Symbol      | _     | _  | _  | _  | OCD3 | OCD2 | OCD1 | OCD0 |
| After Reset | 0     | 0  | 0  | 0  | 0    | 1    | 0    | 0    |

| Bit | Symbol | Bit Name                                        | Function                                                                                         | R/W |
|-----|--------|-------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|
| b0  | OCD0   | Oscillation stop detection enable bit (6)       | Oscillation stop detection function disabled (1)     Socillation stop detection function enabled | R/W |
| b1  | OCD1   | Oscillation stop detection interrupt enable bit | 0: Disabled <sup>(1)</sup><br>1: Enabled                                                         | R/W |
| b2  | OCD2   | System clock select bit (3)                     | O: XIN clock selected <sup>(6)</sup> 1: On-chip oscillator clock selected <sup>(2)</sup>         | R/W |
| b3  | OCD3   | Clock monitor bit (4, 5)                        | XIN clock oscillates     XIN clock stops                                                         | R   |
| b4  | _      | Reserved bits                                   | Set to 0.                                                                                        | R/W |
| b5  | _      |                                                 |                                                                                                  |     |
| b6  | _      |                                                 |                                                                                                  |     |
| b7  | _      |                                                 |                                                                                                  |     |

### Notes:

- 1. Set bits OCD1 to OCD0 to 00b before the MCU enters stop mode, high-speed on-chip oscillator mode, or lowspeed on-chip oscillator mode (XIN clock stops).
- 2. If the OCD2 bit is set to 1 (on-chip oscillator clock selected), the CM14 bit is set to 0 (low-speed on-chip oscillator
- 3. The OCD2 bit is automatically set to 1 (on-chip oscillator clock selected) if XIN clock oscillation stop is detected while bits OCD1 to OCD0 are set to 11b. If the OCD3 bit is set to 1 (XIN clock stops), the OCD2 bit remains unchanged even when set to 0 (XIN clock selected).
- 4. The OCD3 bit is enabled when the OCD0 bit is set to 1 (oscillation stop detection function enabled).
- 5. The OCD3 bit remains 0 (XIN clock oscillates) if bits OCD1 to OCD0 are set to 00b.
- 6. Refer to Figure 9.11 Procedure for Switching Clock Source from Low-Speed On-Chip Oscillator to XIN Clock for the switching procedure when the XIN clock re-oscillates after detecting oscillation stop.

Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting the OCD register.

#### 9.2.5 **High-Speed On-Chip Oscillator Control Register 7 (FRA7)**

Address 0015h



After Reset When shipping

| Ī   | Bit | Function                                                                                                                                                          | R/W |
|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Ī   |     | 32 MHz frequency correction data is stored.                                                                                                                       | R   |
|     |     | The frequency can be adjusted by transferring this value to the FRA3 register and by transferring the correction value in the FRA6 register to the FRA1 register. |     |
| - 1 |     |                                                                                                                                                                   | l   |

#### 9.2.6 **High-Speed On-Chip Oscillator Control Register 0 (FRA0)**

Address 0023h Bit b5 b0 b7 b6 b4 b3 b2 b1 Symbol FRA03 FRA01 FRA00 After Reset 0 0 n n 0 0 0

| Bit | Symbol | Bit Name                                     | Function                                                                                   | R/W |
|-----|--------|----------------------------------------------|--------------------------------------------------------------------------------------------|-----|
| b0  | FRA00  | High-speed on-chip oscillator enable bit     | High-speed on-chip oscillator off     High-speed on-chip oscillator on                     | R/W |
| b1  | FRA01  | High-speed on-chip oscillator select bit (1) | O: Low-speed on-chip oscillator selected (2)     1: High-speed on-chip oscillator selected | R/W |
| b2  | _      | Reserved bits                                | Set to 0.                                                                                  | R/W |
| b3  | FRA03  | fOCO128 clock select bit                     | 0: fOCO-S divided by 128 selected 1: fOCO-F divided by 128 selected                        | R/W |
| b4  | _      | Reserved bits                                | Set to 0.                                                                                  | R/W |
| b5  | _      |                                              |                                                                                            |     |
| b6  | _      |                                              |                                                                                            |     |
| b7  | _      |                                              |                                                                                            |     |

### Notes:

- 1. Change the FRA01 bit in the following conditions.
  - FRA00 = 1 (high-speed on-chip oscillator on)
  - The CM14 bit in the CM1 register = 0 (low-speed on-chip oscillator on)
  - Bits FRA22 to FRA20 in the FRA2 register:

All division mode can be set when VCC = 3.0 V to 5.5 V 000b to 111b

Divide ratio of 4 or more when VCC = 2.7 V to 5.5 V 010b to 111b (divide-by-4 or more)

Divide ratio of 8 or more when VCC = 2.2 V to 5.5 V 110b to 111b (divide-by-8 or more)

2. When setting the FRA01 bit to 0 (low-speed on-chip oscillator selected), do not set the FRA00 bit to 0 (highspeed on-chip oscillator off) at the same time. Set the FRA00 bit to 0 after setting the FRA01 bit to 0.

Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting the FRA0 register.

#### 9.2.7 High-Speed On-Chip Oscillator Control Register 1 (FRA1)

Address 0024h Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol

After Reset When shipping

| Bit   | Function                                                                         | R/W |  |  |  |  |  |
|-------|----------------------------------------------------------------------------------|-----|--|--|--|--|--|
| b7-b0 | The frequency of the high-speed on-chip oscillator is adjusted with bits 0 to 7. |     |  |  |  |  |  |
|       | High-speed on-chip oscillator frequency = 40 MHz                                 |     |  |  |  |  |  |
|       | (FRA1 register = value when shipping)                                            |     |  |  |  |  |  |

Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting the FRA1 register.

# 9.2.8 High-Speed On-Chip Oscillator Control Register 2 (FRA2)

| Address     | 0025h |    |    |    |    |       |       |       |
|-------------|-------|----|----|----|----|-------|-------|-------|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2    | b1    | b0    |
| Symbol      | _     | _  | _  | _  | _  | FRA22 | FRA21 | FRA20 |
| After Reset | 0     | 0  | 0  | 0  | 0  | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                                | Function                                                                                                                                                                                                          | R/W   |
|-----|--------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| b0  | FRA20  | High-speed on-chip oscillator frequency | Division selection                                                                                                                                                                                                | R/W   |
| b1  | FRA21  | switching bit                           | These bits select the division ratio for the high-                                                                                                                                                                | R/W   |
| b2  | FRA22  |                                         | speed on-chip oscillator clock.  b2 b1 b0 0 0 0: Divide-by-2 mode 0 0 1: Divide-by-3 mode 0 1 0: Divide-by-4 mode 0 1 1: Divide-by-5 mode 1 0 0: Divide-by-6 mode 1 0 1: Divide-by-7 mode 1 1 0: Divide-by-8 mode | R/W   |
|     |        |                                         | 1 1 1: Divide-by-9 mode                                                                                                                                                                                           | D 444 |
| b3  | _      | Reserved bits                           | Set to 0.                                                                                                                                                                                                         | R/W   |
| b4  |        |                                         |                                                                                                                                                                                                                   |       |
| b5  | _      |                                         |                                                                                                                                                                                                                   |       |
| b6  | _      |                                         |                                                                                                                                                                                                                   |       |
| b7  | _      |                                         |                                                                                                                                                                                                                   |       |

Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting the FRA2 register.

# 9.2.9 Clock Prescaler Reset Flag (CPSRF)

| Bit | Symbol | Bit Name                   | Function                                                                             | R/W |
|-----|--------|----------------------------|--------------------------------------------------------------------------------------|-----|
| b0  | _      | Reserved bits              | Set to 0.                                                                            | R/W |
| b1  | _      |                            |                                                                                      |     |
| b2  | _      |                            |                                                                                      |     |
| b3  | _      |                            |                                                                                      |     |
| b4  | _      |                            |                                                                                      |     |
| b5  | _      |                            |                                                                                      |     |
| b6  | _      |                            |                                                                                      |     |
| b7  | CPSR   | Clock prescaler reset flag | Setting this bit to 1 initializes the clock prescaler. (When read, the content is 0) | R/W |

R8C/35A Group 9. Clock Generation Circuit

## 9.2.10 High-Speed On-Chip Oscillator Control Register 4 (FRA4)

 Address 0029h

 Bit
 b7
 b6
 b5
 b4
 b3
 b2
 b1
 b0

 Symbol
 —
 —
 —
 —
 —
 —
 —

 After Reset
 When shipping

| Ī | Bit   | Function                                                                             | R/W | İ |
|---|-------|--------------------------------------------------------------------------------------|-----|---|
| 1 | b7-b0 | 36.864 MHz frequency correction data is stored.                                      | R   | ĺ |
|   |       | The frequency can be adjusted by transferring this value to the FRA1 register and by |     | l |
|   |       | transferring the correction value in the FRA5 register to the FRA3 register.         |     | ĺ |

## 9.2.11 High-Speed On-Chip Oscillator Control Register 5 (FRA5)

Address 002Ah

| Bit    | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|--------|----|----|----|----|----|----|----|----|
| Symbol | _  | _  | _  | _  |    | _  | 1  | _  |

After Reset When shipping

| Bit   | Function                                                                                                                                                          | R/W |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b7-b0 | 36.864 MHz frequency correction data is stored.                                                                                                                   | R   |
|       | The frequency can be adjusted by transferring this value to the FRA3 register and by transferring the correction value in the FRA4 register to the FRA1 register. |     |

## 9.2.12 High-Speed On-Chip Oscillator Control Register 6 (FRA6)

Address 002Bh

| Bit    | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|--------|----|----|----|----|----|----|----|----|
| Symbol | _  | _  | _  | _  | _  | _  | _  | _  |

After Reset When shipping

| Bit   | Function                                                                             | R/W |
|-------|--------------------------------------------------------------------------------------|-----|
| b7-b0 | 32 MHz frequency correction data is stored.                                          | R   |
|       | The frequency can be adjusted by transferring this value to the FRA1 register and by |     |
|       | transferring the correction value in the FRA7 register to the FRA3 register.         |     |

## 9.2.13 High-Speed On-Chip Oscillator Control Register 3 (FRA3)

Address 002Fh

| Bit    | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|--------|----|----|----|----|----|----|----|----|
| Symbol | 1  | _  | _  | _  | -  | _  | _  | _  |

After Reset When shipping

| Bit   | Function                                                                         | R/W |  |  |  |  |  |
|-------|----------------------------------------------------------------------------------|-----|--|--|--|--|--|
| b7-b0 | The frequency of the high-speed on-chip oscillator is adjusted with bits 0 to 7. | R/W |  |  |  |  |  |
|       | High-speed on-chip oscillator frequency = 40 MHz                                 |     |  |  |  |  |  |
|       | (FRA3 register = value when shipping)                                            |     |  |  |  |  |  |

Set the PRC0 bit in the PRCR register to 1 (write enabled) before rewriting the FRA3 register.

#### **Voltage Detect Register 2 (VCA2)** 9.2.14

| Address                                                    | 0034n    |              |           |               |       |       |       |       |  |  |
|------------------------------------------------------------|----------|--------------|-----------|---------------|-------|-------|-------|-------|--|--|
| Bit                                                        | b7       | b6           | b5        | b4            | b3    | b2    | b1    | b0    |  |  |
| Symbol                                                     | VCA27    | VCA26        | VCA25     | VCA24         | VCA23 | VCA22 | VCA21 | VCA20 |  |  |
| After Reset                                                | The LVDA | S bit in the | OFS regis | ter is set to | 1.    |       |       |       |  |  |
|                                                            | 0        | 0            | 0         | 0             | 0     | 0     | 0     | 0     |  |  |
| After Reset The LVDAS bit in the OFS register is set to 0. |          |              |           |               |       |       |       |       |  |  |
|                                                            | 0        | 0            | 1         | 0             | 0     | 0     | 0     | 0     |  |  |

| Bit | Symbol | Bit Name                                                    | Function                                                                                                      | R/W |
|-----|--------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|
| b0  | VCA20  | Internal power low consumption enable bit (1)               | 0: Low consumption disabled 1: Low consumption enabled (2)                                                    | R/W |
| b1  | VCA21  | Comparator A1 reference voltage input select bit            | O: Internal reference voltage  1: LVREF pin input voltage                                                     | R/W |
| b2  | VCA22  | LVCMP1 comparison voltage external input select bit         | 0: Supply voltage (VCC) 1: LVCMP1 pin input voltage                                                           | R/W |
| b3  | VCA23  | Comparator A2 reference voltage input select bit            | O: Internal reference voltage     LVREF pin input voltage                                                     | R/W |
| b4  | VCA24  | LVCMP2 comparison voltage external input select bit         | 0: Supply voltage (VCC) (Vdet2_0) 1: LVCMP2 pin input voltage (Vdet2_EXT)                                     | R/W |
| b5  | VCA25  | Voltage detection 0 enable bit (3)                          | Voltage detection 0 circuit disabled     Voltage detection 0 circuit enabled                                  | R/W |
| b6  | VCA26  | Voltage detection 1/comparator A1 enable bit <sup>(4)</sup> | O: Voltage detection 1/comparator A1 circuit disabled     : Voltage detection 1/comparator A1 circuit enabled | R/W |
| b7  | VCA27  | Voltage detection 2/comparator A2 enable bit <sup>(5)</sup> | 0: Voltage detection 2/comparator A2 circuit disabled 1: Voltage detection 2/comparator A2 circuit enabled    | R/W |

### Notes:

- 1. Use the VCA20 bit only when the MCU enters wait mode. To set the VCA20 bit, follow the procedure shown in Figure 9.4 Procedure for Reducing Internal Power Consumption Using VCA20 bit.
- 2. When the VCA20 bit is set to 1 (low consumption enabled), do not set the CM10 bit in the CM1 register to 1 (stop mode).
- 3. To use voltage monitor 0 reset, set the VCA25 bit to 1.
  - After the VCA25 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection circuit starts operation.
- 4. To use the voltage detection 1/comparator A1 interrupt or the VW1C3 bit in the VW1C register, set the VCA26 bit to 1.
  - After the VCA26 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection 1/comparator A1 circuit starts operation.
- 5. To use the voltage detection 2/comparator A2 interrupt or the VCAC13 bit in the VCA1 register, set the VCA27 bit to 1.
  - After the VCA27 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection 2/comparator A2 circuit starts operation.

Set the PRC3 bit in the PRCR register to 1 (write enabled) before rewriting the VCA2 register.

#### I/O Function Pin Select Register (PINSR) 9.2.15

| Address     | 018Fh |    |    |    |    |    |    |       |
|-------------|-------|----|----|----|----|----|----|-------|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2 | b1 | b0    |
| Symbol      | _     | _  | _  | _  | _  | _  | _  | XCSEL |
| After Reset | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0     |

| Bit | Symbol | Bit Name                              | Function                                                                                          | R/W |
|-----|--------|---------------------------------------|---------------------------------------------------------------------------------------------------|-----|
| b0  | XCSEL  | XCIN/XCOUT pin select bit             | 0: XCIN assigned to P4_6, XCOUT assigned to P4_7 1: XCIN assigned to P4_3, XCOUT assigned to P4_4 | R/W |
| b1  | _      | Reserved bit                          | Set to 0.                                                                                         | R/W |
| b2  | _      | Nothing is assigned. If necessary, se | et to 0. When read, the content is 0.                                                             | _   |
| b3  | _      |                                       |                                                                                                   |     |
| b4  | _      | Reserved bits                         | Set to 0.                                                                                         | R/W |
| b5  | _      |                                       |                                                                                                   |     |
| b6  | _      |                                       |                                                                                                   |     |
| b7  | _      |                                       |                                                                                                   |     |

## XCSEL Bit (XCIN/XCOUT pin select bit)

The XCSEL bit is used to select which pin is assigned to XCIN and XCOUT. When this bit is set to 0, XCIN is assigned to P4\_6, a common pin with XIN; XCOUT is assigned to P4\_7, a common pin with XOUT. When this bit is set to 1, XCIN and XCOUT are assigned to P4\_3 and P4\_4, different pins from XIN and XOUT pins. For how to set XIN, XCIN, XOUT, and XCOUT, refer to 9. Clock Generation Circuit.



Figure 9.4 Procedure for Reducing Internal Power Consumption Using VCA20 bit

The clocks generated by the clock generation circuits are described below.

#### 9.3 XIN Clock

The XIN clock is supplied by the XIN clock oscillation circuit. This clock is used as the clock source for the CPU and peripheral function clocks. The XIN clock oscillation circuit is configured by connecting a resonator between pins XIN and XOUT. The XIN clock oscillation circuit includes an on-chip feedback resistor, which is disconnected from the oscillation circuit in stop mode in order to reduce the amount of power consumed by the chip. The XIN clock oscillation circuit may also be configured by feeding an externally generated clock to the XOUT pin.

Figure 9.5 shows Examples of XIN Clock Connection Circuit.

During and after a reset, the XIN clock stops.

After setting the CM13 bit in the CM1 register to 1 (XIN-XOUT pin), the XIN clock starts oscillating when the CM05 bit in the CM0 register is set to 0 (XIN clock oscillates). After the XIN clock oscillation stabilizes, the XIN clock is used as the CPU clock source when the OCD2 bit in the OCD register is set to 0 (XIN clock selected).

The power consumption can be reduced by setting the CM05 bit in the CM0 register to 1 (XIN clock stops) if the OCD2 bit is set to 1 (on-chip oscillator clock selected).

When an externally generated clock is input to the XOUT pin, the XIN clock does not stop even if the CM05 bit is set to 1. If necessary, use an external circuit to stop the clock.

In stop mode, all clocks including the XIN clock stop. Refer to 9.7 Power Control for details.



**Examples of XIN Clock Connection Circuit** Figure 9.5

#### 9.4 **On-Chip Oscillator Clock**

The on-chip oscillator clock is supplied by the on-chip oscillator (high-speed on-chip oscillator or low-speed onchip oscillator). This clock is selected by the FRA01 bit in the FRA0 register.

#### 9.4.1 **Low-Speed On-Chip Oscillator Clock**

The clock generated by the low-speed on-chip oscillator is used as the clock source for the CPU clock, peripheral function clock, fOCO, and fOCO-S.

After a reset, the on-chip oscillator clock generated by the low-speed on-chip oscillator divided by 1 (no division) is selected as the CPU clock.

If the XIN clock stops oscillating when bits OCD1 to OCD0 in the OCD register are set to 11b, the low-speed on-chip oscillator automatically starts operating and supplies the necessary clock for the MCU.

The frequency of the low-speed on-chip oscillator varies depending on the supply voltage and the operating ambient temperature. Application products must be designed with sufficient margin to allow for frequency changes.

#### 9.4.2 **High-Speed On-Chip Oscillator Clock**

The clock generated by the high-speed on-chip oscillator is used as the clock source for the CPU clock, peripheral function clock, fOCO, fOCO-F, and fOCO40M.

To use the high-speed on-chip oscillator clock as the clock source for the CPU clock, peripheral clock, fOCO, and fOCO-F, set bits FRA20 to FRA22 in the FRA2 register as follows:

•All division mode can be set when VCC = 3.0 V to 5.5 V000b to 111b

•Divide ratio of 4 or more when VCC = 2.7 V to 5.5 V 010b to 111b (divide by 4 or more) •Divide ratio of 8 or more when VCC = 2.2 V to 5.5 V 110b to 111b (divide by 8 or more)

After a reset, the on-chip oscillator clock generated by the high-speed on-chip oscillator stops. Oscillation is started by setting the FRA00 bit in the FRA0 register to 1 (high-speed on-chip oscillator on).

Frequency correction data is stored in registers FRA4 to FRA7.

To adjust the frequency of the high-speed on-chip oscillator clock to 36.864 MHz, first transfer the correction value in the FRA4 register to the FRA1 register and the correction value in the FRA5 register to the FRA3 register before using the values. This enables the setting errors of bit rates such as 9600 bps and 38400 bps to be 0% when the serial interface is used in UART mode (refer to Table 22.8 and Table 23.8 Bit Rate Setting Example in UART Mode).

To adjust the frequency of the high-speed on-chip oscillator clock to 32 MHz, first transfer the correction value in the FRA6 register to the FRA1 register and the correction value in the FRA7 register to the FRA3 register before using the values.

### 9.5 XCIN Clock

The XCIN clock is supplied by the XCIN clock oscillation circuit. This clock is used as the clock source for the CPU and peripheral function clocks. The XCIN clock oscillation circuit is configured by connecting a resonator between the XCIN and XCOUT pins. The XCIN clock oscillation circuit includes an on-chip a feedback resistor, which is disconnected from the oscillation circuit in stop mode in order to reduce the amount of power consumed by the chip. The XCIN clock oscillation circuit may also be configured by feeding an externally generated clock to the XCIN pin.

Figure 9.6 shows Examples of XCIN Clock Connection Circuits.

During and after a reset, the XCIN clock stops.

After setting the CM04 bit in the CM0 register to 1 (XCIN-XCOUT pin), the XCIN clock starts oscillating when the CM03 bit in the CM0 register is set to 1 (XCIN clock oscillates). After the XCIN clock oscillation stabilizes, the XCIN clock is used as the CPU clock source when the CM07 bit in the CM0 register is set to 1 (XCIN clock). To input an externally generated clock to the XCIN pin, also set the CM04 bit in the CM0 register to 1 (XCIN-XCOUT pin). Leave the XCOUT pin open at this time.

This MCU has an on-chip feedback resistor, which can be disabled/enabled by the CM12 bit in the CM1 register. In stop mode, all clocks including the XCIN clock stop. Refer to **9.7 Power Control** for details.

 When CM03 bit in CM0 register is set to 0 (XCIN clock oscillates) and CM04 bit is set to 1 (XCIN-XCOUT pin)



External crystal oscillator circuit

 When CM03 bit in CM0 register is set to 1 (XCIN clock stops) and CM04 bit is set to 1 (XCIN-XCOUT pin)



External clock input circuit

Note:

 Insert a damping resistor and feedback resistor if required. The resistance will vary depending on the oscillator and the oscillation drive capacity setting. Use the value recommended by the oscillator manufacturer.

When the oscillation drive capacity is set to low, check that oscillation is stable. If the oscillator manufacturer's datasheet specifies that a feedback resistor be added to the chip externally, insert a feedback resistor between XCIN and XCOUT following the instructions.

Figure 9.6 Examples of XCIN Clock Connection Circuits

#### 9.6 **CPU Clock and Peripheral Function Clock**

There are a CPU clock to operate the CPU and a peripheral function clock to operate the peripheral functions. Refer to Figure 9.1 Clock Generation Circuit (When Pins XIN/XCIN are Separate) and Figure 9.2 Clock Generation Circuit (When Pins XIN/XCIN are Common).

#### 9.6.1 System Clock

The system clock is the clock source for the CPU and peripheral function clocks. The XIN clock, the XCIN clock, or the on-chip oscillator clock can be selected.

#### 9.6.2 **CPU Clock**

The CPU clock is an operating clock for the CPU and the watchdog timer.

The system clock divided by 1 (no division), 2, 4, 8, or 16 is used as the CPU clock. Use the CM06 bit in the CM0 register and bits CM16 and CM17 in the CM1 register to select the value of the division.

Also, use the XCIN clock while the XCIN clock oscillation stabilizes.

After a reset, the low-speed on-chip oscillator clock divided by 1 (no division) is used as the CPU clock.

When the MCU enters stop mode, the CM06 bit is set to 1 (divide-by-8 mode). To enter stop mode, set the CM35 bit in the CM3 register to 0 (settings of CM06 in CM0 register and bits CM16 and CM17 in CM1 register enabled).

#### 9.6.3 Peripheral Function Clock (f1, f2, f4, f8, and f32)

The peripheral function clock is an operating clock for the peripheral functions.

The fi (i = 1, 2, 4, 8, and 32) clock is generated by the system clock divided by i. It is used for timers RA, RB, RC, RD, RE, the serial interface, and the A/D converter.

If the MCU enters wait mode after the CM02 bit in the CM0 register is set to 1 (peripheral function clock stops in wait mode), the fi clock stops.

#### 9.6.4 **fOCO**

fOCO is an operating clock for the peripheral functions.

This clock runs at the same frequency as the on-chip oscillator clock and can be used as the source for timer

In wait mode, the fOCO clock does not stop.

#### 9.6.5 fOCO40M

fOCO40M is used as the count source for timers RC and RD.

This clock is generated by the high-speed on-chip oscillator and supplied by setting the FRA00 bit to 1.

In wait mode, the fOCO40M clock does not stop.

This clock can be used with supply voltage VCC = 3.0 to 5.5 V.

#### 9.6.6 fOCO-F

fOCO-F is used as the count source for timers RC, RD and the A/D converter.

fOCO-F is a clock generated by the high-speed on-chip oscillator and divided by i (i = 2, 3, 4, 5, 6, 7, 8, and 9; divide ratio selected by the FRA2 register). This clock is supplied by setting the FRA00 bit to 1.

In wait mode, the fOCO-F clock does not stop.

## 9.6.7 fOCO-S

fOCO-S is an operating clock for the voltage detection circuit.

This clock is generated by the low-speed on-chip oscillator and supplied by setting the CM14 bit to 0 (low-speed on-chip oscillator on).

In wait mode, the fOCO-S clock does not stop.

### 9.6.8 fOCO128

fOCO128 is a clock generated by dividing fOCO-S or fOCO-F by 128. When the FRA03 bit is set to 0, fOCO-S divided by 128 is selected. When this bit is set to 1, fOCO-F divided by 128 is selected.

fOCO128 is configured as the capture signal used in the TRCGRA register for timer RC and channel 0 for timer RD.

## 9.6.9 fC, fC2, fC4, and fC32

fC, fC2, fC4, and fC32 are used for timers RA, RD, RE, and the serial interface.

Use theses clocks while the XCIN clock oscillation stabilizes.

## 9.6.10 **fOCO-WDT**

fOCO-WDT is an operating clock for the watchdog timer.

This clock is generated by the low-speed on-chip oscillator for the watchdog timer and supplied by setting the CSPRO bit in the CSPR register to 0 (count source protect mode enabled).

In count source protection mode for the watchdog timer, the fOCO-WDT clock does not stop.

#### 9.7 **Power Control**

There are three power control modes. All modes other than wait mode and stop mode are referred to as standard operating mode.

#### 9.7.1 **Standard Operating Mode**

Standard operating mode is further separated into four modes.

In standard operating mode, the CPU and peripheral function clocks are supplied to operate the CPU and the peripheral functions. Power consumption control is enabled by controlling the CPU clock frequency. The higher the CPU clock frequency, the more processing power increases. The lower the CPU clock frequency, the more power consumption decreases. If unnecessary oscillator circuits stop, power consumption is further reduced.

Before the clock sources for the CPU clock can be switched over, the new clock source needs to be oscillating and stable. If the new clock source is the XIN clock or XCIN clock, allow sufficient wait time in a program until oscillation stabilizes before the MCU exits.

Table 9.2 **Settings and Modes of Clock Associated Bits** 

| Modes                 |              | OCD<br>Register | CN            | 11 Regis | ter  | CM0 Register |      |      |      | FRA0 Register |       |       |
|-----------------------|--------------|-----------------|---------------|----------|------|--------------|------|------|------|---------------|-------|-------|
|                       |              | OCD2            | CM17,<br>CM16 | CM14     | CM13 | CM07         | CM06 | CM05 | CM04 | CM03          | FRA01 | FRA00 |
| High-speed            | No division  | 0               | 00b           | _        | 1    | 0            | 0    | 0    | _    | _             | -     | _     |
| clock mode            | Divide-by-2  | 0               | 01b           | _        | 1    | 0            | 0    | 0    | _    | _             | -     | _     |
|                       | Divide-by-4  | 0               | 10b           | _        | 1    | 0            | 0    | 0    | _    | _             | _     | _     |
|                       | Divide-by-8  | 0               | _             | _        | 1    | 0            | 1    | 0    | _    | _             | -     | _     |
|                       | Divide-by-16 | 0               | 11b           | _        | 1    | 0            | 0    | 0    | _    | _             | _     | _     |
| Low-speed             | No division  | _               | 00b           | _        | -    | 1            | 0    | _    | 1    | 0             | _     | _     |
| clock mode            | Divide-by-2  | -               | 01b           | _        | -    | 1            | 0    | _    | 1    | 0             | -     | _     |
|                       | Divide-by-4  | _               | 10b           | _        | -    | 1            | 0    | _    | 1    | 0             | _     | _     |
|                       | Divide-by-8  | _               | _             | _        | -    | 1            | 1    | _    | 1    | 0             | _     | _     |
|                       | Divide-by-16 | -               | 11b           | _        | -    | 1            | 0    | _    | 1    | 0             | -     | _     |
| High-speed            | No division  | 1               | 00b           | _        | -    | 0            | 0    | _    | _    | _             | 1     | 1     |
| on-chip               | Divide-by-2  | 1               | 01b           | _        | _    | 0            | 0    | _    | _    | _             | 1     | 1     |
| oscillator<br>mode    | Divide-by-4  | 1               | 10b           | _        | -    | 0            | 0    | _    | _    | _             | 1     | 1     |
| mode                  | Divide-by-8  | 1               | _             | _        | -    | 0            | 1    | _    | _    | _             | 1     | 1     |
|                       | Divide-by-16 | 1               | 11b           | _        | -    | 0            | 0    | _    | _    | _             | 1     | 1     |
| Low-speed             | No division  | 1               | 00b           | 0        | _    | 0            | 0    | -    | ı    | 1             | 0     | _     |
| on-chip<br>oscillator | Divide-by-2  | 1               | 01b           | 0        | -    | 0            | 0    | _    | _    | _             | 0     | -     |
|                       | Divide-by-4  | 1               | 10b           | 0        | _    | 0            | 0    | -    | _    | _             | 0     | _     |
| mode                  | Divide-by-8  | 1               | _             | 0        | _    | 0            | 1    | -    | ı    | 1             | 0     | _     |
|                       | Divide-by-16 | 1               | 11b           | 0        | -    | 0            | 0    | _    | -    | _             | 0     | _     |

<sup>-:</sup> Indicates that either 0 or 1 can be set.

#### 9.7.1.1 **High-Speed Clock Mode**

The XIN clock divided by 1 (no division), 2, 4, 8, or 16 is used as the CPU clock. If the CM14 bit is set to 0 (low-speed on-chip oscillator on) or the FRA00 bit in the FRA0 register is set to 1 (high-speed on-chip oscillator on), fOCO can be used for timer RA.

Also, if the FRA00 bit is set to 1, fOCO40M can be used for timer RC and timer RD.

If the CM14 bit is set to 0 (low-speed on-chip oscillator on), fOCO-S can be used for the voltage detection circuit.

#### 9.7.1.2 **Low-Speed Clock Mode**

The XCIN clock divided by 1 (no division), 2, 4, 8, or 16 is used as the CPU clock.

In this mode, low consumption operation is enabled by stopping the XIN clock and the high-speed on-chip oscillator, and by setting the FMR47 bit in the FMR4 register to 1 (flash memory low-consumption-current read mode enabled).

Also, if the FRA00 bit is set to 1, fOCO40M can be used for timer RC and timer RD.

If the CM14 bit is set to 0 (low-speed on-chip oscillator on), fOCO-S can be used for the voltage detection

To enter wait mode from low-speed clock mode, lower consumption current in wait mode is enabled by setting the VCA20 bit in the VCA2 register to 1 (internal power low consumption enabled).

To reduce the power consumption, refer to **33. Reducing Power Consumption**.

#### 9.7.1.3 **High-Speed On-Chip Oscillator Mode**

The high-speed on-chip oscillator is used as the on-chip oscillator clock when the FRA00 bit in the FRA0 register is set to 1 (high-speed on-chip oscillator on) and the FRA01 bit in the FRA0 register is set to 1. The onchip oscillator divided by 1 (no division), 2, 4, 8, or 16 is used as the CPU clock. If the FRA00 bit is set to 1, fOCO40M can be used for timer RC and timer RD.

Also, if the CM14 bit is set to 0 (low-speed on-chip oscillator on), fOCO-S can be used for the voltage detection circuit.

#### 9.7.1.4 Low-Speed On-Chip Oscillator Mode

If the CM14 bit in the CM1 register is set to 0 (low-speed on-chip oscillator on) and the FRA01 bit in the FRA0 register is set to 0, the low-speed on-chip oscillator is used as the on-chip oscillator clock. At this time, the onchip oscillator clock divided by 1 (no division), 2, 4, 8 or 16 is used as the CPU clock. The on-chip oscillator clock is also the clock source for the peripheral function clocks. If the FRA00 bit is set to 1, fOCO40M can be used for timer RC and timer RD.

Also, if the CM14 bit is set to 0 (low-speed on-chip oscillator on), fOCO-S can be used for the voltage detection

In this mode, low consumption operation is enabled by stopping the XIN clock and the high-speed on-chip oscillator, and by setting the FMR47 bit in the FMR4 register to 1 (flash memory low-consumption-current read mode enabled).

To enter wait mode from low-speed clock mode, lower consumption current in wait mode is enabled by setting the VCA20 bit in the VCA2 register to 1 (internal power low consumption enabled).

To reduce the power consumption, refer to **33. Reducing Power Consumption**.

#### 9.7.2 **Wait Mode**

Since the CPU clock stops in wait mode, the CPU operating with the CPU clock and the watchdog timer when count source protection mode is disabled stop. Since the XIN clock, XCIN clock, and on-chip oscillator clock do not stop, the peripheral functions using these clocks continue operating.

#### 9.7.2.1 **Peripheral Function Clock Stop Function**

If the CM02 bit is set to 1 (peripheral function clock stops in wait mode), the f1, f2, f4, f8, and f32 clocks stop in wait mode. This reduces power consumption.

#### 9.7.2.2 **Entering Wait Mode**

The MCU enters wait mode by executing the WAIT instruction or setting the CM30 bit in the CM3 register to 1 (MCU enters wait mode).

When the OCD2 bit in the OCD register is set to 1 (on-chip oscillator selected as system clock), set the OCD1 bit in the OCD register to 0 (oscillation stop detection interrupt disabled) before executing the WAIT instruction or setting the CM30 bit in the CM3 register to 1(MCU enters wait mode).

If the MCU enters wait mode while the OCD1 bit is set to 1 (oscillation stop detection interrupt enabled), current consumption is not reduced because the CPU clock does not stop.

#### 9.7.2.3 Pin Status in Wait Mode

The I/O port retains the status immediately before the MCU enters wait mode.

#### 9.7.2.4 **Exiting Wait Mode**

The MCU exits wait mode by a reset or peripheral function interrupt.

The peripheral function interrupts are affected by the CM02 bit. When the CM02 bit is set to 0 (peripheral function clock does not stop in wait mode), the peripheral function interrupts other than A/D conversion interrupts can be used to exit wait mode. When the CM02 bit is set to 1 (peripheral function clock stops in wait mode), the peripheral functions using the peripheral function clock stop and the peripheral functions operating with external signals or the on-chip oscillator clock can be used to exit wait mode.

Table 9.3 lists Interrupts to Exit Wait Mode and Usage Conditions.

Table 9.3 Interrupts to Exit Wait Mode and Usage Conditions

| Interrupt                                       | CM02 = 0                                              | CM02 = 1                                                                                                   |
|-------------------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Serial interface interrupt                      | Usable when operating with internal or external clock | Usable when operating with external clock                                                                  |
| Synchronous serial communication unit interrupt | Usable in all modes                                   | (Do not use)                                                                                               |
| / I <sup>2</sup> C bus interface interrupt      |                                                       |                                                                                                            |
| Key input interrupt                             | Usable                                                | Usable                                                                                                     |
| A/D conversion interrupt                        | (Do not use)                                          | (Do not use)                                                                                               |
| Timer RA interrupt                              | Usable in all modes                                   | Usable if there is no filter in event counter mode. Usable by selecting fOCO, fC, or fC32 as count source. |
| Timer RB interrupt                              | Usable in all modes                                   | (Do not use)                                                                                               |
| Timer RC interrupt                              | Usable in all modes                                   | (Do not use)                                                                                               |
| Timer RD interrupt                              | Usable in all modes                                   | Usable by selecting fOCO40M or fC2 as count source                                                         |
| Timer RE interrupt                              | Usable in all modes                                   | Usable when operating in real time clock mode                                                              |
| INT interrupt                                   | Usable                                                | Usable (INT0 to INT3 can be used if there is no filter.)                                                   |
| Voltage monitor 1 interrupt                     | Usable                                                | Usable                                                                                                     |
| Voltage monitor 2 interrupt                     | Usable                                                | Usable                                                                                                     |
| Oscillation stop detection interrupt            | Usable                                                | (Do not use)                                                                                               |
| Comparator A1 interrupt                         | Usable                                                | Usable                                                                                                     |
| Comparator A2 interrupt                         | Usable                                                | Usable                                                                                                     |

Figure 9.7 shows the Time from Wait Mode to Interrupt Routine Execution after CM30 Bit in CM3 Register is Set to 1 (MCU Enters Wait Mode).

To use a peripheral function interrupt to exit wait mode, set up the following before setting the CM30 bit to 1.

- (1) Set the interrupt priority level in bits ILVL2 to ILVL0 in the interrupt control registers of the peripheral function interrupts to be used for exiting wait mode. Set bits ILVL2 to ILVL0 of the peripheral function interrupts that are not to be used for exiting wait mode to 000b (interrupt disabled).
- (2) Operate the peripheral function to be used for exiting wait mode.

When the MCU exits by a peripheral function interrupt, the time (number of cycles) between interrupt request generation and interrupt routine execution is determined by the settings of the FMSTP bit in the FMR0 register and the VCA20 bit in the VCA2 register, as shown in Figure 9.7.

The clock set by bits CM35, CM36, and CM37 in the CM3 register is used as the CPU clock when the MCU exits wait mode by a peripheral function interrupt. At this time, the CM06 bit in the CM0 register and bits CM16 and CM17 in the CM1 register automatically change.



Figure 9.7 Time from Wait Mode to Interrupt Routine Execution after CM30 Bit in CM3 Register is Set to 1 (MCU Enters Wait Mode)

Figure 9.8 shows the Time from Wait Mode to Interrupt Routine Execution after WAIT instruction is Executed. To use a peripheral function interrupt to exit wait mode, set up the following before executing the WAIT instruction.

- (1) Set the interrupt priority level in bits ILVL2 to ILVL0 of the peripheral function interrupts to be used for exiting stop mode. Set bits ILVL2 to ILVL0 of the peripheral function interrupts that are not to be used for exiting stop mode to 000b (interrupt disabled).
- (2) Set the I flag to 1.
- (3) Operate the peripheral function to be used for exiting stop mode.

When the MCU exits by a peripheral function interrupt, the time (number of cycles) between interrupt request generation and interrupt routine execution is determined by the settings of the FMSTP bit in the FMR0 register and the VCA20 bit in the VCA2 register, as shown in Figure 9.8.

The clock set by bits CM35, CM36, and CM37 in the CM3 register is used as the CPU clock when the MCU exits wait mode by a peripheral function interrupt. At this time, the CM06 bit in the CM0 register and bits CM16 and CM17 in the CM1 register automatically change.



Figure 9.8 Time from Wait Mode to Interrupt Routine Execution after WAIT instruction is **Executed** 

#### 9.7.3 **Stop Mode**

Since all oscillator circuits except fOCO-WDT stop in stop mode, the CPU and peripheral function clocks stop and the CPU and the peripheral functions operating with these clocks also stop. The least power required to operate the MCU is in stop mode. If the voltage applied to the VCC pin is VRAM or more, the contents of internal RAM is retained.

The peripheral functions clocked by external signals continue operating.

Table 9.4 lists Interrupts to Exit Stop Mode and Usage Conditions.

Table 9.4 Interrupts to Exit Stop Mode and Usage Conditions

| Interrupt                   | Usage Conditions                                                                |
|-----------------------------|---------------------------------------------------------------------------------|
| Key input interrupt         | -                                                                               |
| INT0 to INT3 interrupt      | Usable if there is no filter                                                    |
| Timer RA interrupt          | Usable if there is no filter when external pulse is counted in event counter    |
|                             | mode                                                                            |
| Serial interface interrupt  | When external clock selected                                                    |
| Voltage monitor 1 interrupt | Usable in digital filter disabled mode (VW1C1 bit in VW1C register is set to 1) |
| Voltage monitor 2 interrupt | Usable in digital filter disabled mode (VW2C1 bit in VW2C register is set to 1) |
| Comparator A1 interrupt     | Usable in digital filter disabled mode (VW1C1 bit in VW1C register is set to 1) |
| Comparator A2 interrupt     | Usable in digital filter disabled mode (VW2C1 bit in VW2C register is set to 1) |

#### 9.7.3.1 **Entering Stop Mode**

The MCU enters stop mode when the CM10 bit in the CM1 register is set to 1 (all clocks stop). At the same time, the CM06 bit in the CM0 register is set to 1 (divide-by-8 mode).

To use stop mode, set the following before the MCU enters stop mode:

- Bits OCD1 to OCD0 in the OCD register = 00b
- CM35 bit in CM3 register = 0 (settings of CM06 bit in CM0 register and bits CM16 and CM17 in CM1 register enabled)

#### 9.7.3.2 **Pin Status in Stop Mode**

The I/O port retains the status before the MCU enters wait mode.

However, when the CM13 bit in the CM1 register is set to 1 (XIN-XOUT pin), the XOUT(P4\_7) pin is held "H". When the CM13 bit is set to 0 (input ports P4\_6 and P4\_7), the P4\_7(XOUT pin) is held in an input status.

#### 9.7.3.3 **Exiting Stop Mode**

The MCU exits stop mode by a reset or peripheral function interrupt.

Figure 9.9 shows the Time from Stop Mode to Interrupt Routine Execution.

To use a peripheral function interrupt to exit stop mode, set up the following before setting the CM10 bit to 1.

- (1) Set the interrupt priority level in bits ILVL2 to ILVL0 of the peripheral function interrupts to be used for exiting stop mode. Set bits ILVL2 to ILVL0 of the peripheral function interrupts that are not to be used for exiting stop mode to 000b (interrupt disabled).
- (2) Set the I flag to 1.
- (3) Operate the peripheral function to be used for exiting stop mode. When the MCU exits stop mode by a peripheral function interrupt, the interrupt sequence is executed when an interrupt request is generated and the CPU clock supply starts.

The clock used immediately before stop mode divided by 8 is used as the CPU clock when the MCU exits stop mode by a peripheral function interrupt. To enter stop mode, set the CM35 bit in the CM3 register to 0 (settings of CM06 bit in CM0 register and bits CM16 and CM17 in CM1 register enabled)



Figure 9.9 **Time from Stop Mode to Interrupt Routine Execution** 

Figure 9.10 shows the State Transitions in Power Control Mode.



Figure 9.10 **State Transitions in Power Control Mode** 

#### 9.8 **Oscillation Stop Detection Function**

The oscillation stop detection function detects the stop of the XIN clock oscillating circuit. The oscillation stop detection function can be enabled and disabled by the OCD0 bit in the OCD register. Table 9.5 lists the Specifications of Oscillation Stop Detection Function.

When the XIN clock is the CPU clock source and bits OCD1 to OCD0 are set to 11b, the MCU is placed in the following state if the XIN clock stops.

- OCD2 bit in OCD register = 1 (on-chip oscillator clock selected)
- OCD3 bit in OCD register = 1 (XIN clock stops)
- CM14 bit in CM1 register = 0 (low-speed on-chip oscillator oscillates)
- Oscillation stop detection interrupt request is generated

#### **Specifications of Oscillation Stop Detection Function** Table 9.5

| Item                                    | Specification                                  |
|-----------------------------------------|------------------------------------------------|
| Oscillation stop detection clock and    | f(XIN) ≥ 2 MHz                                 |
| frequency bandwidth                     |                                                |
| Enabled condition for oscillation stop  | Bits OCD1 to OCD0 set to 11b                   |
| detection function                      |                                                |
| Operation at oscillation stop detection | Oscillation stop detection interrupt generated |

#### 9.8.1 **How to Use Oscillation Stop Detection Function**

- The oscillation stop detection interrupt shares a vector with the voltage monitor 1 interrupt, the voltage monitor 2 interrupt, and the watchdog timer interrupt. To use the oscillation stop detection interrupt and watchdog timer interrupt, the interrupt source needs to be determined.
  - Table 9.6 lists the Determination of Interrupt Sources for Oscillation Stop Detection, Watchdog Timer, Voltage Monitor 1, or Voltage Monitor 2 Interrupt. Figure 9.12 shows an Example of Determining Interrupt Sources for Oscillation Stop Detection, Watchdog Timer, Voltage Monitor 1, or Voltage Monitor 2 Interrupt.
- When the XIN clock restarts after oscillation stop, switch the XIN clock to the clock source for the CPU clock and the peripheral functions by a program.
  - Figure 9.11 shows the Procedure for Switching Clock Source from Low-Speed On-Chip Oscillator to XIN Clock.
- To enter wait mode while the oscillation stop detection function is used, set the CM02 bit to 0 (peripheral function clock does not stop in wait mode).
- Since the oscillation stop detection function is a function for cases where the XIN clock is stopped by an external cause, set bits OCD1 to OCD0 to 00b to stop or start the XIN clock by a program (select stop mode or change the CM05 bit).
- This function cannot be used when the XIN clock frequency is below 2 MHz. In this case, set bits OCD1 to OCD0 to 00b.
- To use the low-speed on-chip oscillator clock as the clock source for the CPU clock and the peripheral functions after detecting the oscillation stop, set the FRA01 bit in the FRA0 register to 0 (low-speed on-chip oscillator selected) and bits OCD1 to OCD0 to 11b.
  - To use the high-speed on-chip oscillator clock as the clock source for the CPU clock and the peripheral functions after detecting the oscillation stop, first set the FRA00 bit to 1 (high-speed on-chip oscillator oscillates) and the FRA01 bit to 1 (high-speed on-chip oscillator selected). Then set bits OCD1 to OCD0 to

Table 9.6 **Determination of Interrupt Sources for Oscillation Stop Detection, Watchdog Timer,** Voltage Monitor 1, or Voltage Monitor 2 Interrupt

| Generated Interrupt Source | Bit Indicating Interrupt Source                              |
|----------------------------|--------------------------------------------------------------|
| Oscillation stop detection | (a) OCD3 bit in OCD register = 1                             |
| ((a) or (b))               | (b) OCD1 to OCD0 bits in OCD register = 11b and OCD2 bit = 1 |
| Watchdog timer             | VW2C3 bit in VW2C register = 1                               |
| Voltage monitor 1          | VW1C2 bit in VW1C register = 1                               |
| Voltage monitor 2          | VW2C2 bit in VW2C register = 1                               |



Figure 9.11 Procedure for Switching Clock Source from Low-Speed On-Chip Oscillator to XIN Clock



Figure 9.12 Example of Determining Interrupt Sources for Oscillation Stop Detection, Watchdog Timer, Voltage Monitor 1, or Voltage Monitor 2 Interrupt

#### 9.9 **Notes on Clock Generation Circuit**

#### 9.9.1 Stop Mode

To enter stop mode, set the FMR01 bit in the FMR0 register to 0 (CPU rewrite mode disabled) and then the CM10 bit in the CM1 register to 1 (stop mode). An instruction queue pre-reads 4 bytes from the instruction which sets the CM10 bit to 1 (stop mode) and the program stops.

Insert at least four NOP instructions following the JMP.B instruction after the instruction which sets the CM10 bit to 1.

• Program example to enter stop mode

; CPU rewrite mode disabled **BCLR** 1,FMR0 ; Protect disabled **BSET** 0,PRCR **FSET** ; Enable interrupt Ι 0,CM1 ; Stop mode **BSET** LABEL\_001 JMP.B LABEL\_001: **NOP NOP NOP NOP** 

#### 9.9.2 **Wait Mode**

To enter wait mode with the WAIT instruction, set the FMR01 bit in the FMR0 register to 0 (CPU rewrite mode disabled) and then execute the WAIT instruction. An instruction queue pre-reads 4 bytes from the WAIT instruction and the program stops. Insert at least four NOP instructions after the WAIT instruction.

• Program example to execute the WAIT instruction

1,FMR0 ; CPU rewrite mode disabled **BCLR FSET** Ι ; Enable interrupt WAIT ; Wait mode **NOP NOP** NOP NOP

#### 9.9.3 **Oscillation Stop Detection Function**

Since the oscillation stop detection function cannot be used if the XIN clock frequency is below 2 MHz, set bits OCD1 to OCD0 to 00b.

#### 9.9.4 **Oscillation Circuit Constants**

Consult the oscillator manufacturer to determine the optimal oscillation circuit constants for the user system. To use the MCU with supply voltage below VCC = 2.7 V, it is recommended to set the CM11 bit in the CM1 register to 1 (on-chip feedback resistor disabled) and connect the feedback resistor to the chip externally.

R8C/35A Group 10. Protection

## 10. Protection

The protection function protects important registers from being easily overwritten if a program runs out of control. The registers protected by the PRCR register are as follows:

- Registers protected by PRC0 bit: Registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3
- Registers protected by PRC1 bit: Registers PM0 and PM1
- Registers protected by PRC2 bit: PD0 register
- Registers protected by PRC3 bit: Registers OCVREFCR, VCA2, VD1LS, VW0C, VW1C, and VW2C

#### 10.1 Register

#### 10.1.1 **Protect Register (PRCR)**

| Address     | UUUAN |    |    |    |      |      |      |      |
|-------------|-------|----|----|----|------|------|------|------|
| Bit         | b7    | b6 | b5 | b4 | b3   | b2   | b1   | b0   |
| Symbol      | _     | _  | _  | _  | PRC3 | PRC2 | PRC1 | PRC0 |
| After Reset | 0     | 0  | 0  | 0  | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name      | Function                                                                                                          | R/W |
|-----|--------|---------------|-------------------------------------------------------------------------------------------------------------------|-----|
| b0  | PRC0   | Protect bit 0 | Enables writing to registers CM0, CM1, CM3, OCD, FRA0, FRA1, FRA2, and FRA3.  0: Write disabled  1: Write enabled | R/W |
| b1  | PRC1   | Protect bit 1 | Enables writing to registers PM0 and PM1.  0: Write disabled 1: Write enabled                                     | R/W |
| b2  | PRC2   | Protect bit 2 | Enables writing to the PD0 register.  0: Write disabled  1: Write enabled (1)                                     | R/W |
| b3  | PRC3   | Protect bit 3 | Enables writing to registers OCVREFCR, VCA2, VD1LS, VW0C, VW1C, and VW2C.  0: Write disabled  1: Write enabled    | R/W |
| b4  | _      | Reserved bits | Set to 0.                                                                                                         | R/W |
| b5  | _      |               |                                                                                                                   |     |
| b6  |        | Reserved bits | When read, the content is 0.                                                                                      | R   |
| b7  |        |               |                                                                                                                   |     |

### Note:

1. The PRC2 bit is set to 0 after writing 1 to it and executing a write to any address. Since the other bits are not set to 0, set them to 0 by a program.

# 11. Interrupts

## 11.1 Overview

# 11.1.1 Types of Interrupts

Figure 11.1 shows the Types of Interrupts.



Figure 11.1 Types of Interrupts

• Maskable interrupts: These interrupts are enabled or disabled by the interrupt enable flag (I flag).

The interrupt priority can be changed based on the interrupt priority level.

• Non-maskable interrupts: These interrupts are not enabled or disabled by the interrupt enable flag (I flag).

The interrupt priority cannot be changed based on the interrupt priority level.

# 11.1.2 Software Interrupts

A software interrupt is generated when an instruction is executed. Software interrupts are non-maskable.

# 11.1.2.1 Undefined Instruction Interrupt

An undefined instruction interrupt is generated when the UND instruction is executed.

## 11.1.2.2 Overflow Interrupt

An overflow interrupt is generated when the O flag is set to 1 (arithmetic operation overflow) and the INTO instruction is executed. Instructions that set the O flag are as follows:

ABS, ADC, ADCF, ADD, CMP, DIV, DIVU, DIVX, NEG, RMPA, SBB, SHA, and SUB.

## **11.1.2.3 BRK Interrupt**

A BRK interrupt is generated when the BRK instruction is executed.

# 11.1.2.4 INT Instruction Interrupt

An INT instruction interrupt is generated when the INT instruction is executed. Software interrupt numbers 0 to 63 can be specified with the INT instruction. Because some software interrupt numbers are assigned to peripheral function interrupts, the same interrupt routine as for peripheral function interrupts can be executed by executing the INT instruction.

For software interrupt numbers 0 to 31, the U flag is saved on the stack during instruction execution and the U flag is set to 0 (ISP selected) before the interrupt sequence is executed. The U flag is restored from the stack when returning from the interrupt routine. For software interrupt numbers 32 to 63, the U flag does not change state during instruction execution, and the selected SP is used.

### 11.1.3 **Special Interrupts**

Special interrupts are non-maskable.

# Watchdog Timer Interrupt

A watchdog timer interrupt is generated by the watchdog timer. For details, refer to 14. Watchdog Timer.

# **Oscillation Stop Detection Interrupt**

An oscillation stop detection interrupt is generated by the oscillation stop detection function. For details of the oscillation stop detection function, refer to 9. Clock Generation Circuit.

### 11.1.3.3 **Voltage Monitor 1 Interrupt**

A voltage monitor 1 interrupt is generated by the voltage detection circuit. For details of the voltage detection circuit, refer to 6. Voltage Detection Circuit.

## 11.1.3.4 **Voltage Monitor 2 Interrupt**

A voltage monitor 2 interrupt is generated by the voltage detection circuit. For details of the voltage detection circuit, refer to 6. Voltage Detection Circuit.

### Single-Step Interrupt, and Address Break Interrupt 11.1.3.5

Do not use these interrupts. They are provided exclusively for use by development tools.

### 11.1.3.6 **Address Match Interrupt**

An address match interrupt is generated immediately before executing an instruction that is stored at an address indicated by registers RMAD0 to RMAD1 if the AIER0 or AIER1 bit in the AIER register is set to 1 (address match interrupt enabled).

For details of the address match interrupt, refer to 11.6 Address Match Interrupt.

### 11.1.4 **Peripheral Function Interrupts**

A peripheral function interrupt is generated by a peripheral function in the MCU. Peripheral function interrupts are maskable. Refer to Table 11.2 Relocatable Vector Tables for sources of the corresponding peripheral function interrupt. For details of peripheral functions, refer to the descriptions of individual peripheral functions.

## 11.1.5 **Interrupts and Interrupt Vectors**

There are 4 bytes in each vector. Set the starting address of an interrupt routine in each interrupt vector. When an interrupt request is acknowledged, the CPU branches to the address set in the corresponding interrupt vector. Figure 11.2 shows an Interrupt Vector.



Figure 11.2 **Interrupt Vector** 

### 11.1.5.1 **Fixed Vector Tables**

The fixed vector tables are allocated addresses 0FFDCh to 0FFFFh.

Table 11.1 lists the Fixed Vector Tables. The vector addresses (H) of fixed vectors are used by the ID code check function. For details, refer to 32.3 Functions to Prevent Flash Memory from being Rewritten.

**Table 11.1 Fixed Vector Tables** 

| Interrupt Source            | Vector Addresses<br>Address (L) to (H) | Remarks                   | Reference                    |
|-----------------------------|----------------------------------------|---------------------------|------------------------------|
| Undefined instruction       | 0FFDCh to 0FFDFh                       | Interrupt with            | R8C/Tiny Series              |
|                             |                                        | UND instruction           | Software Manual              |
| Overflow                    | 0FFE0h to 0FFE3h                       | Interrupt with            |                              |
|                             |                                        | INTO instruction          |                              |
| BRK instruction             | 0FFE4h to 0FFE7h                       | If the content of address |                              |
|                             |                                        | 0FFE7h is FFh,            |                              |
|                             |                                        | program execution         |                              |
|                             |                                        | starts from the address   |                              |
|                             |                                        | shown by the vector in    |                              |
|                             |                                        | the relocatable vector    |                              |
|                             |                                        | table.                    |                              |
| Address match               | 0FFE8h to 0FFEBh                       |                           | 11.6 Address Match Interrupt |
| Single step (1)             | 0FFECh to 0FFEFh                       |                           |                              |
| Watchdog timer,             | 0FFF0h to 0FFF3h                       |                           | 14. Watchdog Timer           |
| Oscillation stop detection, |                                        |                           | 9. Clock Generation Circuit  |
| Voltage monitor 1,          |                                        |                           | 6. Voltage Detection Circuit |
| Voltage monitor 2           |                                        |                           |                              |
| Address break (1)           | 0FFF4h to 0FFF7h                       |                           |                              |
| (Reserved)                  | 0FFF8h to 0FFFBh                       |                           |                              |
| Reset                       | 0FFFCh to 0FFFFh                       |                           | 5. Resets                    |

## Note:

1. Do not use these interrupts. They are provided exclusively for use by development tools.

# 11.1.5.2 Relocatable Vector Tables

The relocatable vector tables occupy 256 bytes beginning from the starting address set in the INTB register. Table 11.2 lists the Relocatable Vector Tables.

Table 11.2 Relocatable Vector Tables

| Interrupt Source                                                                      | Vector Addresses <sup>(1)</sup><br>Address (L) to Address (H)     | Software<br>Interrupt<br>Number | Interrupt Control<br>Register | Reference                                                                                                           |
|---------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------|
| BRK instruction (3)                                                                   | +0 to +3 (0000h to 0003h)                                         | 0                               | -                             | R8C/Tiny Series<br>Software Manual                                                                                  |
| Flash memory ready                                                                    | +4 to +7 (0004h to 0007h)                                         | 1                               | FMRDYIC                       | 32. Flash Memory                                                                                                    |
| (Reserved)                                                                            |                                                                   | 2 to 5                          | _                             | -                                                                                                                   |
| ĪNT4                                                                                  | +24 to +27 (0018h to 001Bh)                                       | 6                               | INT4IC                        | 11.4 INT Interrupt                                                                                                  |
| Timer RC                                                                              | +28 to +31 (001Ch to 001Fh)                                       | 7                               | TRCIC                         | 19. Timer RC                                                                                                        |
| Timer RD (channel 0)                                                                  | +32 to +35 (0020h to 0023h)                                       | 8                               | TRD0IC                        | 20. Timer RD                                                                                                        |
| Timer RD (channel 1)                                                                  | +36 to +39 (0024h to 0027h)                                       | 9                               | TRD1IC                        |                                                                                                                     |
| Timer RE                                                                              | +40 to +43 (0028h to 002Bh)                                       | 10                              | TREIC                         | 21. Timer RE                                                                                                        |
| UART2 transmit/NACK2                                                                  | +44 to +47 (002Ch to 002Fh)                                       | 11                              | S2TIC                         | 23. Serial Interface                                                                                                |
| UART2 receive/ACK2                                                                    | +48 to +51 (0030h to 0033h)                                       | 12                              | S2RIC                         | (UART2)                                                                                                             |
| Key input                                                                             | +52 to +55 (0034h to 0037h)                                       | 13                              | KUPIC                         | 11.5 Key Input Interrupt                                                                                            |
| A/D conversion                                                                        | +56 to +59 (0038h to 003Bh)                                       | 14                              | ADIC                          | 28. A/D Converter                                                                                                   |
| Synchronous serial communication unit / I <sup>2</sup> C bus interface <sup>(2)</sup> | +60 to +63 (003Ch to 003Fh)                                       | 15                              | SSUIC/IICIC                   | <ul><li>25. Synchronous Serial<br/>Communication Unit<br/>(SSU),</li><li>26. I<sup>2</sup>C bus Interface</li></ul> |
| (Reserved)                                                                            |                                                                   | 16                              | _                             | -                                                                                                                   |
| UART0 transmit                                                                        | +68 to +71 (0044h to 0047h)                                       | 17                              | S0TIC                         | 22. Serial Interface                                                                                                |
| UART0 receive                                                                         | +72 to +75 (0048h to 004Bh)                                       | 18                              | S0RIC                         | (UARTi (i = 0 or 1))                                                                                                |
| UART1 transmit                                                                        | +76 to +79 (004Ch to 004Fh)                                       | 19                              | S1TIC                         |                                                                                                                     |
| UART1 receive                                                                         | +80 to +83 (0050h to 0053h)                                       | 20                              | S1RIC                         |                                                                                                                     |
| ĪNT2                                                                                  | +84 to +87 (0054h to 0057h)                                       | 21                              | INT2IC                        | 11.4 INT Interrupt                                                                                                  |
| Timer RA                                                                              | +88 to +91 (0058h to 005Bh)                                       | 22                              | TRAIC                         | 17. Timer RA                                                                                                        |
| (Reserved)                                                                            |                                                                   | 23                              | _                             | _                                                                                                                   |
| Timer RB                                                                              | +96 to +99 (0060h to 0063h)                                       | 24                              | TRBIC                         | 18. Timer RB                                                                                                        |
| ĪNT1                                                                                  | +100 to +103 (0064h to 0067h)                                     | 25                              | INT1IC                        | 11.4 INT Interrupt                                                                                                  |
| ĪNT3                                                                                  | +104 to +107 (0068h to 006Bh)                                     | 26                              | INT3IC                        | ·                                                                                                                   |
| (Reserved)                                                                            |                                                                   | 27                              | _                             | _                                                                                                                   |
| (Reserved)                                                                            |                                                                   | 28                              | _                             | _                                                                                                                   |
| INTO                                                                                  | +116 to +119 (0074h to 0077h)                                     | 29                              | INT0IC                        | 11.4 INT Interrupt                                                                                                  |
| UART2 bus collision detection                                                         | +120 to +123 (0078h to 007Bh)                                     | 30                              | U2BCNIC                       | 23. Serial Interface<br>(UART2)                                                                                     |
| (Reserved)                                                                            |                                                                   | 31                              | _                             | -                                                                                                                   |
| Software (3)                                                                          | +128 to +131 (0080h to 0083h) to                                  | 32 to 41                        | _                             | R8C/Tiny Series                                                                                                     |
|                                                                                       | +164 to +167 (00A4h to 00A7h)                                     |                                 |                               | Software Manual                                                                                                     |
| (Reserved)                                                                            |                                                                   | 42 to 49                        | _                             | _                                                                                                                   |
| Comparator A1                                                                         | +200 to +203 (00C8h to 00CBh)                                     | 50                              | VCMP1IC                       | 30. Comparator A                                                                                                    |
| Comparator A2                                                                         | +204 to +207 (00CCh to 00CFh)                                     | 51                              | VCMP2IC                       |                                                                                                                     |
| (Reserved)                                                                            |                                                                   | 52 to 55                        | _                             | _                                                                                                                   |
| Software (3)                                                                          | +224 to +227 (00E0h to 00E3h) to<br>+252 to +255 (00FCh to 00FFh) | 56 to 63                        | _                             | R8C/Tiny Series<br>Software Manual                                                                                  |

# Notes:

- 1. These addresses are relative to those in the INTB register.
- 2. Selectable by the IICSEL bit in the SSUIICSR register.
- 3. These interrupts are not disabled by the I flag.

## 11.2 Registers

## 11.2.1 **Interrupt Control Register** (TREIC, S2TIC, S2RIC, KUPIC, ADIC, S0TIC, S0RIC, S1TIC, S1RIC, TRAIC, TRBIC, U2BCNIC, VCMP1IC, VCMP2IC)

Address 004Ah (TREIC), 004Bh (S2TIC), 004Ch (S2RIC), 004Dh (KUPIC), 004Eh (ADIC), 0051h (S0TIC), 0052h (S0RIC), 0053h (S1TIC), 0054h (S1RIC), 0056h (TRAIC), 0058h (TRBIC), 005Eh (U2BCNIC), 0072h (VCMP1IC), 0073h (VCMP2IC),

| Bit         | b7 | b6 | b5 | b4 | b3 | b2    | b1    | b0    |
|-------------|----|----|----|----|----|-------|-------|-------|
| Symbol      | _  | _  | _  | _  | IR | ILVL2 | ILVL1 | ILVL0 |
| After Reset | Х  | Х  | X  | Х  | Х  | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                             | Function                                           | R/W |
|-----|--------|--------------------------------------|----------------------------------------------------|-----|
| b0  | ILVL0  | Interrupt priority level select bit  | b2 b1 b0                                           | R/W |
| b1  | ILVL1  |                                      | 0 0 0: Level 0 (interrupt disabled) 0 0 1: Level 1 | R/W |
| b2  | ILVL2  |                                      | 0 1 0: Level 2                                     | R/W |
|     |        |                                      | 0 1 1: Level 3                                     |     |
|     |        |                                      | 1 0 0: Level 4                                     |     |
|     |        |                                      | 1 0 1: Level 5                                     |     |
|     |        |                                      | 1 1 0: Level 6                                     |     |
|     |        |                                      | 1 1 1: Level 7                                     |     |
| b3  | IR     | Interrupt request bit                | 0: No interrupt requested                          | R/W |
|     |        |                                      | 1: Interrupt requested                             | (1) |
| b4  | _      | Nothing is assigned. If necessary, s | set to 0.                                          |     |
| b5  | _      | When read, the content is undefine   | d.                                                 |     |
| b6  | _      |                                      |                                                    |     |
| b7  | _      |                                      |                                                    |     |

## Note:

Rewrite the interrupt control register when an interrupt request corresponding to the register is not generated. Refer to 11.8.5 Rewriting Interrupt Control Register.

<sup>1.</sup> Only 0 can be written to the IR bit. Do not write 1 to this bit.

# 11.2.2 Interrupt Control Register (FMRDYIC TRCIC, TRD0IC, TRD1IC, SSUIC/IICIC)

Address 0041h (FMRDYIC), 0047h (TRCIC), 0048h (TRD0IC), 0049h (TRD1IC), 004Fh (SSUIC/IICIC (Note 1))

| Bit         | b7 | b6 | b5 | b4 | b3 | b2    | b1    | b0    |
|-------------|----|----|----|----|----|-------|-------|-------|
| Symbol      | _  | _  | _  | _  | IR | ILVL2 | ILVL1 | ILVL0 |
| After Reset | X  | Х  | Х  | Х  | Х  | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                            | Function                                           | R/W |
|-----|--------|-------------------------------------|----------------------------------------------------|-----|
| b0  | ILVL0  | Interrupt priority level select bit | b2 b1 b0                                           | R/W |
| b1  | ILVL1  |                                     | 0 0 0: Level 0 (interrupt disabled) 0 0 1: Level 1 | R/W |
| b2  | ILVL2  |                                     | 0 1 0: Level 2                                     | R/W |
|     |        |                                     | 0 1 1: Level 3                                     |     |
|     |        |                                     | 1 0 0: Level 4                                     |     |
|     |        |                                     | 1 0 1: Level 5                                     |     |
|     |        |                                     | 1 1 0: Level 6                                     |     |
|     |        |                                     | 1 1 1: Level 7                                     |     |
| b3  | IR     | Interrupt request bit               | 0: No interrupt requested                          | R   |
|     |        |                                     | 1: Interrupt requested                             |     |
| b4  | _      | Nothing is assigned. If necessary,  | set to 0.                                          | _   |
| b5  | _      | When read, the content is undefin   | ed.                                                |     |
| b6  | _      |                                     |                                                    |     |
| b7  | _      |                                     |                                                    |     |

## Note:

1. Selectable by the IICSEL bit in the SSUIICSR register.

Rewrite the interrupt control register when an interrupt request corresponding to the register is not generated. Refer to 11.8.5 Rewriting Interrupt Control Register.

# 11.2.3 INTi Interrupt Control Register (INTiIC) (i = 0 to 4)

Address 0046h (INT4IC), 0055h (INT2IC), 0059h (INT1IC), 005Ah (INT3IC), 005Dh (INT0IC)



| Bit            | Symbol                  | Bit Name                                                              | Function                                                                                                                | R/W               |
|----------------|-------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------|
| b0<br>b1<br>b2 | ILVL0<br>ILVL1<br>ILVL2 | Interrupt priority level select bit                                   | b2 b1 b0<br>0 0 0: Level 0 (interrupt disabled)<br>0 0 1: Level 1<br>0 1 0: Level 2<br>0 1 1: Level 3<br>1 0 0: Level 4 | R/W<br>R/W<br>R/W |
|                |                         |                                                                       | 1 0 1: Level 5<br>1 1 0: Level 6<br>1 1 1: Level 7                                                                      |                   |
| b3             | IR                      | Interrupt request bit                                                 | No interrupt requested     Interrupt requested                                                                          | R/W<br>(1)        |
| b4             | POL                     | Polarity switch bit (3)                                               | Falling edge selected     Rising edge selected (2)                                                                      | R/W               |
| b5             | _                       | Reserved bit                                                          | Set to 0.                                                                                                               | R/W               |
| b6<br>b7       | _<br>_                  | Nothing is assigned. If necessary, When read, the content is undefine |                                                                                                                         | _                 |

## Notes:

- 1. Only 0 can be written to the IR bit. Do not write 1 to this bit.
- 2. If the INTiPL bit in the INTEN register is set to 1 (both edges), set the POL bit to 0 (falling edge selected).
- 3. The IR bit may be set to 1 (interrupt requested) when the POL bit is rewritten. Refer to 11.8.4 Changing Interrupt Sources.

Rewrite the interrupt control register when an interrupt request corresponding to the register is not generated. Refer to 11.8.5 Rewriting Interrupt Control Register.

## 11.3 **Interrupt Control**

The following describes enabling and disabling maskable interrupts and setting the acknowledgement priority. This description does not apply to non-maskable interrupts.

Use the I flag in the FLG register, IPL, and bits ILVL2 to ILVL0 in the corresponding interrupt control register to enable or disable a maskable interrupt. Whether an interrupt is requested or not is indicated by the IR bit in the corresponding interrupt control register.

### 11.3.1 I Flag

The I flag enables or disables maskable interrupts. Setting the I flag to 1 (enabled) enables maskable interrupts. Setting the I flag to 0 (disabled) disables all maskable interrupts.

#### 11.3.2 **IR Bit**

The IR bit is set to 1 (interrupt requested) when an interrupt request is generated. After the interrupt request is acknowledged and the CPU branches to the corresponding interrupt vector, the IR bit is set to 0 (no interrupt requested).

The IR bit can be set to 0 by a program. Do not write 1 to this bit.

However, the IR bit operations of the timer RC interrupt, the timer RD interrupt, the synchronous serial communication unit interrupt the I<sup>2</sup>C bus interface interrupt, and the flash memory interrupt are different. Refer to 11.7 Timer RC Interrupt, Timer RD Interrupt, Synchronous Serial Communication Unit Interrupt, I<sup>2</sup>C bus Interface Interrupt, and Flash Memory Interrupt (Interrupts with Multiple Interrupt Request Sources).

### 11.3.3 Bits ILVL2 to ILVL0, IPL

Interrupt priority levels can be set using bits ILVL2 to ILVL0.

Table 11.3 lists the Settings of Interrupt Priority Levels and Table 11.4 lists the Interrupt Priority Levels Enabled by IPL.

The following are the conditions when an interrupt is acknowledged:

- I flag = 1
- IR bit = 1
- Interrupt priority level > IPL

The I flag, IR bit, bits ILVL2 to ILVL0, and IPL are independent of each other. They do not affect one another.

**Table 11.3 Settings of Interrupt Priority** Levels

| Bits ILVL2 to ILVL0 | Interrupt Priority Level     | Priority |
|---------------------|------------------------------|----------|
| 000b                | Level 0 (interrupt disabled) | =        |
| 001b                | Level 1                      | Low      |
| 010b                | Level 2                      | 1        |
| 011b                | Level 3                      |          |
| 100b                | Level 4                      |          |
| 101b                | Level 5                      |          |
| 110b                | Level 6                      | ▼        |
| 111b                | Level 7                      | High     |

**Table 11.4 Interrupt Priority Levels Enabled by IPL** 

| IPL  | Enabled Interrupt Priority Level     |
|------|--------------------------------------|
| 000b | Interrupt level 1 and above          |
| 001b | Interrupt level 2 and above          |
| 010b | Interrupt level 3 and above          |
| 011b | Interrupt level 4 and above          |
| 100b | Interrupt level 5 and above          |
| 101b | Interrupt level 6 and above          |
| 110b | Interrupt level 7 and above          |
| 111b | All maskable interrupts are disabled |

## 11.3.4 **Interrupt Sequence**

The following describes an interrupt sequence which is performed from when an interrupt request is acknowledged until the interrupt routine is executed.

When an interrupt request is generated while an instruction is being executed, the CPU determines its interrupt priority level after the instruction is completed. The CPU starts the interrupt sequence from the following cycle. However, for the SMOVB, SMOVF, SSTR, or RMPA instruction, if an interrupt request is generated while the instruction is being executed, the MCU suspends the instruction to start the interrupt sequence. The interrupt sequence is performed as indicated below.

Figure 11.3 shows the Time Required for Executing Interrupt Sequence.

- (1) The CPU obtains interrupt information (interrupt number and interrupt request level) by reading address 00000h. The IR bit for the corresponding interrupt is set to 0 (no interrupt requested). (2)
- (2) The FLG register is saved to a temporary register (1) in the CPU immediately before entering the interrupt sequence.
- (3) The I, D and U flags in the FLG register are set as follows:
  - The I flag is set to 0 (interrupts disabled).
  - The D flag is set to 0 (single-step interrupt disabled).
  - The U flag is set to 0 (ISP selected).
  - However, the U flag does not change state if an INT instruction for software interrupt number 32 to 63 is executed.
- (4) The CPU internal temporary register <sup>(1)</sup> is saved on the stack.
- (5) The PC is saved on the stack.
- (6) The interrupt priority level of the acknowledged interrupt is set in the IPL.
- (7) The starting address of the interrupt routine set in the interrupt vector is stored in the PC.

After the interrupt sequence is completed, instructions are executed from the starting address of the interrupt routine.



Figure 11.3 Time Required for Executing Interrupt Sequence

## Notes:

- 1. These registers cannot be accessed by the user.
- 2. Refer to 11.7 Timer RC Interrupt, Timer RD Interrupt, Synchronous Serial Communication Unit Interrupt, I<sup>2</sup>C bus Interface Interrupt, and Flash Memory Interrupt (Interrupts with Multiple Interrupt Request Sources) for the IR bit operations of the timer RC Interrupt, timer RD Interrupt, Synchronous Serial Communication unit Interrupt, and the I<sup>2</sup>C bus Interface Interrupt.

## 11.3.5 **Interrupt Response Time**

Figure 11.4 shows the Interrupt Response Time. The interrupt response time is the period from when an interrupt request is generated until the first instruction in the interrupt routine is executed. The interrupt response time includes the period from when an interrupt request is generated until the currently executing instruction is completed (refer to (a) in Figure 11.4) and the period required for executing the interrupt sequence (20 cycles, refer to (b) in Figure 11.4).



Figure 11.4 **Interrupt Response Time** 

## 11.3.6 IPL Change when Interrupt Request is Acknowledged

When a maskable interrupt request is acknowledged, the interrupt priority level of the acknowledged interrupt is set in the IPL.

When a software interrupt or special interrupt request is acknowledged, the level listed in Table 11.5 is set in

Table 11.5 lists the IPL Value When Software or Special Interrupt is Acknowledged.

**Table 11.5** IPL Value When Software or Special Interrupt is Acknowledged

| Interrupt Source without Interrupt Priority Level              | Value Set in IPL |
|----------------------------------------------------------------|------------------|
| Watchdog timer, oscillation stop detection, voltage monitor 1, | 7                |
| voltage monitor 2, address break                               |                  |
| Software, address match, single-step                           | Not changed      |

## 11.3.7 **Saving Registers**

In the interrupt sequence, the FLG register and PC are saved on the stack.

After an extended 16 bits, 4 high-order bits in the PC and 4 high-order (IPL) and 8 low-order bits in the FLG register, are saved on the stack, the 16 low-order bits in the PC are saved.

Figure 11.5 shows the Stack State Before and After Acknowledgement of Interrupt Request.

The other necessary registers should be saved by a program at the beginning of the interrupt routine. The PUSHM instruction can save several registers in the register bank being currently used (1) with a single instruction.

## Note:

1. Selectable from registers R0, R1, R2, R3, A0, A1, SB, and FB.



Figure 11.5 Stack State Before and After Acknowledgement of Interrupt Request

The register saving operation, which is performed as part of the interrupt sequence, saved in 8 bits at a time in four steps.

Figure 11.6 shows the Register Saving Operation.



Figure 11.6 Register Saving Operation

## 11.3.8 **Returning from Interrupt Routine**

When the REIT instruction is executed at the end of an interrupt routine, the FLG register and PC, which have been saved on the stack, are automatically restored. The program, that was running before the interrupt request was acknowledged, starts running again.

Registers saved by a program in an interrupt routine should be saved using the POPM instruction or a similar instruction before executing the REIT instruction.

### 11.3.9 **Interrupt Priority**

If two or more interrupt requests are generated while a single instruction is being executed, the interrupt with the higher priority is acknowledged.

Set bits ILVL2 to ILVL0 to select any priority level for maskable interrupts (peripheral function). However, if two or more maskable interrupts have the same priority level, their interrupt priority is resolved by hardware, with the higher priority interrupts acknowledged.

The priority of watchdog timer and other special interrupts is set by hardware.

Figure 11.7 shows the Hardware Interrupt Priority.

Software interrupts are not affected by the interrupt priority. If an instruction is executed, the MCU executes the interrupt routine.



Figure 11.7 **Hardware Interrupt Priority** 

# 11.3.10 Interrupt Priority Level Selection Circuit

The interrupt priority level selection circuit is used to select the highest priority interrupt. Figure 11.8 shows the Interrupt Priority Level Selection Circuit.



Figure 11.8 **Interrupt Priority Level Selection Circuit** 

# 11.4 INT Interrupt

# 11.4.1 INTi Interrupt (i = 0 to 4)

The  $\overline{\text{INTi}}$  interrupt is generated by an  $\overline{\text{INTi}}$  input. To use the  $\overline{\text{INTi}}$  interrupt, set the INTiEN bit in the INTEN register is to 1 (enabled). The edge polarity is selected using the INTiPL bit in the INTEN register and the POL bit in the INTiIC register. The input pins used as the  $\overline{\text{INT1}}$  to  $\overline{\text{INT3}}$  input can be selected.

Also, inputs can be passed through a digital filter with three different sampling clocks.

The  $\overline{\text{INT0}}$  pin is shared with the pulse output forced cutoff input of timer RC and timer RD, and the external trigger input of timer RB.

Table 11.6 lists the Pin Configuration of INT Interrupt.

Table 11.6 Pin Configuration of INT Interrupt

| Pin Name | Assigned Pin                    | I/O   | Function                                                                                                      |
|----------|---------------------------------|-------|---------------------------------------------------------------------------------------------------------------|
| ĪNT0     | P4_5                            | Input | INTO interrupt input, timer RB external trigger input, timer RC and timer RD pulse output forced cutoff input |
| INT1     | P1_5, P1_7, P2_0, P3_2, or P3_6 | Input | INT1 interrupt input                                                                                          |
| ĪNT2     | P3_2 or P6_6                    | Input | INT2 interrupt input                                                                                          |
| ĪNT3     | P3_3 or P6_7                    | Input | INT3 interrupt input                                                                                          |
| ĪNT4     | P6_5                            | Input | INT4 interrupt input                                                                                          |

# 11.4.2 INT Interrupt Input Pin Select Register (INTSR)

Address 018Eh



| Bit | Symbol   | Bit Name                                 | Function                             | R/W |
|-----|----------|------------------------------------------|--------------------------------------|-----|
| b0  | _        | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.    | _   |
| b1  | INT1SEL0 | INT1 pin select bit                      | b3 b2 b1<br>0 0 0: P1_7 assigned     | R/W |
| b2  | INT1SEL1 | •                                        | 0 0 1: P1_5 assigned                 | R/W |
| b3  | INT1SEL2 |                                          | 0 1 0: P2_0 assigned                 | R/W |
|     |          |                                          | 0 1 1: P3_6 assigned                 |     |
|     |          |                                          | 1 0 0: P3_2 assigned                 |     |
|     |          |                                          | Other than above: Do not set.        |     |
| b4  | INT2SEL0 | INT2 pin select bit                      | 0: P6_6 assigned<br>1: P3_2 assigned | R/W |
| b.E |          | Nothing is assigned If necessary set t   |                                      |     |
| b5  |          | Nothing is assigned. If necessary, set t | <u> </u>                             |     |
| b6  | INT3SEL0 | INT3 pin select bit                      | b7 b6<br>  0 0: P3_3 assigned        | R/W |
| b7  | INT3SEL1 |                                          | 0 1: Do not set.                     |     |
|     |          |                                          | 1 0: P6_7 assigned                   |     |
|     |          |                                          | 1 1: Do not set.                     |     |

The INTSR register selects which pin is assigned to the  $\overline{\text{INTi}}$  (i = 1 to 3) input. To use  $\overline{\text{INTi}}$ , set this register. Set the INTSR register before setting the  $\overline{\text{INTi}}$  associated registers. Also, do not change the setting values in this register during  $\overline{\text{INTi}}$  operation.

# 11.4.3 External Input Enable Register 0 (INTEN)

| Address     | U1FAN  |        |        |        |        |        |        |        |  |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--|
| Bit         | b7     | b6     | b5     | b4     | b3     | b2     | b1     | b0     |  |
| Symbol      | INT3PL | INT3EN | INT2PL | INT2EN | INT1PL | INT1EN | INT0PL | INT0EN |  |
| After Reset | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |  |

| Bit | Symbol | Bit Name                              | Function                     | R/W |
|-----|--------|---------------------------------------|------------------------------|-----|
| b0  | INT0EN | INTO input enable bit                 | 0: Disabled<br>1: Enabled    | R/W |
| b1  | INT0PL | INTO input polarity select bit (1, 2) | 0: One edge<br>1: Both edges | R/W |
| b2  | INT1EN | INT1 input enable bit                 | 0: Disabled<br>1: Enabled    | R/W |
| b3  | INT1PL | INT1 input polarity select bit (1, 2) | 0: One edge<br>1: Both edges | R/W |
| b4  | INT2EN | INT2 input enable bit                 | 0: Disabled<br>1: Enabled    | R/W |
| b5  | INT2PL | INT2 input polarity select bit (1, 2) | 0: One edge<br>1: Both edges | R/W |
| b6  | INT3EN | INT3 input enable bit                 | 0: Disabled<br>1: Enabled    | R/W |
| b7  | INT3PL | INT3 input polarity select bit (1, 2) | 0: One edge<br>1: Both edges | R/W |

## Notes:

- 1. To set the INTiPL bit (i = 0 or 3) to 1 (both edges), set the POL bit in the INTiIC register to 0 (falling edge selected).
- 2. The IR bit in the INTilC register may be set to 1 (interrupt requested) if the INTiPL bit is rewritten. Refer to 11.8.4 Changing Interrupt Sources.

# 11.4.4 External Input Enable Register 1 (INTEN1)

Address 01FBh

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1     | b0     |
|-------------|----|----|----|----|----|----|--------|--------|
| Symbol      | _  | _  | _  | _  | _  | _  | INT4PL | INT4EN |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      |

| Bit | Symbol | Bit Name                                                                  | Function      | R/W |  |  |  |
|-----|--------|---------------------------------------------------------------------------|---------------|-----|--|--|--|
| b0  | INT4EN | INT4 input enable bit                                                     | 0: Disabled   | R/W |  |  |  |
|     |        |                                                                           | 1: Enabled    |     |  |  |  |
| b1  | INT4PL | INT4 input polarity select bit <sup>(1, 2)</sup>                          | 0: One edge   | R/W |  |  |  |
|     |        | litti i input polanty delect bit                                          | 1: Both edges |     |  |  |  |
| b2  |        | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |               |     |  |  |  |
| b3  |        |                                                                           |               |     |  |  |  |
| b4  | _      |                                                                           |               |     |  |  |  |
| b5  |        |                                                                           |               |     |  |  |  |
| b6  |        |                                                                           |               |     |  |  |  |
| b7  |        |                                                                           |               |     |  |  |  |

## Notes

- 1. To set the INT4PL bit to 1 (both edges), set the POL bit in the INT4IC register to 0 (falling edge selected).
- 2. The IR bit in the INT4IC register may be set to 1 (interrupt requested) if the INT4PL bit is rewritten. Refer to 11.8.4 Changing Interrupt Sources.

# 11.4.5 INT Input Filter Select Register 0 (INTF)

| Address     | Address 01FCh |        |        |        |        |        |        |        |  |  |
|-------------|---------------|--------|--------|--------|--------|--------|--------|--------|--|--|
| Bit         | b7            | b6     | b5     | b4     | b3     | b2     | b1     | b0     |  |  |
| Symbol      | INT3F1        | INT3F0 | INT2F1 | INT2F0 | INT1F1 | INT1F0 | INT0F1 | INT0F0 |  |  |
| After Reset | 0             | 0      | 0      | 0      | 0      | 0      | 0      | 0      |  |  |

| Bit      | Symbol           | Bit Name                     | Function                                                                                                                  | R/W        |
|----------|------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------|
| b0       | INT0F0           | INT0 input filter select bit | 0 0: No filter                                                                                                            | R/W        |
| b1       | INT0F1           |                              | <ul><li>0 1: Filter with f1 sampling</li><li>1 0: Filter with f8 sampling</li><li>1 1: Filter with f32 sampling</li></ul> | R/W        |
| b2<br>b3 | INT1F0<br>INT1F1 | INT1 input filter select bit | 0 0: No filter 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling                    | R/W<br>R/W |
| b4<br>b5 | INT2F0<br>INT2F1 | NT2 input filter select bit  | 0 0: No filter 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling                    | R/W<br>R/W |
| b6<br>b7 | INT3F0<br>INT3F1 | INT3 input filter select bit | 0 0: No filter 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling                    | R/W<br>R/W |

# 11.4.6 INT Input Filter Select Register 1 (INTF1)

Address 01FDh

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1     | b0     |  |
|-------------|----|----|----|----|----|----|--------|--------|--|
| Symbol      | _  | _  | _  | _  | _  | _  | INT4F1 | INT4F0 |  |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0      | 0      |  |

| Bit      | Symbol           | Bit Name                               | Function                                                                                               | R/W        |
|----------|------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | INT4F0<br>INT4F1 | INT4 input filter select bit           | 0 0: No filter 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling | R/W<br>R/W |
| b2       | _                | Nothing is assigned. If necessary, set | t to 0. When read, the content is 0.                                                                   | _          |
| b3       | _                | , , , , , , , , , , , , , , , , , , ,  | ,                                                                                                      |            |
| b4       | _                |                                        |                                                                                                        |            |
| b5       | _                |                                        |                                                                                                        |            |
| b6       | _                |                                        |                                                                                                        |            |
| b7       | _                |                                        |                                                                                                        |            |

## INTi Input Filter (i = 0 to 4) 11.4.7

The INTi input contains a digital filter. The sampling clock is selected using bits INTiF1 and INTiF0 in the INTF register. The INTF level is sampled every sampling clock cycle and if the sampled input level matches three times, the IR bit in the INTiIC register is set to 1 (interrupt requested).

Figure 11.9 shows the INTi Input Filter Configuration. Figure 11.10 shows an Operating Example of INTi Input Filter.



Figure 11.9 **INTi Input Filter Configuration** 



**Operating Example of INTi Input Filter Figure 11.10** 

## 11.5 **Key Input Interrupt**

A key input interrupt request is generated by one of the input edges of pins  $\overline{K10}$  to  $\overline{K13}$ . The key input interrupt can be used as a key-on wake-up function to exit wait or stop mode.

The KIiEN (i = 0 to 3) bit in the KIEN register is be used to select whether or not the pins are used as the  $\overline{\text{KIi}}$  input. The KIiPL bit in the KIEN register is also be used to select the input polarity.

When inputting "L" to the  $\overline{\text{KIi}}$  pin, which sets the KIiPL bit to 0 (falling edge), the input to the other pins  $\overline{\text{K10}}$  to  $\overline{\text{K}13}$  is not detected as interrupts. When inputting "H" to the  $\overline{\text{KIi}}$  pin, which sets the KIiPL bit to 1 (rising edge), the input to the other pins  $\overline{K10}$  to  $\overline{K13}$  is not also detected as interrupts.

Figure 11.11 shows a Block Diagram of Key Input Interrupt. Table 11.7 lists the Pin Configuration of Key Input Interrupt.



**Figure 11.11 Block Diagram of Key Input Interrupt** 

**Table 11.7** Pin Configuration of Key Input Interrupt

| Pin Name | I/O   | Function            |  |  |
|----------|-------|---------------------|--|--|
| KI0      | Input | KIO interrupt input |  |  |
| KI1      | Input | KI1 interrupt input |  |  |
| KI2      | Input | KI2 interrupt input |  |  |
| KI3      | Input | KI3 interrupt input |  |  |

## **Key Input Enable Register 0 (KIEN)** 11.5.1

| Address     | 01FEh |       |       |       |       |       |       |       |
|-------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Bit         | b7    | b6    | b5    | b4    | b3    | b2    | b1    | b0    |
| Symbol      | KI3PL | KI3EN | KI2PL | KI2EN | KI1PL | KI1EN | KI0PL | KI0EN |
| After Reset | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                      | Function                          | R/W |
|-----|--------|-------------------------------|-----------------------------------|-----|
| b0  | KI0EN  | KI0 input enable bit          | 0: Disabled<br>1: Enabled         | R/W |
| b1  | KI0PL  | KI0 input polarity select bit | 0: Falling edge<br>1: Rising edge | R/W |
| b2  | KI1EN  | KI1 input enable bit          | 0: Disabled<br>1: Enabled         | R/W |
| b3  | KI1PL  | KI1 input polarity select bit | 0: Falling edge<br>1: Rising edge | R/W |
| b4  | KI2EN  | KI2 input enable bit          | 0: Disabled<br>1: Enabled         | R/W |
| b5  | KI2PL  | KI2 input polarity select bit | 0: Falling edge<br>1: Rising edge | R/W |
| b6  | KI3EN  | KI3 input enable bit          | 0: Disabled<br>1: Enabled         | R/W |
| b7  | KI3PL  | KI3 input polarity select bit | 0: Falling edge<br>1: Rising edge | R/W |

The IR bit in the KUPIC register may be set to 1 (interrupt requested) when the KIEN register is rewritten. Refer to 11.8.4 Changing Interrupt Sources.

# 11.6 Address Match Interrupt

An address match interrupt request is generated immediately before execution of the instruction at the address indicated by the RMADi register (i = 0 or 1). This interrupt is used as a break function by the debugger. When the on-chip debugger is used, do not set an address match interrupt (registers AIER0, AIER1, RMAD0, and RMAD1, and fixed vector tables) in the user system.

Set the starting address of any instruction in the RMADi register (i = 0 or 1). The AIERi bit in the AIERi register can be used to select enable or disable the interrupt. The address match interrupt is not affected by the I flag and IPL.

The PC value (Refer to 11.3.7 Saving Registers) which is saved on the stack when an address match interrupt request is acknowledged varies depending on the instruction at the address indicated by the RMADi register. (The appropriate return address is not saved on the stack.) When returning from the address match interrupt, follow one of the following means:

- Rewrite the contents of the stack and use the REIT instruction to return.
- Use an instruction such as POP to restore the stack to its previous state before the interrupt request was acknowledged. Then use a jump instruction to return.

Table 11.8 lists the PC Value Saved on Stack When Address Match Interrupt Request is Acknowledged.

Table 11.8 PC Value Saved on Stack When Address Match Interrupt Request is Acknowledged

|                                 | Address Inc    | dicated by F         | RMADi Registe    | er (i = 0 or 1 | )          | PC Value Saved (1) |
|---------------------------------|----------------|----------------------|------------------|----------------|------------|--------------------|
| <ul> <li>Instruction</li> </ul> | with 2-byte op | Address indicated by |                  |                |            |                    |
| <ul> <li>Instruction</li> </ul> | with 1-byte or | peration cod         | le (2)           |                |            | RMADi register + 2 |
| ADD.B:S                         | #IMM8,dest     | SUB.B:S              | #IMM8,dest       | AND.B:S        | #IMM8,dest | -                  |
| OR.B:S                          | #IMM8,dest     | MOV.B:S              | #IMM8,dest       | STZ            |            |                    |
| STNZ                            | #IMM8,dest     | STZX                 | #IMM81,#IMI      | M82,dest       |            |                    |
| CMP.B:S                         | #IMM8,dest     | PUSHM                | src              | POPM           | dest       |                    |
| JMPS                            | #IMM8          | JSRS                 | #IMM8            |                |            |                    |
| MOV.B:S                         | #IMM,dest (h   | owever, de           | st = A0  or  A1) |                |            |                    |
| <ul> <li>Instruction</li> </ul> | s other than a | Address indicated by |                  |                |            |                    |
|                                 |                |                      |                  |                |            | RMADi register + 1 |

## Notes:

- 1. Refer to the **11.3.7 Saving Registers**.
- 2. Operation code: Refer to the R8C/Tiny Series Software Manual (REJ09B0001).

**Chapter 4. Instruction Code/Number of Cycles** contains diagrams showing operation code below each syntax. Operation code is shown in the bold frame in the diagrams.

Table 11.9 Correspondence Between Address Match Interrupt Sources and Associated Registers

| Address Match Interrupt Source | Address Match Interrupt Enable Bit | Address Match Interrupt Register |
|--------------------------------|------------------------------------|----------------------------------|
| Address match interrupt 0      | AIER0                              | RMAD0                            |
| Address match interrupt 1      | AIER1                              | RMAD1                            |

# 11.6.1 Address Match Interrupt Enable Register i (AIERi) (i = 0 or 1)

Address 01C3h (AIER0), 01C7h (AIER1)

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0    |                |
|-------------|----|----|----|----|----|----|----|-------|----------------|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | AIER0 | AIER0 register |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0     | _              |
| _           |    |    |    |    |    |    |    |       | _              |
|             |    |    |    |    |    |    |    |       |                |

| Symbol      | _ |   |   |   |   |   | _ | AIER1 | AIER1 register |
|-------------|---|---|---|---|---|---|---|-------|----------------|
| After Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0     | -              |

| Bit | Symbol | Bit Name                               | Function                           | R/W |
|-----|--------|----------------------------------------|------------------------------------|-----|
| b0  | AIERi  | Address match interrupt i enable bit   | 0: Disabled                        | R/W |
|     |        |                                        | 1: Enabled                         |     |
| b1  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 0. |     |
| b2  | _      |                                        |                                    |     |
| b3  | _      |                                        |                                    |     |
| b4  | _      |                                        |                                    |     |
| b5  | _      |                                        |                                    |     |
| b6  | _      |                                        |                                    |     |
| b7  | _      |                                        |                                    |     |

# 11.6.2 Address Match Interrupt Register i (RMADi) (i = 0 or 1)

Address 01C2h to 01C0h (RMAD0), 01C6h to 01C4h (RMAD1)

| Address     | 010211101 |     | ADO), 010 | 011 10 0 104 | HI (KIVIAD I | 1)  |     |     |
|-------------|-----------|-----|-----------|--------------|--------------|-----|-----|-----|
| Bit         | b7        | b6  | b5        | b4           | b3           | b2  | b1  | b0  |
| Symbol      | _         | _   | _         | _            | _            | _   | _   | _   |
| After Reset | Х         | Χ   | Х         | Х            | Χ            | Χ   | Χ   | Х   |
|             |           |     |           |              |              |     |     |     |
| Bit         | b15       | b14 | b13       | b12          | b11          | b10 | b9  | b8  |
| Symbol      | _         | _   | _         | _            |              |     | _   | _   |
| After Reset | Χ         | Х   | Χ         | Χ            | Χ            | Х   | X   | Х   |
|             |           |     |           |              |              |     |     |     |
| Bit         | b23       | b22 | b21       | b20          | b19          | b18 | b17 | b16 |
| Symbol      | _         | _   | _         | _            | _            | _   | _   | _   |
| After Reset | 0         | 0   | 0         | 0            | Χ            | Χ   | Χ   | Х   |

| Bit       | Symbol | Function                                                          | Setting Range    | R/W |
|-----------|--------|-------------------------------------------------------------------|------------------|-----|
| b19 to b0 | _      | Address setting register for address match interrupt              | 00000h to FFFFFh | R/W |
| b20       | _      | Nothing is assigned. If necessary, set to 0. When read, the conti | ent is 0.        | _   |
| b21       | _      |                                                                   |                  |     |
| b22       | _      |                                                                   |                  |     |
| b23       | _      |                                                                   |                  |     |

## 11.7 Timer RC Interrupt, Timer RD Interrupt, Synchronous Serial Communication Unit Interrupt, I<sup>2</sup>C bus Interface Interrupt, and Flash Memory Interrupt (Interrupts with Multiple Interrupt Request Sources)

The timer RC interrupt, timer RD (channel 0) interrupt, timer RD (channel 1) interrupt, synchronous serial communication unit interrupt, I<sup>2</sup>C bus interface interrupt, and flash memory interrupt each have multiple interrupt request sources. An interrupt request is generated by the logical OR of several interrupt request sources and is reflected in the IR bit in the corresponding interrupt control register. Therefore, each of these peripheral functions has its own interrupt request source status register (status register) and interrupt request source enable register (enable register) to control the generation of interrupt requests (change of the IR bit in the interrupt control register). Table 11.10 lists the Registers Associated with Timer RC Interrupt, Timer RD Interrupt, Synchronous Serial Communication Unit Interrupt, I<sup>2</sup>C bus Interface Interrupt, and Flash Memory Interrupt and Figure 11.12 shows a Block Diagram of Timer RD Interrupt.

Registers Associated with Timer RC Interrupt, Timer RD Interrupt, Synchronous Serial **Table 11.10** Communication Unit Interrupt, I<sup>2</sup>C bus Interface Interrupt, and Flash Memory Interrupt

| Peripher                  | al Function | Status Register of       | Enable Register of       | Interrupt Control |
|---------------------------|-------------|--------------------------|--------------------------|-------------------|
| N                         | ame         | Interrupt Request Source | Interrupt Request Source | Register          |
| Timer RC                  |             | TRCSR                    | TRCIER                   | TRCIC             |
| Timer RD                  | Channel 0   | TRDSR0                   | TRDIER0                  | TRD0IC            |
|                           | Channel 1   | TRDSR1                   | TRDIER1                  | TRD1IC            |
| Synchronou communica      |             | SSSR                     | SSER                     | SSUIC             |
| I <sup>2</sup> C bus inte | erface      | ICSR                     | ICIER                    | IICIC             |
| Flash mem                 | ory         | RDYSTI                   | RDYSTIE                  | FMRDYIC           |
|                           |             | BSYAEI                   | BSYAEIE                  |                   |
|                           |             |                          | CMDERIE                  |                   |



**Figure 11.12 Block Diagram of Timer RD Interrupt** 

As with other maskable interrupts, the timer RC interrupt, timer RD (channel 0) interrupt, timer RD (channel 1) interrupt, synchronous serial communication unit interrupt, I<sup>2</sup>C bus interface interrupt, and flash memory interrupt are controlled by the combination of the I flag, IR bit, bits ILVL0 to ILVL2, and IPL. However, since each interrupt source is generated by a combination of multiple interrupt request sources, the following differences from other maskable interrupts apply:

- When bits in the enable register are set to 1 and the corresponding bits in the status register are set to 1 (interrupt enabled), the IR bit in the interrupt control register is set to 1 (interrupt requested).
- When either bits in the status register or the corresponding bits in the enable register, or both are set to 0, the IR bit is set to 0 (no interrupt requested).
  - That is, even if the interrupt is not acknowledged after the IR bit is set to 1, the interrupt request will not be retained.
  - Also, the IR bit is not set to 0 even if 0 is written to this bit.
- Individual bits in the status register are not automatically set to 0 even if the interrupt is acknowledged. The IR bit is also not automatically set to 0 when the interrupt is acknowledged. Set individual bits in the status register to 0 in the interrupt routine. Refer to the status register figure for how to set individual bits in the status register to 0.
- When multiple bits in the enable register are set to 1 and other request sources are generated after the IR bit is set to 1, the IR bit remains 1.
- When multiple bits in the enable register are set to 1, use the status register to determine which request source causes an interrupt.

Refer to chapters of the individual peripheral functions (19. Timer RC, 20. Timer RD, 25. Synchronous Serial Communication Unit (SSU), 26. I<sup>2</sup>C bus Interface, and 32. Flash Memory) for the status register and enable register.

For the interrupt control register, refer to **11.3 Interrupt Control**.

## 11.8 **Notes on Interrupts**

### 11.8.1 Reading Address 00000h

Do not read address 00000h by a program. When a maskable interrupt request is acknowledged, the CPU reads interrupt information (interrupt number and interrupt request level) from 00000h in the interrupt sequence. At this time, the IR bit for the acknowledged interrupt is set to 0.

If address 00000h is read by a program, the IR bit for the interrupt which has the highest priority among the enabled interrupts is set to 0. This may cause the interrupt to be canceled, or an unexpected interrupt to be generated.

## 11.8.2 SP Setting

Set a value in the SP before an interrupt is acknowledged. The SP is set to 0000h after a reset. If an interrupt is acknowledged before setting a value in the SP, the program may run out of control.

### 11.8.3 **External Interrupt and Key Input Interrupt**

Either the "L" level width or "H" level width shown in the Electrical Characteristics is required for the signal input to pins  $\overline{\text{INT0}}$  to  $\overline{\text{INT4}}$  and pins  $\overline{\text{KI0}}$  to  $\overline{\text{KI3}}$ , regardless of the CPU clock.

For details, refer to **Table 34.23** (VCC = 5V), **Table 34.29** (VCC = 3V), **Table 34.35** (VCC = 2.2V) **External** Interrupt  $\overline{INTi}$  (i = 0 to 4) Input, Key Input Interrupt KIi (i = 0 to 3).

# 11.8.4 Changing Interrupt Sources

The IR bit in the interrupt control register may be set to 1 (interrupt requested) when the interrupt source changes. To use an interrupt, set the IR bit to 0 (no interrupt requested) after changing interrupt sources.

Changing interrupt sources as referred to here includes all factors that change the source, polarity, or timing of the interrupt assigned to a software interrupt number. Therefore, if a mode change of a peripheral function involves the source, polarity, or timing of an interrupt, set the IR bit to 0 (no interrupt requested) after making these changes. Refer to the descriptions of the individual peripheral functions for related interrupts.

Figure 11.13 shows a Procedure Example for Changing Interrupt Sources.



- 2. To prevent interrupt requests from being generated disable the peripheral function before changing the interrupt source. In this case, use the I flag if all maskable interrupts can be disabled.
  - If all maskable interrupts cannot be disabled, use bits ILVL0 to ILVL2 for the interrupt whose source is to be changed.
- 3. Refer to **11.8.5 Rewriting Interrupt Control Register** for the instructions to use and related notes.

Figure 11.13 Procedure Example for Changing Interrupt Sources

## 11.8.5 **Rewriting Interrupt Control Register**

- (a) The contents of the interrupt control register can be rewritten only while no interrupt requests corresponding to that register are generated. If an interrupt request may be generated, disable the interrupt before rewriting the contents of the interrupt control register.
- (b) When rewriting the contents of the interrupt control register after disabling the interrupt, be careful to choose appropriate instructions.

## Changing any bit other than the IR bit

If an interrupt request corresponding to the register is generated while executing the instruction, the IR bit may not be set to 1 (interrupt requested), and the interrupt may be ignored. If this causes a problem, use one of the following instructions to rewrite the contents of the register: AND, OR, BCLR, and BSET.

## Changing the IR bit

Depending on the instruction used, the IR bit may not be set to 0 (no interrupt requested). Use the MOV instruction to set the IR bit to 0.

(c) When using the I flag to disable an interrupt, set the I flag as shown in the sample programs below. Refer to (b) regarding rewriting the contents of interrupt control registers using the sample programs.

Examples 1 to 3 shows how to prevent the I flag from being set to 1 (interrupts enabled) before the contents of the interrupt control register are rewritten for the effects of the internal bus and the instruction queue buffer.

# Example 1: Use the NOP instructions to pause program until the interrupt control register is rewritten

INT SWITCH1:

**FCLR** ; Disable interrupts

AND.B #00H,0056H ; Set the TRAIC register to 00h

**NOP** 

**NOP** 

**FSET** Ι ; Enable interrupts

# **Example 2:** Use a dummy read to delay the FSET instruction

INT SWITCH2:

FCLR I ; Disable interrupts

AND.B #00H.0056H ; Set the TRAIC register to 00h

MOV.W MEM,R0 ; Dummy read ; Enable interrupts **FSET** 

## Example 3: Use the POPC instruction to change the I flag

INT\_SWITCH3:

PUSHC FLG

FCLR ; Disable interrupts

AND.B #00H.0056H ; Set the TRAIC register to 00h

POPC FLG; Enable interrupts

12. ID Code Areas R8C/35A Group

# 12. ID Code Areas

The ID code areas are used to implement a function that prevents the flash memory from being rewritten in standard serial I/O mode. This function prevents the flash memory from being read, rewritten, or erased.

#### 12.1 Overview

The ID code areas are assigned to 0FFDFh, 0FFE3h, 0FFE9h, 0FFE9h, 0FFF3h, 0FFF7h, and 0FFF8h of the respective vector highest-order addresses of the fixed vector table. Figure 12.1 shows the ID Code Areas.



Figure 12.1 **ID Code Areas** 

R8C/35A Group 12. ID Code Areas

## 12.2 Functions

The ID code areas are used in standard serial I/O mode. Unless 3 bytes (addresses 0FFFCh to 0FFFEh) of the reset vector are set to FFFFFh, the ID codes stored in the ID code areas and the ID codes sent from the serial programmer or the on-chip debugging emulator are checked to see if they match. If the ID codes match, the commands sent from the serial programmer or the on-chip debugging emulator are acknowledged. If the ID codes do not match, the commands are not acknowledged. To use the serial programmer or the on-chip debugging emulator, first write predetermined ID codes to the ID code areas.

If 3 bytes (addresses 0FFFCh to 0FFFEh) of the reset vector are set to FFFFFFh, the ID codes are not checked and all commands are accepted.

As the ID code areas are allocated in the flash memory (not in the SFRs), they cannot be rewritten by executing an instruction. Write appropriate values when creating a program.

The character sequence of the ASCII codes "ALeRASE" is the reserved word used for the forced erase function. The character sequence of the ASCII codes "Protect" is the reserved word used for the standard serial I/O mode disabled function. Table 12.1 shows the ID Code Reserved Word. The reserved word is a set of reserved characters when all the addresses and data in the ID code storage addresses sequentially match Table 12.1. When the forced erase function or standard serial I/O mode disabled function is not used, use another character sequence of the ASCII codes.

Table 12.1 ID Code Reserved Word

| ID Code Storage Address |     | ID Code Reserve | d Word (ASCII) (1) |
|-------------------------|-----|-----------------|--------------------|
|                         |     | ALeRASE         | Protect            |
| 0FFDFh                  | ID1 | 41h (A)         | 50h (upper-case P) |
| 0FFE3h                  | ID2 | 4Ch (L)         | 72h (lower-case r) |
| 0FFEBh                  | ID3 | 65h (e)         | 6Fh (lower-case o) |
| 0FFEFh                  | ID4 | 52h (R)         | 74h (lower-case t) |
| 0FFF3h                  | ID5 | 41h (A)         | 65h (lower-case e) |
| 0FFF7h                  | ID6 | 53h (S)         | 63h (lower-case c) |
| 0FFFBh                  | ID7 | 45h (E)         | 74h (lower-case t) |

## Note:

 Reserve word: A set of characters when all the addresses and data in the ID code storage addresses sequentially match Table 12.1. R8C/35A Group 12. ID Code Areas

#### 12.3 **Forced Erase Function**

This function is used in standard serial I/O mode. When the ID codes sent from the serial programmer or the onchip debugging emulator are "ALeRASE" in ASCII code, the content of the user ROM area will be erased at once. However, if the contents of the ID code addresses are set to other than "ALERASE" (other than Table 12.1 ID Code Reserved Word) when the ROMCR bit in the OFS register is set to 1 and the ROMCP1 bit is set to 0 (ROM code protect enabled), forced erasure is not executed and the ID codes are checked with the ID code check function. Table 12.2 lists the Conditions and Operations of Forced Erase Function.

Also, when the contents of the ID code addresses are set to "ALERASE" in ASCII code, if the ID codes sent from the serial programmer or the on-chip debugging emulator are "ALeRASE", the content of the user ROM area will be erased. If the ID codes sent from the serial programmer are other than "ALERASE", the ID codes do not match and no command is acknowledged, thus the user ROM area remains protected.

**Table 12.2 Conditions and Operations of Forced Erase Function** 

|                                                                  | Condition                                |                                             |                              |
|------------------------------------------------------------------|------------------------------------------|---------------------------------------------|------------------------------|
| ID code from serial programmer or the on-chip debugging emulator | ID code in<br>ID code storage<br>address | Bits ROMCP1 and<br>ROMCR<br>in OFS register | Operation                    |
| ALeRASE                                                          | ALeRASE                                  | _                                           | All erasure of user ROM      |
|                                                                  | Other than ALeRASE (1)                   | Other than 01b                              | area (forced erase function) |
|                                                                  |                                          | (ROM code protect disabled)                 |                              |
|                                                                  |                                          | 01b                                         | ID code check                |
|                                                                  |                                          | (ROM code protect enabled)                  | (ID code check function)     |
| Other than ALeRASE                                               | ALeRASE                                  | _                                           | ID code check                |
|                                                                  |                                          |                                             | (ID code check function.     |
|                                                                  |                                          |                                             | No ID code match.)           |
|                                                                  | Other than ALeRASE (1)                   | _                                           | ID code check                |
|                                                                  |                                          |                                             | (ID code check function)     |

Note:

#### 12.4 Standard Serial II/O Mode Disabled Function

This function is used in standard serial I/O mode. When the I/D codes in the ID code storage addresses are set to the reserved character sequence of the ASCII codes "Protect" (refer to Table 12.1 ID Code Reserved Word), communication with the serial programmer or the on-chip debugging emulator is not performed. This allows the flash memory to be read, rewritten, or erased using the serial programmer or the on-chip debugging emulator. User boot mode becomes active even when the ID codes are set to the character sequence of the ASCII codes "Protect". Also, if the ID codes are also set to the reserved character sequence of the ASCII codes "Protect" when the ROMCR bit in the OFS register is set to 1 and the ROMCP1 bit is set to 0 (ROM code protect enabled), ROM code protection cannot be disabled using the serial programmer or the on-chip debugging emulator. This prevents the flash memory from being read, rewritten, or erased using the serial programmer, the on-chip debugging emulator, or parallel programmer.

<sup>1.</sup> For "Protect", refer to 12.4 Standard Serial II/O Mode Disabled Function.

R8C/35A Group 12. ID Code Areas

## 12.5 Notes on ID Code Areas

# 12.5.1 Setting Example of ID Code Areas

As the ID code areas are allocated in the flash memory (not in the SFRs), they cannot be rewritten by executing an instruction. Write appropriate values when creating a program. The following shows a setting example.

• To set 55h in all of the ID code areas

.org 00FFDCH

.lword dummy | (55000000h) ; UND .lword dummy | (55000000h) ; INTO

.lword dummy; BREAK

.lword dummy | (55000000h) ; ADDRESS MATCH .lword dummy | (55000000h) ; SET SINGLE STEP

.lword dummy  $\mid$  (55000000h) ; WDT

.lword dummy | (55000000h) ; ADDRESS BREAK

.lword dummy | (55000000h); RESERVE

(Programming formats vary depending on the compiler. Check the compiler manual.)

# 13. Option Function Select Area

### 13.1 Overview

The option function select area is used to select the MCU state after a reset, the function to prevent rewriting in parallel I/O mode, or the watchdog timer operation. The reset vector highest-order-address, 0FFFFh and 0FFDBh, are assigned as the option function select area. Figure 13.1 shows the Option Function Select Area.



Figure 13.1 **Option Function Select Area** 

## 13.2 Registers

Registers OFS and OFS2 are used to select the MCU state after a reset, the function to prevent rewriting in parallel I/O mode, or the watchdog timer operation.

## 13.2.1 **Option Function Select Register (OFS)**



| Bit      | Symbol           | Bit Name                                            | Function                                                                                                                             | R/W        |
|----------|------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0       | WDTON            | Watchdog timer start select bit                     | Watchdog timer automatically starts after reset.     Watchdog timer is stopped after reset.                                          | R/W        |
| b1       | _                | Reserved bit                                        | Set to 1.                                                                                                                            | R/W        |
| b2       | ROMCR            | ROM code protect disable bit                        | ROM code protect disabled     ROMCP1 bit enabled                                                                                     | R/W        |
| b3       |                  | ROM code protect bit                                | ROM code protect enabled     ROM code protect disabled                                                                               | R/W        |
| b4<br>b5 | VDSEL0<br>VDSEL1 | Voltage detection 0 level select bit (2)            | 0 0: 3.80 V selected (Vdet0_3)<br>0 1: 2.85 V selected (Vdet0_2)<br>1 0: 2.35 V selected (Vdet0_1)<br>1 1: 1.90 V selected (Vdet0_0) | R/W<br>R/W |
| b6       | LVDAS            | Voltage detection 0 circuit start bit (3)           | Voltage monitor 0 reset enabled after reset     Voltage monitor 0 reset disabled after reset                                         | R/W        |
| b7       | CSPROINI         | Count source protection mode after reset select bit | Count source protect mode enabled after reset     Count source protect mode disabled after reset                                     | R/W        |

## Notes:

- 1. If the block including the OFS register is erased, the OFS register value is set to FFh.
- 2. The same level of the voltage detection 0 level selected by bits VDSEL0 and VDESL1 is set in both functions of voltage monitor 0 reset and power-on reset.
- 3. To use power-on reset, set the LVDAS bit to 0 (voltage monitor 0 reset enabled after reset).

The OFS register is allocated in the flash memory. Write to this register with a program. After writing, do not write additions to this register.

# LVDAS Bit (Voltage Detection 0 Circuit Start Bit)

The Vdet0 voltage to be monitored by the voltage detection 0 circuit is selected by bits VDSEL0 and VDSEL1.

## 13.2.2 **Option Function Select Register 2 (OFS2)**

Address 0FFDBh

| Bit           | b7 | b6 | b5 | b4 | b3      | b2      | b1      | b0      |          |
|---------------|----|----|----|----|---------|---------|---------|---------|----------|
| Symbol        | _  | _  | _  | _  | WDTRCS1 | WDTRCS0 | WDTUFS1 | WDTUFS0 |          |
| When shipping | 1  | 1  | 1  | 1  | 1       | 1       | 1       | 1       | (Note 1) |

| Bit      | Symbol             | Bit Name                                              | Function                                               | R/W        |
|----------|--------------------|-------------------------------------------------------|--------------------------------------------------------|------------|
| b0<br>b1 | WDTUFS0<br>WDTUFS1 | Watchdog timer underflow period set bit               | 0 0: 03FFh<br>0 1: 0FFFh<br>1 0: 1FFFh<br>1 1: 3FFFh   | R/W<br>R/W |
| b2<br>b3 | WDTRCS0<br>WDTRCS1 | Watchdog timer refresh acknowledgement period set bit | b3 b2<br>0 0: 25%<br>0 1: 50%<br>1 0: 75%<br>1 1: 100% | R/W<br>R/W |
| b4       | _                  | Reserved bits                                         | Set to 1.                                              | R/W        |
| b5       | _                  |                                                       |                                                        |            |
| b6       | _                  |                                                       |                                                        |            |
| b7       | _                  |                                                       |                                                        |            |

The OFS2 register is located on the flash memory. Write to this register with a program. After writing, do not write additions to this register.

# **Bits WDTRCS0 and WDTRCS1** (Watchdog Timer Refresh Acknowledgement Period Set Bit)

Assuming that the period from when the watchdog timer starts counting until it underflows is 100%, the refresh acknowledgement period for the watchdog timer can be selected.

For details, refer to 14.3.1.1 Refresh Acknowledgment Period.

<sup>1.</sup> If the block including the OFS2 register is erased, the OFS2 register value is set to FFh.

## **Notes on Option Function Select Area** 13.3

## 13.3.1 **Setting Example of Option Function Select Area**

As the option function select area is allocated in the flash memory (not in the SFRs), they cannot be rewritten by executing an instruction. Write appropriate values when creating a program. The following shows a setting example.

• To set FFh in the OFS register .org 00FFFCH .lword reset | (0FF000000h) ; RESET R8C/35A Group 14. Watchdog Timer

## 14. Watchdog Timer

The watchdog timer is a function that detects when a program is out of control. Use of the watchdog timer is recommended to improve the reliability of the system.

#### 14.1 **Overview**

The watchdog timer contains a 15-bit counter and allows selection of count source protection mode enable or disable.

Table 14.1 lists the Watchdog Timer Specifications.

Refer to **5.5 Watchdog Timer Reset** for details of the watchdog timer reset.

Figure 14.1 shows a Watchdog Timer Block Diagram.

**Table 14.1 Watchdog Timer Specifications** 

| Item                      | Count Source Protection Mode                                         | Count Source Protection Mode              |  |  |
|---------------------------|----------------------------------------------------------------------|-------------------------------------------|--|--|
| пеш                       | Disabled                                                             | Enabled                                   |  |  |
| Count source              | CPU clock                                                            | Low-speed on-chip oscillator clock        |  |  |
|                           |                                                                      | for the watchdog timer                    |  |  |
| Count operation           | Decrement                                                            |                                           |  |  |
| Count start condition     | Either of the following can be selected:                             |                                           |  |  |
|                           | After a reset, count starts automatical                              | ,                                         |  |  |
|                           | <ul> <li>Count starts by writing to the WDTS r</li> </ul>            | egister.                                  |  |  |
| Count stop condition      | Stop mode, wait mode                                                 | None                                      |  |  |
| Watchdog timer            | • Reset                                                              |                                           |  |  |
| initialization conditions |                                                                      | register (with acknowledgement period     |  |  |
|                           | setting).                                                            |                                           |  |  |
|                           | Underflow                                                            |                                           |  |  |
| Operations at underflow   | Watchdog timer interrupt                                             | Watchdog timer reset                      |  |  |
|                           | or watchdog timer reset                                              |                                           |  |  |
| Selectable functions      | Division ratio of the prescaler                                      |                                           |  |  |
|                           | Selected by the WDTC7 bit in the WD the CM0 register.                | OTC register or the CM07 bit in           |  |  |
|                           | Count source protection mode                                         |                                           |  |  |
|                           | Whether count source protection mod                                  | de is enabled or disabled after a reset   |  |  |
|                           | can be selected by the CSPROINI bit                                  | in the OFS register (flash memory).       |  |  |
|                           |                                                                      | abled after a reset, it can be enabled or |  |  |
|                           | disabled by the CSPRO bit in the CSI                                 |                                           |  |  |
|                           | Start or stop of the watchdog timer aft                              |                                           |  |  |
|                           | Selected by the WDTON bit in the OF                                  | S register (flash memory).                |  |  |
|                           | • Initial value of the watchdog timer                                | OTUFOA in the OFOO manietan               |  |  |
|                           | Selectable by bits WDTUFS0 and WE                                    |                                           |  |  |
|                           | Refresh acknowledgement period for Selectable by bits WDTRCS0 and WI |                                           |  |  |
|                           | Selectable by bits WDTRCS0 and WI                                    | TINGST III lile OF32 legislei.            |  |  |

R8C/35A Group 14. Watchdog Timer



Watchdog Timer Block Diagram

R8C/35A Group 14. Watchdog Timer

## 14.2 Registers

## 14.2.1 Processor Mode Register 1 (PM1)

Address 0005h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2   | b1 | b0 |
|-------------|----|----|----|----|----|------|----|----|
| Symbol      | _  | _  | _  | _  | _  | PM12 | _  | _  |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0    | 0  | 0  |

| Bit | Symbol | Bit Name                           | Function                               | R/W |
|-----|--------|------------------------------------|----------------------------------------|-----|
| b0  | _      | Reserved bits                      | Set to 0.                              | R/W |
| b1  | _      |                                    |                                        |     |
| b2  | PM12   | WDT interrupt/reset switch bit     | 0: Watchdog timer interrupt            | R/W |
|     |        |                                    | 1: Watchdog timer reset <sup>(1)</sup> |     |
| b3  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0. | _   |
| b4  |        |                                    |                                        |     |
| b5  | _      |                                    |                                        |     |
| b6  |        |                                    |                                        |     |
| b7  | _      | Reserved bit                       | Set to 0.                              | R/W |

### Note:

1. The PM12 bit is set to 1 when 1 is written by a program (and remains unchanged even if 0 is written to it). This bit is automatically set to 1 when the CSPRO bit in the CSPR register is set to 1 (count source protection mode enabled).

Set the PRC1 bit in the PRCR register to 1 (write enabled) before rewriting the PM1 register.

## 14.2.2 Watchdog Timer Reset Register (WDTR)

Address 000Dh

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|-------------|----|----|----|----|----|----|----|----|---|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  | 1 |
| After Reset | Χ  | Х  | Х  | Х  | Х  | Х  | X  | X  | _ |

| Bit      | Function                                                                                    | R/W |
|----------|---------------------------------------------------------------------------------------------|-----|
| b7 to b0 | Writing 00h and then FFh to this register initializes the watchdog timer.                   | W   |
|          | The initial value of the watchdog timer is specified by bits WDTUFS0 and WDTUF1 in the OFS2 |     |
|          | register.                                                                                   |     |

## 14.2.3 Watchdog Timer Start Register (WDTS)

Address 000Eh

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|-------------|----|----|----|----|----|----|----|----|---|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  | Ī |
| After Reset | Χ  | Х  | Х  | Х  | Х  | Х  | Х  | X  | - |

| Bit      | Function                                                        | R/W |
|----------|-----------------------------------------------------------------|-----|
| b7 to b0 | A write instruction to this register starts the watchdog timer. | W   |

R8C/35A Group 14. Watchdog Timer

### **Watchdog Timer Control Register (WDTC)** 14.2.4

Address 000Fh Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol WDTC7 After Reset

| Bit | Symbol | Bit Name                           | Function                              | R/W |
|-----|--------|------------------------------------|---------------------------------------|-----|
| b0  | _      | When read, b6 to b10 of the watch  | dog timer can be read.                | R   |
| b1  | _      |                                    |                                       |     |
| b2  | _      |                                    |                                       |     |
| b3  | _      |                                    |                                       |     |
| b4  | _      |                                    |                                       |     |
| b5  | _      | When read, b11 of the watchdog tir | mer can be read.                      | R   |
| b6  | _      | Reserved bit                       | When read, the content is 0.          | R   |
| b7  | WDTC7  | Prescaler select bit               | 0: Divided-by-16<br>1: Divided-by-128 | R/W |

## 14.2.5 Count Source Protection Mode Register (CSPR)

Address 001Ch

| Bit         | b7    | b6 | b5 | b4 | b3 | b2 | b1 | b0 |          |
|-------------|-------|----|----|----|----|----|----|----|----------|
| Symbol      | CSPRO | _  | _  | _  | _  | _  | _  | _  |          |
| After Reset | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  | (Note 1) |

| Bit | Symbol | Bit Name                                    | Function                                 | R/W |
|-----|--------|---------------------------------------------|------------------------------------------|-----|
| b0  | _      | Reserved bits                               | Set to 0.                                | R/W |
| b1  | _      |                                             |                                          |     |
| b2  | _      |                                             |                                          |     |
| b3  | _      |                                             |                                          |     |
| b4  | _      |                                             |                                          |     |
| b5  | _      |                                             |                                          |     |
| b6  | _      |                                             |                                          |     |
| b7  | CSPRO  | Count source protection mode select bit (2) | 0: Count source protection mode disabled | R/W |
|     |        |                                             | 1: Count source protection mode enabled  |     |

### Notes:

- 1. When 0 is written to the CSPROINI bit in the OFS register, the value after reset is 10000000b.
- 2. To set the CSPRO bit to 1, write 0 and then 1 to it. This bit cannot be set to 0 by a program.

14. Watchdog Timer R8C/35A Group

#### **Option Function Select Register (OFS)** 14.2.6

| Address       | UFFFFN   |       |        |        |        |       |    |       |          |
|---------------|----------|-------|--------|--------|--------|-------|----|-------|----------|
| Bit           | b7       | b6    | b5     | b4     | b3     | b2    | b1 | b0    |          |
| Symbol        | CSPROINI | LVDAS | VDSEL1 | VDSEL0 | ROMCP1 | ROMCR | _  | WDTON |          |
| When shipping | 1        | 1     | 1      | 1      | 1      | 1     | 1  | 1     | (Note 1) |

| Bit | Symbol   | Bit Name                                  | Function                                                                                                                             | R/W |
|-----|----------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | WDTON    | Watchdog timer start select bit           | <ul><li>0: Watchdog timer automatically starts after reset.</li><li>1: Watchdog timer is stopped after reset.</li></ul>              | R/W |
| b1  | _        | Reserved bit                              | Set to 1.                                                                                                                            | R/W |
| b2  | ROMCR    | ROM code protect disable bit              | ROM code protect disabled     ROMCP1 bit enabled                                                                                     | R/W |
| b3  | ROMCP1   | ROM code protect bit                      | ROM code protect enabled     ROM code protect disabled                                                                               | R/W |
| b4  | VDSEL0   | Voltage detection 0 level select bit (2)  | b5 b4                                                                                                                                | R/W |
| b5  | VDSEL1   |                                           | 0 0: 3.80 V selected (Vdet0_3)<br>0 1: 2.85 V selected (Vdet0_2)<br>1 0: 2.35 V selected (Vdet0_1)<br>1 1: 1.90 V selected (Vdet0_0) | R/W |
| b6  | LVDAS    | Voltage detection 0 circuit start bit (3) | Voltage monitor 0 reset enabled after reset     Voltage monitor 0 reset disabled after reset                                         | R/W |
| b7  | CSPROINI | Count source protection mode              | 0: Count source protect mode enabled after reset                                                                                     | R/W |
|     |          | after reset select bit                    | 1: Count source protect mode disabled after reset                                                                                    |     |

### Notes:

- 1. If the block including the OFS register is erased, the OFS register value is set to FFh.
- 2. The same level of the voltage detection 0 level selected by bits VDSEL0 and VDESL1 is set in both functions of voltage monitor 0 reset and power-on reset.
- 3. To use power-on reset, set the LVDAS bit to 0 (voltage monitor 0 reset enabled after reset).

The OFS register is allocated in the flash memory. Write to this register with a program. After writing, do not write additions to this register.

## LVDAS Bit (Voltage Detection 0 Circuit Start Bit)

The Vdet0 voltage to be monitored by the voltage detection 0 circuit is selected by bits VDSEL0 and VDSEL1.

R8C/35A Group 14. Watchdog Timer

## 14.2.7 Option Function Select Register 2 (OFS2)

| Address 0FF | DBh |
|-------------|-----|
|-------------|-----|

| Bit           | b7 | b6 | b5 | b4 | b3      | b2      | b1      | b0      |          |
|---------------|----|----|----|----|---------|---------|---------|---------|----------|
| Symbol        | _  | _  | _  | _  | WDTRCS1 | WDTRCS0 | WDTUFS1 | WDTUFS0 |          |
| When shipping | 1  | 1  | 1  | 1  | 1       | 1       | 1       | 1       | (Note 1) |

| Bit      | Symbol             | Bit Name                                              | Function                                               | R/W        |
|----------|--------------------|-------------------------------------------------------|--------------------------------------------------------|------------|
| b0<br>b1 | WDTUFS0<br>WDTUFS1 | Watchdog timer underflow period set bit               | 0 0: 03FFh<br>0 1: 0FFFh<br>1 0: 1FFFh<br>1 1: 3FFFh   | R/W<br>R/W |
| b2<br>b3 | WDTRCS0<br>WDTRCS1 | Watchdog timer refresh acknowledgement period set bit | b3 b2<br>0 0: 25%<br>0 1: 50%<br>1 0: 75%<br>1 1: 100% | R/W<br>R/W |
| b4       | _                  | Reserved bits                                         | Set to 1.                                              | R/W        |
| b5       | _                  |                                                       |                                                        |            |
| b6       | _                  |                                                       |                                                        |            |
| b7       |                    |                                                       |                                                        |            |

### Note

The OFS2 register is located on the flash memory. Write to this register with a program. After writing, do not write additions to this register.

# Bits WDTRCS0 and WDTRCS1 (Watchdog Timer Refresh Acknowledgement Period Set Bit)

Assuming that the period from when the watchdog timer starts counting until it underflows is 100%, the refresh acknowledgement period for the watchdog timer can be selected.

For details, refer to 14.3.1.1 Refresh Acknowledgment Period.

<sup>1.</sup> If the block including the OFS2 register is erased, the OFS2 register value is set to FFh.

R8C/35A Group 14. Watchdog Timer

## 14.3 Functional Description

## 14.3.1 Common Items for Multiple Modes

## 14.3.1.1 Refresh Acknowledgment Period

The period for acknowledging refreshment operation to the watchdog timer (write to the WDTR register) can be selected by bits WDTRCS0 and WDTRCS1 in the OFS2 register. Figure 14.2 shows the Refresh Acknowledgement Period for Watchdog Timer.

Assuming that the period from when the watchdog timer starts counting until it underflows is 100%, a refresh operation executed during the refresh acknowledgement period is acknowledged. Any refresh operation executed during the period other than the above is processed as an incorrect write, and a watchdog timer interrupt or watchdog timer reset (selectable by the PM12 bit in the PM1 register) is generated.



Figure 14.2 Refresh Acknowledgement Period for Watchdog Timer

R8C/35A Group 14. Watchdog Timer

#### 14.3.2 **Count Source Protection Mode Disabled**

The count source for the watchdog timer is the CPU clock when count source protection mode is disabled. Table 14.2 lists the Watchdog Timer Specifications (Count Source Protection Mode Disabled).

**Table 14.2** Watchdog Timer Specifications (Count Source Protection Mode Disabled)

| Specification                                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------|
| CPU clock                                                                                                                         |
| Decrement                                                                                                                         |
| Division ratio of prescaler (n) × count value of watchdog timer (m) (1)                                                           |
| CPU clock                                                                                                                         |
| n: 16 or 128 (selected by the WDTC7 bit in the WDTC register), or                                                                 |
| 2 when selecting the low-speed clock (CM07 bit in CM0 register = 1)                                                               |
| m: Value set by bits WDTUFS0 and WDTUFS1 in the OFS2 register                                                                     |
| Example:                                                                                                                          |
| The period is approximately 13.1 ms when:                                                                                         |
| - The CPU clock frequency is set to 20 MHz.                                                                                       |
| - The prescaler is divided by 16.                                                                                                 |
| - Bits WDTUFS1 to WDTUFS0 are set to 11b (3FFFh).                                                                                 |
| • Reset                                                                                                                           |
| Write 00h and then FFh to the WDTR register.                                                                                      |
| • Underflow                                                                                                                       |
| The operation of the watchdog timer after a reset is selected by                                                                  |
| the WDTON bit <sup>(2)</sup> in the OFS register (address 0FFFFh).                                                                |
| • When the WDTON bit is set to 1 (watchdog timer is stopped after reset).                                                         |
| The watchdog timer and prescaler are stopped after a reset and                                                                    |
| start counting when the WDTS register is written to.  • When the WDTON bit is set to 0 (watchdog timer starts automatically after |
| reset).                                                                                                                           |
| The watchdog timer and prescaler start counting automatically after a reset.                                                      |
| Stop mode, wait mode (Count resumes from the retained value after exiting.)                                                       |
| • When the PM12 bit in the PM1 register is set to 0.                                                                              |
| Watchdog timer interrupt                                                                                                          |
| • When the PM12 bit in the PM1 register is set to 1.                                                                              |
| Watchdog timer reset (refer to 5.5 Watchdog Timer Reset)                                                                          |
|                                                                                                                                   |

### Notes:

- 1. The watchdog timer is initialized when 00h and then FFh is written to the WDTR register. The prescaler is initialized after a reset. This may cause some errors due to the prescaler during the watchdog timer period.
- 2. The WDTON bit cannot be changed by a program. To set this bit, write 0 to bit 0 of address 0FFFFh with a flash programmer.

14. Watchdog Timer R8C/35A Group

#### 14.3.3 **Count Source Protection Mode Enabled**

The count source for the watchdog timer is the low-speed on-chip oscillator clock for the watchdog timer when count source protection mode is enabled. If the CPU clock stops when a program is out of control, the clock can still be supplied to the watchdog timer.

Table 14.3 lists the Watchdog Timer Specifications (Count Source Protection Mode Enabled).

**Table 14.3** Watchdog Timer Specifications (Count Source Protection Mode Enabled)

| Item                      | Specification                                                                     |
|---------------------------|-----------------------------------------------------------------------------------|
| Count source              | Low-speed on-chip oscillator clock                                                |
| Count operation           | Decrement                                                                         |
| Period                    | Count value of watchdog timer (m)                                                 |
|                           | Low-speed on-chip oscillator clock for the watchdog timer                         |
|                           | m: Value set by bits WDTUFS0 and WDTUFS1 in the OFS2 register                     |
|                           | Example:                                                                          |
|                           | The period is approximately 8.2 ms when:                                          |
|                           | - The on-chip oscillator clock for the watchdog timer is set to 125 kHz.          |
|                           | - Bits WDTUFS1 to WDTUFS0 are set to 00b (03FFh).                                 |
| Watchdog timer            | • Reset                                                                           |
| initialization conditions | Write 00h and then FFh to the WDTR register.                                      |
|                           | Underflow                                                                         |
| Count start conditions    | The operation of the watchdog timer after a reset is selected by                  |
|                           | the WDTON bit <sup>(1)</sup> in the OFS register (address 0FFFFh).                |
|                           | When the WDTON bit is set to 1 (watchdog timer is stopped after reset).           |
|                           | The watchdog timer and prescaler are stopped after a reset and                    |
|                           | start counting when the WDTS register is written to.                              |
|                           | When the WDTON bit is set to 0 (watchdog timer starts automatically after reset). |
|                           | The watchdog timer and prescaler start counting automatically after a reset.      |
| Count stop condition      | None (Count does not stop even in wait mode once it starts. The MCU does          |
|                           | not enter stop mode.)                                                             |
| Operation at underflow    | Watchdog timer reset (Refer to 5.5 Watchdog Timer Reset.)                         |
| Registers, bits           | When the CSPRO bit in the CSPR register is set to 1 (count source)                |
|                           | protection mode enabled) (2), the following are set automatically:                |
|                           | - The low-speed on-chip oscillator for the watchdog timer is on.                  |
|                           | - The PM12 bit in the PM1 register is set to 1 (watchdog timer reset when the     |
|                           | watchdog timer underflows).                                                       |

### Notes:

- 1. The WDTON bit cannot be changed by a program. To set this bit, write 0 to bit 0 of address 0FFFFh with a flash programmer.
- 2. Even if 0 is written to the CSPROINI bit in the OFS register, the CSPRO bit is set to 1. The CSPROINI bit cannot be changed by a program. To set this bit, write 0 to bit 7 of address 0FFFFh with a flash programmer.

## 15. DTC

The DTC (data transfer controller) is a function that transfers data between the SFR and on-chip memory without using the CPU. This chip incorporates one DTC channel. The DTC is activated by a peripheral function interrupt to perform data transfers. The DTC and CPU use the same bus, and the DTC takes priority over the CPU in using the bus. To control DTC data transfers, control data comprised of a transfer source address, a transfer destination address, and operating modes are allocated in the DTC control data area. Each time the DTC is activated, the DTC reads control data to perform data transfers.

#### 15.1 Overview

Table 15.1 shows the DTC Specifications.

**Table 15.1 DTC Specifications** 

| Item                           |             | Specification                                                                                                                                                                                                                                      |  |  |  |
|--------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Activation sources             |             | 33 sources                                                                                                                                                                                                                                         |  |  |  |
| Allocatable control data       |             | 24 sets                                                                                                                                                                                                                                            |  |  |  |
| Address space which can be     | transferred | 64 Kbytes (00000h to 0FFFFh)                                                                                                                                                                                                                       |  |  |  |
| Maximum number of transfer     | Normal mode | 256 times                                                                                                                                                                                                                                          |  |  |  |
| times                          | Repeat mode | 255 times                                                                                                                                                                                                                                          |  |  |  |
| Maximum size of block to be    | Normal mode | 256 bytes                                                                                                                                                                                                                                          |  |  |  |
| transferred                    | Repeat mode | 255 bytes                                                                                                                                                                                                                                          |  |  |  |
| Unit of transfers              |             | Byte                                                                                                                                                                                                                                               |  |  |  |
| Transfer mode                  | Normal mode | Transfers end on completion of the transfer causing the DTCCT register value to change from 1 to 0.                                                                                                                                                |  |  |  |
|                                | Repeat mode | On completion of the transfer causing the DTCCT register value to change from 1 to 0, the repeat area address is initialized and the DTRLD register value is reloaded to the DTCCT register to continue transfers.                                 |  |  |  |
| Address control                | Normal mode | Fixed or incremented                                                                                                                                                                                                                               |  |  |  |
|                                | Repeat mode | Addresses of the area not selected as the repeat area are fixed or incremented.                                                                                                                                                                    |  |  |  |
| Priority of activation sources |             | See Table 15.6 DTC Activation Sources and DTC Vector Addresses.                                                                                                                                                                                    |  |  |  |
| Interrupt request              | Normal mode | On completion of the data transfer causing the DTCCT register value to change from 1 to 0, the activation source interrupt request is generated for the CPU.                                                                                       |  |  |  |
|                                | Repeat mode | When the RPTINT bit in the DTCCR register is 1 (interrupt generation enabled), the activation source interrupt request is generated for the CPU on completion of the data transfer causing the DTCCT register value to change from 1 to 0.         |  |  |  |
| Transfer start                 |             | When bits DTCENi0 to DTCENi7 in the DTCENi registers are 1 (activation enabled), data transfer is started each time the corresponding DTC activation sources are generated.                                                                        |  |  |  |
| Transfer stop                  | Normal mode | <ul> <li>When bits DTCENi0 to DTCENi7 are set to 0 (activation disabled).</li> <li>When the data transfer causing the DTCCT register value to change from 1 to 0 is completed.</li> </ul>                                                          |  |  |  |
|                                | Repeat mode | <ul> <li>When bits DTCENi0 to DTCENi7 are set to 0 (activation disabled).</li> <li>When the data transfer causing the DTCCT register value to change from 1 to 0 is completed while the RPTINT bit is 1 (interrupt generation enabled).</li> </ul> |  |  |  |

i = 0 to 6



Figure 15.1 **DTC Block Diagram** 

#### 15.2 Registers

Table 15.2 shows the Register Configuration and Table 15.3 shows the Correspondences between Bits DTCENiO to DTCENi7 (i = 0 to 6) and Interrupt Sources.

**Table 15.2 Register Configuration** 

| Register Name                      | Symbol | R/W | After Reset | Address |
|------------------------------------|--------|-----|-------------|---------|
| DTC control register               | DTCCR  | (1) | 00h         | (2)     |
| DTC block size register            | DTBLS  | (1) | 00h         | (2)     |
| DTC transfer count register        | DTCCT  | (1) | 00h         | (2)     |
| DTC transfer count reload register | DTRLD  | (1) | 00h         | (2)     |
| DTC source address register        | DTSAR  | (1) | 00h         | (2)     |
| DTC destination address register   | DTDAR  | (1) | 00h         | (2)     |
| DTC activation control register    | DTCTL  | R/W | 00h         | 0080h   |
| DTC activation enable register 0   | DTCEN0 | R/W | 00h         | 0088h   |
| DTC activation enable register 1   | DTCEN1 | R/W | 00h         | 0089h   |
| DTC activation enable register 2   | DTCEN2 | R/W | 00h         | 008Ah   |
| DTC activation enable register 3   | DTCEN3 | R/W | 00h         | 008Bh   |
| DTC activation enable register 4   | DTCEN4 | R/W | 00h         | 008Ch   |
| DTC activation enable register 5   | DTCEN5 | R/W | 00h         | 008Dh   |
| DTC activation enable register 6   | DTCEN6 | R/W | 00h         | 008Eh   |

### Notes:

- 1. The registers in the DTC cannot be directly read or written to.
- 2. Allocated as control data at addresses from 2C40h to 2CFFh in the DTC control data area.

## 15.2.1 DTC Control Register (DTCCR)

Address See Table 15.5 Control Data Allocation Addresses.

| Bit         | b7 | b6 | b5     | b4   | b3    | b2    | b1     | b0   |
|-------------|----|----|--------|------|-------|-------|--------|------|
| Symbol      | _  | _  | RPTINT | CHNE | DAMOD | SAMOD | RPTSEL | MODE |
| After Reset | 0  | 0  | 0      | 0    | 0     | 0     | 0      | 0    |

| Bit | Symbol | Bit Name                             | Function                                    | R/W |
|-----|--------|--------------------------------------|---------------------------------------------|-----|
| b0  | MODE   | Transfer mode select bit             | 0: Normal mode                              | _   |
|     |        |                                      | 1: Repeat mode                              |     |
| b1  | RPTSEL | Repeat area select bit (1)           | 0: Transfer destination is the repeat area. | _   |
|     |        |                                      | 1: Transfer source is the repeat area.      |     |
| b2  | SAMOD  | Source address control bit (2)       | 0: Fixed                                    | _   |
|     |        |                                      | 1: Incremented                              |     |
| b3  | DAMOD  | Destination address control bit (2)  | 0: Fixed                                    | _   |
|     |        |                                      | 1: Incremented                              |     |
| b4  | CHNE   | Chain transfer enable bit            | 0: Chain transfers disabled                 | _   |
|     |        |                                      | 1: Chain transfers enabled                  |     |
| b5  | RPTINT | Repeat mode interrupt enable bit (1) | 0: Interrupt generation disabled            | _   |
|     |        | -                                    | 1: Interrupt generation enabled             |     |
| b6  | _      | Reserved bits                        | Set to 0.                                   | R/W |
| b7  | _      |                                      |                                             |     |

### Notes:

- 1. This bit is valid when the MODE bit is 1 (repeat mode).
- 2. Settings of bits SAMOD and DAMOD are invalid for the repeat area.

## 15.2.2 DTC Block Size Register (DTBLS)

Address See Table 15.5 Control Data Allocation Addresses.

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|-------------|----|----|----|----|----|----|----|----|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

| Bit      | Function                                                                           | Setting Range  | R/W |
|----------|------------------------------------------------------------------------------------|----------------|-----|
| b7 to b0 | These bits specify the size of the data block to be transferred by one activation. | 00h to FFh (1) |     |

### Note:

1. When the DTBLS register is set to 00h, the block size is 256 bytes.

## 15.2.3 DTC Transfer Count Register (DTCCT)

Address See Table 15.5 Control Data Allocation Addresses.

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|-------------|----|----|----|----|----|----|----|----|---|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  |   |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | - |

| Bit      | Function                                                      | Setting Range  | R/W |
|----------|---------------------------------------------------------------|----------------|-----|
| b7 to b0 | These bits specify the number of times of DTC data transfers. | 00h to FFh (1) | _   |

Note:

## 15.2.4 DTC Transfer Count Reload Register (DTRLD)

Address See Table 15.5 Control Data Allocation Addresses.

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|-------------|----|----|----|----|----|----|----|----|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

| Bit      | Function                                                              | Setting Range  | R/W |
|----------|-----------------------------------------------------------------------|----------------|-----|
| b7 to b0 | This register value is reloaded to the DTCCT register in repeat mode. | 00h to FFh (1) | _   |

Note:

## 15.2.5 DTC Source Address Register (DTSAR)

Address See Table 15.5 Control Data Allocation Addresses.

| Bit         | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|-------------|-----|-----|-----|-----|-----|-----|----|----|
| Symbol      | _   | _   | _   | _   | _   | _   | _  | _  |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |
| Bit         | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Symbol      | _   | _   | _   | _   | _   | _   | _  | _  |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |

| Bit       | Function                                                        | Setting Range  | R/W |
|-----------|-----------------------------------------------------------------|----------------|-----|
| b15 to b0 | These bits specify a transfer source address for data transfer. | 0000h to FFFFh | _   |

## 15.2.6 DTC Destination Register (DTDAR)

Address See Table 15.5 Control Data Allocation Addresses.

| , , , , , , , , , , , , , , , , , , , , | 000 |     |     |     |     | •   |    |    |
|-----------------------------------------|-----|-----|-----|-----|-----|-----|----|----|
| Bit                                     | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
| Symbol                                  | _   | _   | _   | _   | _   | _   | _  | _  |
| After Reset                             | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |
| Bit                                     | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Symbol                                  | _   | _   | _   | _   | _   | _   | _  | _  |
| After Reset                             | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |

| Bit       | Function                                                             | Setting Range  | R/W |
|-----------|----------------------------------------------------------------------|----------------|-----|
| b15 to b0 | These bits specify a transfer destination address for data transfer. | 0000h to FFFFh | _   |

<sup>1.</sup> When the DTCCT register is set to 00h, the number of transfer times is 256. Each time the DTC is activated, the DTCCT register is decremented by 1.

<sup>1.</sup> Set the initial value for the DTCCT register.

### DTC Activation Enable Registers (DTCENi) (i = 0 to 6) 15.2.7

Address 0088h (DTCEN0), 0089h (DTCEN1), 008Ah (DTCEN2), 008Bh (DTCEN3), 008Ch (DTCEN4), 008Dh (DTCEN5), 008Eh (DTCEN6)

| Bit         | b7      | b6      | b5      | b4      | b3      | b2      | b1      | b0      |
|-------------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol      | DTCENi7 | DTCENi6 | DTCENi5 | DTCENi4 | DTCENi3 | DTCENi2 | DTCENi1 | DTCENi0 |
| After Reset | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

| Bit | Symbol  | Bit Name                  | Function               | R/W |
|-----|---------|---------------------------|------------------------|-----|
| b0  | DTCENi0 | DTC activation enable bit | 0: Activation disabled | R/W |
| b1  | DTCENi1 |                           | 1: Activation enabled  | R/W |
| b2  | DTCENi2 |                           |                        | R/W |
| b3  | DTCENi3 |                           |                        | R/W |
| b4  | DTCENi4 |                           |                        | R/W |
| b5  | DTCENi5 |                           |                        | R/W |
| b6  | DTCENi6 |                           |                        | R/W |
| b7  | DTCENi7 |                           |                        | R/W |

i = 0 to 6

The DTCENi registers enable/disable DTC activation by interrupt sources. Table 15.3 shows Correspondences between Bits DTCENi0 to DTCENi7 (i = 0 to 6) and Interrupt Sources.

Correspondences between Bits DTCENi0 to DTCENi7 (i = 0 to 6) and Interrupt **Table 15.3 Sources** 

| Register | DTCENi7                                                | DTCENi6                                                | DTCENi5                                                | DTCENi4                                                | DTCENi3                                                | DTCENi2                                                | DTCENi1                                                | DTCENi0                                                |
|----------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|
| Register | Bit                                                    | Bit                                                    | Bit                                                    | Bit                                                    | Bit                                                    | Bit                                                    | Bit                                                    | Bit                                                    |
| DTCEN0   | ĪNT0                                                   | ĪNT1                                                   | INT2                                                   | ĪNT3                                                   | ĪNT4                                                   | _                                                      |                                                        | _                                                      |
| DTCEN1   | Key input                                              | A/D                                                    | UART0                                                  | UART0                                                  | UART1                                                  | UART1                                                  | UART2                                                  | UART2                                                  |
| DICENT   | Rey Input                                              | conversion                                             | reception                                              | transmission                                           | reception                                              | transmission                                           | reception                                              | transmission                                           |
| DTCEN2   | I <sup>2</sup> C bus/SSU<br>receive data<br>full       | I <sup>2</sup> C bus/SSU<br>transmit<br>data empty     | Comparator<br>A2                                       | Comparator<br>A1                                       | -                                                      |                                                        | Timer RC<br>input-<br>capture/<br>compare-<br>match A  | Timer RC<br>input-<br>capture/<br>compare-<br>match B  |
| DTCEN3   | Timer RC<br>input-<br>capture/<br>compare-<br>match C  | Timer RC<br>input-<br>capture/<br>compare-<br>match D  | Timer RD0<br>input-<br>capture/<br>compare-<br>match A | Timer RD0<br>input-<br>capture/<br>compare-<br>match B | Timer RD0<br>input-<br>capture/<br>compare-<br>match C | Timer RD0<br>input-<br>capture/<br>compare-<br>match D | Timer RD1<br>input-<br>capture/<br>compare-<br>match A | Timer RD1<br>input-<br>capture/<br>compare-<br>match B |
| DTCEN4   | Timer RD1<br>input-<br>capture/<br>compare-<br>match C | Timer RD1<br>input-<br>capture/<br>compare-<br>match D | _                                                      | _                                                      |                                                        | _                                                      | _                                                      | _                                                      |
| DTCEN5   | _                                                      | _                                                      | Timer RE                                               | _                                                      | _                                                      | _                                                      | _                                                      | _                                                      |
| DTCEN6   | _                                                      | Timer RA                                               | _                                                      | Timer RB                                               | Flash<br>memory<br>ready status                        | _                                                      | _                                                      | _                                                      |

### **DTC Activation Control Register (DTCTL)** 15.2.8

| Address 0080h |    |    |    |    |    |    |      |    |  |
|---------------|----|----|----|----|----|----|------|----|--|
| Bit           | b7 | b6 | b5 | b4 | b3 | b2 | b1   | b0 |  |
| Symbol        | _  | _  | _  | _  | _  | _  | NMIF | _  |  |
| After Reset   | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0  |  |

| Bit | Symbol | Bit Name                             | Function                                                                    | R/W |
|-----|--------|--------------------------------------|-----------------------------------------------------------------------------|-----|
| b0  | _      | Reserved bit                         | Set to 0.                                                                   | R/W |
| b1  | NMIF   | bit <sup>(1)</sup>                   | Non-maskable interrupts not generated     Non-maskable interrupts generated | R/W |
| b2  | _      | Nothing is assigned. If necessary, s | et to 0. When read, the content is 0.                                       | _   |
| b3  | _      |                                      |                                                                             |     |
| b4  | _      |                                      |                                                                             |     |
| b5  | _      |                                      |                                                                             |     |
| b6  | _      |                                      |                                                                             |     |
| b7  |        |                                      |                                                                             |     |

### Note:

1. This bit is set to 0 when the read result is 1 and 0 is written to the same bit. This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. This bit remains unchanged if 1 is written to it.

The DTCTL register controls DTC activation when a non-maskable interrupt (an interrupt by the watchdog timer, oscillation stop detection, voltage monitor 1, or voltage monitor 2) is generated.

## **NMIF Bit (Non-Maskable Interrupt Generation Bit)**

The NMIF bit is set to 1 when a watchdog timer interrupt, an oscillation stop detection interrupt, a voltage monitor 1 interrupt, or a voltage monitor 2 interrupt is generated.

When the NMIF bit is 1, the DTC is not activated even if the interrupt which enables DTC activation is generated. If the NMIF bit is changed to 1 during DTC transfer, the transfer is continued until it is completed.

### 15.3 Function Description

### 15.3.1 Overview

When the DTC is activated, control data is read from the DTC control data area to perform data transfers and control data after data transfer is written back to the DTC control data area. Twenty-four sets of control data can be stored in the DTC control data area, which allows 24 types of data transfers to be performed.

There are two transfer modes: normal mode and repeat mode. In addition, multiple transfers can be performed by one activation source (chain transfers) when the CHNE bit in the DTCCR register is set to 1 (chain transfers enabled).

A transfer source address is specified by the 16-bit register DTSAR, and a transfer destination address is specified by the 16-bit register DTDAR. The values in the registers DTSAR and DTDAR are separately fixed or incremented according to the control data on completion of the data transfer.

### 15.3.2 Activation Sources

The DTC is activated by an interrupt source. Figure 15.2 is a Block Diagram Showing Control of DTC Activation Sources.

The interrupt sources to activate the DTC are selected with the DTCENi registers (i = 0 to 6). After one data transfer is completed (after the first transfer is completed in chain transfers), set 0 (activation disabled) to either of the following: the interrupt source flag in the status register for the peripheral function which generates the activation source or the corresponding bit among DTCENi0 to DTCENi7IR in the DTCENi register.

Table 15.4 shows the DTC Activation Sources and Interrupt Source Flags for Setting to 0 at Data Transfer Completion.

If multiple activation sources are simultaneously generated, the DTC activation will be performed according to the DTC activation source priority.

DTC activation is not affected by the I flag or interrupt control register, unlike with interrupt request operation. Therefore, even if interrupt requests cannot be acknowledged because interrupts are disabled, DTC activation requests can be acknowledged. The IR bit in the interrupt control register does not change when a DTC activation request is acknowledged.



Figure 15.2 Block Diagram Showing Control of DTC Activation Sources

Table 15.4 DTC Activation Sources and Interrupt Source Flags for Setting to 0 at Data Transfer Completion

| DTC activation source generation             | Interrupt Source Flag for Setting to 0  |
|----------------------------------------------|-----------------------------------------|
| I <sup>2</sup> C bus/SSU receive data full   | ICSR register/RDRF bit in SSSR register |
| I <sup>2</sup> C bus/SSU transmit data empty | ICSR register/TDRE bit in SSSR register |
| Timer RC input-capture/compare-match A       | IMFA bit in TRCSR register              |
| Timer RC input-capture/compare-match B       | IMFB bit in TRCSR register              |
| Timer RC input-capture/compare-match C       | IMFC bit in TRCSR register              |
| Timer RC input-capture/compare-match D       | IMFD bit in TRCSR register              |
| Timer RD0 input-capture/compare-match A      | IMFA bit in TRDSR0 register             |
| Timer RD0 input-capture/compare-match B      | IMFB bit in TRDSR0 register             |
| Timer RD0 input-capture/compare-match C      | IMFC bit in TRDSR0 register             |
| Timer RD0 input-capture/compare-match D      | IMFD bit in TRDSR0 register             |
| Timer RD1 input-capture/compare-match A      | IMFA bit in TRDSR1 register             |
| Timer RD1 input-capture/compare-match B      | IMFB bit in TRDSR1 register             |
| Timer RD1 input-capture/compare-match C      | IMFC bit in TRDSR1 register             |
| Timer RD1 input-capture/compare-match D      | IMFD bit in TRDSR1 register             |
| Flash memory ready status                    | RDYSTI bit in FST register              |

## 15.3.3 Control Data Allocation and DTC Vector Table

Control data is allocated in the order: Registers DTCCR, DTBLS, DTCCT, DTRLD, DTSAR, and DTDAR. Table 15.5 shows the Control Data Allocation Addresses.

Table 15.5 Control Data Allocation Addresses

| Register<br>Symbol | Control<br>Data No. | Address           | DTCCR<br>Register | DTBLS<br>Register | DTCCT<br>Register | DTRLD<br>Register | DTSAR<br>Register<br>(Lower | DTSAR<br>Register<br>(Higher | DTDAR<br>Register<br>(Lower | DTDAR<br>Register<br>(Higher |
|--------------------|---------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------------|------------------------------|-----------------------------|------------------------------|
| DTODO              | Control             | 2C40h to          | 20.401            | 0044              | 20.401            | 20.40             | 8 Bits)                     | 8 Bits)                      | 8 Bits)                     | 8 Bits)                      |
| DTCD0              | Data 0              | 2C47h             | 2C40h             | 2C41h             | 2C42h             | 2C43h             | 2C44h                       | 2C45h                        | 2C46h                       | 2C47h                        |
| DTCD1              | Control<br>Data 1   | 2C48h to<br>2C4Fh | 2C48h             | 2C49h             | 2C4Ah             | 2C4Bh             | 2C4Ch                       | 2C4Dh                        | 2C4Eh                       | 2C4Fh                        |
| DTCD2              | Control<br>Data 2   | 2C50h to<br>2C57h | 2C50h             | 2C51h             | 2C52h             | 2C53h             | 2C54h                       | 2C55h                        | 2C56h                       | 2C57h                        |
| DTCD3              | Control<br>Data 3   | 2C58h to<br>2C5Fh | 2C58h             | 2C59h             | 2C5Ah             | 2C5Bh             | 2C5Ch                       | 2C5Dh                        | 2C5Eh                       | 2C5Fh                        |
| DTCD4              | Control<br>Data 4   | 2C60h to<br>2C67h | 2C60h             | 2C61h             | 2C62h             | 2C63h             | 2C64h                       | 2C65h                        | 2C66h                       | 2C67h                        |
| DTCD5              | Control<br>Data 5   | 2C68h to<br>2C6Fh | 2C68h             | 2C69h             | 2C6Ah             | 2C6Bh             | 2C6Ch                       | 2C6Dh                        | 2C6Eh                       | 2C6Fh                        |
| DTCD6              | Control<br>Data 6   | 2C70h to<br>2C77h | 2C70h             | 2C71h             | 2C72h             | 2C73h             | 2C74h                       | 2C75h                        | 2C76h                       | 2C77h                        |
| DTCD7              | Control<br>Data 7   | 2C78h to<br>2C7Fh | 2C78h             | 2C79h             | 2C7Ah             | 2C7Bh             | 2C7Ch                       | 2C7Dh                        | 2C7Eh                       | 2C7Fh                        |
| DTCD8              | Control<br>Data 8   | 2C80h to<br>2C87h | 2C80h             | 2C81h             | 2C82h             | 2C83h             | 2C84h                       | 2C85h                        | 2C86h                       | 2C87h                        |
| DTCD9              | Control<br>Data 9   | 2C88h to<br>2C8Fh | 2C88h             | 2C89h             | 2C8Ah             | 2C8Bh             | 2C8Ch                       | 2C8Dh                        | 2C8Eh                       | 2C8Fh                        |
| DTCD10             | Control<br>Data 10  | 2C90h to<br>2C97h | 2C90h             | 2C91h             | 2C92h             | 2C93h             | 2C94h                       | 2C95h                        | 2C96h                       | 2C97h                        |
| DTCD11             | Control<br>Data 11  | 2C98h to<br>2C9Fh | 2C98h             | 2C99h             | 2C9Ah             | 2C9Bh             | 2C9Ch                       | 2C9Dh                        | 2C9Eh                       | 2C9Fh                        |
| DTCD12             | Control<br>Data 12  | 2CA0h to<br>2CA7h | 2CA0h             | 2CA1h             | 2CA2h             | 2CA3h             | 2CA4h                       | 2CA5h                        | 2CA6h                       | 2CA7h                        |
| DTCD13             | Control<br>Data 13  | 2CA8h to<br>2CAFh | 2CA8h             | 2CA9h             | 2CAAh             | 2CABh             | 2CACh                       | 2CADh                        | 2CAEh                       | 2CAFh                        |
| DTCD14             | Control<br>Data 14  | 2CB0h to<br>2CB7h | 2CB0h             | 2CB1h             | 2CB2h             | 2CB3h             | 2CB4h                       | 2CB5h                        | 2CB6h                       | 2CB7h                        |
| DTCD15             | Control<br>Data 15  | 2CB8h to<br>2CBFh | 2CB8h             | 2CB9h             | 2CBAh             | 2CBBh             | 2CBCh                       | 2CBDh                        | 2CBEh                       | 2CBFh                        |
| DTCD16             | Control<br>Data 16  | 2CC0hto<br>2CC7h  | 2CC0h             | 2CC1h             | 2CC2h             | 2CC3h             | 2CC4h                       | 2CC5h                        | 2CC6h                       | 2CC7h                        |
| DTCD17             | Control<br>Data 17  | 2CC8hto<br>2CCFh  | 2CC8h             | 2CC9h             | 2CCAh             | 2CCBh             | 2CCCh                       | 2CCDh                        | 2CCEh                       | 2CCFh                        |
| DTCD18             | Control<br>Data 18  | 2CD0hto<br>2CD7h  | 2CD0h             | 2CD1h             | 2CD2h             | 2CD3h             | 2CD4h                       | 2CD5h                        | 2CD6h                       | 2CD7h                        |
| DTCD19             | Control<br>Data 19  | 2CD8hto<br>2CDFh  | 2CD8h             | 2CD9h             | 2CDAh             | 2CDBh             | 2CDCh                       | 2CDDh                        | 2CDEh                       | 2CDFh                        |
| DTCD20             | Control<br>Data 20  | 2CE0h to<br>2CE7h | 2CE0h             | 2CE1h             | 2CE2h             | 2CE3h             | 2CE4h                       | 2CE5h                        | 2CE6h                       | 2CE7h                        |
| DTCD21             | Control<br>Data 21  | 2CE8h to<br>2CEFh | 2CE8h             | 2CE9h             | 2CEAh             | 2CEBh             | 2CECh                       | 2CEDh                        | 2CEEh                       | 2CEFh                        |
| DTCD22             | Control<br>Data 22  | 2CF0h to<br>2CF7h | 2CF0h             | 2CF1h             | 2CF2h             | 2CF3h             | 2CF4h                       | 2CF5h                        | 2CF6h                       | 2CF7h                        |
| DTCD23             | Control<br>Data 23  | 2CF8h to<br>2CFFh | 2CF8h             | 2CF9h             | 2CFAh             | 2CFBh             | 2CFCh                       | 2CFDh                        | 2CFEh                       | 2CFFh                        |

When the DTC is activated, one control data is selected according to the data read from the vector table which has been assigned to each activation source, and the selected control data is read from the DTC control data

Table 15.6 shows the DTC Activation Sources and DTC Vector Addresses. A one-byte vector table area is assigned to each activation source and one value from 00000000b to 00010111b is stored in each area to select one of the 24 control data sets.

Figure 15.3 shows a DTC Internal Operation Flowchart.

**DTC Activation Sources and DTC Vector Addresses Table 15.6** 

| Interrupt Request Source  | Interrupt Name                | Source No. | DTC Vector Address | Priority   |
|---------------------------|-------------------------------|------------|--------------------|------------|
| External input            | ĪNTO                          | 0          | 2C00h              | High       |
|                           | ĪNT1                          | 1          | 2C01h              | <b>A</b>   |
|                           | ĪNT2                          | 2          | 2C02h              | 1          |
|                           | ĪNT3                          | 3          | 2C03h              | 1          |
|                           | ĪNT4                          | 4          | 2C04h              |            |
| Key input                 | Key input                     | 8          | 2C08h              |            |
| A/D                       | A/D conversion                | 9          | 2C09h              |            |
| UART0                     | UART0 reception               | 10         | 2C0Ah              |            |
|                           | UART0 transmission            | 11         | 2C0Bh              |            |
| UART1                     | UART1 reception               | 12         | 2C0Ch              |            |
|                           | UART1 transmission            | 13         | 2C0Dh              |            |
| UART2                     | UART2 reception               | 14         | 2C0Eh              |            |
|                           | UART2 transmission            | 15         | 2C0Fh              |            |
| I <sup>2</sup> C bus/SSU  | Receive data full             | 16         | 2C10h              |            |
|                           | Transmit data empty           | 17         | 2C11h              |            |
| Voltage detection circuit | Comparator A2                 | 18         | 2C12h              |            |
|                           | Comparator A1                 | 19         | 2C13h              |            |
| Timer RC                  | Input-capture/compare-match A | 22         | 2C16h              |            |
|                           | Input-capture/compare-match B | 23         | 2C17h              |            |
|                           | Input-capture/compare-match C | 24         | 2C18h              |            |
|                           | Input-capture/compare-match D | 25         | 2C19h              |            |
| Timer RD0                 | Input-capture/compare-match A | 26         | 2C1Ah              |            |
|                           | Input-capture/compare-match B | 27         | 2C1Bh              |            |
|                           | Input-capture/compare-match C | 28         | 2C1Ch              |            |
|                           | Input-capture/compare-match D | 29         | 2C1Dh              |            |
| Timer RD1                 | Input-capture/compare-match A | 30         | 2C1Eh              |            |
|                           | Input-capture/compare-match B | 31         | 2C1Fh              |            |
|                           | Input-capture/compare-match C | 32         | 2C20h              |            |
|                           | Input-capture/compare-match D | 33         | 2C21h              |            |
| Timer RE                  | Timer RE                      | 42         | 2C2Ah              |            |
| Timer RA                  | Timer RA                      | 49         | 2C31h              |            |
| Timer RB                  | Timer RB                      | 51         | 2C33h              | <b>│</b> ▼ |
| Flash memory              | Flash memory ready status     | 52         | 2C34h              | Low        |

15. DTC R8C/35A Group



Figure 15.3 **DTC Internal Operation Flowchart** 

### 15.3.4 Normal Mode

One to 256 bytes of data are transferred by one activation. The number of transfer times can be 1 to 256. When the specified number of transfer times is completed, an interrupt request is generated for the CPU.

Table 15.7 shows Register Functions in Normal Mode.

Figure 15.4 shows Data Transfers in Normal Mode.

Table 15.7 Register Functions in Normal Mode

| Register                           | Symbol | Function                                                   |
|------------------------------------|--------|------------------------------------------------------------|
| DTC block size register            | DTBLS  | Size of the data block to be transferred by one activation |
| DTC transfer count register        | DTCCT  | Number of times of data transfers                          |
| DTC transfer count reload register | DTRLD  | Not used                                                   |
| DTC source address register        | DTSAR  | Data transfer source address                               |
| DTC destination address register   | DTDAR  | Data transfer destination address                          |



Figure 15.4 Data Transfers in Normal Mode

#### 15.3.5 **Repeat Mode**

One to 255 bytes of data are transferred by one activation. Either of the transfer source or destination should be specified as the repeat area. The number of transfer times can be 1 to 255. On completion of the specified number of transfer times, the DTCCT register and the address specified for the repeat area are initialized to continue transfers. When the RPTINT bit in the DTCCR register is 1 to enable the interrupt generation, an interrupt request is generated for the CPU after the specified number of transfer times.

The lower 8 bits of the initial value for the repeat area address must be 00h. The size of data to be transferred must be set to 255 bytes or less before the specified number of transfer times is completed.

Table 15.8 shows Register Functions in Repeat Mode.

Figure 15.5 shows Data Transfers in Repeat Mode.

**Table 15.8 Register Functions in Repeat Mode** 

| Register                           | Symbol | Function                                                                                     |
|------------------------------------|--------|----------------------------------------------------------------------------------------------|
| DTC block size register            | DTBLS  | Size of the data block to be transferred by one activation                                   |
| DTC transfer count register        | DTCCT  | Number of times of data transfers                                                            |
| DTC transfer count reload register | DTRLD  | This register value is reloaded to the DTCCT register. (Data transfer count is initialized.) |
| DTC source address register        | DTSAR  | Data transfer source address                                                                 |
| DTC destination address register   | DTDAR  | Data transfer destination address                                                            |



### 15.3.6 Chain Transfers

When the CHNE bit in the DTCCR register is 1 (chain transfers enabled), multiple data transfers can be continuously performed by one activation source. Figure 15.6 shows a Flow of Chain Transfers.

When the DTC is activated, one control data is selected according to the data read from the DTC vector address corresponding to the activation source, and the selected control data is read from the DTC control data area. When the CHNE bit for the control data is 1 (chain transfers enabled), the next control data immediately following the current control data is read and transferred after the current transfer is completed. This operation is repeated until the data transfer with the control data for which the CHNE bit is 0 (chain transfers disabled) is completed.



Figure 15.6 Flow of Chain Transfers

## 15.3.7 Interrupt Sources

When the specified number of times of data transfers is completed in normal mode or when completed while the PRTINT bit in the DTCCR register is 1 (interrupt generation enabled) in repeat mode, the interrupt request corresponding to the activation source is generated for the CPU. Interrupt requests for the CPU are affected by the I flag or interrupt control register. In chain transfers, whether the interrupt request is generated or not is determined either by the number of transfer times specified for the first type of the transfer or the RPTINT bit. When an interrupt request is generated for the CPU, the bit among bits DTCENi0 to DTCENi7 in the DTCENi registers (i = 0 to 6) corresponding to the activation source are set to 0 (activation disabled).

15. DTC R8C/35A Group

#### 15.3.8 **Operation Timings**

The DTC requires four clock cycles to read control data allocated in the DTC control data area. The number of clock cycles required to write back control data differs depending on the control data settings.

Figure 15.7 shows an Example of DTC Operation Timings and Figure 15.8 shows an Example of DTC Operation Timings in Chain Transfers.

Table 15.9 shows the Specifications of Control Data Write-Back Operation.



Figure 15.7 **Example of DTC Operation Timings** 



Figure 15.8 **Example of DTC Operation Timings in Chain Transfers** 

**Table 15.9 Specifications of Control Data Write-Back Operation** 

| Bits b3 to b0        | Operating      | Address     | Control     | C                 | Control Data to be Written Back |                   |                   |                 |  |
|----------------------|----------------|-------------|-------------|-------------------|---------------------------------|-------------------|-------------------|-----------------|--|
| in DTCCR<br>Register | Mode           | Source      | Destination | DTCCT<br>Register | DTRLD<br>Register               | DTSAR<br>Register | DTDAR<br>Register | Clock<br>Cycles |  |
| 00X0b                |                | Fixed       | Fixed       | Written back      | Written back                    | Not written back  | Not written back  | 1               |  |
| 01X0b                | Normal<br>mode | Incremented | Fixed       | Written back      | Written back                    | Written back      | Not written back  | 2               |  |
| 10X0b                | mode           | Fixed       | Incremented | Written back      | Written back                    | Not written back  | Written back      | 2               |  |
| 11X0b                |                | Incremented | Incremented | Written back      | Written back                    | Written back      | Written back      | 3               |  |
| 0X11b                |                | Repeat area | Fixed       | Written back      | Written back                    | Written back      | Not written back  | 2               |  |
| 1X11b                | Repeat         |             | Incremented | Written back      | Written back                    | Written back      | Written back      | 3               |  |
| X001b                | mode           | Fixed       | Repeat area | Written back      | Written back                    | Not written back  | Written back      | 2               |  |
| X101b                |                | Incremented |             | Written back      | Written back                    | Written back      | Written back      | 3               |  |

X: 0 or 1

#### **Number of DTC Execution Cycles** 15.3.9

Table 15.10 shows the Operations Following DTC Activation and Required Number of Cycles for each operation.

Table 15.11 shows the Number of Clock Cycles Required for Data Transfers.

Table 15.10 Operations Following DTC Activation and Required Number of Cycles

| Vector Read | Control Data Read<br>Write (J) | Data Read | Data Write | Internal Operation |
|-------------|--------------------------------|-----------|------------|--------------------|
| 1           | 5 to 7                         | (Note 1)  | (Note 1)   | 2                  |
| 1           | 5 to 7                         | (Note 1)  | (Note 1)   | 2                  |

### Note:

1. For the number of clock cycles required for data read/write, see Table 15.11 Number of Clock Cycles Required for Data Transfers.

Data is transferred as described below, when the DTBLS register = N,

- (1) When N = 2n (even), two-byte transfers are performed n times.
- (2) When N = 2n + 1 (odd), two-byte transfers are performed n times followed by one time of one-byte transfer.

**Table 15.11 Number of Clock Cycles Required for Data Transfers** 

| Operation  | Unit of    | On-Chip RAM<br>(During DTC Transfers) |                | On-Chip<br>ROM | On-Chip<br>ROM | SFR<br>(Word Access) |                | SFR<br>(Puto     |
|------------|------------|---------------------------------------|----------------|----------------|----------------|----------------------|----------------|------------------|
|            | Transfers  | Even<br>Address                       | Odd<br>Address | (User Area)    | (Data Area)    | Even<br>Address      | Odd<br>Address | (Byte<br>Access) |
| Data read  | 1-byte SK1 |                                       | 1              |                | 2              | 2                    |                | 2                |
| Data read  | 2-byte SK2 | 1                                     | 2              | 2              | 4              | 2                    | 4              | 4                |
| Data write | 1-byte SL1 | ,                                     | 1              | _              | _              | ;                    | 2              | 2                |
|            | 2-byte SL2 | 1                                     | 2              | _              | _              | 2                    | 4              | 4                |

From Tables 15.10 and 15.11, the total number of required execution cycles can be obtained by the following formula:

Number of required execution cycles =  $1 + \Sigma$ [formula A] + 2

Σ: Sum of the cycles for the number of transfer times performed by one activation source ([the number of transfer times for which CHNE is set to 1] + 1)

- (1) For N = 2n (even) Formula  $A = J + n \cdot SK2 + n \cdot SL2$
- (2) For N = 2n+1 (odd) Formula  $A = J + n \cdot SK2 + 1 \cdot SK1 + n \cdot SL2 + 1 \cdot SL1$
- J: Number of cycles required to read or write back control data

#### 15.4 **Notes on DTC**

#### 15.4.1 **DTC** activation source

- Do not generate any DTC activation sources before entering wait mode or during wait mode.
- Do not generate any DTC activation sources before entering stop mode or during stop mode.

#### 15.4.2 DTCENi Registers (i = 0 to 6)

- Modify bits DTCENi0 to DTCENi7 only while an interrupt request corresponding to the bit is not generated.
- When the interrupt source flag in the status register for the peripheral function is 1, do not modify the corresponding activation source bit among bits DTCENi0 to DTCENi7.
- Do not access the DTCENi registers using DTC transfers.

#### 15.4.3 **Peripheral Modules**

- Do not set the status register bit for the peripheral function to 0 using a DTC transfer.
- When the DTC activation source is I2C bus/SSU receive data full, read the SSRDR register/the ICDRR register using a DTC transfer.
- When the DTC activation source is I<sup>2</sup>C bus/SSU transmit data empty, write to the SSTDR register/the ICDRT register using a DTC transfer.

## 16. General Overview of Timers

The MCU has two 8-bit timers with 8-bit prescalers, two 16-bit timers, and a timer with a 4-bit counter and an 8-bit counter. The two 8-bit timers with 8-bit prescalers are timer RA and timer RB. These timers contain a reload register to store the default value of the counter. The two 16-bit timers are timer RC, and timer RD, and have input capture and output compare functions. The 4-bit and 8-bit counters are timer RE, and has an output compare function. All the timers operate independently.

Table 16.1 lists Functional Comparison of Timers.

**Table 16.1 Functional Comparison of Timers** 

| Item              |                                         | Timer RA                                                                   | Timer RB                                                                                         | Timer RC                                                                                           | Timer RD                                                                                                                                                                                | Timer RE                                 |
|-------------------|-----------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
| Configura         | ition                                   | 8-bit timer with<br>8-bit prescaler<br>(with reload<br>register)           | 8-bit timer with 8-<br>bit prescaler<br>(with reload<br>register)                                | 16-bit timer (with input capture and output compare)                                               | 16-bit timer x 2 (with input capture and output compare)                                                                                                                                | 4-bit counter<br>8-bit counter           |
| Count             |                                         | Decrement                                                                  | Decrement                                                                                        | Increment                                                                                          | Increment/Decrement                                                                                                                                                                     | Increment                                |
| Count sources     |                                         | • f1<br>• f2<br>• f8<br>• f0CO<br>• fC32<br>• fC                           | • f1<br>• f2<br>• f8<br>• Timer RA<br>underflow                                                  | • f1<br>• f2<br>• f4<br>• f8<br>• f32<br>• fOCO40M<br>• fOCO-F<br>• TRCCLK                         | • f1<br>• f2<br>• f4<br>• f8<br>• f32<br>• fC2<br>• fOCO40M<br>• fOCO-F<br>• TRDCLK                                                                                                     | • f4<br>• f8<br>• f32<br>• fC4           |
| Function          | Count of the internal count source      | Timer mode                                                                 | Timer mode                                                                                       | Timer mode (output compare function)                                                               | Timer mode (output compare function)                                                                                                                                                    | _                                        |
|                   | Count of the external count source      | Event counter mode                                                         |                                                                                                  | Timer mode (output compare function)                                                               | Timer mode (output compare function)                                                                                                                                                    |                                          |
|                   | External pulse width/period measurement | Pulse width<br>measurement<br>mode, pulse<br>period<br>measurement<br>mode |                                                                                                  | Timer mode (input<br>capture function;<br>4 pins)                                                  | Timer mode (input<br>compare function; 2<br>channels × 4 pins)                                                                                                                          |                                          |
|                   | PWM output                              | Pulse output<br>mode <sup>(1)</sup> , Event<br>counter mode <sup>(1)</sup> | Programmable<br>waveform<br>generation mode                                                      | Timer mode (output<br>compare function;<br>4 pins) (1),<br>PWM mode (3 pins),<br>PWM2 mode (1 pin) | Timer mode (output compare function; 2 channels × 4 pins) (1), PWM mode (2 channels × 3 pins), PWM3 mode (2 channels × 2 pins)                                                          | Output<br>compare<br>mode <sup>(1)</sup> |
|                   | One-shot<br>waveform output             | _                                                                          | Programmable<br>one-shot<br>generation mode,<br>Programmable<br>wait one-shot<br>generation mode | PWM mode (3 pins)                                                                                  | PWM mode<br>(2 channels × 3 pins)                                                                                                                                                       |                                          |
|                   | Three-phase<br>waveforms<br>output      | _                                                                          |                                                                                                  | _                                                                                                  | Reset synchronous<br>PWM mode (2 channels<br>× 3 pins, Sawtooth<br>wave modulation),<br>Complementary PWM<br>mode<br>(2 channels × 3 pins,<br>triangular wave<br>modulation, dead time) |                                          |
|                   | Timer                                   | Timer mode<br>(only fC32<br>count)                                         | _                                                                                                | _                                                                                                  | _                                                                                                                                                                                       | Real-time clock mode                     |
| Input pin         |                                         | TRAIO                                                                      | ĪNTO                                                                                             | INTO, TRCCLK,<br>TRCTRG, TRCIOA,<br>TRCIOB, TRCIOC,<br>TRCIOD                                      | INTO, TRDCLK,<br>TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOC0, TRDIOC1                                                                                        | _                                        |
| Output pii        | n                                       | TRAO<br>TRAIO                                                              | TRBO                                                                                             | TRCIOA,<br>TRCIOB, TRCIOC,<br>TRCIOD                                                               | TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOD0, TRDIOD1                                                                                                         | TREO                                     |
| Related interrupt |                                         | Timer RA<br>interrupt                                                      | Timer RB<br>interrupt,<br>INTO interrupt                                                         | Compare match/<br>input capture A to D<br>interrupt,<br>Overflow interrupt,<br>INT0 interrupt      | Compare match/input capture A0 to D0 interrupt, Compare match/input capture A1 to D1 interrupt, Overflow interrupt, Underflow interrupt (2). INT0 interrupt                             | Timer RE interrupt                       |
| Timer sto         | p                                       | Provided                                                                   | Provided                                                                                         | Provided                                                                                           | Provided                                                                                                                                                                                | Provided                                 |

### Notes:

- 1. Rectangular waves are output in these modes. Since the waves are inverted at each overflow, the "H" and "L" level widths of the pulses are the same.
- 2. The underflow interrupt can be set to channel 1.

## 17. Timer RA

Timer RA is an 8-bit timer with an 8-bit prescaler.

### 17.1 Overview

The prescaler and timer each consist of a reload register and counter. The reload register and counter are allocated at the same address, and can be accessed when accessing registers TRAPRE and TRA (refer to **Tables 17.2 to 17.6 the Specification of Each Modes**).

The count source for timer RA is the operating clock that regulates the timing of timer operations such as counting and reloading.

Figure 17.1 shows a Timer RA Block Diagram. Table 17.1 lists Pin Configuration of Timer RA.

Timer RA contains the following five operating modes:

• Timer mode: The timer counts the internal count source.

• Pulse output mode: The timer counts the internal count source and outputs pulses which invert the

polarity by underflow of the timer.

• Event counter mode: The timer counts external pulses.

Pulse width measurement mode: The timer measures the pulse width of an external pulse.
Pulse period measurement mode: The timer measures the pulse period of an external pulse.



Figure 17.1 Timer RA Block Diagram

Table 17.1 Pin Configuration of Timer RA

| Pin Name | Assigned Pin        | I/O    | Function                                              |
|----------|---------------------|--------|-------------------------------------------------------|
| TRAIO    | P1_5, P1_7, or P3_2 | I/O    | Function differs according to the mode.               |
| TRAO     | P3_0, P3_7, or P5_6 | Output | Refer to descriptions of individual modes for details |

## 17.2 Registers

## 17.2.1 Timer RA Control Register (TRACR)

Address 0100h

| Bit         | b7 | b6 | b5    | b4    | b3 | b2    | b1    | b0     |
|-------------|----|----|-------|-------|----|-------|-------|--------|
| Symbol      | _  | _  | TUNDF | TEDGF | _  | TSTOP | TCSTF | TSTART |
| After Reset | 0  | 0  | 0     | 0     | 0  | 0     | 0     | 0      |

| Bit | Symbol | Bit Name                                                                  | Function                                                  | R/W |  |
|-----|--------|---------------------------------------------------------------------------|-----------------------------------------------------------|-----|--|
| b0  | TSTART | Timer RA count start bit (1)                                              | 0: Count stops                                            | R/W |  |
|     |        |                                                                           | 1: Count starts                                           |     |  |
| b1  | TCSTF  | Timer RA count status flag (1)                                            | 0: Count stops                                            | R   |  |
|     |        |                                                                           | 1: During count                                           |     |  |
| b2  | TSTOP  | Timer RA count forcible stop bit (2)                                      | When this bit is set to 1, the count is forcibly stopped. | R/W |  |
|     |        |                                                                           | When read, its content is 0.                              |     |  |
| b3  | _      | Nothing is assigned. If necessary, s                                      | et to 0. When read, the content is 0.                     | _   |  |
| b4  | TEDGF  | Active edge judgment flag (3, 4)                                          | 0: Active edge not received                               | R/W |  |
|     |        |                                                                           | 1: Active edge received (end of measurement period)       |     |  |
| b5  | TUNDF  | Timer RA underflow flag (3, 4)                                            | 0: No underflow                                           | R/W |  |
|     |        |                                                                           | 1: Underflow                                              |     |  |
| b6  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                                           |     |  |
| b7  |        |                                                                           |                                                           |     |  |

### Notes

- 1. Refer to 17.8 Notes on Timer RA for precautions regarding bits TSTART and TCSTF.
- 2. When the TSTOP bit is set to 1, bits TSTART and TCSTF and registers TPRAPRE and TRA are set to the values after a reset.
- 3. Bits TEDGF and TUNDF can be set to 0 by writing 0 to these bits by a program. However, their value remains unchanged when 1 is written.
- 4. Set to 0 in timer mode, pulse output mode, and event counter mode.

In pulse width measurement mode and pulse period measurement mode, use the MOV instruction to set the TRACR register. If it is necessary to avoid changing the values of bits TEDGF and TUNDF, write 1 to them.

## 17.2.2 Timer RA I/O Control Register (TRAIOC)

Address 0101h

| Bit         | b7     | b6     | b5    | b4    | b3     | b2    | b1    | b0      |
|-------------|--------|--------|-------|-------|--------|-------|-------|---------|
| Symbol      | TIOGT1 | TIOGT0 | TIPF1 | TIPF0 | TIOSEL | TOENA | TOPCR | TEDGSEL |
| After Reset | 0      | 0      | 0     | 0     | 0      | 0     | 0     | 0       |

| Bit | Symbol  | Bit Name                         | Function                                         | R/W |
|-----|---------|----------------------------------|--------------------------------------------------|-----|
| b0  | TEDGSEL | TRAIO polarity switch bit        | Function varies according to the operating mode. | R/W |
| b1  | TOPCR   | TRAIO output control bit         |                                                  | R/W |
| b2  | TOENA   | TRAO output enable bit           |                                                  | R/W |
| b3  | TIOSEL  | Hardware LIN function select bit |                                                  | R/W |
| b4  | TIPF0   | TRAIO input filter select bit    |                                                  | R/W |
| b5  | TIPF1   |                                  |                                                  | R/W |
| b6  | TIOGT0  | TRAIO event input control bit    |                                                  | R/W |
| b7  | TIOGT1  |                                  |                                                  | R/W |

### **Timer RA Mode Register (TRAMR)** 17.2.3

Address 0102h Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol TCKCUT TCK2 TCK1 TCK0 TMOD2 TMOD1 TMOD0 After Reset 0 0 0 0 0 0 0

| Bit            | Symbol                  | Bit Name                                  | Function                                                                                                                                                                                                        | R/W               |
|----------------|-------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| b0<br>b1<br>b2 | TMOD0<br>TMOD1<br>TMOD2 | Timer RA operating mode select bit        | b2 b1 b0 0 0 0: Timer mode 0 0 1: Pulse output mode 0 1 0: Event counter mode 0 1 1: Pulse width measurement mode 1 0 0: Pulse period measurement mode 1 0 1: Do not set. 1 1 0: Do not set. 1 1 1: Do not set. | R/W<br>R/W        |
| b3             | _                       | Nothing is assigned. If necessary, set to | 0. When read, the content is 0.                                                                                                                                                                                 | T —               |
| b4<br>b5<br>b6 | TCK0<br>TCK1<br>TCK2    | Timer RA count source select bit          | b6 b5 b4<br>0 0 0: f1<br>0 0 1: f8<br>0 1 0: fOCO<br>0 1 1: f2<br>1 0 0: fC32<br>1 0 1: Do not set.<br>1 1 0: fC<br>1 1 1: Do not set.                                                                          | R/W<br>R/W<br>R/W |
| b7             | TCKCUT                  | Timer RA count source cutoff bit          | Provides count source     Cuts off count source                                                                                                                                                                 | R/W               |

When both the TSTART and TCSTF bits in the TRACR register are set to 0 (count stops), rewrite this register.

#### 17.2.4 **Timer RA Prescaler Register (TRAPRE)**

Address 0103h



| Bit      | Mode                          | Function                                                                          | Setting Range | R/W |
|----------|-------------------------------|-----------------------------------------------------------------------------------|---------------|-----|
| b7 to b0 | Timer mode                    | Counts an internal count source                                                   | 00h to FFh    | R/W |
|          | Pulse output mode             |                                                                                   | 00h to FFh    | R/W |
|          | Event counter mode            | Counts an external count source                                                   | 00h to FFh    | R/W |
|          |                               | external (counts internal count source)                                           | 00h to FFh    | R/W |
|          | Pulse period measurement mode | Measure pulse period of input pulses from external (counts internal count source) | 00h to FFh    | R/W |

Note:

1. When the TSTOP bit in the TRACR register is set to 1, the TRAPRE register is set to FFh.

### **Timer RA Register (TRA)** 17.2.5

| Address (   | )104h |    |    |    |    |    |    |    |          |
|-------------|-------|----|----|----|----|----|----|----|----------|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2 | b1 | b0 |          |
| Symbol      | _     | _  | _  | _  | _  | _  | _  | _  |          |
| After Reset | 1     | 1  | 1  | 1  | 1  | 1  | 1  | 1  | (Note 1) |

| Bit      | Mode      | Function                               | Setting Range | R/W |
|----------|-----------|----------------------------------------|---------------|-----|
| b7 to b0 | All modes | Counts on underflow of TRAPRE register | 00h to FFh    | R/W |

### Note:

1. When the TSTOP bit in the TRACR register is set to 1, the TRAPRE register is set to FFh.

#### 17.2.6 **Timer RA Pin Select Register (TRASR)**

Address 0180h Bit b0 b7 b6 b5 b4 b3 b2 b1 Symbol TRAOSEL1 TRAOSEL0 TRAIOSEL1 TRAIOSEL0 After Reset 0 0 0 0

| Bit      | Symbol                 | Bit Name                                 | Function                                                                                  | R/W        |
|----------|------------------------|------------------------------------------|-------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | TRAIOSEL0<br>TRAIOSEL1 | TRAIO pin select bit                     | 0 0: TRAIO pin not used<br>0 1: P1_7 assigned<br>1 0: P1_5 assigned<br>1 1: P3_2 assigned | R/W<br>R/W |
| b2       | _                      | Reserved bit                             | Set to 0.                                                                                 | R/W        |
| b3<br>b4 | TRAOSEL0<br>TRAOSEL1   | TRAO pin select bit                      | 0 0: P3_7 assigned<br>0 1: P3_0 assigned<br>1 0: P5_6 assigned<br>1 1: Do not set.        | R/W<br>R/W |
| b5       | _                      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.                                                         | _          |
| b6       | _                      |                                          |                                                                                           |            |
| b7       | _                      |                                          |                                                                                           |            |

The TRASR register selects which pin is assigned to the timer RA I/O. To use the I/O pin for timer RA, set this register.

Set the TRASR register before setting the timer RA associated registers. Also, do not change the setting value in this register during timer RA operation.

#### 17.3 **Timer Mode**

In this mode, the timer counts an internally generated count source (refer to Table 17.2 Timer Mode Specifications).

**Table 17.2 Timer Mode Specifications** 

| Item                  | Specification                                                                   |
|-----------------------|---------------------------------------------------------------------------------|
| Count sources         | f1, f2, f8, fOCO, fC32                                                          |
| Count operations      | Decrement                                                                       |
|                       | When the timer underflows, the contents of the reload register are reloaded     |
|                       | and the count is continued.                                                     |
| Divide ratio          | 1/(n+1)(m+1)                                                                    |
|                       | n: Value set in TRAPRE register, m: Value set in TRA register                   |
| Count start condition | 1 (count starts) is written to the TSTART bit in the TRACR register.            |
| Count stop conditions | (count stops) is written to the TSTART bit in the TRACR register.               |
|                       | •1 (count forcibly stops) is written to the TSTOP bit in the TRACR register.    |
| Interrupt request     | When timer RA underflows [timer RA interrupt].                                  |
| generation timing     |                                                                                 |
| TRAIO pin function    | Programmable I/O port                                                           |
| TRAO pin function     | Programmable I/O port                                                           |
| Read from timer       | The count value can be read by reading registers TRA and TRAPRE.                |
| Write to timer        | When registers TRAPRE and TRA are written while the count is stopped,           |
|                       | values are written to both the reload register and counter.                     |
|                       | When registers TRAPRE and TRA are written during the count, values are          |
|                       | written to the reload register and counter (refer to 17.3.2 Timer Write Control |
|                       | during Count Operation).                                                        |

### Timer RA I/O Control Register (TRAIOC) in Timer Mode 17.3.1

Address 0101h

| Bit         | b7     | b6     | b5    | b4    | b3     | b2    | b1    | b0      |
|-------------|--------|--------|-------|-------|--------|-------|-------|---------|
| Symbol      | TIOGT1 | TIOGT0 | TIPF1 | TIPF0 | TIOSEL | TOENA | TOPCR | TEDGSEL |
| After Reset | 0      | 0      | 0     | 0     | 0      | 0     | 0     | 0       |

| Bit | Symbol  | Bit Name                         | Function                                                            | R/W |
|-----|---------|----------------------------------|---------------------------------------------------------------------|-----|
| b0  | TEDGSEL | TRAIO polarity switch bit        | Set to 0 in timer mode.                                             | R/W |
| b1  | TOPCR   | TRAIO output control bit         |                                                                     | R/W |
| b2  | TOENA   | TRAO output enable bit           |                                                                     | R/W |
| b3  | TIOSEL  | Hardware LIN function select bit | Set to 0. However, set to 1 when the hardware LIN function is used. | R/W |
| b4  | TIPF0   | TRAIO input filter select bit    | Set to 0 in timer mode.                                             | R/W |
| b5  | TIPF1   |                                  |                                                                     | R/W |
| b6  | TIOGT0  | TRAIO event input control bit    |                                                                     | R/W |
| b7  | TIOGT1  |                                  |                                                                     | R/W |

#### 17.3.2 **Timer Write Control during Count Operation**

Timer RA has a prescaler and a timer (which counts the prescaler underflows). The prescaler and timer each consist of a reload register and a counter. When writing to the prescaler or timer, values are written to both the reload register and counter.

However, values are transferred from the reload register to the counter of the prescaler in synchronization with the count source. In addition, values are transferred from the reload register to the counter of the timer in synchronization with prescaler underflows. Therefore, if the prescaler or timer is written to when count operation is in progress, the counter value is not updated immediately after the WRITE instruction is executed. Figure 17.2 shows an Operating Example of Timer RA when Counter Value is Rewritten during Count Operation.



Figure 17.2 Operating Example of Timer RA when Counter Value is Rewritten during Count Operation

### **Pulse Output Mode** 17.4

In pulse output mode, the internally generated count source is counted, and a pulse with inverted polarity is output from the TRAIO pin each time the timer underflows (refer to Table 17.3 Pulse Output Mode Specifications).

**Table 17.3 Pulse Output Mode Specifications** 

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                       | f1, f2, f8, fOCO, fC32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Count operations                    | Decrement     When the timer underflows, the contents in the reload register is reloaded and the count is continued.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Divide ratio                        | 1/(n+1)(m+1) n: Value set in TRAPRE register, m: Value set in TRA register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Count start condition               | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Count stop conditions               | <ul> <li>0 (count stops) is written to the TSTART bit in the TRACR register.</li> <li>1 (count forcibly stops) is written to the TSTOP bit in the TRACR register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Interrupt request generation timing | When timer RA underflows [timer RA interrupt].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TRAIO pin function                  | Pulse output, programmable output port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TRAO pin function                   | Programmable I/O port or inverted output of TRAIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Read from timer                     | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Write to timer                      | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register and counter (refer to 17.3.2 Timer Write Control during Count Operation).</li> </ul>                                                                                                                                                                                                                                                                                                                                                  |
| Selectable functions                | <ul> <li>TRAIO signal polarity switch function The level when the pulse output starts is selected by the TEDGSEL bit in the TRAIOC register. (1)</li> <li>TRAO output function Pulses inverted from the TRAIO output polarity can be output from the TRAO pin (selectable by the TOENA bit in the TRAIOC register).</li> <li>Pulse output stop function Output from the TRAIO pin is stopped by the TOPCR bit in the TRAIOC register.</li> <li>TRAIO pin select function P1_5, P1_7, or P3_2 is selected by bits TRAIOSEL0 to TRAIOSEL1 in the TRASR register.</li> <li>TRAO pin select function P3_0, P3_7, or P5_6 is selected by bits TRAOSEL0 to TRAOSEL1 in the TRASR register.</li> </ul> |

### Note:

1. The level of the output pulse becomes the level when the pulse output starts when the TRAMR register is written to.

## 17.4.1 Timer RA I/O Control Register (TRAIOC) in Pulse Output Mode

| Address     | 0101n  |        |       |       |        |       |       |         |
|-------------|--------|--------|-------|-------|--------|-------|-------|---------|
| Bit         | b7     | b6     | b5    | b4    | b3     | b2    | b1    | b0      |
| Symbol      | TIOGT1 | TIOGT0 | TIPF1 | TIPF0 | TIOSEL | TOENA | TOPCR | TEDGSEL |
| After Reset | 0      | 0      | 0     | 0     | 0      | 0     | 0     | 0       |

| Bit | Symbol  | Bit Name                         | Function                                                      | R/W |
|-----|---------|----------------------------------|---------------------------------------------------------------|-----|
| b0  | TEDGSEL | TRAIO polarity switch bit        | TRAIO output starts at "H"     TRAIO output starts at "L"     | R/W |
| b1  | TOPCR   | TRAIO output control bit         | 0: TRAIO output<br>1: Port P1_7 or P1_5                       | R/W |
| b2  | TOENA   | TRAO output enable bit           | 0: Port P3_7 1: TRAO output (inverted TRAIO output from P3_7) | R/W |
| b3  | TIOSEL  | Hardware LIN function select bit | Set to 0.                                                     | R/W |
| b4  | TIPF0   | TRAIO input filter select bit    | Set to 0 in pulse output mode.                                | R/W |
| b5  | TIPF1   |                                  |                                                               | R/W |
| b6  | TIOGT0  | TRAIO event input control bit    | 7                                                             | R/W |
| b7  | TIOGT1  |                                  |                                                               | R/W |

### 17.5 Event Counter Mode

In event counter mode, external signal inputs to the TRAIO pin are counted (refer to **Table 17.4 Event Counter Mode Specifications**).

Table 17.4 Event Counter Mode Specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                        | External signal which is input to TRAIO pin (active edge selectable by a program)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Count operations                    | <ul> <li>Decrement</li> <li>When the timer underflows, the contents of the reload register are reloaded and the count is continued.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Divide ratio                        | 1/(n+1)(m+1) n: setting value of TRAPRE register, m: setting value of TRA register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Count start condition               | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Count stop conditions               | <ul> <li>0 (count stops) is written to the TSTART bit in the TRACR register.</li> <li>1 (count forcibly stops) is written to the TSTOP bit in the TRACR register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Interrupt request generation timing | When timer RA underflows [timer RA interrupt].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TRAIO pin function                  | Count source input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| TRAO pin function                   | Programmable I/O port or pulse output (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Read from timer                     | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Write to timer                      | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register and counter (refer to 17.3.2 Timer Write Control during Count Operation).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Selectable functions                | <ul> <li>INT1 input polarity switch function The active edge of the count source is selected by the TEDGSEL bit in the TRAIOC register.</li> <li>Count source input pin select function P1_5, P1_7, or P3_2 is selected by bits TRAIOSEL0 to TRAIOSEL1 in the TRASR register.</li> <li>Pulse output function Pulses of inverted polarity can be output from the TRAO pin each time the timer underflows (selectable by the TOENA bit in the TRAIOC register). (1)</li> <li>TRAO pin select function P3_0, P3_7, or P5_6 is selected by bits TRAOSEL0 to TRAOSEL1 in the TRASR register.</li> <li>Digital filter function Whether enabling or disabling the digital filter and the sampling frequency is selected by bits TIPF0 and TIPF1 in the TRAIOC register.</li> <li>Event input control function The enabled period for the event input to the TRAIO pin is selected by bits TIOGT0 and TIOGT1 in the TRAIOC register.</li> </ul> |

### Note:

1. The level of the output pulse becomes the level when the pulse output starts when the TRAMR register is written to.

## 17.5.1 Timer RA I/O Control Register (TRAIOC) in Event Counter Mode



| Bit | Symbol  | Bit Name                          | Function                                                                                                                                                                | R/W |
|-----|---------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TEDGSEL | TRAIO polarity switch bit         | O: Starts counting at rising edge of the TRAIO input and TRAO starts output at "L"  1: Starts counting at falling edge of the TRAIO input and TRAO starts output at "H" | R/W |
| b1  | TOPCR   | TRAIO output control bit          | Set to 0 in event counter mode.                                                                                                                                         | R/W |
| b2  | TOENA   | TRAO output enable bit            | 0: Port P3_0<br>1: TRAO output                                                                                                                                          | R/W |
| b3  | TIOSEL  | Hardware LIN function select bit  | Set to 0.                                                                                                                                                               | R/W |
| b4  | TIPF0   | TRAIO input filter select bit (1) | b5 b4                                                                                                                                                                   | R/W |
| b5  | TIPF1   |                                   | <ul><li>0 0: No filter</li><li>0 1: Filter with f1 sampling</li><li>1 0: Filter with f8 sampling</li><li>1 1: Filter with f32 sampling</li></ul>                        | R/W |
| b6  | TIOGT0  | TRAIO event input control bit     | b7 b6<br>0 0: Event input always enabled                                                                                                                                | R/W |
| b7  | TIOGT1  |                                   | O 1: Event enabled for "H" period of INT2     1 0: Event enabled for "H" period of timer RC compare match signal     1 1: Do not set.                                   | R/W |

### Note:

<sup>1.</sup> When the same value from the TRAIO pin is sampled three times continuously, the input is determined.

### 17.6 Pulse Width Measurement Mode

In pulse width measurement mode, the pulse width of an external signal input to the TRAIO pin is measured (refer to **Table 17.5 Pulse Width Measurement Mode Specifications**).

Figure 17.3 shows an Operating Example of Pulse Width Measurement Mode.

Table 17.5 Pulse Width Measurement Mode Specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                       | f1, f2, f8, fOCO, fC32                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Count operations                    | <ul> <li>Decrement</li> <li>Continuously counts the selected signal only when measurement pulse is "H" level, or conversely only "L" level.</li> <li>When the timer underflows, the contents of the reload register are reloaded and the count is continued.</li> </ul>                                                                                                                                                                                       |
| Count start condition               | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                                                                                                                                                                                                          |
| Count stop conditions               | <ul> <li>0 (count stops) is written to the TSTART bit in the TRACR register.</li> <li>1 (count forcibly stops) is written to the TSTOP bit in the TRACR register.</li> </ul>                                                                                                                                                                                                                                                                                  |
| Interrupt request generation timing | <ul> <li>When timer RA underflows [timer RA interrupt].</li> <li>Rising or falling of the TRAIO input (end of measurement period) [timer RA interrupt]</li> </ul>                                                                                                                                                                                                                                                                                             |
| TRAIO pin function                  | Measured pulse input                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TRAO pin function                   | Programmable I/O port                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Read from timer                     | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                                                                                                                                                                                              |
| Write to timer                      | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register and counter (refer to 17.3.2 Timer Write Control during Count Operation).</li> </ul>                                                                                                                |
| Selectable functions                | <ul> <li>• Measurement level setting The "H" level or "L" level period is selected by the TEDGSEL bit in the TRAIOC register.</li> <li>• Measured pulse input pin select function P1_5, P1_7, or P3_2 is selected by bits TRAIOSEL0 to TRAIOSEL1 in the TRASR register.</li> <li>• Digital filter function Whether enabling or disabling the digital filter and the sampling frequency is selected by bits TIPF0 and TIPF1 in the TRAIOC register.</li> </ul> |

### Timer RA I/O Control Register (TRAIOC) in Pulse Width Measurement 17.6.1

Address 0101h Bit b6 b5 b4 b3 b2 b1 b0 TIOGT0 TEDGSEL Symbol TIOGT1 TIPF1 TIPF0 TIOSEL TOENA TOPCR After Reset 0 0 0 0 0 0

| Bit | Symbol  | Bit Name                          | Function                                      | R/W |
|-----|---------|-----------------------------------|-----------------------------------------------|-----|
| b0  | TEDGSEL | TRAIO polarity switch bit         | 0: TRAIO input starts at "L"                  | R/W |
|     |         |                                   | 1: TRAIO input starts at "H"                  |     |
| b1  | TOPCR   | TRAIO output control bit          | Set to 0 in pulse width measurement mode.     | R/W |
| b2  | TOENA   | TRAO output enable bit            |                                               | R/W |
| b3  | TIOSEL  | Hardware LIN function select bit  | Set to 0. However, set to 1 when the hardware | R/W |
|     |         |                                   | LIN function is used.                         |     |
| b4  | TIPF0   | TRAIO input filter select bit (1) | b5 b4<br>0 0: No filter                       | R/W |
| b5  | TIPF1   |                                   | 0 1: Filter with f1 sampling                  | R/W |
|     |         |                                   | 1 0: Filter with f8 sampling                  |     |
|     |         |                                   | 1 1: Filter with f32 sampling                 |     |
| b6  | TIOGT0  | TRAIO event input control bit     | Set to 0 in pulse width measurement mode.     | R/W |
| b7  | TIOGT1  | ·                                 | ·                                             | R/W |

### Note:

<sup>1.</sup> When the same value from the TRAIO pin is sampled three times continuously, the input is determined.

### 17.6.2 Operating Example



Figure 17.3 Operating Example of Pulse Width Measurement Mode

#### 17.7 **Pulse Period Measurement Mode**

In pulse period measurement mode, the pulse period of an external signal input to the TRAIO pin is measured (refer to Table 17.6 Pulse Period Measurement Mode Specifications).

Figure 17.4 shows an Operating Example of Pulse Period Measurement Mode.

**Pulse Period Measurement Mode Specifications Table 17.6** 

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                       | f1, f2, f8, fOCO, fC32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Count operations                    | <ul> <li>Decrement</li> <li>After the active edge of the measured pulse is input, the contents of the readout buffer are retained at the first underflow of timer RA prescaler. Then timer RA reloads the contents in the reload register at the second underflow of timer RA prescaler and continues counting.</li> </ul>                                                                                                                                                                            |
| Count start condition               | 1 (count starts) is written to the TSTART bit in the TRACR register.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Count stop conditions               | <ul> <li>0 (count stops) is written to TSTART bit in the TRACR register.</li> <li>1 (count forcibly stops) is written to the TSTOP bit in the TRACR register.</li> </ul>                                                                                                                                                                                                                                                                                                                              |
| Interrupt request generation timing | <ul> <li>When timer RA underflows or reloads [timer RA interrupt].</li> <li>Rising or falling of the TRAIO input (end of measurement period) [timer RA interrupt]</li> </ul>                                                                                                                                                                                                                                                                                                                          |
| TRAIO pin function                  | Measured pulse input (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| TRAO pin function                   | Programmable I/O port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Read from timer                     | The count value can be read by reading registers TRA and TRAPRE.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Write to timer                      | <ul> <li>When registers TRAPRE and TRA are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRAPRE and TRA are written during the count, values are written to the reload register and counter (refer to 17.3.2 Timer Write Control during Count Operation).</li> </ul>                                                                                                                                                        |
| Selectable functions                | <ul> <li>Measurement period selection         The measurement period of the input pulse is selected by the TEDGSEL in the TRAIOC register.     </li> <li>Measured pulse input pin select function         P1_5, P1_7, or P3_2 is selected by bits TRAIOSEL0 to TRAIOSEL1 in the TRASR register.     </li> <li>Digital filter function         Whether enabling or disabling the digital filter and the sampling frequency is selected by bits TIPF0 and TIPF1 in the TRAIOC register.     </li> </ul> |

### Note:

1. Input a pulse with a period longer than twice the timer RA prescaler period. Input a pulse with a longer "H" and "L" width than the timer RA prescaler period. If a pulse with a shorter period is input to the TRAIO pin, the input may be ignored.

# 17.7.1 Timer RA I/O Control Register (TRAIOC) in Pulse Period Measurement Mode

Address 0101h Bit b7 b6 b5 b4 b3 b2 b1 b0 TIOGT1 TIOGT0 Symbol TIPF1 TIPF0 TIOSEL TOENA TOPCR TEDGSEL After Reset 0 0 0 0 0 0

| Bit | Symbol  | Bit Name                          | Function                                                                                                                                            | R/W |
|-----|---------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TEDGSEL | TRAIO polarity switch bit         | O: Measures measurement pulse from one rising edge to next rising edge     1: Measures measurement pulse from one falling edge to next falling edge | R/W |
| b1  | TOPCR   | TRAIO output control bit          | Set to 0 in pulse period measurement mode.                                                                                                          | R/W |
| b2  | TOENA   | TRAO output enable bit            |                                                                                                                                                     | R/W |
| b3  | TIOSEL  | Hardware LIN function select bit  | Set to 0.                                                                                                                                           | R/W |
| b4  | TIPF0   | TRAIO input filter select bit (1) | b5 b4<br>0 0: No filter                                                                                                                             | R/W |
| b5  | TIPF1   |                                   | 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling                                                             | R/W |
| b6  | TIOGT0  | TRAIO event input control bit     | Set to 0 in pulse period measurement mode.                                                                                                          | R/W |
| b7  | TIOGT1  |                                   |                                                                                                                                                     | R/W |

### Note:

<sup>1.</sup> When the same value from the TRAIO pin is sampled three times continuously, the input is determined.

#### 17.7.2 **Operating Example**



Conditions: The period from one rising edge to the next rising edge of the measured pulse is measured (TEDGSEL = 0) with the default value of the TRA register as 0Fh.

### Notes:

- 1. The contents of the read-out buffer can be read by reading the TRA register in pulse period measurement mode.
- 2. After an active edge of the measured pulse is input, the TEDGF bit in the TRACR register is set to 1 (active edge received) when the timer RA prescaler underflows for the second time.
- 3. The TRA register should be read before the next active edge is input after the TEDGF bit is set to 1 (active edge received). The contents in the read-out buffer are retained until the TRA register is read. If the TRA register is not read before the next active edge is input, the measured result of the previous period is retained.
- 4. To set to 0 by a program, use a MOV instruction to write 0 to the TEDGF bit in the TRACR register. At the same time, write 1 to the TUNDF bit in the TRACR register.
- 5. To set to 0 by a program, use a MOV instruction to write 0 to the TUNDF bit. At the same time, write 1 to the TEDGF bit.
- 6. Bits TUNDF and TEDGF are both set to 1 if timer RA underflows and reloads on an active edge simultaneously.

Figure 17.4 **Operating Example of Pulse Period Measurement Mode** 

### 17.8 Notes on Timer RA

- Timer RA stops counting after a reset. Set the values in the timer RA and timer RA prescalers before the count starts.
- Even if the prescaler and timer RA are read out in 16-bit units, these registers are read 1 byte at a time by the MCU. Consequently, the timer value may be updated during the period when these two registers are being read.
- In pulse period measurement mode, bits TEDGF and TUNDF in the TRACR register can be set to 0 by writing 0 to these bits by a program. However, these bits remain unchanged if 1 is written. When using the READ-MODIFY-WRITE instruction for the TRACR register, the TEDGF or TUNDF bit may be set to 0 although these bits are set to 1 while the instruction is being executed. In this case, write 1 to the TEDGF or TUNDF bit which is not supposed to be set to 0 with the MOV instruction.
- When changing to pulse period measurement mode from another mode, the contents of bits TEDGF and TUNDF are undefined. Write 0 to bits TEDGF and TUNDF before the count starts.
- The TEDGF bit may be set to 1 by the first timer RA prescaler underflow generated after the count starts.
- When using the pulse period measurement mode, leave two or more periods of the timer RA prescaler immediately after the count starts, then set the TEDGF bit to 0.
- The TCSTF bit retains 0 (count stops) for 0 to 1 cycle of the count source after setting the TSTART bit to 1 (count starts) while the count is stopped.

During this time, do not access registers associated with timer RA <sup>(1)</sup> other than the TCSTF bit. Timer RA starts counting at the first valid edge of the count source after The TCSTF bit is set to 1 (during count).

The TCSTF bit remains 1 for 0 to 1 cycle of the count source after setting the TSTART bit to 0 (count stops) while the count is in progress. Timer RA counting is stopped when the TCSTF bit is set to 0.

During this time, do not access registers associated with timer RA (1) other than the TCSTF bit.

#### Note:

- 1. Registers associated with timer RA: TRACR, TRAIOC, TRAMR, TRAPRE, and TRA.
- When the TRAPRE register is continuously written during count operation (TCSTF bit is set to 1), allow three or more cycles of the count source clock for each write interval.
- When the TRA register is continuously written during count operation (TCSTF bit is set to 1), allow three or more cycles of the prescaler underflow for each write interval.

### 18. Timer RB

Timer RB is an 8-bit timer with an 8-bit prescaler.

### 18.1 Overview

The prescaler and timer each consist of a reload register and counter (refer to **Tables 18.2 to 18.5 the Specifications of Each Mode**). Timer RB has timer RB primary and timer RB secondary as reload registers.

The count source for timer RB is the operating clock that regulates the timing of timer operations such as counting and reloading.

Figure 18.1 shows a Timer RB Block Diagram. Table 18.1 lists Pin Configuration of Timer RB.

Timer RB has four operation modes listed as follows:

• Timer mode: The timer counts an internal count source (peripheral

function clock or timer RA underflows).

• Programmable waveform generation mode: The timer outputs pulses of a given width successively.

• Programmable one-shot generation mode: The timer outputs a one-shot pulse.

• Programmable wait one-shot generation mode: The timer outputs a delayed one-shot pulse.



Figure 18.1 Timer RB Block Diagram

Table 18.1 Pin Configuration of Timer RB

| Pin Name | Assigned Pin | I/O    | Function                                                                                                                                |
|----------|--------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|
| TRBO     | P1_3 or P3_1 | Output | Pulse output (Programmable waveform generation mode, Programmable one-shot generation mode, Programmable wait one-shot generation mode) |

#### 18.2 Registers

#### 18.2.1 **Timer RB Control Register (TRBCR)**

Address 0108h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2    | b1    | b0     |
|-------------|----|----|----|----|----|-------|-------|--------|
| Symbol      | _  | _  | _  | _  | _  | TSTOP | TCSTF | TSTART |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0     | 0     | 0      |

| Bit | Symbol | Bit Name                                | Function                                         | R/W |
|-----|--------|-----------------------------------------|--------------------------------------------------|-----|
| b0  | TSTART | Timer RB count start bit (1)            | 0: Count stops                                   | R/W |
|     |        |                                         | 1: Count starts                                  |     |
| b1  | TCSTF  | Timer RB count status flag (1)          | 0: Count stops                                   | R   |
|     |        |                                         | 1: During count (3)                              |     |
| b2  | TSTOP  | Timer RB count forcible stop bit (1, 2) | When this bit is set to 1, the count is forcibly | R/W |
|     |        |                                         | stopped. When read, the content is 0.            |     |
| b3  | _      | Nothing is assigned. If necessary, set  | to 0. When read, the content is 0.               | _   |
| b4  | _      |                                         |                                                  |     |
| b5  | _      |                                         |                                                  |     |
| b6  | _      |                                         |                                                  |     |
| b7  | _      |                                         |                                                  |     |

### Notes:

- 1. Refer to 18.7 Notes on Timer RB for precautions regarding bits TSTART, TCSTF and TSTOP.
- 2. When the TSTOP bit is set to 1, registers TRBPRE, TRBSC, TRBPR, and bits TSTART and TCSTF, and the TOSSTF bit in the TRBOCR register are set to values after a reset.
- 3. Indicates that count operation is in progress in timer mode or programmable waveform mode. In programmable one-shot generation mode or programmable wait one-shot generation mode, indicates that a one-shot pulse trigger has been acknowledged.

#### 18.2.2 Timer RB One-Shot Control Register (TRBOCR)

Address 0109h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2     | b1    | b0    |
|-------------|----|----|----|----|----|--------|-------|-------|
| Symbol      | _  | _  | _  | _  | _  | TOSSTF | TOSSP | TOSST |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0      | 0     | 0     |

| Bit | Symbol | Bit Name                              | Function                                                                                                                                 | R/W |
|-----|--------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TOSST  | Timer RB one-shot start bit           | When this bit is set to 1, one-shot trigger generated. When read, its content is 0.                                                      | R/W |
| b1  | TOSSP  | Timer RB one-shot stop bit            | When this bit is set to 1, counting of one-shot pulses (including programmable wait one-shot pulses) stops. When read, the content is 0. | R/W |
| b2  | TOSSTF | Timer RB one-shot status flag (1)     | One-shot stopped     Cone-shot operating (Including wait period)                                                                         | R   |
| b3  | _      | Nothing is assigned. If necessary, se | et to 0. When read, the content is 0.                                                                                                    | _   |
| b4  | _      |                                       |                                                                                                                                          |     |
| b5  | _      |                                       |                                                                                                                                          |     |
| b6  | _      |                                       |                                                                                                                                          |     |
| b7  | _      |                                       |                                                                                                                                          |     |

1. When 1 is set to the TSTOP bit in the TRBCR register, the TOSSTF bit is set to 0.

This register is enabled when bits TMOD1 to TMOD0 in the TRBMR register is set to 10b (programmable oneshot generation mode) or 11b (programmable wait one-shot generation mode).

#### Timer RB I/O Control Register (TRBIOC) 18.2.3



| Bit | Symbol | Bit Name                                 | Function                                         | R/W |
|-----|--------|------------------------------------------|--------------------------------------------------|-----|
| b0  | TOPL   | Timer RB output level select bit         | Function varies according to the operating mode. | R/W |
| b1  | TOCNT  | Timer RB output switch bit               |                                                  | R/W |
| b2  | INOSTG | One-shot trigger control bit             |                                                  | R/W |
| b3  | INOSEG | One-shot trigger polarity select bit     |                                                  | R/W |
| b4  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.                | _   |
| b5  | _      |                                          |                                                  |     |
| b6  | _      |                                          |                                                  |     |
| b7  | _      |                                          |                                                  |     |

#### 18.2.4 Timer RB Mode Register (TRBMR)

Address 010Bh

| Bit         | b7     | b6 | b5   | b4   | b3   | b2 | b1    | b0    |
|-------------|--------|----|------|------|------|----|-------|-------|
| Symbol      | TCKCUT | _  | TCK1 | TCK0 | TWRC | _  | TMOD1 | TMOD0 |
| After Reset | 0      | 0  | 0    | 0    | 0    | 0  | 0     | 0     |

| Bit      | Symbol         | Bit Name                                          | Function                                                                                                                                                        | R/W        |
|----------|----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | TMOD0<br>TMOD1 | Timer RB operating mode select bit <sup>(1)</sup> | 0 0: Timer mode     1: Programmable waveform generation mode     1 0: Programmable one-shot generation mode     1 1: Programmable wait one-shot generation mode | R/W<br>R/W |
| b2       | _              | Nothing is assigned. If necessary, set t          | o 0. When read, the content is 0.                                                                                                                               | _          |
| b3       | TWRC           | Timer RB write control bit (2)                    | Write to reload register and counter     Write to reload register only                                                                                          | R/W        |
| b4       | TCK0           | Timer RB count source select bit (1)              | b5 b4<br>0 0: f1                                                                                                                                                | R/W        |
| b5       | TCK1           |                                                   | 0 1: f8<br>1 0: Timer RA underflow<br>1 1: f2                                                                                                                   | R/W        |
| b6       | _              | Nothing is assigned. If necessary, set t          | o 0. When read, the content is 0.                                                                                                                               | _          |
| b7       | TCKCUT         | Timer RB count source cutoff bit (1)              | 0: Provides count source 1: Cuts off count source                                                                                                               | R/W        |

### Notes:

- 1. Change bits TMOD1 and TMOD0; TCK1 and TCK0; and TCKCUT when both the TSTART and TCSTF bits in the TRBCR register set to 0 (count stops).
- 2. The TWRC bit can be set to either 0 or 1 in timer mode. In programmable waveform generation mode, programmable one-shot generation mode, or programmable wait one-shot generation mode, the TWRC bit must be set to 1 (write to reload register only).

### 18.2.5 Timer RB Prescaler Register (TRBPRE)

| Address     | 010Ch |    |    |    |    |    |    |    |   |
|-------------|-------|----|----|----|----|----|----|----|---|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
| Symbol      | _     | _  | _  | _  | _  | _  | _  | _  | 1 |
| After Reset | 1     | 1  | 1  | 1  | 1  | 1  | 1  | 1  | _ |

| Bit      | Mode                                       | Function                           | Setting Range | R/W |
|----------|--------------------------------------------|------------------------------------|---------------|-----|
| b7 to b0 | Timer mode                                 | Counts an internal count source or | 00h to FFh    | R/W |
|          | Programmable waveform generation mode      | timer RA underflows                | 00h to FFh    | R/W |
|          | Programmable one-shot generation mode      |                                    | 00h to FFh    | R/W |
|          | Programmable wait one-shot generation mode |                                    | 00h to FFh    | R/W |

When the TSTOP bit in the TRBCR register is set to 1, the TRBPRE register is set to FFh.

### 18.2.6 Timer RB Secondary Register (TRBSC)

Address 010Dh

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|-------------|----|----|----|----|----|----|----|----|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  |
| After Reset | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

| Bit      | Mode                                       | Function                                                         | Setting Range | R/W   |
|----------|--------------------------------------------|------------------------------------------------------------------|---------------|-------|
| b7 to b0 | Timer mode                                 | Disabled                                                         | 00h to FFh    | _     |
|          | Programmable waveform generation mode      | Counts timer RB prescaler underflows (1)                         | 00h to FFh    | W (2) |
|          | Programmable one-shot generation mode      | Disabled                                                         | 00h to FFh    |       |
|          | Programmable wait one-shot generation mode | Counts timer RB prescaler underflows (one-shot width is counted) | 00h to FFh    | W (2) |

### Notes:

- 1. The values of registers TRBPR and TRBSC are reloaded to the counter alternately and counted.
- 2. The count value can be read out by reading the TRBPR register even when the secondary period is being counted.

When the TSTOP bit in the TRBCR register is set to 1, the TRBSC register is set to FFh.

To write to the TRBSC register, perform the following steps.

- (1) Write the value to the TRBSC register.
- (2) Write the value to the TRBPR register. (If the value does not change, write the same value second time.)

18. Timer RB R8C/35A Group

#### **Timer RB Primary Register (TRBPR)** 18.2.7

| Address     | 010Eh |    |    |    |    |    |    |    |   |
|-------------|-------|----|----|----|----|----|----|----|---|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
| Symbol      | _     | _  |    |    | _  |    | _  | _  |   |
| After Reset | 1     | 1  | 1  | 1  | 1  | 1  | 1  | 1  | _ |

| Bit      | Mode                                       | Function                                                            | Setting Range | R/W |
|----------|--------------------------------------------|---------------------------------------------------------------------|---------------|-----|
| b7 to b0 | Timer mode                                 | Counts timer RB prescaler underflows                                | 00h to FFh    | R/W |
|          | Programmable waveform generation mode      | Counts timer RB prescaler underflows (1)                            | 00h to FFh    | R/W |
|          | Programmable one-shot generation mode      | Counts timer RB prescaler underflows (one-shot width is counted)    | 00h to FFh    | R/W |
|          | Programmable wait one-shot generation mode | Counts timer RB prescaler underflows (wait period width is counted) | 00h to FFh    | R/W |

1. The values of registers TRBPR and TRBSC are reloaded to the counter alternately and counted.

When the TSTOP bit in the TRBCR register is set to 1, the TRBPR register is set to FFh.

#### Timer RB/RC Pin Select Register (TRBRCSR) 18.2.8

Address 0181h

| Bit         | b7 | b6 | b5         | b4         | b3 | b2 | b1 | b0       |
|-------------|----|----|------------|------------|----|----|----|----------|
| Symbol      | _  | _  | TRCCLKSEL1 | TRCCLKSEL0 | _  | _  | _  | TRBOSEL0 |
| After Reset | 0  | 0  | 0          | 0          | 0  | 0  | 0  | 0        |

| Bit | Symbol     | Bit Name                                 | Function                          | R/W |
|-----|------------|------------------------------------------|-----------------------------------|-----|
| b0  | TRBOSEL0   | TRBO pin select bit                      | 0: P1_3 assigned                  | R/W |
|     |            |                                          | 1: P3_1 assigned                  |     |
| b1  | _          | Reserved bit                             | Set to 0.                         | R/W |
| b2  | _          | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b3  | _          |                                          |                                   |     |
| b4  | TRCCLKSEL0 | TRCCLK pin select bit                    | b5 b4<br>0 0: TRCCLK pin not used | R/W |
| b5  | TRCCLKSEL1 |                                          | 0 1: P1_4 assigned                | R/W |
|     |            |                                          | 1 0: P3_3 assigned                |     |
|     |            |                                          | 1 1: Do not set.                  |     |
| b6  | _          | Reserved bit                             | Set to 0.                         | R/W |
| b7  | _          | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |

The TRBRCSR register selects which pin is assigned to the timer RB and timer RC I/O. To use the I/O pin for timer RB and timer RC, set this register.

Set the TRBOSEL0 bit before setting the timer RB associated registers. Set bits TRCCLKSEL0 and TRCCLKSEL1 before setting the timer RC associated registers. Also, do not change the setting values of the TRBOSEL0 bit during timer RB operation. Do not change the setting values of bits TRCCLKSEL0 and TRCCLKSEL1 during timer RC operation.

### 18.3 Timer Mode

In timer mode, a count source which is internally generated or timer RA underflows are counted (refer to **Table 18.2 Timer Mode Specifications**). Registers TRBOCR and TRBSC are not used in timer mode.

Table 18.2 Timer Mode Specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                       | f1, f2, f8, timer RA underflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Count operations                    | Decrement     When the timer underflows, it reloads the reload register contents before the count continues (when timer RB underflows, the contents of timer RB primary reload register is reloaded).                                                                                                                                                                                                                                                                                                                   |
| Divide ratio                        | 1/(n+1)(m+1) n: setting value in TRBPRE register, m: setting value in TRBPR register                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Count start condition               | 1 (count starts) is written to the TSTART bit in the TRBCR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Count stop conditions               | <ul> <li>0 (count stops) is written to the TSTART bit in the TRBCR register.</li> <li>1 (count forcibly stop) is written to the TSTOP bit in the TRBCR register.</li> </ul>                                                                                                                                                                                                                                                                                                                                             |
| Interrupt request generation timing | When timer RB underflows [timer RB interrupt].                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TRBO pin function                   | Programmable I/O port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| INTO pin function                   | Programmable I/O port or INT0 interrupt input                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Read from timer                     | The count value can be read out by reading registers TRBPR and TRBPRE.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Write to timer                      | <ul> <li>When registers TRBPRE and TRBPR are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRBPRE and TRBPR are written to while count operation is in progress: If the TWRC bit in the TRBMR register is set to 0, the value is written to both the reload register and the counter. If the TWRC bit is set to 1, the value is written to the reload register only. (Refer to 18.3.2 Timer Write Control during Count Operation.)</li> </ul> |

## 18.3.1 Timer RB I/O Control Register (TRBIOC) in Timer Mode

Address 010Ah



| Bit | Symbol | Bit Name                               | Function                          | R/W |
|-----|--------|----------------------------------------|-----------------------------------|-----|
| b0  | TOPL   | Timer RB output level select bit       | Set to 0 in timer mode.           | R/W |
| b1  | TOCNT  | Timer RB output switch bit             |                                   | R/W |
| b2  | INOSTG | One-shot trigger control bit           |                                   | R/W |
| b3  | INOSEG | One-shot trigger polarity select bit   |                                   | R/W |
| b4  | _      | Nothing is assigned. If necessary, set | o 0. When read, the content is 0. | _   |
| b5  | _      |                                        |                                   |     |
| b6  | _      |                                        |                                   |     |
| b7  | _      |                                        |                                   |     |

#### **Timer Write Control during Count Operation** 18.3.2

Timer RB has a prescaler and a timer (which counts the prescaler underflows). The prescaler and timer each consist of a reload register and a counter. In timer mode, the TWRC bit in the TRBMR register can be used to select whether writing to the prescaler or timer during count operation is performed to both the reload register and counter or only to the reload register.

However, values are transferred from the reload register to the counter of the prescaler in synchronization with the count source. In addition, values are transferred from the reload register to the counter of the timer in synchronization with prescaler underflows. Therefore, even if the TWRC bit is set for writing to both the reload register and counter, the counter value is not updated immediately after the WRITE instruction is executed. In addition, if the TWRC bit is set for writing to the reload register only, the synchronization of the writing will be shifted if the prescaler value changes. Figure 18.2 shows an Operating Example of Timer RB when Counter Value is Rewritten during Count Operation.



Operating Example of Timer RB when Counter Value is Rewritten during Count Figure 18.2 Operation

### 18.4 Programmable Waveform Generation Mode

In programmable waveform generation mode, the signal output from the TRBO pin is inverted each time the counter underflows, while the values in registers TRBPR and TRBSC are counted alternately (refer to Table 18.3 Programmable Waveform Generation Mode Specifications). Counting starts by counting the setting value in the TRBPR register. The TRBOCR register is unused in this mode.

Figure 18.3 shows an Operating Example of Timer RB in Programmable Waveform Generation Mode.

Table 18.3 Programmable Waveform Generation Mode Specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                                                     |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                       | f1, f2, f8, timer RA underflow                                                                                                                                                                                                                                                                                                    |
| Count operations                    | <ul> <li>Decrement</li> <li>When the timer underflows, it reloads the contents of the primary reload and secondary reload registers alternately before the count continues.</li> </ul>                                                                                                                                            |
| Width and period of output waveform | Primary period: (n+1)(m+1)/fi Secondary period: (n+1)(p+1)/fi Period: (n+1){(m+1)+(p+1)}/fi fi: Count source frequency n: Value set in TRBPRE register m: Value set in TRBPR register p: Value set in TRBSC register                                                                                                              |
| Count start condition               | 1 (count start) is written to the TSTART bit in the TRBCR register.                                                                                                                                                                                                                                                               |
| Count stop conditions               | <ul><li>0 (count stop) is written to the TSTART bit in the TRBCR register.</li><li>1 (count forcibly stop) is written to the TSTOP bit in the TRBCR register.</li></ul>                                                                                                                                                           |
| Interrupt request generation timing | In half a cycle of the count source, after timer RB underflows during the secondary period (at the same time as the TRBO output change) [timer RB interrupt]                                                                                                                                                                      |
| TRBO pin function                   | Programmable output port or pulse output                                                                                                                                                                                                                                                                                          |
| INTO pin function                   | Programmable I/O port or INT0 interrupt input                                                                                                                                                                                                                                                                                     |
| Read from timer                     | The count value can be read out by reading registers TRBPR and TRBPRE (1).                                                                                                                                                                                                                                                        |
| Write to timer                      | <ul> <li>When registers TRBPRE, TRBSC, and TRBPR are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRBPRE, TRBSC, and TRBPR are written to during count operation, values are written to the reload registers only. (2)</li> </ul>                      |
| Selectable functions                | <ul> <li>Output level select function         The output level during primary and secondary periods is selected by the TOPL bit in the TRBIOC register.     </li> <li>TRBO pin output switch function         Timer RB pulse output or P3_1 latch output is selected by the TOCNT bit in the TRBIOC register. (3)     </li> </ul> |

### Notes:

- 1. Even when counting the secondary period, the TRBPR register may be read.
- 2. The set values are reflected in the waveform output beginning with the following primary period after writing to the TRBPR register.
- 3. The value written to the TOCNT bit is enabled by the following.
  - When counting starts.
  - When a timer RB interrupt request is generated.
     The contents after the TOCNT bit is changed are reflected from the output of the following primary period.

### Timer RB I/O Control Register (TRBIOC) in Programmable Waveform 18.4.1 **Generation Mode**

Address 010Ah

| Bit         | b7 | b6 | b5 | b4 | b3     | b2     | b1    | b0   |
|-------------|----|----|----|----|--------|--------|-------|------|
| Symbol      | _  | _  | _  | _  | INOSEG | INOSTG | TOCNT | TOPL |
| After Reset | 0  | 0  | 0  | 0  | 0      | 0      | 0     | 0    |

| Bit | Symbol | Bit Name                               | Function                                      | R/W |
|-----|--------|----------------------------------------|-----------------------------------------------|-----|
| b0  | TOPL   | Timer RB output level select bit       | 0: Outputs "H" for primary period             | R/W |
|     |        |                                        | Outputs "L" for secondary period              |     |
|     |        |                                        | Outputs "L" when the timer is stopped         |     |
|     |        |                                        | 1: Outputs "L" for primary period             |     |
|     |        |                                        | Outputs "H" for secondary period              |     |
|     |        |                                        | Outputs "H" when the timer is stopped         |     |
| b1  | TOCNT  | Timer RB output switch bit             | 0: Outputs timer RB waveform                  | R/W |
|     |        |                                        | 1: Outputs value in P3_1 (P1_3) port register |     |
| b2  | INOSTG | One-shot trigger control bit           | Set to 0 in programmable waveform generation  | R/W |
| b3  | INOSEG | One-shot trigger polarity select bit   | mode.                                         | R/W |
| b4  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.            | _   |
| b5  | _      |                                        |                                               |     |
| b6  | _      |                                        |                                               |     |
| b7  | _      |                                        |                                               |     |

### 18.4.2 Operating Example



Figure 18.3 Operating Example of Timer RB in Programmable Waveform Generation Mode

### 18.5 Programmable One-shot Generation Mode

In programmable one-shot generation mode, a one-shot pulse is output from the TRBO pin by a program or an external trigger input (input to the  $\overline{\text{INT0}}$  pin) (refer to Table 18.4 Programmable One-Shot Generation Mode Specifications). When a trigger is generated, the timer starts operating from the point only once for a given period equal to the set value in the TRBPR register. The TRBSC register is not used in this mode.

Figure 18.4 shows an Operating Example of Programmable One-Shot Generation Mode.

Table 18.4 Programmable One-Shot Generation Mode Specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                       | f1, f2, f8, timer RA underflow                                                                                                                                                                                                                                                                                                                                 |
| Count operations                    | <ul> <li>Decrement the setting value in the TRBPR register</li> <li>When the timer underflows, it reloads the contents of the reload register before the count completes and the TOSSTF bit is set to 0 (one-shot stops).</li> <li>When the count stops, the timer reloads the contents of the reload register before it stops.</li> </ul>                     |
| One-shot pulse                      | (n+1)(m+1)/fi                                                                                                                                                                                                                                                                                                                                                  |
| output time                         | fi: Count source frequency, n: Setting value in TRBPRE register, m: Setting value in TRBPR register                                                                                                                                                                                                                                                            |
| Count start conditions              | The TSTART bit in the TRBCR register is set to 1 (count starts) and the next trigger is generated  Set the TOSST bit in the TRBOCR register to 1 (one-shot starts)  Input trigger to the INTO pin                                                                                                                                                              |
| Count stop conditions               | <ul> <li>When reloading completes after timer RB underflows during primary period</li> <li>When the TOSSP bit in the TRBOCR register is set to 1 (one-shot stops)</li> <li>When the TSTART bit in the TRBCR register is set to 0 (stops counting)</li> <li>When the TSTOP bit in the TRBCR register is set to 1 (forcibly stops counting)</li> </ul>           |
| Interrupt request generation timing | In half a cycle of the count source, after the timer underflows (at the same time as the TRBO output ends) [timer RB interrupt]                                                                                                                                                                                                                                |
| TRBP pin function                   | Pulse output                                                                                                                                                                                                                                                                                                                                                   |
| INTO pin functions                  | When the INOSTG bit in the TRBIOC register is set to 0 (INTO one-shot trigger disabled): programmable I/O port or INTO interrupt input When the INOSTG bit in the TRBIOC register is set to 1 (INTO one-shot trigger enabled): external trigger (INTO interrupt input)                                                                                         |
| Read from timer                     | The count value can be read out by reading registers TRBPR and TRBPRE.                                                                                                                                                                                                                                                                                         |
| Write to timer                      | <ul> <li>When registers TRBPRE and TRBPR are written while the count is stopped, values are written to both the reload register and counter.</li> <li>When registers TRBPRE and TRBPR are written during the count, values are written to the reload register only (the data is transferred to the counter at the following reload) <sup>(1)</sup>.</li> </ul> |
| Selectable functions                | <ul> <li>Output level select function         The output level of the one-shot pulse waveform is selected by the TOPL bit in the TRBIOC register.     </li> <li>One-shot trigger select function         Refer to 18.5.3 One-Shot Trigger Selection.     </li> </ul>                                                                                           |

### Note:

1. The set value is reflected at the following one-shot pulse after writing to the TRBPR register.

# 18.5.1 Timer RB I/O Control Register (TRBIOC) in Programmable One-Shot Generation Mode

Address 010Ah



| Bit | Symbol | Bit Name                                 | Function                                                                                                                                | R/W |
|-----|--------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TOPL   | Timer RB output level select bit         | O: Outputs one-shot pulse "H" Outputs "L" when the timer is stopped 1: Outputs one-shot pulse "L" Outputs "H" when the timer is stopped | R/W |
| b1  | TOCNT  | Timer RB output switch bit               | Set to 0 in programmable one-shot generation mode.                                                                                      | R/W |
| b2  | INOSTG | One-shot trigger control bit (1)         | 0: <u>INT0</u> pin one-shot trigger disabled 1: INT0 pin one-shot trigger enabled                                                       | R/W |
| b3  | INOSEG | One-shot trigger polarity select bit (1) | 0: Falling edge trigger 1: Rising edge trigger                                                                                          | R/W |
| b4  | _      | Nothing is assigned. If necessary, set   | to 0. When read, the content is 0.                                                                                                      | _   |
| b5  | _      |                                          |                                                                                                                                         |     |
| b6  | _      |                                          |                                                                                                                                         |     |
| b7  | _      |                                          |                                                                                                                                         |     |

Note:

<sup>1.</sup> Refer to 18.5.3 One-Shot Trigger Selection.

### 18.5.2 Operating Example



Figure 18.4 Operating Example of Programmable One-Shot Generation Mode

### 18.5.3 One-Shot Trigger Selection

In programmable one-shot generation mode and programmable wait one-shot generation mode, operation starts when a one-shot trigger is generated while the TCSTF bit in the TRBCR register is set to 1 (count starts).

A one-shot trigger can be generated by either of the following causes:

- 1 is written to the TOSST bit in the TRBOCR register by a program.
- Trigger input from the  $\overline{\text{INT0}}$  pin.

When a one-shot trigger occurs, the TOSSTF bit in the TRBOCR register is set to 1 (one-shot operation in progress) after one or two cycles of the count source have elapsed. Then, in programmable one-shot generation mode, count operation begins and one-shot waveform output starts. (In programmable wait one-shot generation mode, count operation starts for the wait period.) If a one-shot trigger occurs while the TOSSTF bit is set to 1, no retriggering occurs.

To use trigger input from the  $\overline{\text{INT0}}$  pin, input the trigger after making the following settings:

- Set the PD4 5 bit in the PD4 register to 0 (input port).
- Select the INTO digital filter with bits INTOF1 and INTOF0 in the INTF register.
- Select both edges or one edge with the INTOPL bit in INTEN register. If one edge is selected, further select falling or rising edge with the INOSEG bit in TRBIOC register.
- Set the INT0EN bit in the INTEN register to 0 (enabled).
- After completing the above, set the INOSTG bit in the TRBIOC register to 1 (INT pin one-shot trigger enabled).

Note the following points with regard to generating interrupt requests by trigger input from the  $\overline{\text{INT0}}$  pin.

- Processing to handle the interrupts is required. Refer to 11. Interrupts, for details.
- If one edge is selected, use the POL bit in the INTOIC register to select falling or rising edge. (The INOSEG bit in the TRBIOC register does not affect INTO interrupts).
- If a one-shot trigger occurs while the TOSSTF bit is set to 1, timer RB operation is not affected, but the value of the IR bit in the INTOIC register changes.

#### **Programmable Wait One-Shot Generation Mode** 18.6

In programmable wait one-shot generation mode, a one-shot pulse is output from the TRBO pin by a program or an external trigger input (input to the INTO pin) (refer to Table 18.5 Programmable Wait One-Shot Generation Mode Specifications). When a trigger is generated from that point, the timer outputs a pulse only once for a given length of time equal to the setting value in the TRBSC register after waiting for a given length of time equal to the setting value in the TRBPR register.

Figure 18.5 shows an Operating Example of Programmable Wait One-Shot Generation Mode.

**Table 18.5 Programmable Wait One-Shot Generation Mode Specifications** 

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                       | f1, f2, f8, timer RA underflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Count operations                    | <ul> <li>Decrement the timer RB primary setting value.</li> <li>When a count of the timer RB primary underflows, the timer reloads the contents of timer RB secondary before the count continues.</li> <li>When a count of the timer RB secondary underflows, the timer reloads the contents of timer RB primary before the count completes and the TOSSTF bit is set to 0 (one-shot stops).</li> <li>When the count stops, the timer reloads the contents of the reload register before it stops.</li> </ul> |
| Wait time                           | (n+1)(m+1)/fi fi: Count source frequency n: Value set in the TRBPRE register, m Value set in the TRBPR register                                                                                                                                                                                                                                                                                                                                                                                               |
| One-shot pulse output time          | (n+1)(p+1)/fi fi: Count source frequency n: Value set in the TRBPRE register, p: Value set in the TRBSC register                                                                                                                                                                                                                                                                                                                                                                                              |
| Count start conditions              | <ul> <li>The TSTART bit in the TRBCR register is set to 1 (count starts) and the next trigger is generated.</li> <li>Set the TOSST bit in the TRBOCR register to 1 (one-shot starts).</li> <li>Input trigger to the INT0 pin</li> </ul>                                                                                                                                                                                                                                                                       |
| Count stop conditions               | <ul> <li>When reloading completes after timer RB underflows during secondary period.</li> <li>When the TOSSP bit in the TRBOCR register is set to 1 (one-shot stops).</li> <li>When the TSTART bit in the TRBCR register is set to 0 (starts counting).</li> <li>When the TSTOP bit in the TRBCR register is set to 1 (forcibly stops counting).</li> </ul>                                                                                                                                                   |
| Interrupt request generation timing | In half a cycle of the count source after timer RB underflows during secondary period (complete at the same time as waveform output from the TRBO pin) [timer RB interrupt].                                                                                                                                                                                                                                                                                                                                  |
| TRBO pin function                   | Pulse output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| INTO pin functions                  | When the INOSTG bit in the TRBIOC register is set to 0 (INTO one-shot trigger disabled): programmable I/O port or INTO interrupt input When the INOSTG bit in the TRBIOC register is set to 1 (INTO one-shot trigger enabled): external trigger (INTO interrupt input)                                                                                                                                                                                                                                        |
| Read from timer                     | The count value can be read out by reading registers TRBPR and TRBPRE.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Write to timer                      | <ul> <li>When registers TRBPRE, TRBSC, and TRBPR are written while the count stops, values are written to both the reload register and counter.</li> <li>When registers TRBPRE, TRBSC, and TRBPR are written to during count operation, values are written to the reload registers only. (1)</li> </ul>                                                                                                                                                                                                       |
| Selectable functions                | Output level select function The output level of the one-shot pulse waveform is selected by the TOPL bit in the TRBIOC register. One-shot trigger select function Refer to 18.5.3 One-Shot Trigger Selection.                                                                                                                                                                                                                                                                                                 |

### Note:

1. The set value is reflected at the following one-shot pulse after writing to registers TRBSC and TRBPR.

### Timer RB I/O Control Register (TRBIOC) in Programmable Wait One-Shot 18.6.1 **Generation Mode**

Address 010Ah



| Bit | Symbol | Bit Name                                 | Function                                                                          | R/W |
|-----|--------|------------------------------------------|-----------------------------------------------------------------------------------|-----|
| b0  | TOPL   | Timer RB output level select bit         | 0: Outputs one-shot pulse "H"                                                     | R/W |
|     |        |                                          | Outputs "L" when the timer stops or during wait 1: Outputs one-shot pulse "L"     |     |
|     |        |                                          | Outputs "H" when the timer stops or during wait                                   |     |
| b1  | TOCNT  | Timer RB output switch bit               | Set to 0 in programmable wait one-shot generation mode.                           | R/W |
| b2  | INOSTG | One-shot trigger control bit (1)         | 0: <u>INT0</u> pin one-shot trigger disabled 1: INT0 pin one-shot trigger enabled | R/W |
| b3  | INOSEG | One-shot trigger polarity select bit (1) | Falling edge trigger     Rising edge trigger                                      | R/W |
| b4  | _      | Nothing is assigned. If necessary, set   | to 0. When read, the content is 0.                                                | _   |
| b5  | _      |                                          |                                                                                   |     |
| b6  | _      |                                          |                                                                                   |     |
| b7  | _      |                                          |                                                                                   |     |

Note:

<sup>1.</sup> Refer to 18.5.3 One-Shot Trigger Selection.

#### 18.6.2 **Operating Example**



Figure 18.5 Operating Example of Programmable Wait One-Shot Generation Mode

#### 18.7 **Notes on Timer RB**

- Timer RB stops counting after a reset. Set the values in the timer RB and timer RB prescalers before the count starts.
- Even if the prescaler and timer RB is read out in 16-bit units, these registers are read 1 byte at a time by the MCU. Consequently, the timer value may be updated during the period when these two registers are being read.
- In programmable one-shot generation mode and programmable wait one-shot generation mode, when setting the TSTART bit in the TRBCR register to 0, 0 (stops counting) or setting the TOSSP bit in the TRBOCR register to 1 (stops one-shot), the timer reloads the value of reload register and stops. Therefore, in programmable one-shot generation mode and programmable wait one-shot generation mode, read the timer count value before the timer stops.
- The TCSTF bit remains 0 (count stops) for 1 to 2 cycles of the count source after setting the TSTART bit to 1 (count starts) while the count is stopped.

During this time, do not access registers associated with timer RB (1) other than the TCSTF bit. Timer RB starts counting at the first valid edge of the count source after the TCSTF bit is set to 1 (during count).

The TCSTF bit remains 1 for 1 to 2 cycles of the count source after setting the TSTART bit to 0 (count stops) while the count is in progress. Timer RB counting is stopped when the TCSTF bit is set to 0.

During this time, do not access registers associated with timer RB (1) other than the TCSTF bit.

#### Note:

- 1. Registers associated with timer RB: TRBCR, TRBOCR, TRBIOC, TRBMR, TRBPRE, TRBSC, and TRBPR.
- If the TSTOP bit in the TRBCR register is set to 1 during timer operation, timer RB stops immediately.
- If 1 is written to the TOSST or TOSSP bit in the TRBOCR register, the value of the TOSSTF bit changes after one or two cycles of the count source have elapsed. If the TOSSP bit is written to 1 during the period between when the TOSST bit is written to 1 and when the TOSSTF bit is set to 1, the TOSSTF bit may be set to either 0 or 1 depending on the content state. Likewise, if the TOSST bit is written to 1 during the period between when the TOSSP bit is written to 1 and when the TOSSTF bit is set to 0, the TOSSTF bit may be set to either 0 or 1.

#### 18.7.1 **Timer Mode**

To write to registers TRBPRE and TRBPR during count operation (TCSTF bit in the TRBCR register is set to 1), note the following points:

- When the TRBPRE register is written continuously, allow three or more cycles of the count source for each
- When the TRBPR register is written continuously, allow three or more cycles of the prescaler underflow for each write interval.

#### 18.7.2 **Programmable Waveform Generation Mode**

To write to registers TRBPRE and TRBPR during count operation (TCSTF bit in the TRBCR register is set to 1), note the following points:

- When the TRBPRE register is written continuously, allow three or more cycles of the count source for each write interval.
- When the TRBPR register is written continuously, allow three or more cycles of the prescaler underflow for each write interval.

18. Timer RB R8C/35A Group

#### 18.7.3 **Programmable One-shot Generation Mode**

To write to registers TRBPRE and TRBPR during count operation (TCSTF bit in the TRBCR register is set to 1), note the following points:

- When the TRBPRE register is written continuously during count operation (TCSTF bit is set to 1), allow three or more cycles of the count source for each write interval.
- When the TRBPR register is written continuously during count operation (TCSTF bit is set to 1), allow three or more cycles of the prescaler underflow for each write interval.

#### 18.7.4 **Programmable Wait One-shot Generation Mode**

To write to registers TRBPRE and TRBPR during count operation (TCSTF bit in the TRBCR register is set to 1), note the following points:

- When the TRBPRE register is written continuously, allow three or more cycles of the count source for each write interval.
- When the TRBPR register is written continuously, allow three or more cycles of the prescaler underflow for each write interval.

19. Timer RC R8C/35A Group

### 19. Timer RC

Timer RC is a 16-bit timer with four I/O pins.

#### 19.1 Overview

Timer RC uses either f1, fOCO40M or fOCO-F as its operation clock. Table 19.1 lists the Timer RC Operation Clock.

**Table 19.1 Timer RC Operation Clock** 

| Condition                                                                  | Timer RC Operation Clock |
|----------------------------------------------------------------------------|--------------------------|
| Count source is f1, f2, f4, f8, f32, or TRCCLK input (bits TCK2 to TCK0 in | f1                       |
| TRCCR1 register are set to a value from 000b to 101b)                      |                          |
| Count source is fOCO40M (bits TCK2 to TCK0 in TRCCR1 register are set      | fOCO40M                  |
| to 110b)                                                                   |                          |
| Count source is fOCO-F (bits TCK2 to TCK0 in TRCCR1 register are set to    | fOCO-F                   |
| 111b)                                                                      |                          |

Table 19.2 lists the Pin Configuration of Timer RC, and Figure 19.1 shows a Timer RC Block Diagram. Timer RC has three modes.

• Timer mode

The counter value is captured to a register, using an external signal as the trigger. - Input capture function - Output compare function Matches between the counter and register values are detected. (Pin output state

changes when a match is detected.)

The following two modes use the output compare function.

• PWM mode Pulses of a given width are output continuously.

• PWM2 mode A one-shot waveform or PWM waveform is output following the trigger after the

wait time has elapsed.

Input capture function, output compare function, and PWM mode settings may be specified independently for each

In PWM2 mode waveforms are output based on a combination of the counter or the register.



Figure 19.1 Timer RC Block Diagram

Table 19.2 Pin Configuration of Timer RC

| Pin Name | Assigned Pin                          | I/O   | Function                                              |
|----------|---------------------------------------|-------|-------------------------------------------------------|
| TRCIOA   | P0_0, P0_1, P0_2, or P1_1             | I/O   | Function differs according to the mode.               |
| TRCIOB   | P0_3, P0_4, P0_5, P1_2, P2_0, or P6_5 |       | Refer to descriptions of individual modes for details |
| TRCIOC   | P0_7, P1_3, P2_1, P3_4, or P6_6       |       |                                                       |
| TRCIOD   | P0_6, P1_0, P2_2, P3_5, or P6_7       |       |                                                       |
| TRCCLK   | P1_4 or P3_3                          | Input | External clock input                                  |
| TRCTRG   | P0_0, P0_1, P0_2, or P1_1             | Input | PWM2 mode external trigger input                      |

#### 19.2 Registers

Table 19.3 lists the Registers Associated with Timer RC.

**Table 19.3** Registers Associated with Timer RC

|                |         |                              | Mod                           | е     |       |                                                                                                                                                                                                                                                                      |  |  |  |
|----------------|---------|------------------------------|-------------------------------|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                |         | Timer                        |                               |       | Т     |                                                                                                                                                                                                                                                                      |  |  |  |
| Address        | Symbol  | Input<br>Capture<br>Function | Output<br>Compare<br>Function | PWM   | PWM2  | Related Information                                                                                                                                                                                                                                                  |  |  |  |
| 0008h          | MSTCR   | Valid                        | Valid                         | Valid | Valid | 19.2.1 Module Standby Control Register (MSTCR)                                                                                                                                                                                                                       |  |  |  |
| 0120h          | TRCMR   | Valid                        | Valid                         | Valid | Valid | 19.2.2 Timer RC Mode Register (TRCMR)                                                                                                                                                                                                                                |  |  |  |
| 0121h          | TRCCR1  | Valid                        | Valid                         | Valid | Valid | Timer RC control register 1  19.2.3 Timer RC Control Register 1 (TRCCR1)  19.5.1 Timer RC Control Register 1 (TRCCR1) for Output Compare Function  19.6.1 Timer RC Control Register 1 (TRCCR1) in PWM Mode  19.7.1 Timer RC Control Register 1 (TRCCR1) in PWM2 Mode |  |  |  |
| 0122h          | TRCIER  | Valid                        | Valid                         | Valid | Valid | 19.2.4 Timer RC Interrupt Enable Register (TRCIER)                                                                                                                                                                                                                   |  |  |  |
| 0123h          | TRCSR   | Valid                        | Valid                         | Valid | Valid | 19.2.5 Timer RC Status Register (TRCSR)                                                                                                                                                                                                                              |  |  |  |
| 0124h          | TRCIOR0 | Valid                        | Valid                         | _     | _     | Timer RC I/O control register 0, timer RC I/O control register 1 19.2.6 Timer RC I/O Control Register 0 (TRCIOR0) 19.2.7 Timer RC I/O Control Register 1 (TRCIOR1) 19.4.1 Timer RC I/O Control Register 0 (TRCIOR0)                                                  |  |  |  |
| 0125h          | TRCIOR1 |                              |                               |       |       | for Input Capture Function  19.4.2 Timer RC I/O Control Register 1 (TRCIOR1) for Input Capture Function  19.5.2 Timer RC I/O Control Register 0 (TRCIOR0) for Output Compare Function  19.5.3 Timer RC I/O Control Register 1 (TRCIOR1) for Output Compare Function  |  |  |  |
| 0126h<br>0127h | TRC     | Valid                        | Valid                         | Valid | Valid | 19.2.8 Timer RC Counter (TRC)                                                                                                                                                                                                                                        |  |  |  |
| 0128h<br>0129h | TRCGRA  | Valid                        | Valid                         | Valid | Valid | 19.2.9 Timer RC General Registers A, B, C, and D (TRCGRA, TRCGRB, TRCGRC, TRCGRD)                                                                                                                                                                                    |  |  |  |
| 012Ah<br>012Bh | TRCGRB  |                              |                               |       |       |                                                                                                                                                                                                                                                                      |  |  |  |
| 012Ch<br>012Dh | TRCGRC  |                              |                               |       |       |                                                                                                                                                                                                                                                                      |  |  |  |
| 012Eh<br>012Fh | TRCGRD  |                              |                               |       |       |                                                                                                                                                                                                                                                                      |  |  |  |
| 0130h          | TRCCR2  | _                            | _                             | _     | Valid | 19.2.10 Timer RC Control Register 2 (TRCCR2)                                                                                                                                                                                                                         |  |  |  |
| 0131h          | TRCDF   | Valid                        | _                             | _     | Valid | 19.2.11 Timer RC Digital Filter Function Select Register (TRCDF)                                                                                                                                                                                                     |  |  |  |
| 0132h          | TRCOER  | _                            | Valid                         | Valid | Valid | 19.2.12 Timer RC Output Master Enable Register (TRCOER)                                                                                                                                                                                                              |  |  |  |
| 0133h          | TRCADCR | -                            | Valid                         | Valid | Valid | 19.2.13 Timer RC Trigger Control Register (TRCADCR)                                                                                                                                                                                                                  |  |  |  |
| 0181h          | TRBRCSR | Valid                        | Valid                         | Valid | Valid | 19.2.14 Timer RB/RC Pin Select Register (TRBRCSR)                                                                                                                                                                                                                    |  |  |  |
| 0182h          | TRCPSR0 | Valid                        | Valid                         | Valid | Valid | 19.2.15 Timer RC Pin Select Register 0 (TRCPSR0)                                                                                                                                                                                                                     |  |  |  |
| 0183h          | TRCPSR1 | Valid                        | Valid                         | Valid | Valid | 19.2.16 Timer RC Pin Select Register 1 (TRCPSR1)                                                                                                                                                                                                                     |  |  |  |

<sup>-:</sup> Invalid

### 19.2.1 Module Standby Control Register (MSTCR)

Address 0008h

| Bit         | b7 | b6 | b5     | b4     | b3     | b2 | b1 | b0 |  |
|-------------|----|----|--------|--------|--------|----|----|----|--|
| Symbol      | _  | _  | MSTTRC | MSTTRD | MSTIIC |    | _  | _  |  |
| After Reset | 0  | 0  | 0      | 0      | 0      | 0  | 0  | 0  |  |

| Bit | Symbol | Bit Name                                 | Function                          | R/W |
|-----|--------|------------------------------------------|-----------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b1  | _      |                                          |                                   |     |
| b2  | _      |                                          |                                   |     |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit    | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(1)</sup>         |     |
| b4  | MSTTRD | Timer RD standby bit                     | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(2)</sup>         |     |
| b5  | MSTTRC | Timer RC standby bit                     | 0: Active                         | R/W |
|     |        |                                          | 1: Standby (3)                    |     |
| b6  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b7  | _      |                                          |                                   |     |

### Notes:

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

### 19.2.2 Timer RC Mode Register (TRCMR)

Address 0120h

| Bit         | b7     | b6 | b5  | b4  | b3   | b2   | b1   | b0   |   |
|-------------|--------|----|-----|-----|------|------|------|------|---|
| Symbol      | TSTART | _  | BFD | BFC | PWM2 | PWMD | PWMC | PWMB | l |
| After Reset | 0      | 1  | 0   | 0   | 1    | 0    | 0    | 0    |   |

| Bit | Symbol | Bit Name                                  | Function                                                | R/W |
|-----|--------|-------------------------------------------|---------------------------------------------------------|-----|
| b0  | PWMB   | PWM mode of TRCIOB select bit (1)         | 0: Timer mode<br>1: PWM mode                            | R/W |
| b1  | PWMC   | PWM mode of TRCIOC select bit (1)         | 0: Timer mode<br>1: PWM mode                            | R/W |
| b2  | PWMD   | PWM mode of TRCIOD select bit (1)         | 0: Timer mode<br>1: PWM mode                            | R/W |
| b3  | PWM2   | PWM2 mode select bit                      | 0: PWM 2 mode<br>1: Timer mode or PWM mode              | R/W |
| b4  | BFC    | TRCGRC register function select bit (2)   | General register     Buffer register of TRCGRA register | R/W |
| b5  | BFD    | TRCGRD register function select bit       | General register     Buffer register of TRCGRB register | R/W |
| b6  | _      | Nothing is assigned. If necessary, set to | 0. When read, the content is 1.                         | _   |
| b7  | TSTART | TRC count start bit                       | 0: Count stops 1: Count starts                          | R/W |

### Notes:

- 1. These bits are enabled when the PWM2 bit is set to 1 (timer mode or PWM mode).
- 2. Set the BFC bit to 0 (general register) in PWM2 mode.

For notes on PWM2 mode, refer to 19.9.6 TRCMR Register in PWM2 Mode.

#### Timer RC Control Register 1 (TRCCR1) 19.2.3

| Address | 0121h |  |
|---------|-------|--|
| Dit     | h7    |  |

| Bit         | b7   | b6   | b5   | b4   | b3  | b2  | b1  | b0  |
|-------------|------|------|------|------|-----|-----|-----|-----|
| Symbol      | CCLR | TCK2 | TCK1 | TCK0 | TOD | TOC | TOB | TOA |
| After Reset | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   |

| Bit | Symbol | Bit Name                           | Function                                            | R/W |
|-----|--------|------------------------------------|-----------------------------------------------------|-----|
| b0  | TOA    | TRCIOA output level select bit (1) | Function varies according to the operating mode     | R/W |
| b1  | TOB    | TRCIOB output level select bit (1) | (function).                                         | R/W |
| b2  | TOC    | TRCIOC output level select bit (1) |                                                     | R/W |
| b3  | TOD    | TRCIOD output level select bit (1) |                                                     | R/W |
| b4  | TCK0   | Count source select bit (1)        | b6 b5 b4<br>0 0 0; f1                               | R/W |
| b5  | TCK1   |                                    | 0 0 0 11                                            | R/W |
| b6  | TCK2   |                                    | 0 1 0: f4                                           | R/W |
|     |        |                                    | 0 1 1: f8                                           |     |
|     |        |                                    | 1 0 0: f32                                          |     |
|     |        |                                    | 1 0 1: TRCCLK input rising edge                     |     |
|     |        |                                    | 1 1 0: fOCO40M                                      |     |
|     |        |                                    | 1 1 1: fOCO-F <sup>(2)</sup>                        |     |
| b7  | CCLR   | TRC counter clear select bit       | 0: Disable clear (free-running operation)           | R/W |
|     |        |                                    | 1: Clear TRC counter by input capture or by compare |     |
|     |        |                                    | match in TRCGRA                                     |     |

### Note:

- 1. Set to these bits when the TSTART bit in the TRCMR register is set to 0 (count stops).
- 2. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

# Timer RC Interrupt Enable Register (TRCIER)

Address 0122h

| Bit         | b7   | b6 | b5 | b4 | b3    | b2    | b1    | b0    |
|-------------|------|----|----|----|-------|-------|-------|-------|
| Symbol      | OVIE | _  | _  | _  | IMIED | IMIEC | IMIEB | IMIEA |
| After Reset | 0    | 1  | 1  | 1  | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                                             | Function                                                                             | R/W |
|-----|--------|------------------------------------------------------|--------------------------------------------------------------------------------------|-----|
| b0  | IMIEA  | Input capture / compare match interrupt enable bit A | Disable interrupt (IMIA) by the IMFA bit     Enable interrupt (IMIA) by the IMFA bit | R/W |
| b1  | IMIEB  | Input capture / compare match interrupt enable bit B | Disable interrupt (IMIB) by the IMFB bit     Enable interrupt (IMIB) by the IMFB bit | R/W |
| b2  | IMIEC  | Input capture / compare match interrupt enable bit C | Disable interrupt (IMIC) by the IMFC bit     Enable interrupt (IMIC) by the IMFC bit | R/W |
| b3  | IMIED  | Input capture / compare match interrupt enable bit D | Disable interrupt (IMID) by the IMFD bit     Enable interrupt (IMID) by the IMFD bit | R/W |
| b4  | _      | Nothing is assigned. If necessary, set to 0          | . When read, the content is 1.                                                       | _   |
| b5  | _      |                                                      |                                                                                      |     |
| b6  | _      |                                                      |                                                                                      |     |
| b7  | OVIE   | Overflow interrupt enable bit                        | Disable interrupt (OVI) by the OVF bit     Enable interrupt (OVI) by the OVF bit     | R/W |

#### **Timer RC Status Register (TRCSR)** 19.2.5

| Address | 0123h |
|---------|-------|
|         |       |

| Bit         | b7  | b6 | b5 | b4 | b3   | b2   | b1   | b0   |  |
|-------------|-----|----|----|----|------|------|------|------|--|
| Symbol      | OVF | _  | _  | _  | IMFD | IMFC | IMFB | IMFA |  |
| After Reset | 0   | 1  | 1  | 1  | 0    | 0    | 0    | 0    |  |

| Bit | Symbol | Bit Name                                                                  | Function                                      | R/W |  |  |  |  |
|-----|--------|---------------------------------------------------------------------------|-----------------------------------------------|-----|--|--|--|--|
| b0  | IMFA   | Input capture / compare match flag A                                      | [Source for setting this bit to 0]            | R/W |  |  |  |  |
| b1  | IMFB   | Input capture / compare match flag B                                      | Write 0 after read <sup>(1)</sup> .           | R/W |  |  |  |  |
| b2  | IMFC   | Input capture / compare match flag C                                      | 5                                             |     |  |  |  |  |
| b3  | IMFD   | Input capture / compare match flag D                                      | Refer to Table 19.4 Source for Setting Bit of |     |  |  |  |  |
|     |        | Each Flag to 1.                                                           |                                               |     |  |  |  |  |
| b4  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 1. |                                               |     |  |  |  |  |
| b5  | _      |                                                                           |                                               |     |  |  |  |  |
| b6  | _      |                                                                           |                                               |     |  |  |  |  |
| b7  | OVF    | Overflow flag                                                             | [Source for setting this bit to 0]            | R/W |  |  |  |  |
|     |        |                                                                           | Write 0 after read <sup>(1)</sup> .           |     |  |  |  |  |
|     |        |                                                                           | [Source for setting this bit to 1]            |     |  |  |  |  |
|     |        |                                                                           | Refer to Table 19.4 Source for Setting Bit of |     |  |  |  |  |
|     |        |                                                                           | Each Flag to 1.                               |     |  |  |  |  |

### Note:

- 1. The writing results are as follows:
  - •This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
  - •This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even if it is set to 1 from 0 after reading, and writing 0.)
  - •This bit remains unchanged if 1 is written to it.

#### **Table 19.4** Source for Setting Bit of Each Flag to 1

| Bit Symbol   | Timer                            | Mode                                                       | PWM Mode       | PWM2 Mode      |  |
|--------------|----------------------------------|------------------------------------------------------------|----------------|----------------|--|
| Bit Syllibol | Input capture Function           | Output Compare Function                                    | F VVIVI IVIOGE | F WIVIZ IVIOUE |  |
| IMFA         | TRCIOA pin input edge (1)        | When the values of the registers TRC and TRCGRA match.     |                |                |  |
| IMFB         | TRCIOB pin input edge (1)        | When the values of the registers TRC and TRCGRB match.     |                |                |  |
| IMFC         | TRCIOC pin input edge (1)        | When the values of the registers TRC and TRCGRC match. (2) |                |                |  |
| IMFD         | TRCIOD pin input edge (1)        | When the values of the registers TRC and TRCGRD match. (2) |                |                |  |
| OVF          | When the TRC register overflows. |                                                            |                |                |  |

### Notes:

- 1. Edge selected by bits IOj1 to IOj0 (j = A, B, C, or D).
- 2. Includes the condition that bits BFC and BFD are set to 1 (buffer registers of registers TRCGRA and TRCGRB).

#### Timer RC I/O Control Register 0 (TRCIOR0) 19.2.6

| Address     | 0124h |      |      |      |      |      |      |      |  |
|-------------|-------|------|------|------|------|------|------|------|--|
| Bit         | b7    | b6   | b5   | b4   | b3   | b2   | b1   | b0   |  |
| Symbol      | _     | IOB2 | IOB1 | IOB0 | IOA3 | IOA2 | IOA1 | IOA0 |  |
| After Reset | 1     | 0    | 0    | 0    | 1    | 0    | 0    | 0    |  |

| Bit | Symbol | Bit Name                                                                  | Function                                                 | R/W |
|-----|--------|---------------------------------------------------------------------------|----------------------------------------------------------|-----|
| b0  | IOA0   | TRCGRA control bit                                                        | Function varies according to the operating mode          | R/W |
| b1  | IOA1   |                                                                           | (function).                                              | R/W |
| b2  | IOA2   | TRCGRA mode select bit (1)                                                | O: Output compare function     I: Input capture function | R/W |
| b3  | IOA3   | TRCGRA input capture input switch bit (3)                                 | 0: fOCO128 signal<br>1: TRCIOA pin input                 | R/W |
| b4  | IOB0   | TRCGRB control bit                                                        | Function varies according to the operating mode          | R/W |
| b5  | IOB1   |                                                                           | (function).                                              | R/W |
| b6  | IOB2   | TRCGRB mode select bit (2)                                                | O: Output compare function     I: Input capture function | R/W |
| b7  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 1. |                                                          |     |

### Notes:

- 1. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 2. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.
- 3. The IOA3 bit is enabled when the IOA2 bit is set to 1 (input capture function).

The TRCIOR0 register is enabled in timer mode. It is disabled in modes PWM and PWM2.

#### 19.2.7 Timer RC I/O Control Register 1 (TRCIOR1)

Address 0125h

| Bit         | b7   | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
|-------------|------|------|------|------|------|------|------|------|
| Symbol      | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 |
| After Reset | 1    | 0    | 0    | 0    | 1    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                            | Function                                                       | R/W |
|-----|--------|-------------------------------------|----------------------------------------------------------------|-----|
| b0  | IOC0   | TRCGRC control bit                  | Function varies according to the operating mode                | R/W |
| b1  | IOC1   |                                     | (function).                                                    | R/W |
| b2  | IOC2   | TRCGRC mode select bit (1)          | O: Output compare function     I: Input capture function       | R/W |
| b3  | IOC3   | TRCGRC register function select bit | TRCIOA output register     General register or buffer register | R/W |
| b4  | IOD0   | TRCGRD control bit                  | Function varies according to the operating mode                | R/W |
| b5  | IOD1   |                                     | (function).                                                    | R/W |
| b6  | IOD2   | TRCGRD mode select bit (2)          | O: Output compare function     I: Input capture function       | R/W |
| b7  | IOD3   | TRCGRD register function select bit | TRCIOB output register     General register or buffer register | R/W |

- 1. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 2. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

The TRCIOR1 register is enabled in timer mode. It is disabled in modes PWM and PWM2.

#### **Timer RC Counter (TRC)** 19.2.8

| Address (   | Address 0127h to 0126h |     |     |     |     |     |    |    |   |  |
|-------------|------------------------|-----|-----|-----|-----|-----|----|----|---|--|
| Bit         | b7                     | b6  | b5  | b4  | b3  | b2  | b1 | b0 |   |  |
| Symbol      | _                      | _   | _   | _   | _   | _   | _  | _  | 1 |  |
| After Reset | 0                      | 0   | 0   | 0   | 0   | 0   | 0  | 0  | - |  |
|             |                        |     |     |     |     |     |    |    |   |  |
| Bit         | b15                    | b14 | b13 | b12 | b11 | b10 | b9 | b8 |   |  |
| Symbol      | _                      | _   | _   | _   | _   | _   | _  | _  | 1 |  |
| After Reset | 0                      | 0   | 0   | 0   | 0   | 0   | 0  | 0  | • |  |

| 1 | Bit       | Function                                                                | Setting Range  | R/W |
|---|-----------|-------------------------------------------------------------------------|----------------|-----|
|   | b15 to b0 | Count a count source. Count operation is incremented.                   | 0000h to FFFFh | R/W |
|   |           | When an overflow occurs, the OVF bit in the TRCSR register is set to 1. |                |     |

Access the TRC register in 16-bit units. Do not access it in 8-bit units.

### Timer RC General Registers A, B, C, and D (TRCGRA, TRCGRB, TRCGRC, 19.2.9 TRCGRD)

Address 0129h to 0128h (TRCGRA), 012Bh to 012Ah (TRCGRB), 012Dh to 012Ch (TRCGRC), 012Fh to 012Eh (TRCGRD)



| Bit       | Function                                         | R/W |
|-----------|--------------------------------------------------|-----|
| b15 to b0 | Function varies according to the operating mode. | R/W |

Access registers TRCGRA to TRCGRD in 16-bit units. Do not access them in 8-bit units.

# 19.2.10 Timer RC Control Register 2 (TRCCR2)

Address 0130h

| Bit         | b7    | b6    | b5   | b4 | b3 | b2   | b1   | b0   |
|-------------|-------|-------|------|----|----|------|------|------|
| Symbol      | TCEG1 | TCEG0 | CSTP | _  | _  | POLD | POLC | POLB |
| After Reset | 0     | 0     | 0    | 1  | 1  | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                              | Function                                                                     | R/W |
|-----|--------|---------------------------------------|------------------------------------------------------------------------------|-----|
| b0  | POLB   | PWM mode output level control         | 0: TRCIOB output level selected as "L" active                                | R/W |
|     |        | bit B <sup>(1)</sup>                  | 1: TRCIOB output level selected as "H" active                                |     |
| b1  | POLC   | PWM mode output level control         | 0: TRCIOC output level selected as "L" active                                | R/W |
|     |        | bit C <sup>(1)</sup>                  | 1: TRCIOC output level selected as "H" active                                |     |
| b2  | POLD   | PWM mode output level control         | 0: TRCIOD output level selected as "L" active                                | R/W |
|     |        | bit D <sup>(1)</sup>                  | 1: TRCIOD output level selected as "H" active                                |     |
| b3  | _      | Nothing is assigned. If necessary, se | et to 0. When read, the content is 1.                                        | _   |
| b4  | _      |                                       |                                                                              |     |
| b5  | CSTP   | TRC count operation select bit (2)    | 0: Count continues at compare match with the                                 | R/W |
|     |        |                                       | TRCGRA register                                                              |     |
|     |        |                                       | 1: Count stops at compare match with the TRCGRA                              |     |
|     |        |                                       | register                                                                     |     |
| b6  | TCEG0  | TRCTRG input edge select bit (3)      | b7 b6                                                                        | R/W |
| b7  | TCEG1  |                                       | 0 0: Disable the trigger input from the TRCTRG pin 0 1: Rising edge selected | R/W |
|     |        |                                       |                                                                              |     |
|     |        |                                       | 1 0: Falling edge selected                                                   |     |
|     |        |                                       | 1 1: Both edges selected                                                     |     |

### Notes:

- 1. Enabled when in PWM mode.
- 2. For notes on PWM2 mode, refer to 19.9.6 TRCMR Register in PWM2 Mode.
- 3. In timer mode and PWM mode these bits are disabled.

# 19.2.11 Timer RC Digital Filter Function Select Register (TRCDF)

Address 0131h

| Bit         | b7    | b6    | b5 | b4    | b3  | b2  | b1  | b0  |
|-------------|-------|-------|----|-------|-----|-----|-----|-----|
| Symbol      | DFCK1 | DFCK0 | _  | DFTRG | DFD | DFC | DFB | DFA |
| After Reset | 0     | 0     | 0  | 0     | 0   | 0   | 0   | 0   |

| Bit | Symbol | Bit Name                                             | Function                                  | R/W |
|-----|--------|------------------------------------------------------|-------------------------------------------|-----|
| b0  | DFA    | Trees the digital litter randien coloct bit          | 0: Function is not used                   | R/W |
| b1  | DFB    | TRCIOB pin digital filter function select bit (1)    | 1: Function is used                       | R/W |
| b2  | DFC    | TRCIOC pin digital filter function select bit (1)    |                                           | R/W |
| b3  | DFD    | TRCIOD pin digital filter function select bit (1)    |                                           | R/W |
| b4  | DFTRG  | TRCTRG pin digital filter function select bit (2)    |                                           | R/W |
| b5  | _      | Nothing is assigned. If necessary, set to 0. Wh      | nen read, the content is 0.               | _   |
| b6  | DFCK0  | Clock select bits for digital filter function (1, 2) | b7 b6<br>0 0: f32                         | R/W |
| b7  | DFCK1  |                                                      | 0 1: f8                                   | R/W |
|     |        |                                                      | 1 0: f1                                   |     |
|     |        |                                                      | 1 1: Count source (clock selected by bits |     |
|     |        |                                                      | TCK2 to TCK0 in the TRCCR1                |     |
|     |        |                                                      | register)                                 |     |

### Notes:

- 1. These bits are enabled for the input capture function.
- 2. These bits are enabled when in PWM2 mode and bits TCEG1 to TCEG0 in the TRCCR2 register are set to 01b, 10b, or 11b (TRCTRG trigger input enabled).

# 19.2.12 Timer RC Output Master Enable Register (TRCOER)

| Address (   | Address 0132h |    |    |    |    |    |    |    |   |  |  |
|-------------|---------------|----|----|----|----|----|----|----|---|--|--|
| Bit         | b7            | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |  |  |
| Symbol      | PTO           | _  | _  | _  | ED | EC | EB | EA | 1 |  |  |
| After Reset | 0             | 1  | 1  | 1  | 1  | 1  | 1  | 1  | _ |  |  |

| Bit | Symbol | Bit Name                                                    | Function                                                                                                                                                                               | R/W |
|-----|--------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | EA     | TRCIOA output disable bit (1)                               | O: Enable output  1: Disable output (The TRCIOA pin is used as a programmable I/O port.)                                                                                               | R/W |
| b1  | EB     | TRCIOB output disable bit (1)                               | Disable output     The TRCIOB pin is used as a programmable I/O port.)                                                                                                                 | R/W |
| b2  | EC     | TRCIOC output disable bit (1)                               | O: Enable output  1: Disable output (The TRCIOC pin is used as a programmable I/O port.)                                                                                               | R/W |
| b3  | ED     | TRCIOD output disable bit (1)                               | O: Enable output  1: Disable output (The TRCIOD pin is used as a programmable I/O port.)                                                                                               | R/W |
| b4  | _      | Nothing is assigned. If necessary, set                      | to 0. When read, the content is 1.                                                                                                                                                     | _   |
| b5  | _      |                                                             |                                                                                                                                                                                        |     |
| b6  | _      |                                                             |                                                                                                                                                                                        |     |
| b7  | PTO    | INTO of pulse output forced cutoff signal input enabled bit | O: Pulse output forced cutoff input disabled  1: Pulse output forced cutoff input enabled  (Bits EA, EB, EC, and ED are set to 1 (disable output) when "L" is applied to the INTO pin) | R/W |

## Note:

# 19.2.13 Timer RC Trigger Control Register (TRCADCR)

Address 0133h

| Bit         | b7 | b6 | b5 | b4 | b3      | b2      | b1      | b0      |
|-------------|----|----|----|----|---------|---------|---------|---------|
| Symbol      | _  | _  | _  | _  | ADTRGDE | ADTRGCE | ADTRGBE | ADTRGAE |
| After Reset | 0  | 0  | 0  | 0  | 0       | 0       | 0       | 0       |

| Bit | Symbol  | Bit Name                              | Function                                                                                      | R/W |
|-----|---------|---------------------------------------|-----------------------------------------------------------------------------------------------|-----|
| b0  | ADTRGAE | A/D trigger A enable bit              | A/D trigger disabled     A/D trigger generated at compare match with registers TRC and TRCGRA | R/W |
| b1  | ADTRGBE | A/D trigger B enable bit              | A/D trigger disabled     A/D trigger generated at compare match with registers TRC and TRCGRB | R/W |
| b2  | ADTRGCE | A/D trigger C enable bit              | A/D trigger disabled     A/D trigger generated at compare match with registers TRC and TRCGRC | R/W |
| b3  | ADTRGDE | A/D trigger D enable bit              | A/D trigger disabled     A/D trigger generated at compare match with registers TRC and TRCGRD | R/W |
| b4  | _       | Nothing is assigned. If necessary, se | to 0. When read, the content is 0.                                                            | _   |
| b5  | _       |                                       |                                                                                               |     |
| b6  | _       |                                       |                                                                                               |     |
| b7  | _       |                                       |                                                                                               |     |

<sup>1.</sup> These bits are disabled for input pins set to the input capture function.

# 19.2.14 Timer RB/RC Pin Select Register (TRBRCSR)

| Address     | 0181h |    |            |            |    |    |    |          |
|-------------|-------|----|------------|------------|----|----|----|----------|
| Bit         | b7    | b6 | b5         | b4         | b3 | b2 | b1 | b0       |
| Symbol      | _     | _  | TRCCLKSEL1 | TRCCLKSEL0 | _  |    |    | TRBOSEL0 |
| After Reset | 0     | 0  | 0          | 0          | 0  | 0  | 0  | 0        |

| Bit | Symbol     | Bit Name                                                                  | Function                          | R/W |
|-----|------------|---------------------------------------------------------------------------|-----------------------------------|-----|
| b0  | TRBOSEL0   | TRBO pin select bit                                                       | 0: P1_3 assigned                  | R/W |
|     |            |                                                                           | 1: P3_1 assigned                  |     |
| b1  | _          | Reserved bit                                                              | Set to 0.                         | R/W |
| b2  | _          | Nothing is assigned. If necessary, set t                                  | o 0. When read, the content is 0. | _   |
| b3  | _          |                                                                           |                                   |     |
| b4  | TRCCLKSEL0 | TRCCLK pin select bit                                                     | b5 b4<br>0 0: TRCCLK pin not used | R/W |
| b5  | TRCCLKSEL1 |                                                                           | 0 1: P1_4 assigned                | R/W |
|     |            |                                                                           | 1 0: P3_3 assigned                |     |
|     |            |                                                                           | 1 1: Do not set.                  |     |
| b6  | _          | Reserved bit                                                              | Set to 0.                         | R/W |
| b7  | _          | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                   |     |

The TRBRCSR register selects which pin is assigned to the timer RB and timer RC I/O. To use the I/O pin for timer RB and timer RC, set this register.

Set the TRBOSEL0 bit before setting the timer RB associated registers. Set bits TRCCLKSEL0 and TRCCLKSEL1 before setting the timer RC associated registers. Also, do not change the setting values of the TRBOSEL0 bit during timer RB operation. Do not change the setting values of bits TRCCLKSEL0 and TRCCLKSEL1 during timer RC operation.

# 19.2.15 Timer RC Pin Select Register 0 (TRCPSR0)

| Address     | 0182n |            |            |            |    |            |            |            |
|-------------|-------|------------|------------|------------|----|------------|------------|------------|
| Bit         | b7    | b6         | b5         | b4         | b3 | b2         | b1         | b0         |
| Symbol      |       | TRCIOBSEL2 | TRCIOBSEL1 | TRCIOBSEL0 | _  | TRCIOASEL2 | TRCIOASEL1 | TRCIOASEL0 |
| After Reset | 0     | 0          | 0          | 0          | 0  | 0          | 0          | 0          |

| Bit | Symbol     | Bit Name                                 | Function                                           | R/W |
|-----|------------|------------------------------------------|----------------------------------------------------|-----|
| b0  | TRCIOASEL0 | TRCIOA/TRCTRG pin select bit             | b2 b1 b0<br>0 0 0: TRCIOA/TRCTRG pin not used      | R/W |
| b1  | TRCIOASEL1 |                                          | 0 0 1: P1 1 assigned                               | R/W |
| b2  | TRCIOASEL2 |                                          | 0 1 0: P0_0 assigned                               | R/W |
|     |            |                                          | 0 1 1: P0_1 assigned                               |     |
|     |            |                                          | 1 0 0: P0_2 assigned                               |     |
|     |            |                                          | Other than above: Do not set.                      |     |
| b3  | _          | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.                  | _   |
| b4  | TRCIOBSEL0 | TRCIOB pin select bit                    | b6 b5 b4                                           | R/W |
| b5  | TRCIOBSEL1 |                                          | 0 0 0: TRCIOB pin not used<br>0 0 1: P1_2 assigned | R/W |
| b6  | TRCIOBSEL2 |                                          | 0 1 0: P0_3 assigned                               | R/W |
|     |            |                                          | 0 1 1: P0_4 assigned                               |     |
|     |            |                                          | 1 0 0: P0_5 assigned                               |     |
|     |            |                                          | 1 0 1: P2_0 assigned                               |     |
|     |            |                                          | 1 1 0: P6_5 assigned                               |     |
|     |            |                                          | Other than above: Do not set.                      |     |
| b7  | _          | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.                  | _   |

The TRCPSR0 register selects which pin is assigned to the timer RC I/O. To use the I/O pin for timer RC, set this register.

Set the TRCPSR0 register before setting the timer RC associated registers. Also, do not change the setting value in this register during timer RC operation.

# 19.2.16 Timer RC Pin Select Register 1 (TRCPSR1)

| Address (   | 7183N |            |            |            |    |            |            |            |
|-------------|-------|------------|------------|------------|----|------------|------------|------------|
| Bit         | b7    | b6         | b5         | b4         | b3 | b2         | b1         | b0         |
| Symbol      | _     | TRCIODSEL2 | TRCIODSEL1 | TRCIODSEL0 | _  | TRCIOCSEL2 | TRCIOCSEL1 | TRCIOCSEL0 |
| After Reset | 0     | 0          | 0          | 0          | 0  | 0          | 0          | 0          |

| Bit | Symbol     | Bit Name                                 | Function                                           | R/W |
|-----|------------|------------------------------------------|----------------------------------------------------|-----|
| b0  | TRCIOCSEL0 | TRCIOC pin select bit                    | b2 b1 b0                                           | R/W |
| b1  | TRCIOCSEL1 |                                          | 0 0 0: TRCIOC pin not used<br>0 0 1: P1 3 assigned | R/W |
| b2  | TRCIOCSEL2 |                                          | 0 1 0: P3_4 assigned                               | R/W |
|     |            |                                          | 0 1 1: P0_7 assigned                               |     |
|     |            |                                          | 1 0 0: P2_1 assigned                               |     |
|     |            |                                          | 1 0 1: P6_6 assigned                               |     |
|     |            |                                          | Other than above: Do not set.                      |     |
| b3  | _          | Nothing is assigned. If necessary, set t | to 0. When read, the content is 0.                 | _   |
| b4  | TRCIODSEL0 | TRCIOD pin select bit                    | b6 b5 b4<br>  0 0 0: TRCIOD pin not used           | R/W |
| b5  | TRCIODSEL1 |                                          | 0 0 1: P1_0 assigned                               | R/W |
| b6  | TRCIODSEL2 |                                          | 0 1 0: P3_5 assigned                               | R/W |
|     |            |                                          | 0 1 1: P0_6 assigned                               |     |
|     |            |                                          | 1 0 0: P2_2 assigned                               |     |
|     |            |                                          | 1 0 1: P6_7 assigned                               |     |
|     |            |                                          | Other than above: Do not set.                      |     |
| b7  | _          | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.                  | _   |

The TRCPSR1 register selects which pin is assigned to the timer RC I/O. To use the I/O pin for timer RC, set this register.

Set the TRCPSR1 register before setting the timer RC associated registers. Also, do not change the setting value in this register during timer RC operation.

## 19.3 Common Items for Multiple Modes

## 19.3.1 Count Source

The method of selecting the count source is common to all modes.

Table 19.5 lists the Count Source Selection, and Figure 19.2 shows a Count Source Block Diagram.

Table 19.5 Count Source Selection

| Count Source          | Selection Method                                                                      |
|-----------------------|---------------------------------------------------------------------------------------|
| f1, f2, f4, f8, f32   | Count source selected using bits TCK2 to TCK0 in TRCCR1 register                      |
| fOCO40M               | FRA00 bit in FRA0 register set to 1 (high-speed on-chip oscillator on)                |
| fOCO-F                | Bits TCK2 to TCK0 in TRCCR1 register are set to 110b (fOCO40M)                        |
|                       | Bits TCK2 to TCK0 in TRCCR1 register are set to 111b (fOCO-F)                         |
| External signal input | Bits TCK2 to TCK0 in TRCCR1 register are set to 101b (count source is rising edge     |
| to TRCCLK pin         | of external clock) and the corresponding direction bit in the corresponding direction |
|                       | register is set is set to 0 (input mode)                                              |



Figure 19.2 Count Source Block Diagram

The pulse width of the external clock input to the TRCCLK pin should be three cycles or more of the timer RC operation clock (see **Table 19.1 Timer RC Operation Clock**).

To select fOCO40M or fOCO-F as the count source, set the FRA00 bit in the FRA0 register set to 1 (high-speed on-chip oscillator on), and then set bits TCK2 to TCK0 in the TRCCR1 register to 110b (fOCO40M) or 111b (fOCO-F).

## 19.3.2 Buffer Operation

Bits BFC and BFD in the TRCMR register are used to select the TRCGRC or TRCGRD register as the buffer register for the TRCGRA or TRCGRB register.

- Buffer register for TRCGRA register: TRCGRC register
- Buffer register for TRCGRB register: TRCGRD register

Buffer operation differs depending on the mode.

Table 19.6 lists the Buffer Operation in Each Mode, Figure 19.3 shows the Buffer Operation for Input Capture Function, and Figure 19.4 shows the Buffer Operation for Output Compare Function.

Table 19.6 Buffer Operation in Each Mode

| Function, Mode          | Transfer Timing                                                                     | Transfer Destination Register                                           |
|-------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Input capture function  | Input capture signal input                                                          | Contents of TRCGRA (TRCGRB) register are transferred to buffer register |
| Output compare function | Compare match between TRC                                                           | Contents of buffer register are                                         |
| PWM mode                | register and TRCGRA (TRCGRB) register                                               | transferred to TRCGRA (TRCGRB) register                                 |
| PWM2 mode               | Compare match between TRC register and TRCGRA register     TRCTRG pin trigger input | Contents of buffer register (TRCGRD) are transferred to TRCGRB register |



Figure 19.3 Buffer Operation for Input Capture Function



Figure 19.4 **Buffer Operation for Output Compare Function** 

Make the following settings in timer mode.

- To use the TRCGRC register as the buffer register for the TRCGRA register: Set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- To use the TRCGRD register as the buffer register for the TRCGRB register: Set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

The output compare function, PWM mode, or PWM2 mode, and the TRCGRC or TRCGRD register is functioning as a buffer register, the IMFC bit or IMFD bit in the TRCSR register is set to 1 when a compare match with the TRC register occurs.

The input capture function and the TRCGRC register or TRCGRD register is functioning as a buffer register, the IMFC bit or IMFD bit in the TRCSR register is set to 1 at the input edge of a signal input to the TRCIOC pin or TRCIOD pin.

19. Timer RC R8C/35A Group

#### **Digital Filter** 19.3.3

The input to TRCTRG or TRCIOj (j = A, B, C, or D) is sampled, and the level is considered to be determined when three matches occur. The digital filter function and sampling clock are selected using the TRCDF register. Figure 19.5 shows a Digital Filter Block Diagram.



Figure 19.5 **Digital Filter Block Diagram** 

## 19.3.4 Forced Cutoff of Pulse Output

When using the timer mode's output compare function, the PWM mode, or the PWM2 mode, pulse output from the TRCIOj (j = A, B, C, or D) output pin can be forcibly cut off and the TRCIOj pin set to function as a programmable I/O port by means of input to the  $\overline{INTO}$  pin.

A pin used for output by the timer mode's output compare function, the PWM mode, or the PWM2 mode can be set to function as the timer RC output pin by setting the Ej bit in the TRCOER register to 0 (timer RC output enabled). If "L" is input to the  $\overline{\text{INT0}}$  pin while the PTO bit in the TRCOER register is set to 1 (pulse output forced cutoff signal input  $\overline{\text{INT0}}$  enabled), bits EA, EB, EC, and ED in the TRCOER register are all set to 1 (timer RC output disabled, TRCIOj output pin functions as the programmable I/O port). When one or two cycles of the timer RC operation clock after "L" input to the  $\overline{\text{INT0}}$  pin (refer to **Table 19.1 Timer RC Operation Clock**) has elapsed, the TRCIOj output pin becomes a programmable I/O port.

Make the following settings to use this function.

- Set the pin state following forced cutoff of pulse output (high impedance (input), "L" output, or "H" output). (Refer to 7. I/O Ports.)
- Set the INT0EN bit to 1 ( $\overline{\text{INT0}}$  input enabled) and the INT0PL bit to 0 (one edge) in the INTEN register.
- Set the PD4\_5 bit in the PD4 register to 0 (input mode).
- Select the INTO digital filter by means of bits INTOF1 to INTOF0 in the INTF register.
- Set the PTO bit in the TRCOER register to 1 (pulse output forced cutoff signal input INTO enabled).

The IR bit in the INTOIC register is set to 1 (interrupt request) in accordance with the setting of the POL bit and a change in the INTO pin input (refer to 11.8 Notes on Interrupts). For details on interrupts, refer to 11. Interrupts.



Figure 19.6 Forced Cutoff of Pulse Output

#### 19.4 **Timer Mode (Input Capture Function)**

This function measures the width or period of an external signal. An external signal input to the TRCIOj (j = A, B, C, or D) pin acts as a trigger for transferring the contents of the TRC register (counter) to the TRCGRj register (input capture). The input capture function, or any other mode or function, can be selected for each individual pin. The TRCGRA register can also select fOCO128 signal as input-capture trigger input.

Table 19.7 lists the Specifications of Input Capture Function, Figure 19.7 shows a Block Diagram of Input Capture Function, Table 19.8 lists the Functions of TRCGR<sub>i</sub> Register when Using Input Capture Function, and Figure 19.8 shows an Operating Example of Input Capture Function.

**Table 19.7 Specifications of Input Capture Function** 

| Item                                             | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                                     | f1, f2, f4, f8, f32, fOCO40M, fOCO-F, or external signal (rising edge) input to TRCCLK pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Count operation                                  | Increment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Count period                                     | 1/fk × 65,536 fk: Count source frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Count start condition                            | 1 (count starts) is written to the TSTART bit in the TRCMR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Count stop condition                             | 0 (count stops) is written to the TSTART bit in the TRCMR register. The TRC register retains a value before count stops.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Interrupt request generation timing              | <ul><li>Input capture (valid edge of TRCIOj input or fOCO128 signal edge)</li><li>The TRC register overflows.</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TRCIOA, TRCIOB, TRCIOC, and TRCIOD pin functions | Programmable I/O port or input capture input (selectable individually for each pin)                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| INTO pin function                                | Programmable I/O port or INTO interrupt input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Read from timer                                  | The count value can be read by reading TRC register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Write to timer                                   | The TRC register can be written to.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Select functions                                 | <ul> <li>Input capture input pin selection One or more of pins TRCIOA, TRCIOB, TRCIOC, and TRCIOD</li> <li>Input capture input valid edge selection Rising edge, falling edge, or both rising and falling edges</li> <li>Buffer operation (Refer to 19.3.2 Buffer Operation.)</li> <li>Digital filter (Refer to 19.3.3 Digital Filter.)</li> <li>Timing for setting the TRC register to 0000h Overflow or input capture</li> <li>Input-capture trigger selected fOCO128 can be selected for input-capture trigger input of the TRCGRA register.</li> </ul> |

i = A, B, C, or D

19. Timer RC R8C/35A Group



Figure 19.7 **Block Diagram of Input Capture Function** 

# 19.4.1 Timer RC I/O Control Register 0 (TRCIOR0) for Input Capture Function



| Bit      | Symbol       | Bit Name                                  | Function                                                                                                                                                                                                                                                          | R/W        |
|----------|--------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | IOA0<br>IOA1 | TRCGRA control bit                        | bi bo 0 0: Input capture to the TRCGRA register at the rising edge 0 1: Input capture to the TRCGRA register at the falling edge 1 0: Input capture to the TRCGRA register at both edges 1 1: Do not set.                                                         | R/W<br>R/W |
| b2       | IOA2         | TRCGRA mode select bit (1)                | Set to 1 (input capture) in the input capture function.                                                                                                                                                                                                           | R/W        |
| b3       | IOA3         | TRCGRA input capture input switch bit (3) | 0: fOCO128 signal<br>1: TRCIOA pin input                                                                                                                                                                                                                          | R/W        |
| b4<br>b5 | IOB0<br>IOB1 | TRCGRB control bit                        | <ul> <li>b5 b4</li> <li>0 0: Input capture to the TRCGRB register at the rising edge</li> <li>0 1: Input capture to the TRCGRB register at the falling edge</li> <li>1 0: Input capture to the TRCGRB register at both edges</li> <li>1 1: Do not set.</li> </ul> | R/W<br>R/W |
| b6       | IOB2         | TRCGRB mode select bit (2)                | Set to 1 (input capture) in the input capture function.                                                                                                                                                                                                           | R/W        |
| b7       | _            | Nothing is assigned. If necessary, se     | et to 0. When read, the content is 1.                                                                                                                                                                                                                             | _          |

### Notes:

- 1. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 2. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.
- 3. The IOA3 bit is enabled when the IOA2 bit is set to 1 (input capture function).

#### Timer RC I/O Control Register 1 (TRCIOR1) for Input Capture Function 19.4.2

| Address     | 0125N |      |      |      |      |      |      |      |
|-------------|-------|------|------|------|------|------|------|------|
| Bit         | b7    | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
| Symbol      | IOD3  | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 |
| After Reset | 1     | 0    | 0    | 0    | 1    | 0    | 0    | 0    |

| Bit      | Symbol       | Bit Name                            | Function                                                                                                                                                                                                                                           | R/W        |
|----------|--------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | IOC0<br>IOC1 | TRCGRC control bit                  | b1 b0 0 0: Input capture to the TRCGRC register at the rising edge 0 1: Input capture to the TRCGRC register at the falling edge 1 0: Input capture to the TRCGRC register at both edges 1 1: Do not set.                                          | R/W<br>R/W |
| b2       | IOC2         | TRCGRC mode select bit (1)          | Set to 1 (input capture) in the input capture function.                                                                                                                                                                                            | R/W        |
| b3       | IOC3         | TRCGRC register function select bit | Set to 1.                                                                                                                                                                                                                                          | R/W        |
| b4       | IOD0         | TRCGRD control bit                  | b5 b4                                                                                                                                                                                                                                              | R/W        |
| b5       | IOD1         |                                     | <ul> <li>0 0: Input capture to the TRCGRD register at the rising edge</li> <li>0 1: Input capture to the TRCGRD register at the falling edge</li> <li>1 0: Input capture to the TRCGRD register at both edges</li> <li>1 1: Do not set.</li> </ul> | R/W        |
| b6       | IOD2         | TRCGRD mode select bit (2)          | Set to 1 (input capture) in the input capture function.                                                                                                                                                                                            | R/W        |
| b7       | IOD3         | TRCGRD register function select bit | Set to 1.                                                                                                                                                                                                                                          | R/W        |

### Notes:

- 1. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in the TRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 2. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

Functions of TRCGRj Register when Using Input Capture Function **Table 19.8** 

| Register | Setting | Register Function                                            | Input Capture<br>Input Pin |
|----------|---------|--------------------------------------------------------------|----------------------------|
| TRCGRA   | _       | General register. Can be used to read the TRC register value | TRCIOA                     |
| TRCGRB   |         | at input capture.                                            | TRCIOB                     |
| TRCGRC   | BFC = 0 | General register. Can be used to read the TRC register value | TRCIOC                     |
| TRCGRD   | BFD = 0 | at input capture.                                            | TRCIOD                     |
| TRCGRC   | BFC = 1 | Buffer registers. Can be used to hold transferred value from | TRCIOA                     |
| TRCGRD   | BFD = 1 | the general register. (Refer to 19.3.2 Buffer Operation.)    | TRCIOB                     |

j = A, B, C, or D

BFC, BFD: Bits in TRCMR register

# 19.4.3 Operating Example



Figure 19.8 Operating Example of Input Capture Function

19. Timer RC R8C/35A Group

#### 19.5 **Timer Mode (Output Compare Function)**

This function detects when the contents of the TRC register (counter) and the TRCGRj register (j = A, B, C, or D) match (compare match). When a match occurs a signal is output from the TRCIOj pin at a given level. The output compare function, or other mode or function, can be selected for each individual pin.

Table 19.9 lists the Specifications of Output Compare Function, Figure 19.9 shows a Block Diagram of Output Compare Function, Table 19.10 lists the Functions of TRCGRj Register when Using Output Compare Function, and Figure 19.10 shows an Operating Example of Output Compare Function.

**Table 19.9 Specifications of Output Compare Function** 

| Item                                             | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                                     | f1, f2, f4, f8, f32, fOCO40M, fOCO-F, or external signal (rising edge) input to TRCCLK pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Count operation                                  | Increment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Count period                                     | The CCLR bit in the TRCCR1 register is set to 0 (free running operation):  1/fk × 65,536  fk: Count source frequency  The CCLR bit in the TRCCR1 register is set to 1 (TRC register set to 0000h at TRCGRA compare match):  1/fk × (n + 1)  n: TRCGRA register setting value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Waveform output timing                           | Compare match                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Count start condition                            | 1 (count starts) is written to the TSTART bit in the TRCMR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Count stop condition                             | <ul> <li>When the CSEL bit in the TRCCR2 register is set to 0 (count continues after compare match with TRCGRA).</li> <li>0 (count stops) is written to the TSTART bit in the TRCMR register. The output compare output pin retains output level before count stops, the TRC register retains a value before count stops.</li> <li>When the CSEL bit in the TRCCR2 register is set to 1 (count stops at compare match with TRCGRA register).</li> <li>The count stops at the compare match with the TRCGRA register. The output-compare output pin retains the level after the output is changed by the compare match.</li> </ul>                                                                                                                                                           |
| Interrupt request generation timing              | Compare match (contents of registers TRC and TRCGRj match)     The TRC register overflows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TRCIOA, TRCIOB, TRCIOC, and TRCIOD pin functions | Programmable I/O port or output compare output (Selectable individually for each pin)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| INTO pin function                                | Programmable I/O port, pulse output forced cutoff signal input, or INTO interrupt input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Read from timer                                  | The count value can be read by reading the TRC register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Write to timer                                   | The TRC register can be written to.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Select functions                                 | Output compare output pin selection One or more of pins TRCIOA, TRCIOB, TRCIOC, and TRCIOD  Compare match output level selection "L" output, "H" output, or toggle output  Initial output level selection Sets output level for period from count start to compare match  Timing for setting the TRC register to 0000h Overflow or compare match with the TRCGRA register  Buffer operation (Refer to 19.3.2 Buffer Operation.)  Pulse output forced cutoff signal input (Refer to 19.3.4 Forced Cutoff of Pulse Output.)  Can be used as an internal timer by disabling timer RC output  Changing output pins for registers TRCGRC and TRCGRD TRCGRC can be used for output control of the TRCIOA pin and TRCGRD can be used for output control of the TRCIOB pin.  A/D trigger generation |



Figure 19.9 Block Diagram of Output Compare Function

#### Timer RC Control Register 1 (TRCCR1) for Output Compare Function 19.5.1

| Address     | 0121n |      |      |      |     |     |     |     |
|-------------|-------|------|------|------|-----|-----|-----|-----|
| Bit         | b7    | b6   | b5   | b4   | b3  | b2  | b1  | b0  |
| Symbol      | CCLR  | TCK2 | TCK1 | TCK0 | TOD | TOC | TOB | TOA |
| After Reset | 0     | 0    | 0    | 0    | 0   | 0   | 0   | 0   |

| Bit | Symbol | Bit Name                              | Function                                         | R/W |
|-----|--------|---------------------------------------|--------------------------------------------------|-----|
| b0  | TOA    | TRCIOA output level select bit (1, 2) |                                                  | R/W |
| b1  | TOB    | TRCIOB output level select bit (1, 2) | 1: Initial output "H"                            | R/W |
| b2  | TOC    | TRCIOC output level select bit (1, 2) |                                                  | R/W |
| b3  | TOD    | TRCIOD output level select bit (1, 2) |                                                  | R/W |
| b4  | TCK0   | Count source select bit (1)           | b6 b5 b4<br>0 0 0: f1                            | R/W |
| b5  | TCK1   |                                       | 0 0 1: f2                                        | R/W |
| b6  | TCK2   |                                       | 0 1 0: f4                                        | R/W |
|     |        |                                       | 0 1 1: f8                                        |     |
|     |        |                                       | 1 0 0: f32                                       |     |
|     |        |                                       | 1 0 1: TRCCLK input rising edge                  |     |
|     |        |                                       | 1 1 0: fOCO40M                                   |     |
|     |        |                                       | 1 1 1: fOCO-F <sup>(3)</sup>                     |     |
| b7  | CCLR   | TRC counter clear select bit          | 0: Disable clear (free-running operation)        | R/W |
|     |        |                                       | 1: Clear by compare match in the TRCGRA register |     |

### Notes:

- 1. Set to these bits when the TSTART bit in the TRCMR register is set to 0 (count stops).
- 2. If the pin function is set for waveform output (refer to 7.5 Port Settings), the initial output level is output when the TRCCR1 register is set.
- 3. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

Table 19.10 Functions of TRCGRj Register when Using Output Compare Function

| Register | Setting | Register Function                                       | Output Compare Output Pin |
|----------|---------|---------------------------------------------------------|---------------------------|
| TRCGRA   | _       | General register. Write a compare value to one of these | TRCIOA                    |
| TRCGRB   |         | registers.                                              | TRCIOB                    |
| TRCGRC   | BFC = 0 | General register. Write a compare value to one of these | TRCIOC                    |
| TRCGRD   | BFD = 0 | registers.                                              | TRCIOD                    |
| TRCGRC   | BFC = 1 | Buffer register. Write the next compare value to one of | TRCIOA                    |
| TRCGRD   | BFD = 1 | these registers. (Refer to 19.3.2 Buffer Operation.)    | TRCIOB                    |

j = A, B, C, or D

BFC, BFD: Bits in TRCMR register

# 19.5.2 Timer RC I/O Control Register 0 (TRCIOR0) for Output Compare Function



| Bit      | Symbol       | Bit Name                              | Function                                                                                                                                                                                                                                                                                                               | R/W        |
|----------|--------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | IOA0<br>IOA1 | TRCGRA control bit                    | 0 0: Disable pin output by compare match (TRCIOA pin functions as the programmable I/O port) 0 1: "L" output by compare match in the TRCGRA register 1 0: "H" output by compare match in the TRCGRA register 1 1: Toggle output by compare match in the TRCGRA register                                                | R/W<br>R/W |
| b2       | IOA2         | TRCGRA mode select bit (1)            | Set to 0 (output compare) in the output compare function.                                                                                                                                                                                                                                                              | R/W        |
| b3       | IOA3         | TRCGRA input capture input switch bit | Set to 1.                                                                                                                                                                                                                                                                                                              | R/W        |
| b4       | IOB0         | TRCGRB control bit                    | b5 b4                                                                                                                                                                                                                                                                                                                  | R/W        |
| b5       | IOB1         |                                       | <ul> <li>0 0: Disable pin output by compare match (TRCIOB pin functions as the programmable I/O port)</li> <li>0 1: "L" output by compare match in the TRCGRB register</li> <li>1 0: "H" output by compare match in the TRCGRB register</li> <li>1 1: Toggle output by compare match in the TRCGRB register</li> </ul> | R/W        |
| b6       | IOB2         | TRCGRB mode select bit (2)            | Set to 0 (output compare) in the output compare function.                                                                                                                                                                                                                                                              | R/W        |
| b7       | _            | Nothing is assigned. If necessary     | y, set to 0. When read, the content is 1.                                                                                                                                                                                                                                                                              | _          |

## Notes:

- 1. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in theTRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 2. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in the TRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

#### Timer RC I/O Control Register 1 (TRCIOR1) for Output Compare Function 19.5.3



| Bit      | Symbol       | Bit Name                            | Function                                                                                                                                                                                                                  | R/W        |
|----------|--------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | IOC0<br>IOC1 | TRCGRC control bit                  | b1 b0 0 0: Disable pin output by compare match 0 1: "L" output by compare match in the TRCGRC register 1 0: "H" output by compare match in the TRCGRC register 1 1: Toggle output by compare match in the TRCGRC register | R/W<br>R/W |
| b2       | IOC2         | TRCGRC mode select bit (1)          | Set to 0 (output compare) in the output compare function.                                                                                                                                                                 | R/W        |
| b3       | IOC3         | TRCGRC register function select bit | TRCIOA output register     General register or buffer register                                                                                                                                                            | R/W        |
| b4<br>b5 | IOD0<br>IOD1 | TRCGRD control bit                  | b5 b4 0 0: Disable pin output by compare match 0 1: "L" output by compare match in the TRCGRD register 1 0: "H" output by compare match in the TRCGRD register 1 1: Toggle output by compare match in the TRCGRD register | R/W<br>R/W |
| b6       | IOD2         | TRCGRD mode select bit (2)          | Set to 0 (output compare) in the output compare function.                                                                                                                                                                 | R/W        |
| b7       | IOD3         | TRCGRD register function select bit | TRCIOB output register     General register or buffer register                                                                                                                                                            | R/W        |

### Notes:

- 1. When the BFC bit in the TRCMR register is set to 1 (buffer register of TRCGRA register), set the IOC2 bit in theTRCIOR1 register to the same value as the IOA2 bit in the TRCIOR0 register.
- 2. When the BFD bit in the TRCMR register is set to 1 (buffer register of TRCGRB register), set the IOD2 bit in theTRCIOR1 register to the same value as the IOB2 bit in the TRCIOR0 register.

# 19.5.4 Operating Example



Figure 19.10 Operating Example of Output Compare Function

## 19.5.5 Changing Output Pins in Registers TRCGRC and TRCGRD

The TRCGRC register can be used for output control of the TRCIOA pin, and the TRCGRD register can be used for output control of the TRCIOB pin. Therefore, each pin output can be controlled as follows:

- TRCIOA output is controlled by the values in registers TRCGRA and TRCGRC.
- TRCIOB output is controlled by the values in registers TRCGRB and TRCGRD.

Change output pins in registers TRCGRC and TRCGRD as follows:

- Set the IOC3 bit in the TRCIOR1 register to 0 (TRCIOA output register) and set the IOD3 bit to 0 (TRCIOB output register).
- Set bits BFC and BFD in the TRCMR register to 0 (general register).
- Set different values in registers TRCGRC and TRCGRA. Also, set different values in registers TRCGRD and TRCGRB.

Figure 19.12 shows an Operating Example When TRCGRC Register is Used for Output Control of TRCIOA Pin and TRCGRD Register is Used for Output Control of TRCIOB Pin.



Figure 19.11 Changing Output Pins in Registers TRCGRC and TRCGRD



Figure 19.12 Operating Example When TRCGRC Register is Used for Output Control of TRCIOA Pin and TRCGRD Register is Used for Output Control of TRCIOB Pin

19. Timer RC R8C/35A Group

#### 19.6 **PWM Mode**

This mode outputs PWM waveforms. A maximum of three PWM waveforms with the same period are output. The PWM mode, or the timer mode, can be selected for each individual pin. (However, since the TRCGRA register is used when using any pin for the PWM mode, the TRCGRA register cannot be used for the timer mode.) Table 19.11 lists the Specifications of PWM Mode, Figure 19.13 shows a PWM Mode Block Diagram, Table 19.12 lists the Functions of TRCGRj Register in PWM Mode, and Figures 19.14 and 19.15 show Operating Examples of PWM Mode.

**Table 19.11 Specifications of PWM Mode** 

| Item                         | Specification                                                                                                                                            |
|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count source                 | f1, f2, f4, f8, f32, fOCO40M, fOCO-F, or external signal (rising edge) input to TRCCLK pin                                                               |
| Count operation              | Increment                                                                                                                                                |
| PWM waveform                 | PWM period: 1/fk × (m + 1)                                                                                                                               |
|                              | Active level width: 1/fk × (m - n)                                                                                                                       |
|                              | Inactive width: 1/fk × (n + 1)                                                                                                                           |
|                              | fk: Count source frequency                                                                                                                               |
|                              | m: TRCGRA register setting value                                                                                                                         |
|                              | n: TRCGRj register setting value                                                                                                                         |
|                              | m+1                                                                                                                                                      |
|                              |                                                                                                                                                          |
|                              |                                                                                                                                                          |
|                              | n+1 m-n ("L" is active level)                                                                                                                            |
| Count start condition        | 1 (count starts) is written to the TSTART bit in the TRCMR register.                                                                                     |
| Count stop condition         | When the CSEL bit in the TRCCR2 register is set to 0 (count continues)                                                                                   |
|                              | after compare match with TRCGRA).                                                                                                                        |
|                              | 0 (count stops) is written to the TSTART bit in the TRCMR register.                                                                                      |
|                              | PWM output pin retains output level before count stops, TRC register                                                                                     |
|                              | retains value before count stops.  • When the CSEL bit in the TRCCR2 register is set to 1 (count stops at                                                |
|                              | compare match with TRCGRA register).                                                                                                                     |
|                              | The count stops at the compare match with the TRCGRA register. The                                                                                       |
|                              | PWM output pin retains the level after the output is changed by the                                                                                      |
|                              | compare match.                                                                                                                                           |
| Interrupt request generation | Compare match (contents of registers TRC and TRCGRh match)                                                                                               |
| timing                       | The TRC register overflows.                                                                                                                              |
| TRCIOA pin function          | Programmable I/O port                                                                                                                                    |
| TRCIOB, TRCIOC, and          | Programmable I/O port or PWM output (selectable individually for each                                                                                    |
| TRCIOD pin functions         | pin)                                                                                                                                                     |
| INTO pin function            | Programmable I/O port, pulse output forced cutoff signal input, or INTO                                                                                  |
|                              | interrupt input                                                                                                                                          |
| Read from timer              | The count value can be read by reading the TRC register.                                                                                                 |
| Write to timer               | The TRC register can be written to.                                                                                                                      |
| Select functions             | One to three pins selectable as PWM pins per channel                                                                                                     |
|                              | One or more of pins TRCIOB, TRCIOC, and TRCIOD                                                                                                           |
|                              | Active level selectable for each pin                                                                                                                     |
|                              | • Initial level selectable for each pin                                                                                                                  |
|                              | <ul> <li>Buffer operation (Refer to 19.3.2 Buffer Operation.)</li> <li>Pulse output forced cutoff signal input (Refer to 19.3.4 Forced Cutoff</li> </ul> |
|                              | of Pulse Output.)                                                                                                                                        |
|                              | • A/D trigger generation                                                                                                                                 |
| <u> </u>                     | 1 30: 3: : ::::                                                                                                                                          |

j = B, C, or Dh = A, B, C, or D

19. Timer RC R8C/35A Group



Figure 19.13 PWM Mode Block Diagram

#### Timer RC Control Register 1 (TRCCR1) in PWM Mode 19.6.1

Address 0121h

| Bit         | b7   | b6   | b5   | b4   | b3  | b2  | b1  | b0  |
|-------------|------|------|------|------|-----|-----|-----|-----|
| Symbol      | CCLR | TCK2 | TCK1 | TCK0 | TOD | TOC | TOB | TOA |
| After Reset | 0    | 0    | 0    | 0    | 0   | 0   | 0   | 0   |

| Bit | Symbol | Bit Name                              | Function                                         | R/W |
|-----|--------|---------------------------------------|--------------------------------------------------|-----|
| b0  | TOA    | TRCIOA output level select bit (1)    | Disabled in PWM mode                             | R/W |
| b1  | TOB    | TRCIOB output level select bit (1, 2) | 0: Initial output selected as non-active level   | R/W |
| b2  | TOC    | TRCIOC output level select bit (1, 2) | 1: Initial output selected as active level       | R/W |
| b3  | TOD    | TRCIOD output level select bit (1, 2) |                                                  | R/W |
| b4  | TCK0   | Count source select bit (1)           | b6 b5 b4<br>0 0 0; f1                            | R/W |
| b5  | TCK1   |                                       | 0 0 1: f2                                        | R/W |
| b6  | TCK2   |                                       | 0 1 0: f4                                        | R/W |
|     |        |                                       | 0 1 1: f8                                        |     |
|     |        |                                       | 1 0 0: f32                                       |     |
|     |        |                                       | 1 0 1: TRCCLK input rising edge                  |     |
|     |        |                                       | 1 1 0: fOCO40M                                   |     |
|     |        |                                       | 1 1 1: fOCO-F <sup>(3)</sup>                     |     |
| b7  | CCLR   | TRC counter clear select bit          | 0: Disable clear (free-running operation)        | R/W |
|     |        |                                       | 1: Clear by compare match in the TRCGRA register |     |

j = B, C or D

### Notes:

- 1. Set to these bits when the TSTART bit in the TRCMR register is set to 0 (count stops).
- 2. If the pin function is set for waveform output (refer to 7.5 Port Settings), the initial output level is output when the TRCCR1 register is set.
- 3. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

#### Timer RC Control Register 2 (TRCCR2) 19.6.2

Address 0130h



| Bit      | Symbol         | Bit Name                                           | Function                                                                                                                         | R/W        |
|----------|----------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|
| b0       | POLB           | PWM mode output level control bit B <sup>(1)</sup> | 0: TRCIOB output level selected as "L" active 1: TRCIOB output level selected as "H" active                                      | R/W        |
| b1       | POLC           | PWM mode output level control bit C <sup>(1)</sup> | TRCIOC output level selected as "L" active     TRCIOC output level selected as "H" active                                        | R/W        |
| b2       | POLD           | PWM mode output level control bit D (1)            | 0: TRCIOD output level selected as "L" active 1: TRCIOD output level selected as "H" active                                      | R/W        |
| b3       | _              | Nothing is assigned. If necessary,                 | set to 0. When read, the content is 1.                                                                                           | _          |
| b4       | _              |                                                    |                                                                                                                                  |            |
| b5       | CSTP           | TRC count operation select bit (2)                 | O: Count continues at compare match with the TRCGRA register     Count stops at compare match with the TRCGRA register           | R/W        |
| b6<br>b7 | TCEG0<br>TCEG1 | TRCTRG input edge select bit (3)                   | 0 0: Disable the trigger input from the TRCTRG pin 0 1: Rising edge selected 1 0: Falling edge selected 1 1: Both edges selected | R/W<br>R/W |

### Notes:

- 1. Enabled when in PWM mode.
- 2. For notes on PWM2 mode, refer to 19.9.6 TRCMR Register in PWM2 Mode.
- 3. In timer mode and PWM mode these bits are disabled.

Table 19.12 Functions of TRCGRj Register in PWM Mode

| Register | Setting | Register Function                                                                          | PWM Output Pin |
|----------|---------|--------------------------------------------------------------------------------------------|----------------|
| TRCGRA   | -       | General register. Set the PWM period.                                                      | -              |
| TRCGRB   | -       | General register. Set the PWM output change point.                                         | TRCIOB         |
| TRCGRC   | BFC = 0 | General register. Set the PWM output change point.                                         | TRCIOC         |
| TRCGRD   | BFD = 0 |                                                                                            | TRCIOD         |
| TRCGRC   | BFC = 1 | Buffer register. Set the next PWM period. (Refer to <b>19.3.2 Buffer Operation</b> .)      | _              |
| TRCGRD   | BFD = 1 | Buffer register. Set the next PWM output change point. (Refer to 19.3.2 Buffer Operation.) | TRCIOB         |

j = A, B, C, or D

BFC, BFD: Bits in TRCMR register

Note:

<sup>1.</sup> The output level does not change even when a compare match occurs if the TRCGRA register value (PWM period) is the same as the TRCGRB, TRCGRC, or TRCGRD register value.

# 19.6.3 Operating Example



Figure 19.14 Operating Example of PWM Mode



Figure 19.15 Operating Example of PWM Mode (Duty 0% and Duty 100%)

#### 19.7 **PWM2 Mode**

This mode outputs a single PWM waveform. After a given wait duration has elapsed following the trigger, the pin output switches to active level. Then, after a given duration, the output switches back to inactive level. Furthermore, the counter stops at the same time the output returns to inactive level, making it possible to use PWM2 mode to output a programmable wait one-shot waveform.

Since timer RC uses multiple general registers in PWM2 mode, other modes cannot be used in conjunction with it. Figure 19.16 shows a PWM2 Mode Block Diagram, Table 19.13 lists the Specifications of PWM2 Mode, Table 19.14 lists the Functions of TRCGRj Register in PWM2 Mode, and Figures 19.17 to 19.19 show Operating Examples of PWM2 Mode.



**Figure 19.16 PWM2 Mode Block Diagram** 

Table 19.13 Specifications of PWM2 Mode

| Item                                    | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Count source                            | f1, f2, f4, f8, f32, fOCO40M, fOCO-F, or external signal (rising edge) input to TRCCLK pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| Count operation                         | ncrement TRC register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| PWM waveform                            | PWM period: 1/fk × (m + 1) (no TRCTRG input)  Active level width: 1/fk × (n - p)  Wait time from count start or trigger: 1/fk × (p + 1)  fk: Count source frequency  m: TRCGRA register setting value  n: TRCGRB register setting value  p: TRCGRC register setting value                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|                                         | TRCTRG input  m+1  n+1  p+1  n-p  (TRCTRG: Rising edge, active level is "H")                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| Count start conditions                  | <ul> <li>Bits TCEG1 to TCEG0 in the TRCCR2 register are set to 00b (TRCTRG trigger disabled) or the CSEL bit in the TRCCR2 register is set to 0 (count continues).</li> <li>1 (count starts) is written to the TSTART bit in the TRCMR register.</li> <li>Bits TCEG1 to TCEG0 in the TRCCR2 register are set to 01b, 10b, or 11b (TRCTRG trigger enabled) and the TSTART bit in the TRCMR register is set to 1 (count starts).</li> <li>A trigger is input to the TRCTRG pin</li> </ul>                                                                                                                                                                                                             |  |  |  |
| Count stop conditions                   | <ul> <li>0 (count stops) is written to the TSTART bit in the TRCMR register while the CSEL bit in the TRCCR2 register is set to 0 or 1.</li> <li>The TRCIOB pin outputs the initial level in accordance with the value of the TOB bit in the TRCCR1 register. The TRC register retains the value before count stops.</li> <li>The count stops due to a compare match with TRCGRA while the CSEL bit in the TRCCR2 register is set to 1</li> <li>The TRCIOB pin outputs the initial level. The TRC register retains the value before count stops if the CCLR bit in the TRCCR1 register is set to 0. The TRC register is set to 0000h if the CCLR bit in the TRCCR1 register is set to 1.</li> </ul> |  |  |  |
| Interrupt request                       | Compare match (contents of TRC and TRCGRj registers match)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| generation timing                       | The TRC register overflows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| TRCIOA/TRCTRG pin function              | Programmable I/O port or TRCTRG input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| TRCIOB pin function                     | PWM output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| TRCIOC and TRCIOD pin functions         | Programmable I/O port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| INTO pin function                       | Programmable I/O port, pulse output forced cutoff signal input, or INTO interrupt input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Read from timer                         | The count value can be read by reading the TRC register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Write to timer                          | The TRC register can be written to.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| Select functions                        | <ul> <li>External trigger and valid edge selection The edge or edges of the signal input to the TRCTRG pin can be used as the PWM output trigger: rising edge, falling edge, or both rising and falling edges</li> <li>Buffer operation (Refer to 19.3.2 Buffer Operation.)</li> <li>Pulse output forced cutoff signal input (Refer to 19.3.4 Forced Cutoff of Pulse Output.)</li> <li>Digital filter (Refer to 19.3.3 Digital Filter.)</li> </ul>                                                                                                                                                                                                                                                  |  |  |  |
|                                         | • A/D trigger generation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

j = A, B, or C

# 19.7.1 Timer RC Control Register 1 (TRCCR1) in PWM2 Mode

Address 0121h Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol **CCLR** TCK2 TCK1 TCK0 TOD TOC TOB TOA 0 0 After Reset 0 0 0 0 0 0

| Bit            | Symbol               | Bit Name                              | Function                                                                                                                                                                                                                                                                                     | R/W               |
|----------------|----------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| b0             | TOA                  | TRCIOA output level select bit (1)    | Disabled in PWM2 mode                                                                                                                                                                                                                                                                        | R/W               |
| b1             | ТОВ                  | TRCIOB output level select bit (1, 2) | O: Active level "H" (Initial output "L" "H" output by compare match in the TRCGRC register "L" output by compare match in the TRCGRB register  1: Active level "L" (Initial output "H" "L" output by compare match in the TRCGRC register "H" output by compare match in the TRCGRB register | R/W               |
| b2             | TOC                  | TRCIOC output level select bit (1)    | Disabled in PWM2 mode                                                                                                                                                                                                                                                                        | R/W               |
| b3             | TOD                  | TRCIOD output level select bit (1)    |                                                                                                                                                                                                                                                                                              | R/W               |
| b4<br>b5<br>b6 | TCK0<br>TCK1<br>TCK2 | Count source select bit (1)           | 0 0 0: f1<br>0 0 1: f2<br>0 1 0: f4<br>0 1 1: f8<br>1 0 0: f32<br>1 0 1: TRCCLK input rising edge<br>1 1 0: fOCO40M<br>1 1 1: fOCO-F (3)                                                                                                                                                     | R/W<br>R/W<br>R/W |
| b7             | CCLR                 | TRC counter clear select bit          | O: Disable clear (free-running operation)     Clear by compare match in the TRCGRA register                                                                                                                                                                                                  | R/W               |

## Notes:

- 1. Set to these bits when the TSTART bit in the TRCMR register is set to 0 (count stops).
- 2. If the pin function is set for waveform output (refer to **7.5 Port Settings**), the initial output level is output when the TRCCR1 register is set.
- 3. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

# 19.7.2 Timer RC Control Register 2 (TRCCR2) in PWM2 Mode

Address 0130h

| Bit         | b7    | b6    | b5   | b4 | b3 | b2   | b1   | b0   |  |
|-------------|-------|-------|------|----|----|------|------|------|--|
| Symbol      | TCEG1 | TCEG0 | CSTP | _  | _  | POLD | POLC | POLB |  |
| After Reset | 0     | 0     | 0    | 1  | 1  | 0    | 0    | 0    |  |

| Bit | Symbol | Bit Name                                           | Function                                                                                                                                     | R/W |
|-----|--------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | POLB   | PWM mode output level control bit B <sup>(1)</sup> | 0: TRCIOB output level selected as "L" active 1: TRCIOB output level selected as "H" active                                                  | R/W |
| b1  | POLC   | PWM mode output level control bit C (1)            | TRCIOC output level selected as "L" active     TRCIOC output level selected as "H" active                                                    | R/W |
| b2  | POLD   | PWM mode output level control bit D (1)            | TRCIOD output level selected as "L" active     TRCIOD output level selected as "H" active                                                    | R/W |
| b3  | _      | Nothing is assigned. If necessary, s               | et to 0. When read, the content is 1.                                                                                                        | _   |
| b4  | _      |                                                    |                                                                                                                                              |     |
| b5  | CSTP   | TRC count operation select bit (2)                 | O: Count continues at compare match with the TRCGRA register     Count stops at compare match with the TRCGRA register                       | R/W |
| b6  | TCEG0  | TRCTRG input edge select bit (3)                   | 0 0: Disable the trigger input from the TRCTRG pin                                                                                           | R/W |
| b7  | TCEG1  |                                                    | 0 0. Disable the trigger input from the TRCTRG pin     0 1: Rising edge selected     1 0: Falling edge selected     1 1: Both edges selected | R/W |

### Notes:

- 1. Enabled when in PWM mode.
- 2. For notes on PWM2 mode, refer to 19.9.6 TRCMR Register in PWM2 Mode.
- 3. In timer mode and PWM mode these bits are disabled.

# 19.7.3 Timer RC Digital Filter Function Select Register (TRCDF) in PWM2 Mode

Address 0131h

| Bit         | b7    | b6    | b5 | b4    | b3  | b2  | b1  | b0  |
|-------------|-------|-------|----|-------|-----|-----|-----|-----|
| Symbol      | DFCK1 | DFCK0 | _  | DFTRG | DFD | DFC | DFB | DFA |
| After Reset | 0     | 0     | 0  | 0     | 0   | 0   | 0   | 0   |

| Bit | Symbol | Bit Name                                             | Function                                  | R/W |
|-----|--------|------------------------------------------------------|-------------------------------------------|-----|
| b0  | DFA    | TRCIOA pin digital filter function select bit (1)    | 0: Function is not used                   | R/W |
| b1  | DFB    | TRCIOB pin digital filter function select bit (1)    | 1: Function is used                       | R/W |
| b2  | DFC    | TRCIOC pin digital filter function select bit (1)    |                                           | R/W |
| b3  | DFD    | TRCIOD pin digital filter function select bit (1)    |                                           | R/W |
| b4  | DFTRG  | TRCTRG pin digital filter function select bit (2)    |                                           | R/W |
| b5  | _      | Nothing is assigned. If necessary, set to 0. Wh      | nen read, the content is 0.               | _   |
| b6  | DFCK0  | Clock select bits for digital filter function (1, 2) | b7 b6<br>0 0: f32                         | R/W |
| b7  | DFCK1  |                                                      | 0 1: f8                                   | R/W |
|     |        |                                                      | 1 0: f1                                   |     |
|     |        |                                                      | 1 1: Count source (clock selected by bits |     |
|     |        |                                                      | TCK2 to TCK0 in the TRCCR1                |     |
|     |        |                                                      | register)                                 |     |

### Notes:

- 1. These bits are enabled for the input capture function.
- 2. These bits are enabled when in PWM2 mode and bits TCEG1 to TCEG0 in the TRCCR2 register are set to 01b, 10b, or 11b (TRCTRG trigger input enabled).

Table 19.14 Functions of TRCGRj Register in PWM2 Mode

| Register | Setting | Register Function                                                                          | PWM2 Output Pin |
|----------|---------|--------------------------------------------------------------------------------------------|-----------------|
| TRCGRA   | _       | General register. Set the PWM period.                                                      | TRCIOB pin      |
| TRCGRB   | _       | General register. Set the PWM output change point.                                         |                 |
| TRCGRC   | BFC = 0 | General register. Set the PWM output change point (wait time after trigger).               |                 |
| TRCGRD   | BFD = 0 | (Not used in PWM2 mode)                                                                    | _               |
| TRCGRD   | BFD = 1 | Buffer register. Set the next PWM output change point. (Refer to 19.3.2 Buffer Operation.) | TRCIOB pin      |

j = A, B, C, or D

BFC, BFD: Bits in TRCMR register

Note:

1. Do not set the TRCGRB and TRCGRC registers to the same value.

R8C/35A Group 19. Timer RC

# 19.7.4 Operating Example



Figure 19.17 Operating Example of PWM2 Mode (TRCTRG Trigger Input Disabled)

R8C/35A Group 19. Timer RC



Figure 19.18 Operating Example of PWM2 Mode (TRCTRG Trigger Input Enabled)

19. Timer RC R8C/35A Group



Figure 19.19 Operating Example of PWM2 Mode (Duty 0% and Duty 100%)

R8C/35A Group 19. Timer RC

## 19.8 Timer RC Interrupt

Timer RC generates a timer RC interrupt request from five sources. The timer RC interrupt uses the single TRCIC register (bits IR and ILVL0 to ILVL2) and a single vector.

Table 19.15 lists the Registers Associated with Timer RC Interrupt, and Figure 19.20 is a Timer RC Interrupt Block Diagram.

Table 19.15 Registers Associated with Timer RC Interrupt

| Timer RC Status Register | Timer RC Interrupt Enable Register | Timer RC Interrupt Control Register |
|--------------------------|------------------------------------|-------------------------------------|
| TRCSR                    | TRCIER                             | TRCIC                               |



Figure 19.20 Timer RC Interrupt Block Diagram

Like other maskable interrupts, the timer RC interrupt is controlled by the combination of the I flag, IR bit, bits ILVL0 to ILVL2, and IPL. However, it differs from other maskable interrupts in the following respects because a single interrupt source (timer RC interrupt) is generated from multiple interrupt request sources.

- The IR bit in the TRCIC register is set to 1 (interrupt requested) when a bit in the TRCSR register is set to 1 and the corresponding bit in the TRCIER register is also set to 1 (interrupt enabled).
- The IR bit is set to 0 (no interrupt requested) when the bit in the TRCSR register or the corresponding bit in the TRCIER register is set to 0, or both are set to 0. In other words, the interrupt request is not maintained if the IR bit is once set to 1 but the interrupt is not acknowledged.
- If another interrupt source is triggered after the IR bit is set to 1, the IR bit remains set to 1 and does not change.
- If multiple bits in the TRCIER register are set to 1, use the TRCSR register to determine the source of the interrupt request.
- The bits in the TRCSR register are not automatically set to 0 when an interrupt is acknowledged. Set them to 0 within the interrupt routine. Refer to 19.2.5 Timer RC Status Register (TRCSR), for the procedure for setting these bits to 0.

Refer to **19.2.4 Timer RC Interrupt Enable Register** (**TRCIER**), for details of the TRCIER register. Refer to **11.3 Interrupt Control**, for details of the TRCIC register and **11.1.5.2 Relocatable Vector Tables**, for information on interrupt vectors.

R8C/35A Group 19. Timer RC

#### 19.9 **Notes on Timer RC**

#### 19.9.1 **TRC Register**

• The following note applies when the CCLR bit in the TRCCR1 register is set to 1 (clear TRC register at compare match with TRCGRA register).

When using a program to write a value to the TRC register while the TSTART bit in the TRCMR register is set to 1 (count starts), ensure that the write does not overlap with the timing with which the TRC register is set to 0000h.

If the timing of the write to the TRC register and the setting of the TRC register to 0000h coincide, the write value will not be written to the TRC register and the TRC register will be set to 0000h.

• Reading from the TRC register immediately after writing to it can result in the value previous to the write being read out. To prevent this, execute the JMP.B instruction between the read and the write instructions.

Program Example MOV.W #XXXXh, TRC ;Write

> JMP.B L1 :JMP.B instruction

L1: MOV.W TRC.DATA :Read

#### 19.9.2 TRCSR Register

Reading from the TRCSR register immediately after writing to it can result in the value previous to the write being read out. To prevent this, execute the JMP.B instruction between the read and the write instructions.

Program Example MOV.B #XXh, TRCSR :Write

> JMP.B ;JMP.B instruction I.1

TRCSR,DATA L1: MOV.B :Read

#### 19.9.3 **TRCCR1** Register

To set bits TCK2 to TCK0 in the TRCCR1 register to 111b (fOCO-F), set fOCO-F to the clock frequency higher than the CPU clock frequency.

#### **Count Source Switching** 19.9.4

• Stop the count before switching the count source.

Switching procedure

- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- After switching the count source from fOCO40M to another clock, allow a minimum of two cycles of f1 to elapse after changing the clock setting before stopping fOCO40M.

Switching procedure

- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- (3) Wait for a minimum of two cycles of f1.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).

R8C/35A Group 19. Timer RC

• After switching the count source from fOCO-F to fOCO40M, allow a minimum of two cycles of fOCO-F to elapse after changing the clock setting before stopping fOCO-F.

## Switching procedure

- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- (3) Wait for a minimum of two cycles of fOCO-F.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).
- After switching the count source from fOCO-F to a clock other than fOCO40M, allow a minimum of one cycle of fOCO-F + fOCO40M to elapse after changing the clock setting before stopping fOCO-F. Switching procedure
- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- (3) Wait for a minimum of one cycle of fOCO-F + fOCO40M.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).

#### 19.9.5 Input Capture Function

- The pulse width of the input capture signal should be three cycles or more of the timer RC operation clock (refer to Table 19.1 Timer RC Operation Clock).
- The value of the TRC register is transferred to the TRCGRj register one or two cycles of the timer RC operation clock after the input capture signal is input to the TRCIOj (j = A, B, C, or D) pin (when the digital filter function is not used).

#### 19.9.6 TRCMR Register in PWM2 Mode

When the CSEL bit in the TRCCR2 register is set to 1 (count stops at compare match with the TRCGRA register), do not set the TRCMR register at compare match timing of registers TRC and TRCGRA.

#### 19.9.7 **Count Source fOCO40M**

The count source fOCO40M can be used with supply voltage VCC = 2.7 to 5.5 V. For supply voltage other than that, do not set bits TCK2 to TCK0 in the TRCCR1 register to 110b (select fOCO40M as the count source).

20. Timer RD R8C/35A Group

# 20. Timer RD

Timer RD has 2 16-bit timers (channels 0 and 1).

#### 20.1 Overview

Each channel has 4 I/O pins.

The operation clock of timer RD is f1, fOCO40M or fOCO-F. Table 20.1 lists the Timer RD Operation Clocks.

#### **Table 20.1 Timer RD Operation Clocks**

| Condition                                                                                                                                              | Operation Clock of Timer RD |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| The count source is f1, f2, f4, f8, f32, fC2, or TRDCLK input (bits TCK2 to TCK0 in registers TRDCR0 and TRDCR1 are set to a value from 000b to 101b). | f1                          |
| The count source is fOCO40M (bits TCK2 to TCK0 in registers TRDCR0 and TRDCR1 are set to 110b).                                                        | fOCO40M                     |
| The count source is fOCO-F (bits TCK2 to TCK0 in registers TRDCR0 and TRDCR1 are set to 111b).                                                         | fOCO-F                      |

Figure 20.1 shows a Timer RD Block Diagram, and Table 20.2 lists Pin Configuration of Timer RD.

Timer RD has 5 modes:

• Timer mode

- Input capture function Transfer the counter value to a register with an external signal as the

trigger

- Output compare function Detect register value matches with a counter

(Pin output can be changed at detection)

The following 4 modes use the output compare function.

 PWM mode Output pulse of any width continuously

• Reset synchronous PWM mode Output three-phase waveforms (6) without sawtooth wave modulation and

dead time

• Complementary PWM mode Output three-phase waveforms (6) with triangular wave modulation and

dead time

• PWM3 mode Output PWM waveforms (2) with a fixed period

In the input capture function, output compare function, and PWM mode, channels 0 and 1 have the equivalent functions, and functions or modes can be selected individually for each pin. Also, a combination of these functions and modes can be used in 1 channel.

In reset synchronous PWM mode, complementary PWM mode, and PWM3 mode, a waveform is output with a combination of counters and registers in channels 0 and 1.



Figure 20.1 Timer RD Block Diagram

Table 20.2 Pin Configuration of Timer RD

| Pin Name       | Assigned Pin | I/O | Function                                         |
|----------------|--------------|-----|--------------------------------------------------|
| TRDIOA0/TRDCLK | P2_0         | I/O | Function varies according to the mode. Refer     |
| TRDIOB0        | P2_2         | I/O | to descriptions of individual modes for details. |
| TRDIOC0        | P2_1         | I/O |                                                  |
| TRDIOD0        | P2_3         | I/O |                                                  |
| TRDIOA1        | P2_4         | I/O |                                                  |
| TRDIOB1        | P2_5         | I/O |                                                  |
| TRDIOC1        | P2_6         | I/O |                                                  |
| TRDIOD1        | P2_7         | I/O |                                                  |

# 20.2 Common Items for Multiple Modes

## 20.2.1 Count Sources

The count source selection method is the same in all modes. However, in PWM3 mode, the external clock cannot be selected.

Table 20.3 Count Source Selection

| Count Source          | Selection                                                                        |
|-----------------------|----------------------------------------------------------------------------------|
| f1, f2, f4, f8, f32   | The count source is selected by bits TCK2 to TCK0 in the TRDCRi register.        |
| fOCO40M (1)           | The FRA00 bit in the FRA0 register is set to 1 (high-speed on-chip oscillator    |
| fOCO-F                | frequency).                                                                      |
|                       | Bits TCK2 to TCK0 in the TRDCRi register is set to 110b (fOCO40M).               |
|                       | Bits TCK2 to TCK0 in the TRDCRi register is set to 111b (fOCO-F).                |
| fC2                   | Bits TCK2 to TCK0 in the TRDCRi register is set to 101b (TRDCLKi input or fC2)   |
|                       | The ITCLKi bit in the TRDECR register is set to 1 (fC2)                          |
| External signal input | The STCLK bit in the TRDFCR register is set to 1 (external clock input enabled). |
| to TRDCLK pin         | Bits TCK2 to TCK0 in the TRDCRi register are set to 101b                         |
|                       | (count source: external clock).                                                  |
|                       | The valid edge is selected by bits CKEG1 to CKEG0 in the TRDCRi register.        |
|                       | The PD2_0 bit in the PD2 register is set to 0 (input mode).                      |

i = 0 or 1

Note:

1. The count source fOCO40M can be used with VCC = 3.0 to 5.5 V.



Figure 20.2 Block Diagram of Count Source

Set the pulse width of the external clock which inputs to the TRDCLK pin to 3 cycles or above of the operation clock of timer RD (refer to **Table 20.1 Timer RD Operation Clocks**).

When selecting fOCO40M or fOCO-F for the count source, set the FRA00 bit in the FRA0 register to 1 (high-speed on-chip oscillator on) before setting bits TCK2 to TCK0 in the TRDCRi register (i = 0 or 1) to 110b (fOCO40M) or 111b (fOCO-F).

# 20.2.2 Buffer Operation

The TRDGRCi (i = 0 or 1) register can be used as the buffer register of the TRDGRAi register, and the TRDGRDi register can be used as the buffer register of the TRDGRBi register by means of bits BFCi and BFDi in the TRDMR register.

TRDGRAi buffer register: TRDGRCi register
 TRDGRBi buffer register: TRDGRDi register

Buffer operation depends on the mode. Table 20.4 lists the Buffer Operation in Each Mode.

Table 20.4 Buffer Operation in Each Mode

| Function and Mode       | Transfer Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer Register                      |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| Input capture function  | Input capture signal input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Transfer content in TRDGRAi            |
|                         | O TO TO TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO THE TOP TO | (TRDGRBi) register to buffer register  |
| Output compare function | Compare match with TRDi register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Transfer content in buffer register to |
| PWM mode                | and TRDGRAi (TRDGRBi) register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TRDGRAi (TRDGRBi) register             |
| Reset synchronous PWM   | Compare match withTRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer content in buffer register to |
| mode                    | and TRDGRA0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TRDGRAi (TRDGRBi) register             |
| Complementary PWM       | Compare match with TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Transfer content in buffer register to |
| mode                    | and TRDGRA0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | registers TRDGRB0, TRDGRA1, and        |
|                         | TRD1 register underflow                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | TRDGRB1                                |
| PWM3 mode               | Compare match with TRD0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Transfer content in buffer register to |
|                         | and TRDGRA0 register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | registers TRDGRA0, TRDGRB0,            |
|                         | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | TRDGRA1, and TRDGRB1                   |

i = 0 or 1



Figure 20.3 Buffer Operation in Input Capture Function



Figure 20.4 **Buffer Operation in Output Compare Function** 

Perform the following for the timer mode (input capture and output compare functions). When using the TRDGRCi (i = 0 or 1) register as the buffer register of the TRDGRAi register

- Set the IOC3 bit in the TRDIORCi register to 1 (general register or buffer register).
- Set the IOC2 bit in the TRDIORCi register to the same value as the IOA2 bit in the TRDIORAi register.

When using the TRDGRDi register as the buffer register of the TRDGRBi register

- Set the IOD3 bit in the TRDIORDi register to 1 (general register or buffer register).
- Set the IOD2 bit in the TRDIORCi register to the same value as the IOB2 bit in the TRDIORAi register.

Bits IMFC and IMFD in the TRDSRi register are set to 1 at the input edge of the TRDIOCi pin when also using registers TRDGRCi and TRDGRDi as the buffer register in the input capture function.

When also using registers TRDGRCi and TRDGRDi as buffer registers for the output compare function, reset synchronous PWM mode, complementary PWM mode, and PWM3 mode, bits IMFC and IMFD in the TRDSRi register are set to 1 by a compare match with the TRDi register.

#### 20.2.3 **Synchronous Operation**

The TRD1 register is synchronized with the TRD0 register.

- Synchronous preset
  - When the SYNC bit in the TRDMR register is set to 1 (synchronous operation), the data is written to both the TRD0 and TRD1 registers after writing to the TRDi register.
- Synchronous clear

When the SYNC bit in the TRDMR register is set to 1 and bits CCLR2 to CCLR0 in the TRDCRi register are set to 011b (synchronous clear), the TRD0 register is set to 0000h at the same time as the TRD1 register is set to 0000h.

Also, when the SYNC bit in the TRDMR register is set to 1 and bits CCLR2 to CCLR0 in the TRDCRi register are set to 011b (synchronous clear), the TRD1 register is set to 0000h at the same time as the TRD0 register is set to 0000h.



The above applies under the following conditions:

- The SYNC bit in the TRDMR register is set to 1 (synchronous operation).
- Bits CCLR2 to CCLR0 in the TRDCR0 register are set to 001b (set the TRD0 register to 0000h in input capture). Bits CCLR2 to CCLR0 in the TRDCR1 register are set to 011b (set the TRD1 register to 0000h synchronizing with the TRD0 register).
- Bits IOA2 to IOA0 in the TRDIORA0 register are set to 100b.
- Bits CMD1 to CMD0 in the TRDFCR register are set to 00b. The PWM 3 bit in the TRDFCR register is set to 1.

(Input capture at the rising edge of the TRDIOA0 input)

Figure 20.5 **Synchronous Operation** 

# 20.2.4 Pulse Output Forced Cutoff

In the output compare function, PWM mode, reset synchronous PWM mode, complementary PWM mode, and PWM3 mode, the TRDIOji (i = 0 or 1, j =either A, B, C, or D) output pin can be forcibly set to a programmable I/O port by the  $\overline{INT0}$  pin input, and pulse output can be cut off.

The pins used for output in these functions or modes can function as the output pin of timer RD when the applicable bit in the TRDOER1 register is set to 0 (enable timer RD output). When the PTO bit in the TRDOER2 register to 1 ( $\overline{\text{INT0}}$  of pulse output forced cutoff signal input enabled), all bits in the TRDOER1 register are set to 1 (disable timer RD output, the TRDIOji output pin is used as the programmable I/O port) after "L" is applied to the  $\overline{\text{INT0}}$  pin. The TRDIOji output pin is set to the programmable I/O port after "L" is applied to the  $\overline{\text{INT0}}$  pin and waiting for 1 to 2 cycles of the timer RD operation clock (refer to **Table 20.1 Timer RD Operation Clocks**).

Set as below when using this function:

- Set the pin status (high impedance, "L" or "H" output) to pulse output forced cutoff by registers P2 and PD2.
- Set the INT0EN bit in the INTEN register to 1 (enable INT0 input) and the INT0PL bit to 0 (one edge).
- Set the PD4\_5 bit in the PD4 register to 0 (input mode).
- Set the INTO digital filter by bits INTOF1 to INTOF0 in the INTF register.
- Set the PTO bit in the TRDOER2 register to 1 (enable pulse output forced cutoff signal input INTO).

According to the selection of the POL bit in the INT0IC register and change of the  $\overline{\text{INT0}}$  pin input, the IR bit in the INT0IC register is set to 1 (interrupt request). Refer to **11. Interrupts** for details of interrupts.

20. Timer RD R8C/35A Group



Figure 20.6 **Pulse Output Forced Cutoff** 

# 20.3 Input Capture Function

The input capture function measures the external signal width and period. The content of the TRDi register (counter) is transferred to the TRDGRji register as a trigger of the TRDIOji (i = 0 or 1, j = either A, B, C, or D) pin external signal (input capture). Since this function is enabled with a combination of the TRDIOji pin and TRDGRji register, the input capture function, or any other mode or function, can be selected for each individual pin.

The TRDGRA0 register can also select fOCO128 signal as input-capture trigger input.

Figure 20.7 shows a Block Diagram of Input Capture Function, Table 20.5 lists the Input Capture Function Specifications. Figure 20.8 shows an Operating Example of Input Capture Function.



Figure 20.7 Block Diagram of Input Capture Function

**Input Capture Function Specifications Table 20.5** 

| Item                                                              | Specification                                                                                                                                                                           |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                                                     | f1, f2, f4, f8, f32, fC2, fOCO40M, fOCO-F                                                                                                                                               |
|                                                                   | External signal input to the TRDCLK pin (valid edge selected by a                                                                                                                       |
| Count operations                                                  | program)                                                                                                                                                                                |
| Count operations                                                  | Increment                                                                                                                                                                               |
| Count period                                                      | When bits CCLR2 to CCLR0 in the TRDCRi register are set to 000b                                                                                                                         |
|                                                                   | (free-running operation).                                                                                                                                                               |
| Count start condition                                             | 1/fk × 65536 fk: Frequency of count source                                                                                                                                              |
| Count start condition                                             | 1 (count starts) is written to the TSTARTi bit in the TRDSTR register.                                                                                                                  |
| Count stop condition                                              | 0 (count stops) is written to the TSTARTi bit in the TRDSTR register                                                                                                                    |
|                                                                   | when the CSELi bit in the TRDSTR register is set to 1.                                                                                                                                  |
| Interrupt request generation timing                               | <ul> <li>Input capture (valid edge of TRDIOji input or fOCO128 signal edge)</li> <li>TRDi register overflows</li> </ul>                                                                 |
| TRDIOA0 pin function                                              | Programmable I/O port, input-capture input, or TRDCLK (external clock) input                                                                                                            |
| TRDIOB0, TRDIOC0,<br>TRDIOD0, TRDIOA1 to<br>TRDIOD1 pin functions | Programmable I/O port, or input-capture input (selectable by pin)                                                                                                                       |
| INTO pin function                                                 | Programmable I/O port or INTO interrupt input                                                                                                                                           |
| Read from timer                                                   | The count value can be read by reading the TRDi register.                                                                                                                               |
| Write to timer                                                    | When the SYNC bit in the TRDMR register is set to 0 (channels 0 and 1 operate independently).  Data can be written to the TRDi register.                                                |
|                                                                   | • When the SYNC bit in the TRDMR register is set to 1 (channels 0 and 1 operate synchronously).                                                                                         |
|                                                                   | Data can be written to both the TRD0 and TRD1 registers by writing to the TRDi register.                                                                                                |
| Selectable functions                                              | • Input-capture input pin selection Either 1 pin or multiple pins among TRDIOAi, TRDIOBi, TRDIOCi, or TRDIODi.                                                                          |
|                                                                   | <ul> <li>Input-capture input valid edge selection The rising edge, falling edge, or both the rising and falling edges</li> <li>Timing for setting the TRDi register to 0000h</li> </ul> |
|                                                                   | At overflow or input capture  • Buffer operation (Refer to 20.2.2 Buffer Operation.)                                                                                                    |
|                                                                   | • Synchronous operation (Refer to 20.2.3 Synchronous Operation.) • Digital filter                                                                                                       |
|                                                                   | The TRDIOji input is sampled, and when the sampled input level match as 3 times, the level is determined.                                                                               |
|                                                                   | <ul> <li>Input-capture trigger selection<br/>fOCO128 can be selected for input-capture trigger input of the<br/>TRDGRA0 register.</li> </ul>                                            |

i = 0 or 1, j = either A, B, C, or D

#### **Module Standby Control Register (MSTCR)** 20.3.1

Address 0008h

| Bit         | b7 | b6 | b5     | b4     | b3     | b2 | b1 | b0 |
|-------------|----|----|--------|--------|--------|----|----|----|
| Symbol      | _  | _  | MSTTRC | MSTTRD | MSTIIC | _  | _  | _  |
| After Reset | 0  | 0  | 0      | 0      | 0      | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                 | Function                          | R/W |
|-----|--------|------------------------------------------|-----------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b1  | _      |                                          |                                   |     |
| b2  | _      |                                          |                                   |     |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit    | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(1)</sup>         |     |
| b4  | MSTTRD | Timer RD standby bit                     | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(2)</sup>         |     |
| b5  | MSTTRC | Timer RC standby bit                     | 0: Active                         | R/W |
|     |        |                                          | 1: Standby (3)                    |     |
| b6  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b7  | _      |                                          |                                   |     |

## Notes:

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

### **Timer RD Control Expansion Register (TRDECR)** 20.3.2

Address 0135h

| Bit         | b7     | b6 | b5 | b4 | b3     | b2 | b1 | b0 |   |
|-------------|--------|----|----|----|--------|----|----|----|---|
| Symbol      | ITCLK1 | _  | _  | _  | ITCLK0 | _  | _  | _  | 1 |
| After Reset | 0      | 0  | 0  | 0  | 0      | 0  | 0  | 0  | _ |

| Bit | Symbol | Bit Name                           | Function                                 | R/W |
|-----|--------|------------------------------------|------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b1  | _      |                                    |                                          |     |
| b2  | _      |                                    |                                          |     |
| b3  | ITCLK0 | Channel 0 fC2 select bit           | 0: TRDCLK input selected                 | R/W |
|     |        |                                    | 1: fC2 selected                          |     |
| b4  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b5  | _      |                                    |                                          |     |
| b6  | _      |                                    |                                          |     |
| b7  | ITCLK1 | Channel 1 fC2 select bit           | 0: TRDCLK input selected 1: fC2 selected | R/W |

#### Timer RD Start Register (TRDSTR) in Input Capture Function 20.3.3



| Bit | Symbol  | Bit Name                               | Function                                | R/W |
|-----|---------|----------------------------------------|-----------------------------------------|-----|
| b0  |         | TRD0 count start flag                  | 0: Count stops                          | R/W |
| b1  | TSTART1 | TRD1 count start flag                  | 1: Count starts                         | R/W |
| b2  | CSEL0   | TRD0 count operation select bit        | Set to 1 in the input capture function. | R/W |
| b3  | CSEL1   | TRD1 count operation select bit        |                                         | R/W |
| b4  | _       | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.      |     |
| b5  | _       |                                        |                                         |     |
| b6  | _       |                                        |                                         |     |
| b7  | _       |                                        |                                         |     |

Set the TRDSTR register using the MOV instruction (do not use the bit handling instruction). Refer to 20.10.1 TRDSTR Register of Notes on Timer RD.

#### 20.3.4 Timer RD Mode Register (TRDMR) in Input Capture Function

Address 0138h Bit b6 b5 b7 b4 b3 b2 b1 b0 Symbol BFD1 BFC1 BFD0 BFC0 SYNC After Reset 0 0 0 0

| Bit | Symbol | Bit Name                                     | Function                               | R/W |  |  |
|-----|--------|----------------------------------------------|----------------------------------------|-----|--|--|
| b0  | SYNC   | Timer RD synchronous bit                     | 0: Registers TRD0 and TRD1 operate     | R/W |  |  |
|     |        |                                              | independently                          |     |  |  |
|     |        |                                              | 1: Registers TRD0 and TRD1 operate     |     |  |  |
|     |        |                                              | synchronously                          |     |  |  |
| b1  | _      | Nothing is assigned. If necessary, set to 0. |                                        |     |  |  |
| b2  | _      | When read, the content is 1.                 |                                        |     |  |  |
| b3  | _      |                                              |                                        |     |  |  |
| b4  | BFC0   | TRDGRC0 register function select bit         | 0: General register                    | R/W |  |  |
|     |        |                                              | 1: Buffer register of TRDGRA0 register |     |  |  |
| b5  | BFD0   | TRDGRD0 register function select bit         | 0: General register                    | R/W |  |  |
|     |        |                                              | 1: Buffer register of TRDGRB0 register |     |  |  |
| b6  | BFC1   | TRDGRC1 register function select bit         | 0: General register                    | R/W |  |  |
|     |        |                                              | 1: Buffer register of TRDGRA1 register |     |  |  |
| b7  | BFD1   | TRDGRD1 register function select bit         | 0: General register                    | R/W |  |  |
|     |        |                                              | 1: Buffer register of TRDGRB1 register |     |  |  |

### Timer RD PWM Mode Register (TRDPMR) in Input Capture Function 20.3.5



| Bit | Symbol | Bit Name                                 | Function                                                                  | R/W |  |  |  |  |
|-----|--------|------------------------------------------|---------------------------------------------------------------------------|-----|--|--|--|--|
| b0  | PWMB0  | PWM mode of TRDIOB0 select bit           | Set to 0 (timer mode) in the input capture function.                      | R/W |  |  |  |  |
| b1  | PWMC0  | PWM mode of TRDIOC0 select bit           |                                                                           | R/W |  |  |  |  |
| b2  | PWMD0  | PWM mode of TRDIOD0 select bit           |                                                                           | R/W |  |  |  |  |
| b3  | _      | Nothing is assigned. If necessary, set t | Nothing is assigned. If necessary, set to 0. When read, the content is 1. |     |  |  |  |  |
| b4  | PWMB1  | PWM mode of TRDIOB1 select bit           | Set to 0 (timer mode) in the input capture function.                      | R/W |  |  |  |  |
| b5  | PWMC1  | PWM mode of TRDIOC1 select bit           |                                                                           | R/W |  |  |  |  |
| b6  | PWMD1  | PWM mode of TRDIOD1 select bit           |                                                                           | R/W |  |  |  |  |
| b7  | _      | Nothing is assigned. If necessary, set t | to 0. When read, the content is 1.                                        | _   |  |  |  |  |

#### Timer RD Function Control Register (TRDFCR) in Input Capture Function 20.3.6

Address 013Ah

| Bit         | b7   | b6    | b5   | b4    | b3   | b2   | b1   | b0   |
|-------------|------|-------|------|-------|------|------|------|------|
| Symbol      | PWM3 | STCLK | ADEG | ADTRG | OLS1 | OLS0 | CMD1 | CMD0 |
| After Reset | 1    | 0     | 0    | 0     | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                                                                              | Function                                                                | R/W |
|-----|--------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|
| b0  | CMD0   | Combination mode select bit (1)                                                                       | Set to 00b (timer mode, PWM mode, or PWM3                               | R/W |
| b1  | CMD1   |                                                                                                       | mode) in the input capture function.                                    | R/W |
| b2  | OLS0   | Normal-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode)  | This bit is disabled in the input capture function.                     | R/W |
| b3  | OLS1   | Counter-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode) |                                                                         | R/W |
| b4  | ADTRG  | A/D trigger enable bit (in complementary PWM mode)                                                    |                                                                         | R/W |
| b5  | ADEG   | A/D trigger edge select bit (in complementary PWM mode)                                               |                                                                         | R/W |
| b6  | STCLK  | External clock input select bit                                                                       | External clock input disabled     External clock input enabled          | R/W |
| b7  | PWM3   | PWM3 mode select bit <sup>(2)</sup>                                                                   | Set this bit to 1 (other than PWM3 mode) in the input capture function. | R/W |

- 1. Set bits CMD1 to CMD0 when both the TSTART0 and TSTART1 bits in the TRDSTR register are set to 0 (count
- 2. When bits CMD1 to CMD0 are set to 00b (timer mode, PWM mode, or PWM3 mode), the setting of the PWM3 bit is enabled.

## Timer RD Digital Filter Function Select Register i (TRDDFi) (i = 0 or 1) in 20.3.7 **Input Capture Function**

Address 013Eh (TRDDF0), 013Fh (TRDDF1)

| Bit         | b7    | b6    | b5 | b4 | b3  | b2  | b1  | b0  |
|-------------|-------|-------|----|----|-----|-----|-----|-----|
| Symbol      | DFCK1 | DFCK0 | _  | _  | DFD | DFC | DFB | DFA |
| After Reset | 0     | 0     | 0  | 0  | 0   | 0   | 0   | 0   |

| Bit | Symbol | Bit Name                                      | Function                                       | R/W |
|-----|--------|-----------------------------------------------|------------------------------------------------|-----|
| b0  | DFA    | 1 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3       | 0: Function is not used                        | R/W |
|     |        | bit                                           | 1: Function is used                            |     |
| b1  | DFB    | TRDIOB pin digital filter function select     |                                                | R/W |
|     |        | bit                                           |                                                |     |
| b2  | DFC    | TRDIOC pin digital filter function select     |                                                | R/W |
|     |        | bit                                           |                                                |     |
| b3  | DFD    | TRDIOD pin digital filter function select     |                                                | R/W |
|     |        | bit                                           |                                                |     |
| b4  | _      | Nothing is assigned. If necessary, set to     | 0. When read, the content is 0.                | _   |
| b5  | _      |                                               |                                                |     |
| b6  | DFCK0  | Clock select bits for digital filter function | b7 b6<br>0 0: f32                              | R/W |
| b7  | DFCK1  |                                               |                                                | R/W |
|     |        |                                               | 0 1: f8                                        |     |
|     |        |                                               | 1 0: f1                                        |     |
|     |        |                                               | 1 1: Count source (clock selected by bits TCK2 |     |
|     |        |                                               | to TCK0 in the TRCCRi register)                |     |

# 20.3.8 Timer RD Control Register i (TRDCRi) (i = 0 or 1) in Input Capture Function

Address 0140h (TRDCR0), 0150h (TRDCR1)

| Bit         | b7    | b6    | b5    | b4    | b3    | b2   | b1   | b0   |
|-------------|-------|-------|-------|-------|-------|------|------|------|
| Symbol      | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TCK2 | TCK1 | TCK0 |
| After Reset | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                           | Function                                                 | R/W        |  |  |
|-----|--------|------------------------------------|----------------------------------------------------------|------------|--|--|
| b0  | TCK0   | Count source select bit            | b2 b1 b0                                                 | R/W        |  |  |
| b1  | TCK1   |                                    | 0 0 0: f1<br>0 0 1: f2                                   | R/W        |  |  |
| b2  | TCK2   |                                    | 0 1 0: f4                                                | R/W        |  |  |
|     |        |                                    | 0 1 0.14                                                 |            |  |  |
|     |        |                                    | 1 0 0: f32                                               |            |  |  |
|     |        |                                    |                                                          |            |  |  |
|     |        |                                    | 1 0 1: TRDCLK input <sup>(1)</sup> or fC2 <sup>(2)</sup> |            |  |  |
|     |        |                                    | 1 1 0: fOCO40M                                           |            |  |  |
|     |        |                                    | 1 1 1: fOCO-F <sup>(5)</sup>                             |            |  |  |
| b3  | CKEG0  | External clock edge select bit (3) | 0 0: Count at the rising edge                            | R/W<br>R/W |  |  |
| b4  | CKEG1  | 0 1: Count at the falling edge     |                                                          |            |  |  |
|     |        |                                    | 1 0: Count at both edges                                 |            |  |  |
|     |        |                                    | 1 1: Do not set.                                         |            |  |  |
| b5  | CCLR0  | TRDi counter clear select bit      | b7 b6 b5                                                 | R/W        |  |  |
| b6  | CCLR1  | Tree counter clear coloct sit      | 0 0 0: Disable clear (free-running operation)            | R/W        |  |  |
| b7  | CCLR2  |                                    | 0 0 1: Clear by input capture in the TRDGRAi register    | R/W        |  |  |
| D7  | CCLRZ  |                                    | 0 1 0: Clear by input capture in the TRDGRBi register    | IK/VV      |  |  |
|     |        |                                    | 0 1 1: Synchronous clear (clear simultaneously with      |            |  |  |
|     |        |                                    | other channel counter) (4)                               |            |  |  |
|     |        |                                    | 1 0 0: Do not set.                                       |            |  |  |
|     |        |                                    | 1 0 1: Clear by input capture in the TRDGRCi register    |            |  |  |
|     |        |                                    | 1 1 0: Clear by input capture in the TRDGRDi register    |            |  |  |
|     |        |                                    | 1 1 1: Do not set.                                       |            |  |  |

- 1. Enabled when the ITCLKi bit in the TRDECR register is set to 0 (TRDCLK input) and the STCLK bit in the TRDFCR register is 1 (external clock input enabled).
- 2. This setting is enabled when the ITCLKi bit in the TRDECR register is set to 1 (fC2).
- 3. Enabled when bits TCK2 to TCK0 are set to 101b (TRDCLK input or fC2), the ITCLKi bit in the TRDECR is set to 0 (TRDCLK input), and the STCLK bit in the TRDFCR register is set to 1 (external clock input enabled).
- 4. This setting is enabled when the SYNC bit in the TRDMR register is set to 1 (registers TRD0 and TRD1 operate synchronously).
- 5. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

20. Timer RD R8C/35A Group

## Timer RD I/O Control Register Ai (TRDIORAi) (i = 0 or 1) in Input Capture 20.3.9 **Function**

Address 0141h (TRDIORA0), 0151h (TRDIORA1)



| Bit      | Symbol       | Bit Name                              | Function                                                                                                                                                                                                                                                             | R/W        |
|----------|--------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | IOA0<br>IOA1 | TRDGRA control bit                    | b1 b0 0 0: Input capture to the TRDGRAi register at the rising edge 0 1: Input capture to the TRDGRAi register at the falling edge 1 0: Input capture to the TRDGRAi register at both edges 1 1: Do not set.                                                         | R/W<br>R/W |
| b2       | IOA2         | TRDGRA mode select bit (1)            | Set to 1 (input capture) in the input capture function.                                                                                                                                                                                                              | R/W        |
| b3       | IOA3         | Input capture input switch bit (3, 4) | 0: fOCO128 Signal<br>1: TRDIOA0 pin input                                                                                                                                                                                                                            | R/W        |
| b4<br>b5 | IOB0<br>IOB1 | TRDGRB control bit                    | <ul> <li>b5 b4</li> <li>0 0: Input capture to the TRDGRBi register at the rising edge</li> <li>0 1: Input capture to the TRDGRBi register at the falling edge</li> <li>1 0: Input capture to the TRDGRBi register at both edges</li> <li>1 1: Do not set.</li> </ul> | R/W<br>R/W |
| b6       | IOB2         | TRDGRB mode select bit (2)            | Set to 1 (input capture) in the input capture function.                                                                                                                                                                                                              | R/W        |
| b7       | _            | Nothing is assigned. If necessary,    | set to 0. When read, the content is 1.                                                                                                                                                                                                                               | _          |

- 1. To select 1 (the TRDGRCi register is used as a buffer register of the TRDGRAi register) for this bit by the BFCi bit in the TRDMR register, set the IOC2 bit in the TRDIORCi register to the same value as the IOA2 bit in the TRDIORAi register.
- 2. To select 1 (the TRDGRDi register is used as a buffer register of the TRDGRBi register) for this bit by the BFDi bit in the TRDMR register, set the IOD2 bit in the TRDIORCi register to the same value as the IOB2 bit in the TRDIORAi register.
- 3. The IOA3 bit is enabled in the TRDIORA0 register only. Set to the IOA3 bit in TRDIORA1 to 1.
- 4. The IOA3 bit is enabled when the IOA2 bit is set to 1 (input capture function).

# 20.3.10 Timer RD I/O Control Register Ci (TRDIORCi) (i = 0 or 1) in Input Capture Function

Address 0142h (TRDIORC0), 0152h (TRDIORC1)

| Bit         | b7   | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
|-------------|------|------|------|------|------|------|------|------|
| Symbol      | IOD3 | IOD2 | IOD1 | IOD0 | IOC3 | IOC2 | IOC1 | IOC0 |
| After Reset | 1    | 0    | 0    | 0    | 1    | 0    | 0    | 0    |

| Bit      | Symbol       | Bit Name                            | Function                                                                      | R/W        |
|----------|--------------|-------------------------------------|-------------------------------------------------------------------------------|------------|
| b0<br>b1 | IOC0<br>IOC1 | TRDGRC control bit                  | 0 0: Input capture to the TRDGRCi register at the rising edge                 | R/W<br>R/W |
|          |              |                                     | 0 1: Input capture to the TRDGRCi register at the falling edge                |            |
|          |              |                                     | 1 0: Input capture to the TRDGRCi register at both edges                      |            |
|          |              |                                     | 1 1: Do not set.                                                              |            |
| b2       | IOC2         | TRDGRC mode select bit (1)          | Set to 1 (input capture) in the input capture                                 | R/W        |
|          |              |                                     | function.                                                                     |            |
| b3       | IOC3         | TRDGRC register function select bit | Set to 1 (general register or buffer register) in the                         | R/W        |
|          |              |                                     | input capture function.                                                       |            |
| b4       | IOD0         | TRDGRD control bit                  | b5 b4                                                                         | R/W        |
| b5       | IOD1         |                                     | 0 0: Input capture to the TRDGRDi register at the rising edge                 | R/W        |
|          |              |                                     | 0 1: Input capture to the TRDGRDi register at the falling edge                |            |
|          |              |                                     | 1 0: Input capture to the TRDGRDi register at both edges                      |            |
|          |              |                                     | 1 1: Do not set.                                                              |            |
| b6       | IOD2         | TRDGRD mode select bit (2)          | Set to 1 (input capture) in the input capture function.                       | R/W        |
| b7       | IOD3         | TRDGRD register function select bit | Set to 1 (general register or buffer register) in the input capture function. | R/W        |

- 1. To select 1 (the TRDGRCi register is used as a buffer register of the TRDGRAi register) for this bit by the BFCi bit in the TRDMR register, set the IOC2 bit in the TRDIORCi register to the same value as the IOA2 bit in the TRDIORAi register.
- 2. To select 1 (the TRDGRDi register is used as a buffer register of the TRDGRBi register) for this bit by the BFDi bit in the TRDMR register, set the IOD2 bit in the TRDIORCi register to the same value as the IOB2 bit in the TRDIORAi register.

# 20.3.11 Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Input Capture Function

Address 0143h (TRDSR0), 0153h (TRDSR1)

| Bit         | b7 | b6 | b5  | b4  | b3   | b2   | b1   | b0   |                 |
|-------------|----|----|-----|-----|------|------|------|------|-----------------|
| Symbol      | _  | _  | UDF | OVF | IMFD | IMFC | IMFB | IMFA | ]               |
| After Reset | 1  | 1  | 1   | 0   | 0    | 0    | 0    | 0    | TRDSR0 register |
| After Reset | 1  | 1  | 0   | 0   | 0    | 0    | 0    | 0    | TRDSR1 register |

| Bit | Symbol | Bit Name                               | Function                                            | R/W |
|-----|--------|----------------------------------------|-----------------------------------------------------|-----|
| b0  | IMFA   | Input capture / compare match flag A   | [Source for setting this bit to 0]                  | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .                 |     |
|     |        |                                        | [Source for setting this bit to 1].                 |     |
|     |        |                                        | TRDSR0 register:                                    |     |
|     |        |                                        | fOCO128 signal edge when the IOA3 bit in the        |     |
|     |        |                                        | TRDIORA0 register is set to 0 (fOCO128 signal).     |     |
|     |        |                                        | TRDIOA0 pin input edge when the IOA3 bit in the     |     |
|     |        |                                        | TRDIORA0 register is set to 1 (TRDIOA0 input) (3).  |     |
|     |        |                                        | TRDSR1 register:                                    |     |
|     |        |                                        | Input edge of TRDIOA1 pin (3).                      |     |
| b1  | IMFB   | Input capture / compare match flag B   | [Source for setting this bit to 0]                  | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .                 |     |
|     |        |                                        | [Source for setting this bit to 1]                  |     |
|     |        |                                        | Input edge of TRDIOBi pin <sup>(3)</sup> .          |     |
| b2  | IMFC   | Input capture / compare match flag C   | [Source for setting this bit to 0]                  | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .                 |     |
|     |        |                                        | [Source for setting this bit to 1]                  |     |
|     |        |                                        | Input edge of TRDIOCi pin (4).                      |     |
| b3  | IMFD   | Input capture / compare match flag D   | [Source for setting this bit to 0]                  | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .                 |     |
|     |        |                                        | [Source for setting this bit to 1]                  |     |
|     |        |                                        | Input edge of TRDIODi pin <sup>(4)</sup> .          |     |
| b4  | OVF    | Overflow flag                          | [Source for setting this bit to 0]                  | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .                 |     |
|     |        |                                        | [Source for setting this bit to 1]                  |     |
|     |        |                                        | When the TRDi register overflows.                   |     |
| b5  | UDF    | Underflow flag (1)                     | This bit is disabled in the input capture function. | R/W |
| b6  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.                  | _   |
| b7  | _      |                                        |                                                     |     |

- 1. Nothing is assigned to b5 in the TRDSR0 register. When writing to b5, write 0. When reading, the content is 1.
- 2. The writing results are as follows:
  - This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
  - This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even if it is set to 1 from 0 after reading, and writing 0.)
  - This bit remains unchanged if 1 is written to it.
- 3. Edge selected by bits IOj1 to IOj0 (j = A or B) in the TRDIORAi register.
- 4. Edge selected by bits IOk1 to IOk0 (k = C or D) in the TRDIORCi register. Including when the BFki bit in the TRDMR register is set to 1 (TRDGRki is used as the buffer register)

# 20.3.12 Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in Input Capture Function

Address 0144h (TRDIER0), 0154h (TRDIER1)

| Bit         | b7 | b6 | b5 | b4   | b3    | b2    | b1    | b0    |
|-------------|----|----|----|------|-------|-------|-------|-------|
| Symbol      | _  | _  | _  | OVIE | IMIED | IMIEC | IMIEB | IMIEA |
| After Reset | 1  | 1  | 1  | 0    | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                                 | Function                                    | R/W |
|-----|--------|------------------------------------------|---------------------------------------------|-----|
| b0  | IMIEA  | 1 ' ' '                                  | 0: Disable interrupt (IMIA) by the IMFA bit | R/W |
|     |        | enable bit A                             | 1: Enable interrupt (IMIA) by the IMFA bit  |     |
| b1  | IMIEB  | Input capture/compare match interrupt    | 0: Disable interrupt (IMIB) by the IMFB bit | R/W |
|     |        | enable bit B                             | 1: Enable interrupt (IMIB) by the IMFB bit  |     |
| b2  | IMIEC  | Input capture/compare match interrupt    | 0: Disable interrupt (IMIC) by the IMFC bit | R/W |
|     |        | enable bit C                             | 1: Enable interrupt (IMIC) by the IMFC bit  |     |
| b3  | IMIED  | Input capture/compare match interrupt    | 0: Disable interrupt (IMID) by the IMFD bit | R/W |
|     |        | enable bit D                             | 1: Enable interrupt (IMID) by the IMFD bit  |     |
| b4  | OVIE   | Overflow/underflow interrupt enable      | 0: Disable interrupt (OVI) by the OVF bit   | R/W |
|     |        | bit                                      | 1: Enable interrupt (OVI) by the OVF bit    |     |
| b5  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 1.           | _   |
| b6  | _      |                                          |                                             |     |
| b7  | _      |                                          |                                             |     |

# 20.3.13 Timer RD Counter i (TRDi) (i = 0 or 1) in Input Capture Function

Address 0147h to 0146h (TRD0), 0157h to 0156h (TRD1)

|             |     | `   | ,,  | `   | ,   |     |    |    |
|-------------|-----|-----|-----|-----|-----|-----|----|----|
| Bit         | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
| Symbol      | _   | _   | _   |     | _   | _   |    | _  |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |
|             |     |     |     |     |     |     |    |    |
| Bit         | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Symbol      | _   | _   | _   | _   | _   | _   |    |    |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |

| Bit       | Function                                                                 | Setting Range  | R/W |
|-----------|--------------------------------------------------------------------------|----------------|-----|
| b15 to b0 | Count the count source. Count operation is incremented.                  | 0000h to FFFFh | R/W |
|           | When an overflow occurs, the OVF bit in the TRDSRi register is set to 1. |                |     |

Access the TRDi register in 16-bit units. Do not access it in 8-bit units.

# 20.3.14 Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi) (i = 0 or 1) in Input Capture Function

Address 0149h to 0148h (TRDGRA0), 014Bh to 014Ah (TRDGRB0), 014Dh to 014Ch (TRDGRC0), 014Fh to 014Eh (TRDGRD0), 0159h to 0158h (TRDGRA1), 015Bh to 015Ah (TRDGRB1), 015Dh to 015Ch (TRDGRC1), 015Fh to 015Eh (TRDGRD1)



| Bit       | Function                                                                 | R/W |
|-----------|--------------------------------------------------------------------------|-----|
| b15 to b0 | Refer to Table 20.6 TRDGRji Register Functions in Input Capture Function | R/W |

Access registers TRDGRAi to TRDGRDi in 16-bit units. Do not access them in 8-bit units.

The following registers are disabled in the input capture function: TRDOER1, TRDOER2, TRDOCR, TRDPOCR0, and TRDPOCR1.

**Table 20.6** TRDGRji Register Functions in Input Capture Function

| Register | Setting  | Register Function                                                                               | Input-Capture Input Pin |
|----------|----------|-------------------------------------------------------------------------------------------------|-------------------------|
| TRDGRAi  | -        | General register                                                                                | TRDIOAi                 |
| TRDGRBi  | -        | The value in the TRDi register can be read at input capture.                                    | TRDIOBi                 |
| TRDGRCi  | BFCi = 0 | General register                                                                                | TRDIOCi                 |
| TRDGRDi  | BFDi = 0 | The value in the TRDi register can be read at input capture.                                    | TRDIODi                 |
| TRDGRCi  | BFCi = 1 | Buffer register                                                                                 | TRDIOAi                 |
| TRDGRDi  | BFDi = 1 | The value in the TRDi register can be read at input capture. (Refer to 20.2.2 Buffer Operation) | TRDIOBi                 |

i = 0 or 1, j = either A, B, C, or DBFCi, BFDi: Bits in TRDMR register

> Set the pulse width of the input capture signal applied to the TRDIOji pin to 3 cycles or more of the timer RD operation clock (refer to Table 20.1 Timer RD Operation Clocks) for no digital filter (the DFj bit in the TRDDFi register set to 0).

# 20.3.15 Timer RD Pin Select Register 0 (TRDPSR0)

| Address     | 0184h |             |             |             |             |             |    |             |
|-------------|-------|-------------|-------------|-------------|-------------|-------------|----|-------------|
| Bit         | b7    | b6          | b5          | b4          | b3          | b2          | b1 | b0          |
| Symbol      | _     | TRDIOD0SEL0 | TRDIOC0SEL1 | TRDIOC0SEL0 | TRDIOB0SEL1 | TRDIOB0SEL0 | _  | TRDIOA0SEL0 |
| After Reset | 0     | 0           | 0           | 0           | 0           | 0           | 0  | 0           |

| Bit | Symbol      | Bit Name                                     | Function                                                                       | R/W |
|-----|-------------|----------------------------------------------|--------------------------------------------------------------------------------|-----|
| b0  | TRDIOA0SEL0 | TRDIOA0/TRDCLK pin select bit                | 0: TRDIOA0/TRDCLK pin not used                                                 | R/W |
|     |             |                                              | 1: P2_0 assigned                                                               |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |
| b2  | TRDIOB0SEL0 | TRDIOB0 pin select bit                       | b3 b2                                                                          | R/W |
| b3  | TRDIOB0SEL1 |                                              | 0 0: TRDIOB0 pin not used 0 1: Do not set. 1 0: P2_2 assigned 1 1: Do not set. | R/W |
| b4  | TRDIOC0SEL0 | TRDIOC0 pin select bit                       | b5 b4                                                                          | R/W |
| b5  | TRDIOC0SEL1 |                                              | 0 0: TRDIOC0 pin not used 0 1: Do not set. 1 0: P2_1 assigned 1 1: Do not set. | R/W |
| b6  | TRDIOD0SEL0 | TRDIOD0 pin select bit                       | 0: TRDIOD0 pin not used 1: P2_3 assigned                                       | R/W |
| b7  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |

The TRDPSR0 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR0 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

# 20.3.16 Timer RD Pin Select Register 1 (TRDPSR1)

 Address 0185h

 Bit
 b7
 b6
 b5
 b4
 b3
 b2
 b1
 b0

 Symbol
 —
 TRDIOD1SEL0
 —
 TRDIOC1SEL0
 —
 TRDIOB1SEL0
 —
 TRDIOA1SEL0

 After Reset
 0
 0
 0
 0
 0
 0
 0

| Bit | Symbol      | Bit Name                                     | Function                     | R/W |
|-----|-------------|----------------------------------------------|------------------------------|-----|
| b0  | TRDIOA1SEL0 | TRDIOA1 pin select bit                       | 0: TRDIOA1 pin not used      | R/W |
|     |             |                                              | 1: P2_4 assigned             |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. | _   |
| b2  | TRDIOB1SEL0 | TRDIOB1 pin select bit                       | 0: TRDIOB1 pin not used      | R/W |
|     |             |                                              | 1: P2_5 assigned             |     |
| b3  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. | _   |
| b4  | TRDIOC1SEL0 | TRDIOC1 pin select bit                       | 0: TRDIOC1 pin not used      | R/W |
|     |             |                                              | 1: P2_6 assigned             |     |
| b5  | _           | Reserved bit                                 | Set to 0.                    | R/W |
| b6  | TRDIOD1SEL0 | TRDIOD1 pin select bit                       | 0: TRDIOD1 pin not used      | R/W |
|     |             |                                              | 1: P2_7 assigned             |     |
| b7  | _           | Reserved bit                                 | Set to 0.                    | R/W |

The TRDPSR1 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR1 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

20. Timer RD R8C/35A Group

# 20.3.17 Operating Example



Figure 20.8 **Operating Example of Input Capture Function** 

# 20.3.18 Digital Filter

The TRDIOji input is sampled, and when the sampled input level matches 3 times, its level is determined. Select the digital filter function and sampling clock by the TRDDFi register.



Figure 20.9 Block Diagram of Digital Filter

# 20.4 Output Compare Function

This function detects matches (compare match) between the content of the TRDGRji (j = either A, B, C, or D) register and the content of the TRDi (i = 0 or 1) register. When the content matches, a user-set level is output from the TRDIOji pin. Since this function is enabled with a combination of the TRDIOji pin and TRDGRji register, the output compare function, or any other mode or function, can be selected for each individual pin. Figure 20.10 shows a Block Diagram of Output Compare Function, Table 20.7 lists the Output Compare Function Specifications. Figure 20.11 shows an Operating Example of Output Compare Function.



Figure 20.10 Block Diagram of Output Compare Function

20. Timer RD R8C/35A Group

**Table 20.7 Output Compare Function Specifications** 

| Item                                                              | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                                                     | f1, f2, f4, f8, f32, fC2, fOCO40M, fOCO-F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                   | External signal input to the TRDCLK pin (valid edge selected by a program)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Count operations                                                  | Increment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Count period                                                      | <ul> <li>When bits CCLR2 to CCLR0 in the TRDCRi register are set to 000b (free-running operation) 1/fk x 65536 fk: Frequency of count source</li> <li>Bits CCLR1 to CCLR0 in the TRDCRi register are set to 01b or 10b (set the TRDi register to 0000h at the compare match in the TRDGRji register).</li> <li>Frequency of count source x (n+1)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                   | n: Setting value in the TRDGRji register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Waveform output timing                                            | Compare match                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Count start condition                                             | 1 (count starts) is written to the TSTARTi bit in the TRDSTR register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Count stop conditions                                             | <ul> <li>0 (count stops) is written to the TSTARTi bit in the TRDSTR register when the CSELi bit in the TRDSTR register is set to 1. The output compare output pin holds output level before the count stops.</li> <li>When the CSELi bit in the TRDSTR register is set to 0, the count stops at the compare match in the TRDGRAi register. The output compare output pin holds level after output change by the compare match.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Interrupt request generation timing                               | Compare match (content of the TRDi register matches content of the TRDGRji register.)     TRDi register overflows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| TRDIOA0 pin function                                              | Programmable I/O port, output-compare output, or TRDCLK (external clock) input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| TRDIOB0, TRDIOC0,<br>TRDIOD0, TRDIOA1 to<br>TRDIOD1 pin functions | Programmable I/O port or output-compare output (Selectable by pin)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| INTO pin function                                                 | Programmable I/O port, pulse output forced cutoff signal input, or INTO interrupt input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Read from timer                                                   | The count value can be read by reading the TRDi register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Write to timer                                                    | <ul> <li>When the SYNC bit in the TRDMR register is set to 0 (channels 0 and 1 operate independently).</li> <li>Data can be written to the TRDi register.</li> <li>When the SYNC bit in the TRDMR register is set to 1 (channels 0 and 1 operate synchronously).</li> <li>Data can be written to both the TRD0 and TRD1 registers by writing to the TRDi register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Selectable functions                                              | <ul> <li>Output-compare output pin selection Either 1 pin or multiple pins among TRDIOAi, TRDIOBi, TRDIOCi, or TRDIODi.</li> <li>Output level at the compare match selection "L" output, "H" output, or output level inversed</li> <li>Initial output level selected Set the level at period from the count start to the compare match.</li> <li>Timing for setting the TRDi register to 0000h Overflow or compare match in the TRDGRAi register</li> <li>Buffer operation (Refer to 20.2.2 Buffer Operation.)</li> <li>Synchronous operation (Refer to 20.2.3 Synchronous Operation.)</li> <li>Changing output pins for registers TRDGRCi and TRDGRDi The TRDGRCi register can be used as output control of the TRDIOAi pin and the TRDGRDi register can be used as output control of the TRDIOBi pin.</li> <li>Pulse output forced cutoff signal input (Refer to 20.2.4 Pulse Output Forced Cutoff.)</li> <li>Timer RD can be used as the internal timer without output.</li> <li>A/D trigger generation</li> </ul> |

i = 0 or 1, j = either A, B, C, or D

The following registers are disabled in the output compare function: TRDDF0, TRDDF1, TRDPOCR0, and TRDPOCR1.

# 20.4.1 Module Standby Control Register (MSTCR)

| Address     | 0008h |    |        |        |        |    |    |    |
|-------------|-------|----|--------|--------|--------|----|----|----|
| Bit         | b7    | b6 | b5     | b4     | b3     | b2 | b1 | b0 |
| Symbol      | _     | _  | MSTTRC | MSTTRD | MSTIIC | _  | _  | _  |
| After Reset | 0     | 0  | 0      | 0      | 0      | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                                                  | Function                               | R/W |  |
|-----|--------|---------------------------------------------------------------------------|----------------------------------------|-----|--|
| b0  | _      | Nothing is assigned. If necessary, set t                                  | o 0. When read, the content is 0.      |     |  |
| b1  | _      |                                                                           |                                        |     |  |
| b2  | _      |                                                                           |                                        |     |  |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit                                     | 0: Active<br>1: Standby <sup>(1)</sup> | R/W |  |
| b4  | MSTTRD | Timer RD standby bit                                                      | 0: Active<br>1: Standby <sup>(2)</sup> | R/W |  |
| b5  | MSTTRC | Timer RC standby bit                                                      | 0: Active<br>1: Standby <sup>(3)</sup> | R/W |  |
| b6  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                        |     |  |
| b7  | _      |                                                                           |                                        |     |  |

## Notes:

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

# 20.4.2 Timer RD Control Expansion Register (TRDECR)

 Address 0135h

 Bit
 b7
 b6
 b5
 b4
 b3
 b2
 b1
 b0

 Symbol ITCLK1
 —
 —
 —
 ITCLK0
 —
 —
 —

 After Reset
 0
 0
 0
 0
 0
 0
 0
 0

| Bit | Symbol | Bit Name                           | Function                                 | R/W |
|-----|--------|------------------------------------|------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b1  | _      |                                    |                                          |     |
| b2  | _      |                                    |                                          |     |
| b3  | ITCLK0 | Channel 0 fC2 select bit           | 0: TRDCLK input selected                 | R/W |
|     |        |                                    | 1: fC2 selected                          |     |
| b4  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b5  | _      |                                    |                                          |     |
| b6  | _      |                                    |                                          |     |
| b7  | ITCLK1 | Channel 1 fC2 select bit           | 0: TRDCLK input selected 1: fC2 selected | R/W |

# 20.4.3 Timer RD Trigger Control Register (TRDADCR)

| Address     | Address 0136h |          |          |          |          |          |          |          |
|-------------|---------------|----------|----------|----------|----------|----------|----------|----------|
| Bit         | b7            | b6       | b5       | b4       | b3       | b2       | b1       | b0       |
| Symbol      | ADTRGA0E      | ADTRGB0E | ADTRGC0E | ADTRGD0E | ADTRGA1E | ADTRGB1E | ADTRGC1E | ADTRGD1E |
| After Reset | 0             | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

| Bit | Symbol   | Bit Name                  | Function                                                                                              | R/W |
|-----|----------|---------------------------|-------------------------------------------------------------------------------------------------------|-----|
| b0  | ADTRGD1E | A/D trigger D1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRD1 | R/W |
| b1  | ADTRGC1E | A/D trigger C1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRC1 | R/W |
| b2  | ADTRGB1E | A/D trigger B1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRB1 | R/W |
| b3  | ADTRGA1E | A/D trigger A1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRA1 | R/W |
| b4  | ADTRGD0E | A/D trigger D0 enable bit | A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRD0       | R/W |
| b5  | ADTRGC0E | A/D trigger C0 enable bit | A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRC0       | R/W |
| b6  |          | A/D trigger B0 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD0 and TRDGRB0 | R/W |
| b7  | ADTRGA0E | A/D trigger A0 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD0 and TRDGRA0 | R/W |

### Timer RD Start Register (TRDSTR) in Output Compare Function 20.4.4



| Bit | Symbol  | Bit Name                               | Function                                                                                                                            | R/W |
|-----|---------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TSTART0 | TRD0 count start flag (3)              | 0: Count stops <sup>(1)</sup> 1: Count starts                                                                                       | R/W |
| b1  | TSTART1 | TRD1 count start flag (4)              | 0: Count stops <sup>(2)</sup> 1: Count starts                                                                                       | R/W |
| b2  | CSEL0   | TRD0 count operation select bit        | O: Count stops at the compare match with the TRDGRA0 register  1: Count continues after the compare match with the TRDGRA0 register | R/W |
| b3  | CSEL1   | TRD1 count operation select bit        | O: Count stops at the compare match with the TRDGRA1 register  1: Count continues after the compare match with the TRDGRA1 register | R/W |
| b4  | _       | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.                                                                                                  | _   |
| b5  | _       |                                        |                                                                                                                                     |     |
| b6  | _       |                                        |                                                                                                                                     |     |
| b7  | _       |                                        |                                                                                                                                     |     |

## Notes:

- 1. When the CSEL0 bit is set to 1, write 0 to the TSTART0 bit.
- 2. When the CSEL1 bit is set to 1, write 0 to the TSTART1 bit.
- 3. When the CSEL0 bit is set to 0 and the compare match signal (TRDIOA0) is generated, this bit is set to 0 (count stops).
- 4. When the CSEL1 bit is set to 0 and the compare match signal (TRDIOA1) is generated, this bit is set to 0 (count stops).

Set the TRDSTR register using the MOV instruction (do not use the bit handling instruction). Refer to 20.10.1 TRDSTR Register of Notes on Timer RD.

# 20.4.5 Timer RD Mode Register (TRDMR) in Output Compare Function

Address 0138h Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol BFD1 BFC1 BFD0 BFC0 SYNC After Reset 0 0 0 0 0

| Bit | Symbol | Bit Name                             | Function                                         | R/W |
|-----|--------|--------------------------------------|--------------------------------------------------|-----|
| b0  | SYNC   | Timer RD synchronous bit             | 0: Registers TRD0 and TRD1 operate independently | R/W |
|     |        |                                      | 1: Registers TRD0 and TRD1 operate synchronously |     |
| b1  | _      | Nothing is assigned. If necessary, s | et to 0. When read, the content is 1.            | _   |
| b2  | _      |                                      |                                                  |     |
| b3  |        |                                      |                                                  |     |
| b4  | BFC0   | TRDGRC0 register function select     | 0: General register                              | R/W |
|     |        | bit <sup>(1)</sup>                   | 1: Buffer register of TRDGRA0 register           |     |
| b5  | BFD0   | TRDGRD0 register function select     | 0: General register                              | R/W |
|     |        | bit <sup>(1)</sup>                   | 1: Buffer register of TRDGRB0 register           |     |
| b6  | BFC1   | TRDGRC1 register function select     | 0: General register                              | R/W |
|     |        | bit <sup>(1)</sup>                   | 1: Buffer register of TRDGRA1 register           |     |
| b7  | BFD1   | TRDGRD1 register function select     | 0: General register                              | R/W |
|     |        | bit <sup>(1)</sup>                   | 1: Buffer register of TRDGRB1 register           |     |

<sup>1.</sup> When selecting 0 (change the TRDGRji register output pin) by the IOj3 (j = C or D) bit in the TRDIORCi (i = 0 or 1) register, set the BFji bit in the TRDMR register to 0.

### Timer RD PWM Mode Register (TRDPMR) in Output Compare Function 20.4.6



| Bit | Symbol | Bit Name                                                                  | Function                                    | R/W |
|-----|--------|---------------------------------------------------------------------------|---------------------------------------------|-----|
| b0  | PWMB0  | PWM mode of TRDIOB0 select bit                                            | Set to 0 (timer mode) in the output compare | R/W |
| b1  | PWMC0  | PWM mode of TRDIOC0 select bit                                            | function.                                   | R/W |
| b2  | PWMD0  | PWM mode of TRDIOD0 select bit                                            |                                             | R/W |
| b3  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 1. |                                             |     |
| b4  | PWMB1  | PWM mode of TRDIOB1 select bit                                            | Set to 0 (timer mode) in the output compare | R/W |
| b5  | PWMC1  | PWM mode of TRDIOC1 select bit                                            | function.                                   | R/W |
| b6  | PWMD1  | PWM mode of TRDIOD1 select bit                                            |                                             | R/W |
| b7  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 1. |                                             |     |

## Timer RD Function Control Register (TRDFCR) in Output Compare 20.4.7 **Function**

Address 013Ah b6 b4 b3 b2 b0 Bit b7 b5 b1 PWM3 STCLK ADEG ADTRG OLS1 OLS0 CMD1 CMD0 Symbol After Reset 0 0 0 0

| Bit | Symbol | Bit Name                                                                                              | Function                                                                 | R/W |
|-----|--------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|
| b0  | CMD0   | Combination mode select bit (1)                                                                       | Set to 00b (timer mode, PWM mode, or PWM3                                | R/W |
| b1  | CMD1   |                                                                                                       | mode) in the output compare function.                                    | R/W |
| b2  | OLS0   | Normal-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode)  | This bit is disabled in the output compare function.                     | R/W |
| b3  | OLS1   | Counter-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode) | -                                                                        | R/W |
| b4  | ADTRG  | A/D trigger enable bit (in complementary PWM mode)                                                    | -                                                                        | R/W |
| b5  | ADEG   | A/D trigger edge select bit (in complementary PWM mode)                                               | -                                                                        | R/W |
| b6  | STCLK  | External clock input select bit                                                                       | External clock input disabled     External clock input enabled           | R/W |
| b7  | PWM3   | PWM3 mode select bit (2)                                                                              | Set this bit to 1 (other than PWM3 mode) in the output compare function. | R/W |

- 1. Set bits CMD1 to CMD0 when both the TSTART0 and TSTART1 bits in the TRDSTR register are set to 0 (count
- When bits CMD1 to CMD0 are set to 00b (timer mode, PWM mode, or PWM3 mode), the setting of the PWM3 bit is enabled.

## Timer RD Output Master Enable Register 1 (TRDOER1) in Output Compare 20.4.8

Address 013Bh Bit b6 b5 b4 b3 b2 b1 b0 EC1 ED0 EC0 EB0 Symbol ED1 EB1 EA1 EA0 After Reset 1 1 1

| Bit | Symbol | Bit Name                   | Function                                                                | R/W |
|-----|--------|----------------------------|-------------------------------------------------------------------------|-----|
| b0  | EA0    | TRDIOA0 output disable bit | Disable output     The TRDIOA0 pin is used as a programmable I/O port.) | R/W |
| b1  | EB0    | TRDIOB0 output disable bit | Enable output     The TRDIOB0 pin is used as a programmable I/O port.)  | R/W |
| b2  | EC0    | TRDIOC0 output disable bit | Disable output     The TRDIOC0 pin is used as a programmable I/O port.) | R/W |
| b3  | ED0    | TRDIOD0 output disable bit | Disable output     The TRDIOD0 pin is used as a programmable I/O port.) | R/W |
| b4  | EA1    | TRDIOA1 output disable bit | Disable output     The TRDIOA1 pin is used as a programmable I/O port.) | R/W |
| b5  | EB1    | TRDIOB1 output disable bit | Disable output     The TRDIOB1 pin is used as a programmable I/O port.) | R/W |
| b6  | EC1    | TRDIOC1 output disable bit | Disable output     The TRDIOC1 pin is used as a programmable I/O port.) | R/W |
| b7  | ED1    | TRDIOD1 output disable bit | Disable output     The TRDIOD1 pin is used as a programmable I/O port.) | R/W |

#### Timer RD Output Master Enable Register 2 (TRDOER2) in Output Compare 20.4.9 **Function**

Address 013Ch

b7 b6 b5 b4 b3 b2 b1 b0 Symbol PTO After Reset 0

| Bit | Symbol | Bit Name                                                                   | Function                                                                                                                                                                                          | R/W |
|-----|--------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, se                                      | t to 0. When read, the content is 1.                                                                                                                                                              | _   |
| b1  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b2  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b3  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b4  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b5  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b6  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b7  | PTO    | INTO of pulse output forced cutoff signal input enabled bit <sup>(1)</sup> | O: Pulse output forced cutoff input disabled  1: Pulse output forced cutoff input enabled  (All bits in the TRDOER1 register are set to 1  (disable output) when "L" is applied to the INTO pin.) | R/W |

Note:

1. Refer to 20.2.4 Pulse Output Forced Cutoff.

# 20.4.10 Timer RD Output Control Register (TRDOCR) in Output Compare Function

| Address     | 013Dn |      |      |      |      |      |      |      |
|-------------|-------|------|------|------|------|------|------|------|
| Bit         | b7    | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
| Symbol      | TOD1  | TOC1 | TOB1 | TOA1 | TOD0 | TOC0 | TOB0 | TOA0 |
| After Reset | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                | Function              | R/W |
|-----|--------|-----------------------------------------|-----------------------|-----|
| b0  | TOA0   | TRDIOA0 output level select bit         | 0: Initial output "L" | R/W |
|     |        |                                         | 1: Initial output "H" |     |
| b1  | TOB0   | TRDIOB0 output level select bit         | 0: Initial output "L" | R/W |
|     |        |                                         | 1: Initial output "H" |     |
| b2  | TOC0   | TRDIOC0 initial output level select bit | 0: "L"                | R/W |
| b3  | TOD0   | TRDIOD0 initial output level select bit | 1: "H"                | R/W |
| b4  | TOA1   | TRDIOA1 initial output level select bit |                       | R/W |
| b5  | TOB1   | TRDIOB1 initial output level select bit |                       | R/W |
| b6  | TOC1   | TRDIOC1 initial output level select bit |                       | R/W |
| b7  | TOD1   | TRDIOD1 initial output level select bit |                       | R/W |

Write to the TRDOCR register when both the TSTART0 and TSTART1 bits in the TRDSTR register are set to 0 (count stopped).

If the pin function is set for waveform output (refer to **7.5 Port Settings**), the initial output level is output when the TRDOCR register is set.

# 20.4.11 Timer RD Control Register i (TRDCRi) (i = 0 or 1) in Output Compare Function

Address 0140h (TRDCR0), 0150h (TRDCR1)



| Bit | Symbol | Bit Name                           | Function                                                                                                                                           | R/W |
|-----|--------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TCK0   | Count source select bit            | b2 b1 b0<br>0 0 0; f1                                                                                                                              | R/W |
| b1  | TCK1   |                                    | 0 0 0 1: f2                                                                                                                                        | R/W |
| b2  | TCK2   |                                    | 0 1 0: f4<br>0 1 0: f8<br>1 0 0: f32<br>1 0 1: TRDCLK input <sup>(1)</sup> or fC2 <sup>(2)</sup><br>1 1 0: fOCO40M<br>1 1 1: fOCO-F <sup>(5)</sup> | R/W |
| b3  | CKEG0  | External clock edge select bit (3) | b4 b3                                                                                                                                              | R/W |
| b4  | CKEG1  |                                    | 0 0: Count at the rising edge 0 1: Count at the falling edge 1 0: Count at both edges 1 1: Do not set.                                             | R/W |
| b5  | CCLR0  | TRDi counter clear select bit      | b7 b6 b5                                                                                                                                           | R/W |
| b6  | CCLR1  |                                    | 0 0 0: Disable clear (free-running operation) 0 0 1: Clear by compare match with the TRDGRAi                                                       | R/W |
| b7  | CCLR2  |                                    | register                                                                                                                                           | R/W |
|     |        |                                    | 0 1 0: Clear by compare match with the TRDGRBi register     0 1 1: Synchronous clear (clear simultaneously with other channel counter) (4)         |     |
|     |        |                                    | 1 0 0: Do not set.                                                                                                                                 |     |
|     |        |                                    | 1 0 1: Clear by compare match with the TRDGRCi register                                                                                            |     |
|     |        |                                    | <ul><li>1 1 0: Clear by compare match with the TRDGRDi register</li><li>1 1 1: Do not set.</li></ul>                                               |     |

- 1. Enabled when the ITCLKi bit in the TRDECR register is set to 0 (TRDCLK input) and the STCLK bit in the TRDFCR register is 1 (external clock input enabled).
- 2. This setting is enabled when the ITCLKi bit in the TRDECR register is set to 1 (fC2).
- 3. Enabled when bits TCK2 to TCK0 are set to 101b (TRDCLK input or fC2), the ITCLKi bit in the TRDECR is set to 0 (TRDCLK input), and the STCLK bit in the TRDFCR register is set to 1 (external clock input enabled).
- 4. This setting is enabled when the SYNC bit in the TRDMR register is set to 1 (registers TRD0 and TRD1 operate synchronously).
- 5. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

# 20.4.12 Timer RD I/O Control Register Ai (TRDIORAi) (i = 0 or 1) in Output Compare Function

Address 0141h (TRDIORA0), 0151h (TRDIORA1)



| Bit      | Symbol       | Bit Name                          | Function                                                                                                                                                                                                                                                                                  | R/W        |
|----------|--------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | IOA0<br>IOA1 | TRDGRA control bit                | 0 0: Disable pin output by the compare match (TRDIOAi pin functions as programmable I/O port) 0 1: "L" output at compare match with the TRDGRAi register 1 0: "H" output at compare match with the TRDGRAi register 1 1: Toggle output by compare match with the TRDGRAi rRDGRAi register | R/W<br>R/W |
| b2       | IOA2         | TRDGRA mode select bit (1)        | Set to 0 (output compare) in the output compare function.                                                                                                                                                                                                                                 | R/W        |
| b3       | IOA3         | Input capture input switch bit    | Set to 1.                                                                                                                                                                                                                                                                                 | R/W        |
| b4<br>b5 | IOB0<br>IOB1 | TRDGRB control bit                | 0 0: Disable pin output by the compare match (TRDIOBi pin functions as programmable I/O port) 0 1: "L" output at compare match with the TRDGRBi register 1 0: "H" output at compare match with the TRDGRBi 1 1: Toggle output by compare match with the TRDGRBi rRDGRBi register          | R/W<br>R/W |
| b6       | IOB2         | TRDGRB mode select bit (2)        | Set to 0 (output compare) in the output compare function.                                                                                                                                                                                                                                 | R/W        |
| b7       | _            | Nothing is assigned. If necessary | , set to 0. When read, the content is 1.                                                                                                                                                                                                                                                  | _          |

- 1. To select 1 (the TRDGRCi register is used as a buffer register of the TRDGRAi register) for this bit by the BFCi bit in the TRDMR register, set the IOC2 bit in the TRDIORCi register to the same value as the IOA2 bit in the TRDIORAi register.
- 2. To select 1 (the TRDGRDi register is used as a buffer register of the TRDGRBi register) for this bit by the BFDi bit in the TRDMR register, set the IOD2 bit in the TRDIORCi register to the same value as the IOB2 bit in the TRDIORAi register.

# 20.4.13 Timer RD I/O Control Register Ci (TRDIORCi) (i = 0 or 1) in Output Compare Function

Address 0142h (TRDIORC0), 0152h (TRDIORC1)



| Bit      | Symbol | Bit Name                              | Function                                                                                                                                                                                                                                                   | R/W        |
|----------|--------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | IOC0   | TRDGRC control bit                    | b1 b0<br>0 0: Disable pin output by compare match                                                                                                                                                                                                          | R/W<br>R/W |
| DI       | 1001   |                                       | 0 1: "L" output at compare match with the TRDGRCi register                                                                                                                                                                                                 | K/VV       |
|          |        |                                       | 1 0: "H" output at compare match with the TRDGRCi register                                                                                                                                                                                                 |            |
|          |        |                                       | 1 1: Toggle output by compare match with the TRDGRCi register                                                                                                                                                                                              |            |
| b2       | IOC2   | TRDGRC mode select bit (1)            | Set to 0 (output compare) in the output compare function.                                                                                                                                                                                                  | R/W        |
| b3       | IOC3   | TRDGRC register function select bit   | 0: TRDIOA output register (Refer to 20.4.21 Changing Output Pins in Registers TRDGRCi (i = 0 or 1) and TRDGRDi.) 1: General register or buffer register                                                                                                    | R/W        |
| b4       | IOD0   | TRDGRD control bit                    | b5 b4                                                                                                                                                                                                                                                      | R/W        |
| b5       | IOD1   |                                       | <ul> <li>0 0: Disable pin output by compare match</li> <li>0 1: "L" output at compare match with the TRDGRDi register</li> <li>1 0: "H" output at compare match with the TRDGRDi register</li> <li>1 1: Toggle output by compare match with the</li> </ul> | R/W        |
|          |        |                                       | TRDGRDi register                                                                                                                                                                                                                                           |            |
| b6       | IOD2   | TRDGRD mode select bit <sup>(2)</sup> | Set to 0 (output compare) in the output compare function.                                                                                                                                                                                                  | R/W        |
| b7       | IOD3   | TRDGRD register function select bit   | O: TRDIOB output register (Refer to 20.4.21 Changing Output Pins in Registers TRDGRCi (i = 0 or 1) and TRDGRDi.)  1: General register or buffer register                                                                                                   | R/W        |

- 1. To select 1 (the TRDGRCi register is used as a buffer register of the TRDGRAi register) for this bit by the BFCi bit in the TRDMR register, set the IOC2 bit in the TRDIORCi register to the same value as the IOA2 bit in the TRDIORAi register.
- 2. To select 1 (the TRDGRDi register is used as a buffer register of the TRDGRBi register) for this bit by the BFDi bit in the TRDMR register, set the IOD2 bit in the TRDIORCi register to the same value as the IOB2 bit in the TRDIORAi register.

# 20.4.14 Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Output Compare Function

Address 0143h (TRDSR0), 0153h (TRDSR1)

| Bit         | b7 | b6 | b5  | b4  | b3   | b2   | b1   | b0   |                 |
|-------------|----|----|-----|-----|------|------|------|------|-----------------|
| Symbol      | _  | _  | UDF | OVF | IMFD | IMFC | IMFB | IMFA | 7               |
| After Reset | 1  | 1  | 1   | 0   | 0    | 0    | 0    | 0    | TRDSR0 register |
| After Reset | 1  | 1  | 0   | 0   | 0    | 0    | 0    | 0    | TRDSR1 register |

| Bit | Symbol | Bit Name                               | Function                                             | R/W |
|-----|--------|----------------------------------------|------------------------------------------------------|-----|
| b0  | IMFA   | Input capture / compare match flag A   | [Source for setting this bit to 0]                   | R/W |
|     |        |                                        | Write 0 after read (2)                               |     |
|     |        |                                        | [Source for setting this bit to 1]                   |     |
|     |        |                                        | When the value in the TRDi register matches with     |     |
|     |        |                                        | the value in the TRDGRAi register.                   |     |
| b1  | IMFB   | Input capture / compare match flag B   | [Source for setting this bit to 0]                   | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup>                    |     |
|     |        |                                        | [Source for setting this bit to 1]                   |     |
|     |        |                                        | When the value in the TRDi register matches with     |     |
|     |        |                                        | the value in the TRDGRBi register.                   |     |
| b2  | IMFC   | Input capture / compare match flag C   | [Source for setting this bit to 0]                   | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup>                    |     |
|     |        |                                        | [Source for setting this bit to 1]                   |     |
|     |        |                                        | When the value in the TRDi register matches with     |     |
|     |        |                                        | the value in the TRDGRCi register (3).               |     |
| b3  | IMFD   | Input capture / compare match flag D   | [Source for setting this bit to 0]                   | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup>                    |     |
|     |        |                                        | [Source for setting this bit to 1]                   |     |
|     |        |                                        | When the value in the TRDi register matches with     |     |
|     |        |                                        | the value in the TRDGRDi register (3).               |     |
| b4  | OVF    | Overflow flag                          | [Source for setting this bit to 0]                   | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup>                    |     |
|     |        |                                        | [Source for setting this bit to 1]                   |     |
|     |        |                                        | When the TRDi register overflows.                    |     |
| b5  | UDF    | Underflow flag (1)                     | This bit is disabled in the output compare function. | R/W |
| b6  |        | Nothing is assigned. If necessary, set | o 0. When read, the content is 1.                    | _   |
| b7  | _      |                                        |                                                      |     |

- 1. Nothing is assigned to b5 in the TRDSR0 register. When writing to b5, write 0. When reading, the content is 1.
- 2. The writing results are as follows:
  - This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
  - This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even if it is set to 1 from 0 after reading, and writing 0.)
  - This bit remains unchanged if 1 is written to it.
- 3. Including when the BFji bit in the TRDMR register is set to 1 (TRDGRji is used as the buffer register).

## 20.4.15 Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in Output **Compare Function**

Address 0144h (TRDIER0), 0154h (TRDIER1)

| Bit         | b7 | b6 | b5 | b4   | b3    | b2    | b1    | b0    |
|-------------|----|----|----|------|-------|-------|-------|-------|
| Symbol      | _  | _  | _  | OVIE | IMIED | IMIEC | IMIEB | IMIEA |
| After Reset | 1  | 1  | 1  | 0    | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                                           | Function                                                                             | R/W |
|-----|--------|----------------------------------------------------|--------------------------------------------------------------------------------------|-----|
| b0  | IMIEA  | Input capture/compare match interrupt enable bit A | Disable interrupt (IMIA) by the IMFA bit     Enable interrupt (IMIA) by the IMFA bit | R/W |
| b1  | IMIEB  | Input capture/compare match interrupt enable bit B | Disable interrupt (IMIB) by the IMFB bit     Enable interrupt (IMIB) by the IMFB bit | R/W |
| b2  | IMIEC  | Input capture/compare match interrupt enable bit C | Disable interrupt (IMIC) by the IMFC bit     Enable interrupt (IMIC) by the IMFC bit | R/W |
| b3  | IMIED  | Input capture/compare match interrupt enable bit D | Disable interrupt (IMID) by the IMFD bit     Enable interrupt (IMID) by the IMFD bit | R/W |
| b4  | OVIE   | Overflow/underflow interrupt enable bit            | Disable interrupt (OVI) by the OVF bit     Enable interrupt (OVI) by the OVF bit     | R/W |
| b5  | _      | Nothing is assigned. If necessary, set t           | o 0. When read, the content is 1.                                                    | 1 — |
| b6  | _      |                                                    |                                                                                      |     |
| b7  | _      |                                                    |                                                                                      |     |

## 20.4.16 Timer RD Counter i (TRDi) (i = 0 or 1) in Output Compare Function

Address 0147h to 0146h (TRD0), 0157h to 0156h (TRD1)

|             |     |     | -,, | (   | ,   |     |    |    |   |
|-------------|-----|-----|-----|-----|-----|-----|----|----|---|
| Bit         | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |   |
| Symbol      | _   | _   | 1   |     |     | 1   | _  | _  |   |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | - |
|             |     |     |     |     |     |     |    |    |   |
| Bit _       | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |   |
| Symbol      | _   | _   | _   | _   | _   | _   | _  | _  | Ī |

| Ī | Bit       | Function                                                                 | Setting Range  | R/W |
|---|-----------|--------------------------------------------------------------------------|----------------|-----|
| 1 | b15 to b0 | Count the count source. Count operation is incremented.                  | 0000h to FFFFh | R/W |
|   |           | When an overflow occurs, the OVF bit in the TRDSRi register is set to 1. |                |     |

Access the TRDi register in 16-bit units. Do not access it in 8-bit units.

After Reset

## 20.4.17 Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi) (i = 0 or 1) in Output Compare Function

Address 0149h to 0148h (TRDGRA0), 014Bh to 014Ah (TRDGRB0), 014Dh to 014Ch (TRDGRC0), 014Fh to 014Eh (TRDGRD0), 0159h to 0158h (TRDGRA1), 015Bh to 015Ah (TRDGRB1), 015Dh to 015Ch (TRDGRC1), 015Fh to 015Eh (TRDGRD1)



| Bit       | Function                                                                 | R/W |
|-----------|--------------------------------------------------------------------------|-----|
| b15 to b0 | Refer to Table 20.8 TRDGRji Register Function in Output Compare Function | R/W |

Access registers TRDGRAi to TRDGRDi in 16-bit units. Do not access them in 8-bit units.

The following registers are disabled in the output compare function: TRDDF0, TRDDF1, TRDPOCR0, and TRDPOCR1.

**Table 20.8** TRDGRji Register Function in Output Compare Function

| Register  | Setting |      | Register Function                                 | Output-Compare |
|-----------|---------|------|---------------------------------------------------|----------------|
| rtegister | BFji    | IOj3 | register Function                                 | Output Pin     |
| TRDGRAi   | _       | _    | General register. Write the compare value.        | TRDIOAi        |
| TRDGRBi   |         |      |                                                   | TRDIOBi        |
| TRDGRCi   | 0       | 1    | General register. Write the compare value.        | TRDIOCi        |
| TRDGRDi   |         |      |                                                   | TRDIODi        |
| TRDGRCi   | 1       | 1    | Buffer register. Write the next compare value     | TRDIOAi        |
| TRDGRDi   |         |      | (Refer to 20.2.2 Buffer Operation.)               | TRDIOBi        |
| TRDGRCi   | 0       | 0    | TRDIOAi output control (Refer to 20.4.21 Changing | TRDIOAi        |
| TRDGRDi   |         |      | Output Pins in Registers TRDGRCi (i = 0 or 1) and | TRDIOBi        |
|           |         |      | TRDGRDi.)                                         |                |

i = 0 or 1, j = either A, B, C, or D

BFji: Bit in TRDMR register IOj3: Bit in TRDIORCi register

## 20.4.18 Timer RD Pin Select Register 0 (TRDPSR0)

| Address     | 0184h |             |             |             |             |             |    |             |
|-------------|-------|-------------|-------------|-------------|-------------|-------------|----|-------------|
| Bit         | b7    | b6          | b5          | b4          | b3          | b2          | b1 | b0          |
| Symbol      | _     | TRDIOD0SEL0 | TRDIOC0SEL1 | TRDIOC0SEL0 | TRDIOB0SEL1 | TRDIOB0SEL0 | _  | TRDIOA0SEL0 |
| After Reset | 0     | 0           | 0           | 0           | 0           | 0           | 0  | 0           |

| Bit | Symbol      | Bit Name                                     | Function                                                                       | R/W |
|-----|-------------|----------------------------------------------|--------------------------------------------------------------------------------|-----|
| b0  | TRDIOA0SEL0 | TRDIOA0/TRDCLK pin select bit                | 0: TRDIOA0/TRDCLK pin not used                                                 | R/W |
|     |             |                                              | 1: P2_0 assigned                                                               |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |
| b2  | TRDIOB0SEL0 | TRDIOB0 pin select bit                       | b3 b2                                                                          | R/W |
| b3  | TRDIOB0SEL1 |                                              | 0 0: TRDIOB0 pin not used 0 1: Do not set. 1 0: P2_2 assigned 1 1: Do not set. | R/W |
| b4  | TRDIOC0SEL0 | TRDIOC0 pin select bit                       | b5 b4                                                                          | R/W |
| b5  | TRDIOC0SEL1 |                                              | 0 0: TRDIOC0 pin not used 0 1: Do not set. 1 0: P2_1 assigned 1 1: Do not set. | R/W |
| b6  | TRDIOD0SEL0 | TRDIOD0 pin select bit                       | 0: TRDIOD0 pin not used 1: P2_3 assigned                                       | R/W |
| b7  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |

The TRDPSR0 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR0 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

#### 20.4.19 Timer RD Pin Select Register 1 (TRDPSR1)

Address 0185h Bit b7 b6 b4 b2 b0 TRDIOC1SEL0 TRDIOD1SEL0 TRDIOB1SEL0 TRDIOA1SEL0 Symbol After Reset

| Bit | Symbol                                | Bit Name                                     | Function                     | R/W |
|-----|---------------------------------------|----------------------------------------------|------------------------------|-----|
| b0  | TRDIOA1SEL0 TRDIOA1 pin select bit 0: |                                              | 0: TRDIOA1 pin not used      | R/W |
|     |                                       |                                              | 1: P2_4 assigned             |     |
| b1  | _                                     | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. | _   |
| b2  | TRDIOB1SEL0                           | TRDIOB1 pin select bit                       | 0: TRDIOB1 pin not used      | R/W |
|     |                                       |                                              | 1: P2_5 assigned             |     |
| b3  | _                                     | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. | _   |
| b4  | TRDIOC1SEL0                           | TRDIOC1 pin select bit                       | 0: TRDIOC1 pin not used      | R/W |
|     |                                       |                                              | 1: P2_6 assigned             |     |
| b5  | _                                     | Reserved bit                                 | Set to 0.                    | R/W |
| b6  | TRDIOD1SEL0                           | TRDIOD1 pin select bit                       | 0: TRDIOD1 pin not used      | R/W |
|     |                                       |                                              | 1: P2_7 assigned             |     |
| b7  | _                                     | Reserved bit                                 | Set to 0.                    | R/W |

The TRDPSR1 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR1 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

## 20.4.20 Operating Example



Figure 20.11 Operating Example of Output Compare Function

#### 20.4.21 Changing Output Pins in Registers TRDGRCi (i = 0 or 1) and TRDGRDi

The TRDGRCi register can be used for output control of the TRDIOAi pin, and the TRDGRDi register can be used for output control of the TRDIOBi pin. Therefore, each pin output can be controlled as follows:

- TRDIOAi output is controlled by the values in registers TRDGRAi and TRDGRCi.
- TRDIOBi output is controlled by the values in registers TRDGRBi and TRDGRDi.

Change output pins in registers TRDGRCi and TRDGRDi as follows:

- Select 0 (change TRDGRji register output pin) by the IOj3 (j = C or D) bit in the TRDIORCi register.
- Set the BFji bit in the TRDMR register to 0 (general register).
- Set different values in registers TRDGRCi and TRDGRAi. Also, set different values in registers TRDGRDi and TRDGRBi.

Figure 20.13 shows an Operating Example When TRDGRCi Register is Used for Output Control of TRDIOAi Pin and TRDGRDi Register is Used for Output Control of TRDIOBi Pin.



**Figure 20.12** Changing Output Pins in Registers TRDGRCi and TRDGRDi



Figure 20.13 Operating Example When TRDGRCi Register is Used for Output Control of TRDIOAi
Pin and TRDGRDi Register is Used for Output Control of TRDIOBi Pin

# 20.4.22 A/D Trigger Generation

A compare match signal with registers TRDi (i = 0 or 1) and TRDGRji (j = A, B, C, or D) can be used as the conversion start trigger of the A/D converter.

The TRDADCR register is used to select which compare match is used.

#### 20.5 PWM Mode

In PWM mode, a PWM waveform is output. Up to 3 PWM waveforms with the same period can be output by 1 channel. Also, up to 6 PWM waveforms with the same period can be output by synchronizing channels 0 and 1. Since this mode functions by a combination of the TRDIOji (i = 0 or 1, j = B, C, or D) pin and TRDGRji register, the PWM mode, or any other mode or function, can be selected for each individual pin. (However, since the TRDGRAi register is used when using any pin for PWM mode, the TRDGRAi register cannot be used for other modes.)

Figure 20.14 shows a Block Diagram of PWM Mode, and Table 20.9 lists the PWM Mode Specifications. Figures 20.15 and 20.16 show the Operations of PWM Mode.



Figure 20.14 Block Diagram of PWM Mode

Table 20.9 PWM Mode Specifications

| Item                         | Specification                                                                                                        |
|------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Count sources                | f1, f2, f4, f8, f32, fC2, fOCO40M, fOCO-F                                                                            |
|                              | External signal input to the TRDCLK pin (valid edge selected by a                                                    |
|                              | program)                                                                                                             |
| Count operations             | Increment                                                                                                            |
| PWM waveform                 | PWM period: 1/fk x (m+1)                                                                                             |
|                              | Active level width: 1/fk x (m-n)                                                                                     |
|                              | Inactive level width: 1/fk x (n+1)                                                                                   |
|                              | fk: Frequency of count source                                                                                        |
|                              | m: Value set in the TRDGRAi (i = 0 or 1) register                                                                    |
|                              | n: Value set in the TRDGRji (j = B, C, or D) register                                                                |
|                              | _ m+1                                                                                                                |
|                              |                                                                                                                      |
|                              |                                                                                                                      |
|                              | n+1 m-n (When "L" is selected as the active level)                                                                   |
| Count start condition        | 1 (count starts) is written to the TSTARTi bit in the TRDSTR register.                                               |
| Count stop conditions        | • 0 (count stops) is written to the TSTARTi bit in the TRDSTR register                                               |
|                              | when the CSELi bit in the TRDSTR register is set to 1.                                                               |
|                              | The PWM output pin holds output level before the count stops.                                                        |
|                              | When the CSELi bit in the TRDSTR register is set to 0, the count stops at the compare match in the TRDGRAi register. |
|                              | The PWM output pin holds level after output change by compare                                                        |
|                              | match.                                                                                                               |
| Interrupt request generation | Compare match (The content of the TRDi register matches content of                                                   |
| timing                       | the TRDGRji register.)                                                                                               |
|                              | TRDi register overflows                                                                                              |
| TRDIOA0 pin function         | Programmable I/O port or TRDCLK (external clock) input                                                               |
| TRDIOA1 pin function         | Programmable I/O port                                                                                                |
| TRDIOB0, TRDIOC0, TRDIOD0,   | Programmable I/O port or pulse output (selectable by pin)                                                            |
| TRDIOB1, TRDIOC1, TRDIOD1    |                                                                                                                      |
| pin functions                |                                                                                                                      |
| INT0 pin function            | Programmable I/O port, pulse output forced cutoff signal input, or INTO                                              |
|                              | interrupt input                                                                                                      |
| Read from timer              | The count value can be read by reading the TRDi register.                                                            |
| Write to timer               | The value can be written to the TRDi register.                                                                       |
| Selectable functions         | • One to three PWM output pins selectable per channel                                                                |
|                              | Either 1 pin or multiple pins of the TRDIOBi, TRDIOCi or TRDIODi                                                     |
|                              | pin. • Active level selectable for each pin.                                                                         |
|                              | Initial output level selectable for each pin.                                                                        |
|                              | • Synchronous operation (Refer to 20.2.3 Synchronous Operation.)                                                     |
|                              | • Buffer operation (Refer to 20.2.2 Buffer Operation.)                                                               |
|                              | • Pulse output forced cutoff signal input (Refer to 20.2.4 Pulse Output                                              |
|                              | Forced Cutoff.)                                                                                                      |
|                              | A/D trigger generation                                                                                               |

i = 0 or 1

## 20.5.1 Module Standby Control Register (MSTCR)

| Address     | 0008h |    |        |        |        |    |    |    |
|-------------|-------|----|--------|--------|--------|----|----|----|
| Bit         | b7    | b6 | b5     | b4     | b3     | b2 | b1 | b0 |
| Symbol      | _     | _  | MSTTRC | MSTTRD | MSTIIC |    |    |    |
| After Reset | 0     | 0  | 0      | 0      | 0      | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                                                  | Function                          | R/W |  |
|-----|--------|---------------------------------------------------------------------------|-----------------------------------|-----|--|
| b0  | _      | Nothing is assigned. If necessary, set t                                  | o 0. When read, the content is 0. | _   |  |
| b1  | _      |                                                                           |                                   |     |  |
| b2  | _      |                                                                           |                                   |     |  |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit                                     | 0: Active                         | R/W |  |
|     |        |                                                                           | 1: Standby <sup>(1)</sup>         |     |  |
| b4  | MSTTRD | Timer RD standby bit                                                      | 0: Active                         | R/W |  |
|     |        |                                                                           | 1: Standby <sup>(2)</sup>         |     |  |
| b5  | MSTTRC | Timer RC standby bit                                                      | 0: Active                         | R/W |  |
|     |        |                                                                           | 1: Standby <sup>(3)</sup>         |     |  |
| b6  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                   |     |  |
| b7  | _      |                                                                           |                                   |     |  |

#### Notes:

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

## 20.5.2 Timer RD Control Expansion Register (TRDECR)

 Address 0135h

 Bit
 b7
 b6
 b5
 b4
 b3
 b2
 b1
 b0

 Symbol
 ITCLK1
 —
 —
 ITCLK0
 —
 —
 —

 After Reset
 0
 0
 0
 0
 0
 0
 0

| Bit | Symbol | Bit Name                           | Function                                 | R/W |
|-----|--------|------------------------------------|------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b1  | _      |                                    |                                          |     |
| b2  | _      |                                    |                                          |     |
| b3  | ITCLK0 | Channel 0 fC2 select bit           | 0: TRDCLK input selected                 | R/W |
|     |        |                                    | 1: fC2 selected                          |     |
| b4  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b5  | _      |                                    |                                          |     |
| b6  | _      |                                    |                                          |     |
| b7  | ITCLK1 | Channel 1 fC2 select bit           | 0: TRDCLK input selected 1: fC2 selected | R/W |

# 20.5.3 Timer RD Trigger Control Register (TRDADCR)

| Address     | Address 0136h |          |          |          |          |          |          |          |
|-------------|---------------|----------|----------|----------|----------|----------|----------|----------|
| Bit         | b7            | b6       | b5       | b4       | b3       | b2       | b1       | b0       |
| Symbol      | ADTRGA0E      | ADTRGB0E | ADTRGC0E | ADTRGD0E | ADTRGA1E | ADTRGB1E | ADTRGC1E | ADTRGD1E |
| After Reset | 0             | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

| Bit | Symbol   | Bit Name                  | Function                                                                                              | R/W |
|-----|----------|---------------------------|-------------------------------------------------------------------------------------------------------|-----|
| b0  | ADTRGD1E | A/D trigger D1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRD1 | R/W |
| b1  | ADTRGC1E | A/D trigger C1 enable bit | 0: A/D trigger disabled 1: A/D trigger generated at compare match with registers TRD1 and TRDGRC1     | R/W |
| b2  | ADTRGB1E | A/D trigger B1 enable bit | 0: A/D trigger disabled 1: A/D trigger generated at compare match with registers TRD1 and TRDGRB1     | R/W |
| b3  | ADTRGA1E | A/D trigger A1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRA1 | R/W |
| b4  | ADTRGD0E | A/D trigger D0 enable bit | O: A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRD0    | R/W |
| b5  | ADTRGC0E | A/D trigger C0 enable bit | O: A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRC0    | R/W |
| b6  | ADTRGB0E | A/D trigger B0 enable bit | O: A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRB0    | R/W |
| b7  | ADTRGA0E | A/D trigger A0 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD0 and TRDGRA0 | R/W |

#### Timer RD Start Register (TRDSTR) in PWM Mode 20.5.4

| Address     | 0137h |    |    |    |       |       |         |         |
|-------------|-------|----|----|----|-------|-------|---------|---------|
| Bit         | b7    | b6 | b5 | b4 | b3    | b2    | b1      | b0      |
| Symbol      | _     | _  | _  | _  | CSEL1 | CSEL0 | TSTART1 | TSTART0 |
| After Reset | 1     | 1  | 1  | 1  | 1     | 1     | 0       | 0       |

| Bit | Symbol  | Bit Name                               | Function                                                                                                                            | R/W |
|-----|---------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TSTART0 | TRD0 count start flag (3)              | 0: Count stops (1) 1: Count starts                                                                                                  | R/W |
| b1  | TSTART1 | TRD1 count start flag (4)              | 0: Count stops <sup>(2)</sup> 1: Count starts                                                                                       | R/W |
| b2  | CSEL0   | TRD0 count operation select bit        | O: Count stops at the compare match with the TRDGRA0 register  1: Count continues after the compare match with the TRDGRA0 register | R/W |
| b3  | CSEL1   | TRD1 count operation select bit        | O: Count stops at the compare match with the TRDGRA1 register  1: Count continues after the compare match with the TRDGRA1 register | R/W |
| b4  | _       | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.                                                                                                  | _   |
| b5  | _       |                                        |                                                                                                                                     |     |
| b6  | _       |                                        |                                                                                                                                     |     |
| b7  | _       |                                        |                                                                                                                                     |     |

#### Notes:

- 1. When the CSEL0 bit is set to 1, write 0 to the TSTART0 bit.
- 2. When the CSEL1 bit is set to 1, write 0 to the TSTART1 bit.
- 3. When the CSEL0 bit is set to 0 and the compare match signal (TRDIOA0) is generated, this bit is set to 0 (count
- 4. When the CSEL1 bit is set to 0 and the compare match signal (TRDIOA1) is generated, this bit is set to 0 (count stops).

Set the TRDSTR register using the MOV instruction (do not use the bit handling instruction). Refer to 20.10.1 TRDSTR Register of Notes on Timer RD.

#### 20.5.5 Timer RD Mode Register (TRDMR) in PWM Mode

Address 0138h



| Bit | Symbol | Bit Name                             | Function                                         | R/W |
|-----|--------|--------------------------------------|--------------------------------------------------|-----|
| b0  | SYNC   | Timer RD synchronous bit             | 0: Registers TRD0 and TRD1 operate independently | R/W |
|     |        |                                      | 1: Registers TRD0 and TRD1 operate synchronously |     |
| b1  |        | Nothing is assigned. If necessary, s | et to 0. When read, the content is 1.            | _   |
| b2  |        |                                      |                                                  |     |
| b3  |        |                                      |                                                  |     |
| b4  | BFC0   | TRDGRC0 register function select     | 0: General register                              | R/W |
|     |        | bit                                  | 1: Buffer register of TRDGRA0 register           |     |
| b5  | BFD0   | TRDGRD0 register function select     | 0: General register                              | R/W |
|     |        | bit                                  | 1: Buffer register of TRDGRB0 register           |     |
| b6  | BFC1   | TRDGRC1 register function select     | 0: General register                              | R/W |
|     |        | bit                                  | 1: Buffer register of TRDGRA1 register           |     |
| b7  | BFD1   | TRDGRD1 register function select     | 0: General register                              | R/W |
|     |        | bit                                  | 1: Buffer register of TRDGRB1 register           |     |

#### Timer RD PWM Mode Register (TRDPMR) in PWM Mode 20.5.6

| Address     | 0139n |       |       |       |    |       |       |       |  |
|-------------|-------|-------|-------|-------|----|-------|-------|-------|--|
| Bit         | b7    | b6    | b5    | b4    | b3 | b2    | b1    | b0    |  |
| Symbol      | _     | PWMD1 | PWMC1 | PWMB1 | _  | PWMD0 | PWMC0 | PWMB0 |  |
| After Reset | 1     | 0     | 0     | 0     | 1  | 0     | 0     | 0     |  |

| Bit | Symbol | Bit Name                               | Function                           | R/W |
|-----|--------|----------------------------------------|------------------------------------|-----|
| b0  | PWMB0  | PWM mode of TRDIOB0 select bit         | 0: Timer mode                      | R/W |
| b1  | PWMC0  | PWM mode of TRDIOC0 select bit         | 1: PWM mode                        | R/W |
| b2  | PWMD0  | PWM mode of TRDIOD0 select bit         |                                    | R/W |
| b3  |        | Nothing is assigned. If necessary, set | to 0. When read, the content is 1. | _   |
| b4  | PWMB1  | PWM mode of TRDIOB1 select bit         | 0: Timer mode                      | R/W |
| b5  | _      | PWM mode of TRDIOC1 select bit         | 1: PWM mode                        | R/W |
| b6  | PWMD1  | PWM mode of TRDIOD1 select bit         |                                    | R/W |
| b7  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 1. | _   |

#### Timer RD Function Control Register (TRDFCR) in PWM Mode 20.5.7

Address 013Ah

| Bit         | b7   | b6    | b5   | b4    | b3   | b2   | b1   | b0   |
|-------------|------|-------|------|-------|------|------|------|------|
| Symbol      | PWM3 | STCLK | ADEG | ADTRG | OLS1 | OLS0 | CMD1 | CMD0 |
| After Reset | 1    | 0     | 0    | 0     | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                                                                              | Function                                                       | R/W |
|-----|--------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|
| b0  | CMD0   | Combination mode select bit (1)                                                                       | Set to 00b (timer mode, PWM mode, or PWM3                      | R/W |
| b1  | CMD1   |                                                                                                       | mode) in PWM mode.                                             | R/W |
| b2  | OLS0   | Normal-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode)  | This bit is disabled in PWM mode.                              | R/W |
| b3  | OLS1   | Counter-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode) |                                                                | R/W |
| b4  | ADTRG  | A/D trigger enable bit (in complementary PWM mode)                                                    |                                                                | R/W |
| b5  | ADEG   | A/D trigger edge select bit (in complementary PWM mode)                                               |                                                                | R/W |
| b6  | STCLK  | External clock input select bit                                                                       | External clock input disabled     External clock input enabled | R/W |
| b7  | PWM3   | PWM3 mode select bit <sup>(2)</sup>                                                                   | Set this bit to 1 (other than PWM3 mode) in PWM mode.          | R/W |

- 1. Set bits CMD1 to CMD0 when both the TSTART0 and TSTART1 bits in the TRDSTR register are set to 0 (count
- 2. When bits CMD1 to CMD0 are set to 00b (timer mode, PWM mode, or PWM3 mode), the setting of the PWM3 bit is enabled.

#### Timer RD Output Master Enable Register 1 (TRDOER1) in PWM Mode 20.5.8



| Bit | Symbol | Bit Name                   | Function                                                                                 | R/W |
|-----|--------|----------------------------|------------------------------------------------------------------------------------------|-----|
| b0  | EA0    | TRDIOA0 output disable bit | Set this bit to 1 (the TRDIOA0 pin is used as a programmable I/O port) in PWM mode.      | R/W |
| b1  | EB0    | TRDIOB0 output disable bit | 0: Enable output 1: Disable output (The TRDIOB0 pin is used as a programmable I/O port.) | R/W |
| b2  | EC0    | TRDIOC0 output disable bit | 0: Enable output 1: Disable output (The TRDIOC0 pin is used as a programmable I/O port.) | R/W |
| b3  | ED0    | TRDIOD0 output disable bit | 0: Enable output 1: Disable output (The TRDIOD0 pin is used as a programmable I/O port.) | R/W |
| b4  | EA1    | TRDIOA1 output disable bit | Set this bit to 1 (the TRDIOA1 pin is used as a programmable I/O port) in PWM mode.      | R/W |
| b5  | EB1    | TRDIOB1 output disable bit | 0: Enable output 1: Disable output (The TRDIOB1 pin is used as a programmable I/O port.) | R/W |
| b6  | EC1    | TRDIOC1 output disable bit | 0: Enable output 1: Disable output (The TRDIOC1 pin is used as a programmable I/O port.) | R/W |
| b7  | ED1    | TRDIOD1 output disable bit | 0: Enable output 1: Disable output (The TRDIOD1 pin is used as a programmable I/O port.) | R/W |

# Timer RD Output Master Enable Register 2 (TRDOER2) in PWM Mode

Address 013Ch

| Bit         | b7  | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|-------------|-----|----|----|----|----|----|----|----|
| Symbol      | PTO | _  | _  | _  | _  | _  | _  | _  |
| After Reset | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

| Bit | Symbol | Bit Name                                                                   | Function                                                                                                                                                                                          | R/W |
|-----|--------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set                                     | to 0. When read, the content is 1.                                                                                                                                                                | _   |
| b1  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b2  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b3  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b4  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b5  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b6  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b7  | PTO    | INTO of pulse output forced cutoff signal input enabled bit <sup>(1)</sup> | O: Pulse output forced cutoff input disabled  1: Pulse output forced cutoff input enabled  (All bits in the TRDOER1 register are set to 1  (disable output) when "L" is applied to the INTO pin.) | R/W |

Note:

1. Refer to 20.2.4 Pulse Output Forced Cutoff.

## 20.5.10 Timer RD Output Control Register (TRDOCR) in PWM Mode

Address 013Dh

| Bit         | b7   | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
|-------------|------|------|------|------|------|------|------|------|
| Symbol      | TOD1 | TOC1 | TOB1 | TOA1 | TOD0 | TOC0 | TOB0 | TOA0 |
| After Reset | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                    | Function                                       | R/W |
|-----|--------|---------------------------------------------|------------------------------------------------|-----|
| b0  | TOA0   |                                             | Set this bit to 0 (enable output) in PWM mode. | R/W |
| b1  | TOB0   | TRDIOB0 output level select bit (1)         | 0: Initial output is inactive level            | R/W |
| b2  | TOC0   | TRDIOC0 initial output level select bit (1) | 1: Initial output is active level              | R/W |
| b3  | TOD0   | TRDIOD0 initial output level select bit (1) |                                                | R/W |
| b4  | TOA1   | TRDIOA1 initial output level select bit     | Set this bit to 0 (enable output) in PWM mode. | R/W |
| b5  | TOB1   | TRDIOB1 initial output level select bit (1) | 0: Inactive level                              | R/W |
| b6  | TOC1   | TRDIOC1 initial output level select bit (1) | 1: Active level                                | R/W |
| b7  | TOD1   | TRDIOD1 initial output level select bit (1) |                                                | R/W |

#### Note:

1. If the pin function is set for waveform output (refer to 7.5 Port Settings), the initial output level is output when the TRDOCR register is set.

Write to the TRDOCR register when both the TSTART0 and TSTART1 bits in the TRDSTR register are set to 0 (count stops).

## 20.5.11 Timer RD Control Register i (TRDCRi) (i = 0 or 1) in PWM Mode

Address 0140h (TRDCR0), 0150h (TRDCR1)

| Bit         | b7    | b6    | b5    | b4    | b3    | b2   | b1   | b0   |
|-------------|-------|-------|-------|-------|-------|------|------|------|
| Symbol      | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TCK2 | TCK1 | TCK0 |
| After Reset | 0     | 0     | 0     | 0     | 0     | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                           | Function                                                        | R/W      |
|-----|--------|------------------------------------|-----------------------------------------------------------------|----------|
| b0  | TCK0   | Count source select bit            | b2 b1 b0<br>0 0 0: f1                                           | R/W      |
| b1  | TCK1   |                                    | 0 0 0 1: f2                                                     | R/W      |
| b2  | TCK2   |                                    | 0 1 0: f4                                                       | R/W      |
|     |        |                                    | 0 1 1: f8                                                       |          |
|     |        |                                    | 1 0 0: f32                                                      |          |
|     |        |                                    | 1 0 1: TRDCLK input (1) or fC2 (2)                              |          |
|     |        |                                    | 1 1 0: fOCO40M                                                  |          |
|     |        |                                    | 1 1 1: fOCO-F <sup>(4)</sup>                                    |          |
| b3  | CKEG0  | External clock edge select bit (3) | b4 b3                                                           | R/W      |
| b4  | CKEG1  |                                    | 0 0: Count at the rising edge<br>0 1: Count at the falling edge | R/W      |
|     |        |                                    | 1 0: Count at both edges                                        |          |
|     |        |                                    | 1 1: Do not set.                                                |          |
| b5  | CCLR0  | TRDi counter clear select bit      | Set to 001b (the TRDi register cleared at compare               | R/W      |
| b6  | CCLR1  | The seamer steam solost sit        | match with TRDGRAi register) in PWM mode.                       | R/W      |
| b7  | CCLR2  |                                    |                                                                 | R/W      |
| 57  | OOLINZ |                                    |                                                                 | 1 1/ 7 7 |

- 1. Enabled when the ITCLKi bit in the TRDECR register is set to 0 (TRDCLK input) and the STCLK bit in the TRDFCR register is 1 (external clock input enabled).
- 2. This setting is enabled when the ITCLKi bit in the TRDECR register is set to 1 (fC2).
- 3. Enabled when bits TCK2 to TCK0 are set to 101b (TRDCLK input or fC2), the ITCLKi bit in the TRDECR is set to 0 (TRDCLK input), and the STCLK bit in the TRDFCR register is set to 1 (external clock input enabled).
- 4. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

## 20.5.12 Timer RD Status Register i (TRDSRi) (i = 0 or 1) in PWM Mode

Address 0143h (TRDSR0), 0153h (TRDSR1)

| Bit         | b7 | b6 | b5  | b4  | b3   | b2   | b1   | b0   |                 |
|-------------|----|----|-----|-----|------|------|------|------|-----------------|
| Symbol      | _  | _  | UDF | OVF | IMFD | IMFC | IMFB | IMFA | 7               |
| After Reset | 1  | 1  | 1   | 0   | 0    | 0    | 0    | 0    | TRDSR0 register |
| After Reset | 1  | 1  | 0   | 0   | 0    | 0    | 0    | 0    | TRDSR1 register |

| Bit | Symbol | Bit Name                               | Function                                         | R/W |
|-----|--------|----------------------------------------|--------------------------------------------------|-----|
| b0  | IMFA   | Input capture / compare match flag A   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read (2)                           |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRAi register.               |     |
| b1  | IMFB   | Input capture / compare match flag B   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup>                |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRBi register.               |     |
| b2  | IMFC   | Input capture / compare match flag C   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read (2)                           |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRCi register (3).           |     |
| b3  | IMFD   | Input capture / compare match flag D   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read (2)                           |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRDi register (3).           |     |
| b4  | OVF    | Overflow flag                          | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read (2)                           |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the TRDi register overflows.                |     |
| b5  | UDF    | Underflow flag (1)                     | This bit is disabled in PWM Mode.                | R/W |
| b6  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.               | _   |
| b7  | _      |                                        |                                                  |     |

- 1. Nothing is assigned to b5 in the TRDSR0 register. When writing to b5, write 0. When reading, the content is 1.
- 2. The writing results are as follows:
  - This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
  - This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even if it is set to 1 from 0 after reading, and writing 0.)
  - This bit remains unchanged if 1 is written to it.
- 3. Including when the BFji bit in the TRDMR register is set to 1 (TRDGRji is used as the buffer register).

## 20.5.13 Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in PWM Mode

Address 0144h (TRDIER0), 0154h (TRDIER1)

| Bit         | b7 | b6 | b5 | b4   | b3    | b2    | b1    | b0    |
|-------------|----|----|----|------|-------|-------|-------|-------|
| Symbol      | _  | _  | _  | OVIE | IMIED | IMIEC | IMIEB | IMIEA |
| After Reset | 1  | 1  | 1  | 0    | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                                           | Function                                                                                | R/W |
|-----|--------|----------------------------------------------------|-----------------------------------------------------------------------------------------|-----|
| b0  | IMIEA  | Input capture/compare match interrupt enable bit A | Disable interrupt (IMIA) by the IMFA bit     Enable interrupt (IMIA) by the IMFA bit    | R/W |
| b1  | IMIEB  |                                                    | O: Disable interrupt (IMIB) by the IMFB bit  1: Enable interrupt (IMIB) by the IMFB bit | R/W |
| b2  | IMIEC  | Input capture/compare match interrupt enable bit C | Disable interrupt (IMIC) by the IMFC bit     Enable interrupt (IMIC) by the IMFC bit    | R/W |
| b3  | IMIED  | Input capture/compare match interrupt enable bit D | Disable interrupt (IMID) by the IMFD bit     Enable interrupt (IMID) by the IMFD bit    | R/W |
| b4  | OVIE   | Overflow/underflow interrupt enable bit            | Disable interrupt (OVI) by the OVF bit     Enable interrupt (OVI) by the OVF bit        | R/W |
| b5  | _      | Nothing is assigned. If necessary, set t           | o 0. When read, the content is 1.                                                       | _   |
| b6  | _      |                                                    |                                                                                         |     |
| b7  | _      |                                                    |                                                                                         |     |

## 20.5.14 Timer RD PWM Mode Output Level Control Register i (TRDPOCRi) (i = 0 or 1) in PWM Mode

Address 0145h (TRDPOCR0), 0155h (TRDPOCR1)



| Bit | Symbol | Bit Name                                 | Function                                       | R/W |
|-----|--------|------------------------------------------|------------------------------------------------|-----|
| b0  | POLB   | PWM mode output level control bit B      | 0: "L" active TRDIOBi output level is selected | R/W |
|     |        |                                          | 1: "H" active TRDIOBi output level is selected |     |
| b1  | POLC   | PWM mode output level control bit C      | 0: "L" active TRDIOCi output level is selected | R/W |
|     |        |                                          | 1: "H" active TRDIOCi output level is selected |     |
| b2  | POLD   | PWM mode output level control bit D      | 0: "L" active TRDIODi output level is selected | R/W |
|     |        |                                          | 1: "H" active TRDIODi output level is selected |     |
| b3  | _      | Nothing is assigned. If necessary, set t | to 0. When read, the content is 1.             | _   |
| b4  | _      |                                          |                                                |     |
| b5  | _      |                                          |                                                |     |
| b6  | _      |                                          |                                                |     |
| b7  | _      |                                          |                                                |     |

## 20.5.15 Timer RD Counter i (TRDi) (i = 0 or 1) in PWM Mode

Address 0147h to 0146h (TRD0), 0157h to 0156h (TRD1)

| Bit         | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |   |
|-------------|-----|-----|-----|-----|-----|-----|----|----|---|
| Symbol      | _   | _   | _   | _   | _   | _   | _  | _  | ĺ |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |   |
|             |     |     |     |     |     |     |    |    |   |
| Bit         | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |   |
| Symbol      | _   | _   | _   | _   | _   | _   | _  | _  | ĺ |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  |   |

| 1 | Bit       | Function                                                                 | Setting Range  | R/W |
|---|-----------|--------------------------------------------------------------------------|----------------|-----|
| 1 | b15 to b0 | Count the count source. Count operation is incremented.                  | 0000h to FFFFh | R/W |
|   |           | When an overflow occurs, the OVF bit in the TRDSRi register is set to 1. |                |     |

Access the TRDi register in 16-bit units. Do not access it in 8-bit units.

## 20.5.16 Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi) (i = 0 or 1) in PWM Mode

Address 0149h to 0148h (TRDGRA0), 014Bh to 014Ah (TRDGRB0), 014Dh to 014Ch (TRDGRC0), 014Fh to 014Eh (TRDGRD0), 0159h to 0158h (TRDGRA1), 015Bh to 015Ah (TRDGRB1), 015Dh to 015Ch (TRDGRC1), 015Fh to 015Eh (TRDGRD1)



| Bit       | Function                                                    | R/W |
|-----------|-------------------------------------------------------------|-----|
| b15 to b0 | Refer to Table 20.10 TRDGRji Register Functions in PWM Mode | R/W |

Access registers TRDGRAi to TRDGRDi in 16-bit units. Do not access them in 8-bit units.

The following registers are disabled in the PWM mode: TRDDF0, TRDDF1, TRDIORA0, TRDIORC0, TRDIORA1, and TRDIORC1.

Table 20.10 TRDGRji Register Functions in PWM Mode

| Register | Setting  | Register Function                                                                                  | PWM Output Pin |
|----------|----------|----------------------------------------------------------------------------------------------------|----------------|
| TRDGRAi  | _        | General register. Set the PWM period                                                               | _              |
| TRDGRBi  | _        | General register. Set the changing point of PWM output                                             | TRDIOBi        |
| TRDGRCi  | BFCi = 0 | General register. Set the changing point of PWM output                                             | TRDIOCi        |
| TRDGRDi  | BFDi = 0 |                                                                                                    | TRDIODi        |
| TRDGRCi  | BFCi = 1 | Buffer register. Set the next PWM period (Refer to 20.2.2 Buffer Operation.)                       | _              |
| TRDGRDi  | BFDi = 1 | Buffer register. Set the changing point of the next PWM output (Refer to 20.2.2 Buffer Operation.) | TRDIOBi        |

i = 0 or 1

BFCi, BFDi: Bits in TRDMR register

## 20.5.17 Timer RD Pin Select Register 0 (TRDPSR0)

| Address     | 0184h |             |             |             |             |             |    |             |
|-------------|-------|-------------|-------------|-------------|-------------|-------------|----|-------------|
| Bit         | b7    | b6          | b5          | b4          | b3          | b2          | b1 | b0          |
| Symbol      | _     | TRDIOD0SEL0 | TRDIOC0SEL1 | TRDIOC0SEL0 | TRDIOB0SEL1 | TRDIOB0SEL0 | _  | TRDIOA0SEL0 |
| After Reset | 0     | 0           | 0           | 0           | 0           | 0           | 0  | 0           |

| Bit | Symbol      | Bit Name                                     | Function                                                                       | R/W |
|-----|-------------|----------------------------------------------|--------------------------------------------------------------------------------|-----|
| b0  | TRDIOA0SEL0 | TRDIOA0/TRDCLK pin select bit                | 0: TRDIOA0/TRDCLK pin not used                                                 | R/W |
|     |             |                                              | 1: P2_0 assigned                                                               |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |
| b2  | TRDIOB0SEL0 | TRDIOB0 pin select bit                       | b3 b2                                                                          | R/W |
| b3  | TRDIOB0SEL1 |                                              | 0 0: TRDIOB0 pin not used 0 1: Do not set. 1 0: P2_2 assigned 1 1: Do not set. | R/W |
| b4  | TRDIOC0SEL0 | TRDIOC0 pin select bit                       | b5 b4                                                                          | R/W |
| b5  | TRDIOC0SEL1 |                                              | 0 0: TRDIOC0 pin not used 0 1: Do not set. 1 0: P2_1 assigned 1 1: Do not set. | R/W |
| b6  |             | TRDIOD0 pin select bit                       | 0: TRDIOD0 pin not used 1: P2_3 assigned                                       | R/W |
| b7  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |

The TRDPSR0 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR0 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

## 20.5.18 Timer RD Pin Select Register 1 (TRDPSR1)

Address 0185h Bit b7 b6 b4 b3 b2 b1 b0 Symbol TRDIOD1SEL0 TRDIOC1SEL0 TRDIOB1SEL0 TRDIOA1SEL0 After Reset 0 0 n

| Bit | Symbol      | Bit Name                                     | Function                                    | R/W |
|-----|-------------|----------------------------------------------|---------------------------------------------|-----|
| b0  | TRDIOA1SEL0 | TRDIOA1 pin select bit                       | 0: TRDIOA1 pin not used 1: P2_4 assigned    | R/W |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                | _   |
| b2  | TRDIOB1SEL0 | TRDIOB1 pin select bit                       | 0: TRDIOB1 pin not used 1: P2_5 assigned    | R/W |
| b3  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                | _   |
| b4  | TRDIOC1SEL0 | TRDIOC1 pin select bit                       | 0: TRDIOC1 pin not used<br>1: P2_6 assigned | R/W |
| b5  | _           | Reserved bit                                 | Set to 0.                                   | R/W |
| b6  | TRDIOD1SEL0 | TRDIOD1 pin select bit                       | 0: TRDIOD1 pin not used 1: P2_7 assigned    | R/W |
| b7  | _           | Reserved bit                                 | Set to 0.                                   | R/W |

The TRDPSR1 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR1 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

## 20.5.19 Operating Example



Figure 20.15 Operating Example of PWM Mode



Figure 20.16 Operating Example of PWM Mode (Duty 0%, Duty 100%)

# 20.5.20 A/D Trigger Generation

A compare match signal with registers TRDi (i = 0 or 1) and TRDGRji (j = A, B, C, or D) can be used as the conversion start trigger of the A/D converter.

The TRDADCR register is used to select which compare match is used.

#### **Reset Synchronous PWM Mode** 20.6

In this mode, 3 normal-phases and 3 counter-phases of the PWM waveform are output with the same period (threephase, sawtooth wave modulation, and no dead time).

Figure 20.17 shows a Block Diagram of Reset Synchronous PWM Mode, and Table 20.11 lists the Reset Synchronous PWM Mode Specifications. Figure 20.18 shows an Operating Example of Reset Synchronous PWM

Refer to Figure 20.16 Operating Example of PWM Mode (Duty 0%, Duty 100%) for an operating example of PWM Mode with duty 0% and duty 100%.



**Figure 20.17 Block Diagram of Reset Synchronous PWM Mode** 

Table 20.11 Reset Synchronous PWM Mode Specifications

| Item                           | Specification                                                                                                                    |  |  |  |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Count sources                  | f1, f2, f4, f8, f32, fC2, fOCO40M, fOCO-F                                                                                        |  |  |  |
|                                | External signal input to the TRDCLK pin (valid edge selected by a                                                                |  |  |  |
|                                | program)                                                                                                                         |  |  |  |
| Count operations               | The TRD0 register is incremented (the TRD1 register is not used).                                                                |  |  |  |
| PWM waveform                   | PWM period : 1/fk × (m+1)                                                                                                        |  |  |  |
|                                | Active level width of normal-phase : 1/fk × (m-n)                                                                                |  |  |  |
|                                | Active level width of counter-phase: $1/fk \times (n+1)$                                                                         |  |  |  |
|                                | fk: Frequency of count source                                                                                                    |  |  |  |
|                                | m: Value set in the TRDGRA0 register                                                                                             |  |  |  |
|                                | n: Value set in the TRDGRB0 register (PWM1 output),                                                                              |  |  |  |
|                                | Value set in the TRDGRA1 register (PWM2 output),                                                                                 |  |  |  |
|                                | Value set in the TRDGRB1 register (PWM3 output)                                                                                  |  |  |  |
|                                | m+1                                                                                                                              |  |  |  |
|                                | Normal-phase                                                                                                                     |  |  |  |
|                                |                                                                                                                                  |  |  |  |
|                                |                                                                                                                                  |  |  |  |
|                                | Counter-phase Counter-phase                                                                                                      |  |  |  |
|                                | n+1 (When "L" is selected as the active level)                                                                                   |  |  |  |
|                                |                                                                                                                                  |  |  |  |
| Count start condition          | 1 (count starts) is written to the TSTART0 bit in the TRDSTR register.                                                           |  |  |  |
| Count stop conditions          | • 0 (count stops) is written to the TSTART0 bit in the TRDSTR register                                                           |  |  |  |
|                                | when the CSEL0 bit in the TRDSTR register is set to 1.                                                                           |  |  |  |
|                                | The PWM output pin holds output level before the count stops  • When the CSEL0 bit in the TRDSTR register is set to 0, the count |  |  |  |
|                                | stops at the compare match in the TRDGRA0 register.                                                                              |  |  |  |
|                                | The PWM output pin holds level after output change at compare                                                                    |  |  |  |
|                                | match.                                                                                                                           |  |  |  |
| Interrupt request generation   | Compare match (the content of the TRD0 register matches content                                                                  |  |  |  |
| timing                         | of registers TRDGRj0, TRDGRA1, and TRDGRB1).                                                                                     |  |  |  |
|                                | The TRD0 register overflows                                                                                                      |  |  |  |
| TRDIOA0 pin function           | Programmable I/O port or TRDCLK (external clock) input                                                                           |  |  |  |
| TRDIOB0 pin function           | PWM1 output normal-phase output                                                                                                  |  |  |  |
| TRDIOD0 pin function           | PWM1 output counter-phase output                                                                                                 |  |  |  |
| TRDIOA1 pin function           | PWM2 output normal-phase output                                                                                                  |  |  |  |
| TRDIOC1 pin function           | PWM2 output counter-phase output                                                                                                 |  |  |  |
| TRDIOB1 pin function           | PWM3 output normal-phase output                                                                                                  |  |  |  |
| TRDIOD1 pin function           | PWM3 output counter-phase output                                                                                                 |  |  |  |
| TRDIOC0 pin function           | Output inverted every PWM period                                                                                                 |  |  |  |
| INT0 pin function              | Programmable I/O port, pulse output forced cutoff signal input, or                                                               |  |  |  |
| Pood from timer                | INTO interrupt input  The count value can be read by reading the TRDO register.                                                  |  |  |  |
| Read from timer Write to timer | The count value can be read by reading the TRD0 register.  The value can be written to the TRD0 register.                        |  |  |  |
| Selectable functions           | The value can be written to the TRD0 register.      The normal-phase and counter-phase active level and initial output           |  |  |  |
| Geleciable fullclions          | level are selected individually.                                                                                                 |  |  |  |
|                                | Buffer operation (Refer to 20.2.2 Buffer Operation.)                                                                             |  |  |  |
|                                | Pulse output forced cutoff signal input (Refer to 20.2.4 Pulse                                                                   |  |  |  |
|                                | Output Forced Cutoff.)                                                                                                           |  |  |  |
|                                | A/D trigger generation                                                                                                           |  |  |  |

j = either A, B, C, or D

## 20.6.1 Module Standby Control Register (MSTCR)

| Bit         | b7 | b6 | b5     | b4     | b3     | b2 | b1 | b0 |
|-------------|----|----|--------|--------|--------|----|----|----|
| Symbol      | _  | _  | MSTTRC | MSTTRD | MSTIIC | _  | _  | _  |
| After Reset | 0  | 0  | 0      | 0      | 0      | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                                                  | Function                               | R/W |
|-----|--------|---------------------------------------------------------------------------|----------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set t                                  | o 0. When read, the content is 0.      | _   |
| b1  | _      |                                                                           |                                        |     |
| b2  | _      |                                                                           |                                        |     |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit                                     | 0: Active<br>1: Standby <sup>(1)</sup> | R/W |
| b4  | MSTTRD | Timer RD standby bit                                                      | 0: Active<br>1: Standby <sup>(2)</sup> | R/W |
| b5  | MSTTRC | Timer RC standby bit                                                      | 0: Active<br>1: Standby <sup>(3)</sup> | R/W |
| b6  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                        | _   |
| b7  | _      |                                                                           |                                        |     |

#### Notes:

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

## 20.6.2 Timer RD Control Expansion Register (TRDECR)

Address 0135h

| Bit         | b7     | b6 | b5 | b4 | b3     | b2 | b1 | b0 |   |
|-------------|--------|----|----|----|--------|----|----|----|---|
| Symbol      | ITCLK1 | _  | _  | _  | ITCLK0 | _  | _  |    | 1 |
| After Reset | 0      | 0  | 0  | 0  | 0      | 0  | 0  | 0  | • |

| Bit | Symbol | Bit Name                           | Function                                 | R/W |
|-----|--------|------------------------------------|------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b1  | _      |                                    |                                          |     |
| b2  | _      |                                    |                                          |     |
| b3  | ITCLK0 | Channel 0 fC2 select bit           | 0: TRDCLK input selected                 | R/W |
|     |        |                                    | 1: fC2 selected                          |     |
| b4  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b5  | _      |                                    |                                          |     |
| b6  | _      |                                    |                                          |     |
| b7  | ITCLK1 | Channel 1 fC2 select bit           | 0: TRDCLK input selected 1: fC2 selected | R/W |

# 20.6.3 Timer RD Trigger Control Register (TRDADCR)

| Address     | 0136N    |          |          |          |          |          |          |          |
|-------------|----------|----------|----------|----------|----------|----------|----------|----------|
| Bit         | b7       | b6       | b5       | b4       | b3       | b2       | b1       | b0       |
| Symbol      | ADTRGA0E | ADTRGB0E | ADTRGC0E | ADTRGD0E | ADTRGA1E | ADTRGB1E | ADTRGC1E | ADTRGD1E |
| After Reset | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

| Bit | Symbol   | Bit Name                  | Function                                                                                              | R/W |
|-----|----------|---------------------------|-------------------------------------------------------------------------------------------------------|-----|
| b0  | ADTRGD1E | A/D trigger D1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRD1 | R/W |
| b1  | ADTRGC1E | A/D trigger C1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRC1 | R/W |
| b2  | ADTRGB1E | A/D trigger B1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRB1 | R/W |
| b3  | ADTRGA1E | A/D trigger A1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRA1 | R/W |
| b4  | ADTRGD0E | A/D trigger D0 enable bit | A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRD0       | R/W |
| b5  | ADTRGC0E | A/D trigger C0 enable bit | A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRC0       | R/W |
| b6  |          | A/D trigger B0 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD0 and TRDGRB0 | R/W |
| b7  | ADTRGA0E | A/D trigger A0 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD0 and TRDGRA0 | R/W |

#### Timer RD Start Register (TRDSTR) in Reset Synchronous PWM Mode 20.6.4

| Address     | 013/n |    |    |    |       |       |         |         |
|-------------|-------|----|----|----|-------|-------|---------|---------|
| Bit         | b7    | b6 | b5 | b4 | b3    | b2    | b1      | b0      |
| Symbol      | _     | _  | _  | _  | CSEL1 | CSEL0 | TSTART1 | TSTART0 |
| After Reset | 1     | 1  | 1  | 1  | 1     | 1     | 0       | 0       |

| Bit | Symbol  | Bit Name                               | Function                                                                                                                            | R/W |
|-----|---------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TSTART0 | TRD0 count start flag (3)              | 0: Count stops <sup>(1)</sup> 1: Count starts                                                                                       | R/W |
| b1  | TSTART1 | TRD1 count start flag (4)              | 0: Count stops <sup>(2)</sup> 1: Count starts                                                                                       | R/W |
| b2  | CSEL0   | TRD0 count operation select bit        | O: Count stops at the compare match with the TRDGRA0 register  1: Count continues after the compare match with the TRDGRA0 register | R/W |
| b3  | CSEL1   | TRD1 count operation select bit        | O: Count stops at the compare match with the TRDGRA1 register  1: Count continues after the compare match with the TRDGRA1 register | R/W |
| b4  | _       | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.                                                                                                  | _   |
| b5  | _       |                                        |                                                                                                                                     |     |
| b6  | _       |                                        |                                                                                                                                     |     |
| b7  | _       |                                        |                                                                                                                                     |     |

#### Notes:

- 1. When the CSEL0 bit is set to 1, write 0 to the TSTART0 bit.
- 2. When the CSEL1 bit is set to 1, write 0 to the TSTART1 bit.
- 3. When the CSEL0 bit is set to 0 and the compare match signal (TRDIOA0) is generated, this bit is set to 0 (count
- 4. When the CSEL1 bit is set to 0 and the compare match signal (TRDIOA1) is generated, this bit is set to 0 (count stops).

Set the TRDSTR register using the MOV instruction (do not use the bit handling instruction). Refer to 20.10.1 TRDSTR Register of Notes on Timer RD.

#### Timer RD Mode Register (TRDMR) in Reset Synchronous PWM Mode 20.6.5

Address 0138h



| Bit | Symbol | Bit Name                               | Function                                          | R/W |
|-----|--------|----------------------------------------|---------------------------------------------------|-----|
| b0  | SYNC   | Timer RD synchronous bit               | Set this bit to 0 (registers TRD and TRD1 operate | R/W |
|     |        |                                        | independently) in reset synchronous PWM mode.     |     |
| b1  |        | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.                | _   |
| b2  | 1      |                                        |                                                   |     |
| b3  | _      |                                        |                                                   |     |
| b4  | BFC0   | TRDGRC0 register function select bit   | 0: General register                               | R/W |
|     |        |                                        | 1: Buffer register of TRDGRA0 register            |     |
| b5  | BFD0   | TRDGRD0 register function select bit   | 0: General register                               | R/W |
|     |        |                                        | 1: Buffer register of TRDGRB0 register            |     |
| b6  | BFC1   | TRDGRC1 register function select bit   | 5                                                 | R/W |
|     |        |                                        | 1: Buffer register of TRDGRA1 register            |     |
| b7  | BFD1   | TRDGRD1 register function select bit   | 0: General register                               | R/W |
|     |        |                                        | 1: Buffer register of TRDGRB1 register            |     |

### Timer RD Function Control Register (TRDFCR) in Reset Synchronous 20.6.6

Address 013Ah

| Bit         | b7   | b6    | b5   | b4    | b3   | b2   | b1   | b0   |
|-------------|------|-------|------|-------|------|------|------|------|
| Symbol      | PWM3 | STCLK | ADEG | ADTRG | OLS1 | OLS0 | CMD1 | CMD0 |
| After Reset | 1    | 0     | 0    | 0     | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                                                                              | Function                                                                         | R/W |
|-----|--------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|
| b0  | CMD0   | Combination mode select bit (1, 2)                                                                    | Set to 01b (reset synchronous PWM mode) in                                       | R/W |
| b1  | CMD1   |                                                                                                       | reset synchronous PWM mode.                                                      | R/W |
| b2  | OLS0   | Normal-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode)  | O: Initial output "H", Active level "L"  1: Initial output "L", Active level "H" | R/W |
| b3  | OLS1   | Counter-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode) |                                                                                  | R/W |
| b4  | ADTRG  | A/D trigger enable bit (in complementary PWM mode)                                                    | This bit is disabled in reset synchronous PWM mode.                              | R/W |
| b5  | ADEG   | A/D trigger edge select bit (in complementary PWM mode)                                               |                                                                                  | R/W |
| b6  | STCLK  | External clock input select bit                                                                       | External clock input disabled     External clock input enabled                   | R/W |
| b7  | PWM3   | PWM3 mode select bit <sup>(3)</sup>                                                                   | This bit is disabled in reset synchronous PWM mode.                              | R/W |

- 1. When bits CMD1 to CMD0 are set to 01b, 10b, or 11b, the MCU enters reset synchronous PWM mode or complementary PWM mode in spite of the setting of the TRDPMR register.
- 2. Set bits CMD1 to CMD0 when both the TSTART0 and TSTART1 bits are set to 0 (count stops).
- 3. When bits CMD1 to CMD0 are set to 00b (timer mode, PWM mode, or PWM3 mode), the setting of the PWM3 bit is enabled.

#### Timer RD Output Master Enable Register 1 (TRDOER1) in Reset 20.6.7 **Synchronous PWM Mode**

Address 013Bh



| Bit | Symbol | Bit Name                   | Function                                                                                              | R/W |
|-----|--------|----------------------------|-------------------------------------------------------------------------------------------------------|-----|
| b0  | EA0    | TRDIOA0 output disable bit | Set this bit to 1 (the TRDIOA0 pin is used as a programmable I/O port) in reset synchronous PWM mode. | R/W |
| b1  | EB0    | TRDIOB0 output disable bit | O: Enable output  1: Disable output (The TRDIOB0 pin is used as a programmable I/O port.)             | R/W |
| b2  | EC0    | TRDIOC0 output disable bit | Enable output     The TRDIOC0 pin is used as a programmable I/O port.)                                | R/W |
| b3  | ED0    | TRDIOD0 output disable bit | O: Enable output     1: Disable output (The TRDIOD0 pin is used as a programmable I/O port.)          | R/W |
| b4  | EA1    | TRDIOA1 output disable bit | O: Enable output     1: Disable output (The TRDIOA1 pin is used as a programmable I/O port.)          | R/W |
| b5  | EB1    | TRDIOB1 output disable bit | O: Enable output     1: Disable output (The TRDIOB1 pin is used as a programmable I/O port.)          | R/W |
| b6  | EC1    | TRDIOC1 output disable bit | Disable output     The TRDIOC1 pin is used as a programmable I/O port.)                               | R/W |
| b7  | ED1    | TRDIOD1 output disable bit | O: Enable output     1: Disable output (The TRDIOD1 pin is used as a programmable I/O port.)          | R/W |

#### Timer RD Output Master Enable Register 2 (TRDOER2) in Reset 20.6.8 **Synchronous PWM Mode**

Address 013Ch

| Bit         | b7  | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|-------------|-----|----|----|----|----|----|----|----|---|
| Symbol      | PTO | _  | _  | _  | _  | _  | _  | _  | 1 |
| After Reset | 0   | 1  | 1  | 1  | 1  | 1  | 1  | 1  | • |

| Bit | Symbol | Bit Name                                                                   | Function                                                                                                                                                                                          | R/W |
|-----|--------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, se                                      | t to 0. When read, the content is 1.                                                                                                                                                              | _   |
| b1  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b2  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b3  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b4  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b5  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b6  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b7  | PTO    | INTO of pulse output forced cutoff signal input enabled bit <sup>(1)</sup> | O: Pulse output forced cutoff input disabled  1: Pulse output forced cutoff input enabled  (All bits in the TRDOER1 register are set to 1  (disable output) when "L" is applied to the INTO pin.) | R/W |

<sup>1.</sup> Refer to 20.2.4 Pulse Output Forced Cutoff.

#### Timer RD Control Register 0 (TRDCR0) in Reset Synchronous PWM Mode 20.6.9

| Address     | Address 0140h |       |       |       |       |      |      |      |
|-------------|---------------|-------|-------|-------|-------|------|------|------|
| Bit         | b7            | b6    | b5    | b4    | b3    | b2   | b1   | b0   |
| Symbol      | CCLR2         | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TCK2 | TCK1 | TCK0 |
| After Reset | 0             | 0     | 0     | 0     | 0     | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                           | Function                                                     | R/W |
|-----|--------|------------------------------------|--------------------------------------------------------------|-----|
| b0  | TCK0   | Count source select bit            | b2 b1 b0<br>0 0 0: f1                                        | R/W |
| b1  | TCK1   |                                    | 0 0 0.11                                                     | R/W |
| b2  | TCK2   |                                    | 0 1 0: f4                                                    | R/W |
|     |        |                                    | 0 1 1: f8                                                    |     |
|     |        |                                    | 1 0 0: f32                                                   |     |
|     |        |                                    | 1 0 1: TRDCLK input (1) or fC2 (2)                           |     |
|     |        |                                    | 1 1 0: fOCO40M                                               |     |
|     |        |                                    | 1 1 1: fOCO-F <sup>(4)</sup>                                 |     |
| b3  | CKEG0  | External clock edge select bit (3) | b4 b3                                                        | R/W |
| b4  | CKEG1  |                                    | 0 0: Count at the rising edge 0 1: Count at the falling edge | R/W |
|     |        |                                    | 1 0: Count at both edges                                     |     |
|     |        |                                    | 1 1: Do not set.                                             |     |
| b5  | CCLR0  | TRD0 counter clear select bit      | Set to 001b (TRD0 register cleared at compare match          | R/W |
| b6  | CCLR1  |                                    | with TRDGRA0 register) in reset synchronous PWM              | R/W |
| b7  | CCLR2  |                                    | mode.                                                        | R/W |

#### Notes:

- 1. Enabled when the ITCLKi bit in the TRDECR register is set to 0 (TRDCLK input) and the STCLK bit in the TRDFCR register is 1 (external clock input enabled).
- 2. This setting is enabled when the ITCLKi bit in the TRDECR register is set to 1 (fC2).
- 3. Enabled when bits TCK2 to TCK0 are set to 101b (TRDCLK input or fC2), the ITCLKi bit in the TRDECR is set to 0 (TRDCLK input), and the STCLK bit in the TRDFCR register is set to 1 (external clock input enabled).
- 4. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

The TRDCR1 register is not used in reset synchronous PWM mode.

# 20.6.10 Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Reset Synchronous PWM Mode

Address 0143h (TRDSR0), 0153h (TRDSR1)

| Bit         | b7 | b6 | b5  | b4  | b3   | b2   | b1   | b0   |                 |
|-------------|----|----|-----|-----|------|------|------|------|-----------------|
| Symbol      | _  | _  | UDF | OVF | IMFD | IMFC | IMFB | IMFA | ]               |
| After Reset | 1  | 1  | 1   | 0   | 0    | 0    | 0    | 0    | TRDSR0 register |
| After Reset | 1  | 1  | 0   | 0   | 0    | 0    | 0    | 0    | TRDSR1 register |

| Bit | Symbol | Bit Name                               | Function                                         | R/W |
|-----|--------|----------------------------------------|--------------------------------------------------|-----|
| b0  | IMFA   | Input capture / compare match flag A   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read (2).                          |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRAi register.               |     |
| b1  | IMFB   | Input capture / compare match flag B   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRBi register.               |     |
| b2  | IMFC   | Input capture / compare match flag C   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRCi register (3).           |     |
| b3  | IMFD   | Input capture / compare match flag D   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRDi register (3).           |     |
| b4  | OVF    | Overflow flag                          | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the TRDi register overflows.                |     |
| b5  | UDF    | Underflow flag (1)                     | This bit is disabled in reset synchronous PWM    | R/W |
|     |        |                                        | mode.                                            |     |
| b6  |        | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.               |     |
| b7  | _      |                                        |                                                  |     |

### Notes:

- 1. Nothing is assigned to b5 in the TRDSR0 register. When writing to b5, write 0. When reading, the content is 1.
- 2. The writing results are as follows:
  - This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
  - This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even if it is set to 1 from 0 after reading, and writing 0.)
  - This bit remains unchanged if 1 is written to it.
- 3. Including when the BFji bit in the TRDMR register is set to 1 (TRDGRji is used as the buffer register).

## 20.6.11 Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in Reset **Synchronous PWM Mode**

Address 0144h (TRDIER0), 0154h (TRDIER1)

| Bit         | b7 | b6 | b5 | b4   | b3    | b2    | b1    | b0    |
|-------------|----|----|----|------|-------|-------|-------|-------|
| Symbol      | _  | _  | _  | OVIE | IMIED | IMIEC | IMIEB | IMIEA |
| After Reset | 1  | 1  | 1  | 0    | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                                           | Function                                                                                  | R/W |
|-----|--------|----------------------------------------------------|-------------------------------------------------------------------------------------------|-----|
| b0  | IMIEA  | Input capture/compare match interrupt enable bit A | D: Disable interrupt (IMIA) by the IMFA bit     Enable interrupt (IMIA) by the IMFA bit   | R/W |
| b1  | IMIEB  | Input capture/compare match interrupt enable bit B | 0: Disable interrupt (IMIB) by the IMFB bit<br>1: Enable interrupt (IMIB) by the IMFB bit | R/W |
| b2  | IMIEC  | Input capture/compare match interrupt enable bit C | Disable interrupt (IMIC) by the IMFC bit     Enable interrupt (IMIC) by the IMFC bit      | R/W |
| b3  | IMIED  | Input capture/compare match interrupt enable bit D | Disable interrupt (IMID) by the IMFD bit     Enable interrupt (IMID) by the IMFD bit      | R/W |
| b4  | OVIE   | Overflow/underflow interrupt enable bit            | Disable interrupt (OVI) by the OVF bit     Enable interrupt (OVI) by the OVF bit          | R/W |
| b5  | _      | Nothing is assigned. If necessary, set t           | o 0. When read, the content is 1.                                                         | _   |
| b6  | _      |                                                    |                                                                                           |     |
| b7  | _      |                                                    |                                                                                           |     |

### 20.6.12 Timer RD Counter 0 (TRD0) in Reset Synchronous PWM Mode

Address 0147h to 0146h

| Bit         | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |   |
|-------------|-----|-----|-----|-----|-----|-----|----|----|---|
| Symbol      | _   | _   | 1   | _   | _   | 1   | -  | _  | j |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | • |
|             |     |     |     |     |     |     |    |    |   |
| Bit         | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |   |
| Symbol      | _   | _   | _   | _   | _   |     | _  | _  | İ |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | 0  | 0  | • |

|     | Bit     | Function                                                                 | Setting Range  | R/W |
|-----|---------|--------------------------------------------------------------------------|----------------|-----|
| b15 | 5 to b0 | Count the count source. Count operation is incremented.                  | 0000h to FFFFh | R/W |
|     |         | When an overflow occurs, the OVF bit in the TRDSR0 register is set to 1. |                |     |

Access the TRD0 register in 16-bit units. Do not access it in 8-bit units.

The TRD1 register is not used in reset synchronous PWM mode.

# 20.6.13 Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi) (i = 0 or 1) in Reset Synchronous PWM Mode

Address 0149h to 0148h (TRDGRA0), 014Bh to 014Ah (TRDGRB0), 014Dh to 014Ch (TRDGRC0), 014Fh to 014Eh (TRDGRD0), 0159h to 0158h (TRDGRA1), 015Bh to 015Ah (TRDGRB1), 015Dh to 015Ch (TRDGRC1), 015Fh to 015Eh (TRDGRD1)



| Bit       | Function                                                                      | R/W | ĺ |
|-----------|-------------------------------------------------------------------------------|-----|---|
| b15 to b0 | Refer to Table 20.12 TRDGRji Register Functions in Reset Synchronous PWM Mode | R/W | ١ |

Access registers TRDGRAi to TRDGRDi in 16-bit units. Do not access them in 8-bit units.

The following registers are disabled in the reset synchronous PWM mode: TRDPMR, TRDOCR, TRDDF0, TRDDF1, TRDIORA0, TRDIORC0, TRDPOCR0, TRDIORA1, TRDIORC1, and TRDPOCR1.

Table 20.12 TRDGRji Register Functions in Reset Synchronous PWM Mode

| Register | Setting  | Register Function                           | PWM Output Pin             |
|----------|----------|---------------------------------------------|----------------------------|
| TRDGRA0  | _        | General register. Set the PWM period.       | (Output inverted every PWM |
|          |          |                                             | period and TRDIOC0 pin)    |
| TRDGRB0  | _        | General register. Set the changing point of | TRDIOB0                    |
|          |          | PWM1 output.                                | TRDIOD0                    |
| TRDGRC0  | BFC0 = 0 | (These registers are not used in reset      | _                          |
| TRDGRD0  | BFD0 = 0 | synchronous PWM mode.)                      |                            |
| TRDGRA1  | _        | General register. Set the changing point of | TRDIOA1                    |
|          |          | PWM2 output.                                | TRDIOC1                    |
| TRDGRB1  | _        | General register. Set the changing point of | TRDIOB1                    |
|          |          | PWM3 output.                                | TRDIOD1                    |
| TRDGRC1  | BFC1 = 0 | (These points are not used in reset         | -                          |
| TRDGRD1  | BFD1 = 0 | synchronous PWM mode.)                      |                            |
| TRDGRC0  | BFC0 = 1 | Buffer register. Set the next PWM period.   | (Output inversed every PWM |
|          |          | (Refer to 20.2.2 Buffer Operation.)         | period and TRDIOC0 pin)    |
| TRDGRD0  | BFD0 = 1 | Buffer register. Set the changing point of  | TRDIOB0                    |
|          |          | the next PWM1 output.                       | TRDIOD0                    |
|          |          | (Refer to 20.2.2 Buffer Operation.)         |                            |
| TRDGRC1  | BFC1 = 1 | Buffer register. Set the changing point of  | TRDIOA1                    |
|          |          | the next PWM2 output.                       | TRDIOC1                    |
|          |          | (Refer to 20.2.2 Buffer Operation.)         |                            |
| TRDGRD1  | BFD1 = 1 | Buffer register. Set the changing point of  | TRDIOB1                    |
|          |          | the next PWM3 output.                       | TRDIOD1                    |
|          |          | (Refer to 20.2.2 Buffer Operation.)         |                            |

BFC0, BFD0, BFC1, BFD1: Bits in TRDMR register

### 20.6.14 Timer RD Pin Select Register 0 (TRDPSR0)

| Address     | 0184h |             |             |             |             |             |    |             |
|-------------|-------|-------------|-------------|-------------|-------------|-------------|----|-------------|
| Bit         | b7    | b6          | b5          | b4          | b3          | b2          | b1 | b0          |
| Symbol      | l     | TRDIOD0SEL0 | TRDIOC0SEL1 | TRDIOC0SEL0 | TRDIOB0SEL1 | TRDIOB0SEL0 | _  | TRDIOA0SEL0 |
| After Reset | 0     | 0           | 0           | 0           | 0           | 0           | 0  | 0           |

| Bit | Symbol      | Bit Name                                     | Function                                                                       | R/W |
|-----|-------------|----------------------------------------------|--------------------------------------------------------------------------------|-----|
| b0  | TRDIOA0SEL0 | TRDIOA0/TRDCLK pin select bit                | 0: TRDIOA0/TRDCLK pin not used                                                 | R/W |
|     |             |                                              | 1: P2_0 assigned                                                               |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |
| b2  | TRDIOB0SEL0 | TRDIOB0 pin select bit                       | b3 b2                                                                          | R/W |
| b3  | TRDIOB0SEL1 |                                              | 0 0: TRDIOB0 pin not used 0 1: Do not set. 1 0: P2_2 assigned 1 1: Do not set. | R/W |
| b4  | TRDIOC0SEL0 | TRDIOC0 pin select bit                       | b5 b4                                                                          | R/W |
| b5  | TRDIOC0SEL1 |                                              | 0 0: TRDIOC0 pin not used 0 1: Do not set. 1 0: P2_1 assigned 1 1: Do not set. | R/W |
| b6  |             | TRDIOD0 pin select bit                       | 0: TRDIOD0 pin not used 1: P2_3 assigned                                       | R/W |
| b7  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |

The TRDPSR0 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR0 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

### 20.6.15 Timer RD Pin Select Register 1 (TRDPSR1)

Address 0185h Bit b7 b6 b4 b3 b2 b1 b0 TRDIOC1SEL0 Symbol TRDIOD1SEL0 TRDIOB1SEL0 TRDIOA1SEL0 After Reset 0 0 n

| Bit | Symbol      | Bit Name                                     | Function                                    | R/W |
|-----|-------------|----------------------------------------------|---------------------------------------------|-----|
| b0  | TRDIOA1SEL0 | TRDIOA1 pin select bit                       | 0: TRDIOA1 pin not used<br>1: P2_4 assigned | R/W |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                | _   |
| b2  | TRDIOB1SEL0 | TRDIOB1 pin select bit                       | 0: TRDIOB1 pin not used 1: P2_5 assigned    | R/W |
| b3  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                | _   |
| b4  | TRDIOC1SEL0 | TRDIOC1 pin select bit                       | 0: TRDIOC1 pin not used 1: P2_6 assigned    | R/W |
| b5  | _           | Reserved bit                                 | Set to 0.                                   | R/W |
| b6  | TRDIOD1SEL0 | TRDIOD1 pin select bit                       | 0: TRDIOD1 pin not used<br>1: P2_7 assigned | R/W |
| b7  | _           | Reserved bit                                 | Set to 0.                                   | R/W |

The TRDPSR1 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR1 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

## 20.6.16 Operating Example



# 20.6.17 A/D Trigger Generation

A compare match signal with registers TRDi (i = 0 or 1) and TRDGRji (j = A, B, C, or D) can be used as the conversion start trigger of the A/D converter.

The TRDADCR register is used to select which compare match is used.

20. Timer RD R8C/35A Group

#### 20.7 **Complementary PWM Mode**

In this mode, 3 normal-phases and 3 counter-phases of the PWM waveform are output with the same period (threephase, triangular wave modulation, and with dead time).

Figure 20.19 shows a Block Diagram of Complementary PWM Mode, and Table 20.13 lists the Complementary PWM Mode Specifications. Figure 20.20 shows Output Model of Complementary PWM Mode, and Figure 20.21 shows Operating Example of Complementary PWM Mode.



**Figure 20.19 Block Diagram of Complementary PWM Mode** 

Table 20.13 Complementary PWM Mode Specifications

| Item                         | Specification                                                                          |
|------------------------------|----------------------------------------------------------------------------------------|
| Count sources                | f1, f2, f4, f8, f32, fC2, fOCO40M, fOCO-F                                              |
|                              | External signal input to the TRDCLK pin (valid edge selected by a program)             |
|                              | Set bits TCK2 to TCK0 in the TRDCR1 register to the same value (same count             |
|                              | source) as bits TCK2 to TCK0 in the TRDCR0 register.                                   |
| Count operations             | Increment or decrement                                                                 |
|                              | Registers TRD0 and TRD1 are decremented with the compare match in registers            |
|                              | TRD0 and TRDGRA0 during increment operation. The TRD1 register value is                |
|                              | changed from 0000h to FFFFh during decrement operation, and registers TRD0 and         |
|                              | TRD1 are incremented.                                                                  |
| PWM operations               | PWM period: $1/fk \times (m+2-p) \times 2^{(1)}$                                       |
|                              | Dead time: p                                                                           |
|                              | Active level width of normal-phase: 1/fk × (m-n-p+1) × 2                               |
|                              | Active level width of counter-phase: 1/fk × (n+1-p) × 2                                |
|                              | fk: Frequency of count source m: Value set in the TRDGRA0 register                     |
|                              | n: Value set in the TRDGRA0 register (PWM1 output)                                     |
|                              | Value set in the TRDGRB0 register (FWM1 output)                                        |
|                              | Value set in the TRDGRB1 register (PWM3 output)                                        |
|                              | p: Value set in the TRD0 register                                                      |
|                              | m+2-p                                                                                  |
|                              | n+1                                                                                    |
|                              |                                                                                        |
|                              | Normal-phase                                                                           |
|                              |                                                                                        |
|                              |                                                                                        |
|                              | Counter-phase                                                                          |
|                              | n+1-p p m-p-n+1 (When "L" is selected as the active level)                             |
|                              | n+1-p m-p-n+1 (When "L" is selected as the active level)                               |
| Count start condition        | 1 (count starts) is written to bits TSTART0 and TSTART1 in the TRDSTR register.        |
| Count stop conditions        | 0 (count stops) is written to bits TSTART0 and TSTART1 in the TRDSTR register          |
|                              | when the CSEL0 bit in the TRDSTR register is set to 1.                                 |
|                              | (The PWM output pin holds output level before the count stops.)                        |
| Interrupt request generation | Compare match (The content of the TRDi register matches content of the TRDGRji         |
| timing                       | register.)                                                                             |
|                              | The TRD1 register underflows                                                           |
| TRDIOA0 pin function         | Programmable I/O port or TRDCLK (external clock) input                                 |
| TRDIOB0 pin function         | PWM1 output normal-phase output                                                        |
| TRDIOD0 pin function         | PWM1 output counter-phase output                                                       |
| TRDIOA1 pin function         | PWM2 output normal-phase output                                                        |
| TRDIOC1 pin function         | PWM2 output counter-phase output                                                       |
| TRDIOB1 pin function         | PWM3 output normal-phase output                                                        |
| TRDIOD1 pin function         | PWM3 output counter-phase output                                                       |
| TRDIOC0 pin function         | Output inverted every 1/2 period of PWM                                                |
| INT0 pin function            | Programmable I/O port, pulse output forced cutoff signal input or INTO interrupt input |
| Read from timer              | The count value can be read by reading the TRDi register.                              |
| Write to timer               | The value can be written to the TRDi register.                                         |
| Selectable functions         | Pulse output forced cutoff signal input (Refer to 20.2.4 Pulse Output Forced)          |
| Colociable fallottorio       | Cutoff.)                                                                               |
|                              | The normal-phase and counter-phase active level and initial output level are           |
|                              | selected individually.                                                                 |
|                              | Transfer timing from the buffer register selection                                     |
|                              | A/D trigger generation                                                                 |

i = 0 or 1, j = either A, B, C, or D

Note:

1. After a count starts, the PWM period is fixed.

## 20.7.1 Module Standby Control Register (MSTCR)

| Address     | 0008h |    |        |        |        |    |    |    |
|-------------|-------|----|--------|--------|--------|----|----|----|
| Bit         | b7    | b6 | b5     | b4     | b3     | b2 | b1 | b0 |
| Symbol      | _     | _  | MSTTRC | MSTTRD | MSTIIC |    |    |    |
| After Reset | 0     | 0  | 0      | 0      | 0      | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                 | Function                          | R/W |
|-----|--------|------------------------------------------|-----------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b1  | _      |                                          |                                   |     |
| b2  | _      |                                          |                                   |     |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit    | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(1)</sup>         |     |
| b4  | MSTTRD | Timer RD standby bit                     | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(2)</sup>         |     |
| b5  | MSTTRC | Timer RC standby bit                     | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(3)</sup>         |     |
| b6  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. |     |
| b7  | _      |                                          |                                   |     |

### Notes:

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

### 20.7.2 Timer RD Control Expansion Register (TRDECR)

 Address 0135h

 Bit
 b7
 b6
 b5
 b4
 b3
 b2
 b1
 b0

 Symbol
 ITCLK1
 —
 —
 ITCLK0
 —
 —
 —

 After Reset
 0
 0
 0
 0
 0
 0
 0

| Bit | Symbol | Bit Name                           | Function                                 | R/W |
|-----|--------|------------------------------------|------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b1  | _      |                                    |                                          |     |
| b2  | _      |                                    |                                          |     |
| b3  | ITCLK0 | Channel 0 fC2 select bit           | 0: TRDCLK input selected                 | R/W |
|     |        |                                    | 1: fC2 selected                          |     |
| b4  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b5  | _      |                                    |                                          |     |
| b6  | _      |                                    |                                          |     |
| b7  | ITCLK1 | Channel 1 fC2 select bit           | 0: TRDCLK input selected 1: fC2 selected | R/W |

20. Timer RD R8C/35A Group

#### Timer RD Start Register (TRDSTR) in Complementary PWM Mode 20.7.3

| Address     | J13/N |    |    |    |       |       |         |         |
|-------------|-------|----|----|----|-------|-------|---------|---------|
| Bit         | b7    | b6 | b5 | b4 | b3    | b2    | b1      | b0      |
| Symbol      | _     | _  | _  | _  | CSEL1 | CSEL0 | TSTART1 | TSTART0 |
| After Reset | 1     | 1  | 1  | 1  | 1     | 1     | 0       | 0       |

| Bit | Symbol  | Bit Name                               | Function                                                                                                                            | R/W |
|-----|---------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TSTART0 | TRD0 count start flag (3)              | 0: Count stops (1) 1: Count starts                                                                                                  | R/W |
| b1  | TSTART1 | TRD1 count start flag (4)              | 0: Count stops (2) 1: Count starts                                                                                                  | R/W |
| b2  | CSEL0   | TRD0 count operation select bit        | O: Count stops at the compare match with the TRDGRA0 register  1: Count continues after the compare match with the TRDGRA0 register | R/W |
| b3  | CSEL1   | TRD1 count operation select bit        | Count stops at the compare match with the TRDGRA1 register     Count continues after the compare match with the TRDGRA1 register    | R/W |
| b4  | _       | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.                                                                                                  | _   |
| b5  | _       |                                        |                                                                                                                                     |     |
| b6  | _       |                                        |                                                                                                                                     |     |
| b7  | _       |                                        |                                                                                                                                     |     |

### Notes:

- 1. When the CSEL0 bit is set to 1, write 0 to the TSTART0 bit.
- 2. When the CSEL1 bit is set to 1, write 0 to the TSTART1 bit.
- 3. When the CSEL0 bit is set to 0 and the compare match signal (TRDIOA0) is generated, this bit is set to 0 (count
- 4. When the CSEL1 bit is set to 0 and the compare match signal (TRDIOA1) is generated, this bit is set to 0 (count stops).

Set the TRDSTR register using the MOV instruction (do not use the bit handling instruction). Refer to 20.10.1 TRDSTR Register of Notes on Timer RD.

#### Timer RD Mode Register (TRDMR) in Complementary PWM Mode 20.7.4

Address 0138h



| Bit | Symbol | Bit Name                             | Function                                                                                     | R/W |
|-----|--------|--------------------------------------|----------------------------------------------------------------------------------------------|-----|
| b0  | SYNC   | Timer RD synchronous bit             | Set this bit to 0 (registers TRD0 and TRD1 operate independently) in complementary PWM mode. | R/W |
| b1  | _      | Nothing is assigned. If necessary, s | et to 0. When read, the content is 1.                                                        | _   |
| b2  | _      |                                      |                                                                                              |     |
| b3  | _      |                                      |                                                                                              |     |
| b4  | BFC0   | TRDGRC0 register function select bit | Set this bit to 0 (general register) in complementary PWM mode.                              | R/W |
| b5  | BFD0   | TRDGRD0 register function select bit | General register     Buffer register of TRDGRB0 register                                     | R/W |
| b6  | BFC1   | TRDGRC1 register function select bit | General register     Buffer register of TRDGRA1 register                                     | R/W |
| b7  | BFD1   | TRDGRD1 register function select bit | General register     Buffer register of TRDGRB1 register                                     | R/W |

# 20.7.5 Timer RD Function Control Register (TRDFCR) in Complementary PWM Mode

Address 013Ah



| Bit      | Symbol       | Bit Name                                                                                              | Function                                                                                                                                                                                                                                                                                                        | R/W        |
|----------|--------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | CMD0<br>CMD1 | Combination mode select bit (1, 2)                                                                    | b1 b0 1 0: Complementary PWM mode (transfer from the buffer register to the general register at the underflow in the TRD1 register) 1 1: Complementary PWM mode (transfer from the buffer register to the general register at the compare match with registers TRD0 and TRDGRA0.) Other than above: Do not set. | R/W<br>R/W |
| b2       | OLS0         | Normal-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode)  | O: Initial output "H", Active level "L"  1: Initial output "L", Active level "H"                                                                                                                                                                                                                                | R/W        |
| b3       | OLS1         | Counter-phase output level select bit<br>(in reset synchronous PWM mode or<br>complementary PWM mode) | O: Initial output "H", Active level "L"  1: Initial output "L", Active level "H"                                                                                                                                                                                                                                | R/W        |
| b4       | ADTRG        | A/D trigger enable bit<br>(in complementary PWM mode)                                                 | 0: Disable A/D trigger 1: Enable A/D trigger (3)                                                                                                                                                                                                                                                                | R/W        |
| b5       | ADEG         | A/D trigger edge select bit<br>(in complementary PWM mode)                                            | O: A/D trigger is generated at compare match between registers TRD0 and TRDGRA0  1: A/D trigger is generated at underflow in the TRD1 register                                                                                                                                                                  | R/W        |
| b6       | STCLK        | External clock input select bit                                                                       | External clock input disabled     External clock input enabled                                                                                                                                                                                                                                                  | R/W        |
| b7       | PWM3         | PWM3 mode select bit <sup>(4)</sup>                                                                   | This bit is disabled in complementary PWM mode.                                                                                                                                                                                                                                                                 | R/W        |

### Notes:

- 1. When setting bits CMD1 to CMD0 to 10b or 11b, the MCU enters complementary PWM mode in spite of the setting of the TRDPMR register.
- 2. Set bits CMD1 to CMD0 when both the TSTART0 and TSTART1 bits in the TRDSTR register are set to 0 (count stops).
- 3. Set the ADCAP bit in the ADCON0 register to 1 (starts by timer RD).
- 4. When bits CMD1 to CMD0 are set to 00b (timer mode, PWM mode, or PWM3 mode), the setting of the PWM3 bit is enabled.

### Timer RD Output Master Enable Register 1 (TRDOER1) in Complementary 20.7.6 **PWM Mode**

Address 013Bh Bit b6 b5 b4 b3 b2 b1 b0 EC1 ED0 Symbol ED1 EB1 EA1 EC0 EB0 EA0 After Reset 1 1

| Bit | Symbol | Bit Name                   | Function                                                                                          | R/W |
|-----|--------|----------------------------|---------------------------------------------------------------------------------------------------|-----|
| b0  | EA0    | TRDIOA0 output disable bit | Set this bit to 1 (the TRDIOA0 pin is used as a programmable I/O port) in complementary PWM mode. | R/W |
| b1  | EB0    | TRDIOB0 output disable bit | Disable output     The TRDIOB0 pin is used as a programmable I/O port.)                           | R/W |
| b2  | EC0    | TRDIOC0 output disable bit | Disable output     The TRDIOC0 pin is used as a programmable I/O port.)                           | R/W |
| b3  | ED0    | TRDIOD0 output disable bit | Disable output     The TRDIOD0 pin is used as a programmable I/O port.)                           | R/W |
| b4  | EA1    | TRDIOA1 output disable bit | Disable output     The TRDIOA1 pin is used as a programmable I/O port.)                           | R/W |
| b5  | EB1    | TRDIOB1 output disable bit | Disable output     The TRDIOB1 pin is used as a programmable I/O port.)                           | R/W |
| b6  | EC1    | TRDIOC1 output disable bit | Enable output     The TRDIOC1 pin is used as a programmable I/O port.)                            | R/W |
| b7  | ED1    | TRDIOD1 output disable bit | Disable output     The TRDIOD1 pin is used as a programmable I/O port.)                           | R/W |

### Timer RD Output Master Enable Register 2 (TRDOER2) in Complementary 20.7.7 **PWM Mode**

Address 013Ch

Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol PTO After Reset 0

| Bit | Symbol | Bit Name                                                                   | Function                                                                                                                                                                                          | R/W |
|-----|--------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set                                     | to 0. When read, the content is 1.                                                                                                                                                                | _   |
| b1  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b2  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b3  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b4  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b5  |        |                                                                            |                                                                                                                                                                                                   | _   |
| b6  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b7  | PTO    | INTO of pulse output forced cutoff signal input enabled bit <sup>(1)</sup> | O: Pulse output forced cutoff input disabled  1: Pulse output forced cutoff input enabled  (All bits in the TRDOER1 register are set to 1  (disable output) when "L" is applied to the INTO pin.) | R/W |

Note:

1. Refer to 20.2.4 Pulse Output Forced Cutoff.

# 20.7.8 Timer RD Control Register i (TRDCRi) (i = 0 or 1) in Complementary PWM Mode

Address 0140h (TRDCR0), 0150h (TRDCR1)



| Bit | Symbol | Bit Name                              | Function                                                     | R/W |
|-----|--------|---------------------------------------|--------------------------------------------------------------|-----|
| b0  | TCK0   | Count source select bit (3)           | b2 b1 b0<br>0 0 0; f1                                        | R/W |
| b1  | TCK1   |                                       | 0 0 0.11                                                     | R/W |
| b2  | TCK2   |                                       | 0 1 0: f4                                                    | R/W |
|     |        |                                       | 0 1 1: f8                                                    |     |
|     |        |                                       | 1 0 0: f32                                                   |     |
|     |        |                                       | 1 0 1: TRDCLK input (1) or fC2 (2)                           |     |
|     |        |                                       | 1 1 0: fOCO40M                                               |     |
|     |        |                                       | 1 1 1: fOCO-F <sup>(5)</sup>                                 |     |
| b3  | CKEG0  | External clock edge select bit (3, 4) | b4 b3                                                        | R/W |
| b4  | CKEG1  |                                       | 0 0: Count at the rising edge 0 1: Count at the falling edge | R/W |
|     |        |                                       | 1 0: Count at both edges                                     |     |
|     |        |                                       | 1 1: Do not set.                                             |     |
| b5  | CCLR0  | TRDi counter clear select bit         | Set to 000b (disable clearing (free-running operation))      | R/W |
| b6  | CCLR1  | Tres ocultor dicar solder bit         | in complementary PWM mode.                                   | R/W |
|     |        |                                       | The complementary is vivil inode.                            |     |
| b7  | CCLR2  |                                       |                                                              | R/W |

### Notes:

- 1. Enabled when the ITCLKi bit in the TRDECR register is set to 0 (TRDCLK input) and the STCLK bit in the TRDFCR register is 1 (external clock input enabled).
- 2. This setting is enabled when the ITCLKi bit in the TRDECR register is set to 1 (fC2).
- 3. Set bits TCK2 to TCK0 and bits CKEG1 to CKEG0 in registers TRDCR0 and TRDCR1 to the same values.
- 4. Enabled when bits TCK2 to TCK0 are set to 101b (TRDCLK input or fC2), the ITCLKi bit in the TRDECR is set to 0 (TRDCLK input), and the STCLK bit in the TRDFCR register is set to 1 (external clock input enabled).
- 5. To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

# 20.7.9 Timer RD Status Register i (TRDSRi) (i = 0 or 1) in Complementary PWM Mode

Address 0143h (TRDSR0), 0153h (TRDSR1)

| Bit         | b7 | b6 | b5  | b4  | b3   | b2   | b1   | b0   |                 |
|-------------|----|----|-----|-----|------|------|------|------|-----------------|
| Symbol      | _  | _  | UDF | OVF | IMFD | IMFC | IMFB | IMFA | ]               |
| After Reset | 1  | 1  | 1   | 0   | 0    | 0    | 0    | 0    | TRDSR0 register |
| After Reset | 1  | 1  | 0   | 0   | 0    | 0    | 0    | 0    | TRDSR1 register |

| Bit | Symbol | Bit Name                               | Function                                         | R/W |
|-----|--------|----------------------------------------|--------------------------------------------------|-----|
| b0  | IMFA   | Input capture / compare match flag A   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read (2).                          |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRAi register.               |     |
| b1  | IMFB   | Input capture / compare match flag B   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRBi register.               |     |
| b2  | IMFC   | Input capture / compare match flag C   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRCi register (3).           |     |
| b3  | IMFD   | Input capture / compare match flag D   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRDi register (3).           |     |
| b4  | OVF    | Overflow flag                          | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the TRDi register overflows.                |     |
| b5  | UDF    | Underflow flag (1)                     | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(2)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the TRD1 register underflows.               |     |
| b6  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.               | -   |
| b7  | _      |                                        |                                                  |     |

### Notes:

- 1. Nothing is assigned to b5 in the TRDSR0 register. When writing to b5, write 0. When reading, the content is 1.
- 2. The writing results are as follows:
  - This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
  - This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even if it is set to 1 from 0 after reading, and writing 0.)
  - This bit remains unchanged if 1 is written to it.
- 3. Including when the BFji bit in the TRDMR register is set to 1 (TRDGRji is used as the buffer register).

# 20.7.10 Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in Complementary **PWM Mode**

Address 0144h (TRDIER0), 0154h (TRDIER1)

| Bit         | b7 | b6 | b5 | b4   | b3    | b2    | b1    | b0    |
|-------------|----|----|----|------|-------|-------|-------|-------|
| Symbol      | _  | _  | _  | OVIE | IMIED | IMIEC | IMIEB | IMIEA |
| After Reset | 1  | 1  | 1  | 0    | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                                           | Function                                                                             | R/W |
|-----|--------|----------------------------------------------------|--------------------------------------------------------------------------------------|-----|
| b0  | IMIEA  | Input capture/compare match interrupt enable bit A | Disable interrupt (IMIA) by the IMFA bit     Enable interrupt (IMIA) by the IMFA bit | R/W |
| b1  | IMIEB  | Input capture/compare match interrupt enable bit B | Disable interrupt (IMIB) by the IMFB bit     Enable interrupt (IMIB) by the IMFB bit | R/W |
| b2  | IMIEC  | Input capture/compare match interrupt enable bit C | Disable interrupt (IMIC) by the IMFC bit     Enable interrupt (IMIC) by the IMFC bit | R/W |
| b3  | IMIED  | Input capture/compare match interrupt enable bit D | Disable interrupt (IMID) by the IMFD bit     Enable interrupt (IMID) by the IMFD bit | R/W |
| b4  | OVIE   | Overflow/underflow interrupt enable bit            | Disable interrupt (OVI) by the OVF bit     Enable interrupt (OVI) by the OVF bit     | R/W |
| b5  | _      | Nothing is assigned. If necessary, set t           | o 0. When read, the content is 1.                                                    | _   |
| b6  | _      |                                                    |                                                                                      |     |
| b7  | _      |                                                    |                                                                                      |     |

# 20.7.11 Timer RD Counter 0 (TRD0) in Complementary PWM Mode

| Address (   | 0147h to ( | )146h |     |     |     |     |    |    |   |
|-------------|------------|-------|-----|-----|-----|-----|----|----|---|
| Bit         | b7         | b6    | b5  | b4  | b3  | b2  | b1 | b0 |   |
| Symbol      | _          |       | 1   | _   | -   | _   | -  | _  | ] |
| After Reset | 0          | 0     | 0   | 0   | 0   | 0   | 0  | 0  | - |
|             |            |       |     |     |     |     |    |    |   |
| Bit         | b15        | b14   | b13 | b12 | b11 | b10 | b9 | b8 |   |
| Symbol      | _          |       |     | _   |     | _   | _  | _  |   |
| After Reset | 0          | 0     | 0   | 0   | 0   | 0   | 0  | 0  | - |

| Bit       | Function                                                                 | Setting Range  | R/W |
|-----------|--------------------------------------------------------------------------|----------------|-----|
| b15 to b0 | Set the dead time.                                                       | 0000h to FFFFh | R/W |
|           | Count a count source. Count operation is incremented or decremented.     |                |     |
|           | When an overflow occurs, the OVF bit in the TRDSR0 register is set to 1. |                |     |

Access the TRD0 register in 16-bit units. Do not access it in 8-bit units.

## 20.7.12 Timer RD Counter 1 (TRD1) in Complementary PWM Mode

Address 0157h to 0156h Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol After Reset 0 0 0 0 0 0 0 Bit b15 b14 b13 b12 b11 b10 b9 b8 Symbol After Reset 0 0 0 0 0 0

| Bit      | Function                                                                                                                                       | Setting Range  | R/W |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|
| b15 to b | Set 0000h.                                                                                                                                     | 0000h to FFFFh | R/W |
|          | Count a count source. Count operation is incremented or decremented. When an underflow occurs, the UDF bit in the TRDSR1 register is set to 1. |                |     |

Access the TRD1 register in 16-bit units. Do not access it in 8-bit units.

### 20.7.13 Timer RD General Registers Ai, Bi, C1, and Di (TRDGRAi, TRDGRBi, TRDGRC1, TRDGRDi) (i = 0 or 1) in Complementary PWM Mode

Address 0149h to 0148h (TRDGRA0), 014Bh to 014Ah (TRDGRB0), 014Fh to 014Eh (TRDGRD0), 0159h to 0158h (TRDGRA1), 015Bh to 015Ah (TRDGRB1), 015Dh to 015Ch (TRDGRC1), 015Fh to 015Eh (TRDGRD1)



| Bit       | Function                                                                  | R/W |
|-----------|---------------------------------------------------------------------------|-----|
| b15 to b0 | Refer to Table 20.14 TRDGRji Register Functions in Complementary PWM Mode | R/W |

Access registers TRDGRAi to TRDGRDi in 16-bit units. Do not access them in 8-bit units. The TRDGRC0 register is not used in complementary PWM mode.

The following registers are disabled in the complementary PWM mode: TRDPMR, TRDOCR, TRDDF0, TRDDF1, TRDIORA0, TRDIORC0, TRDPOCR0, TRDIORA1, TRDIORC1, and TRDPOCR1.

Table 20.14 TRDGRji Register Functions in Complementary PWM Mode

|          | <del></del> |                                                                                                                                                                                                                                                                                                                   |                                                    |
|----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Register | Setting     | Register Function                                                                                                                                                                                                                                                                                                 | PWM Output Pin                                     |
| TRDGRA0  | _           | General register. Set the PWM period at initialization. Setting range: Setting value or above in TRD0 register FFFFh - TRD0 register setting value or below Do not write to this register when the TSTART0 and TSTART1 bits in the TRDSTR register are set to 1 (count starts).                                   | (Output inverted every half period of TRDIOC0 pin) |
| TRDGRB0  | _           | General register. Set the changing point of PWM1 output at initialization.  Setting range: Setting value or above in TRD0 register  TRDGRA0 register - TRD0 register setting  value or below  Do not write to this register when the TSTART0 and TSTART1 bits in the TRDSTR register are set to 1 (count starts). | TRDIOB0<br>TRDIOD0                                 |
| TRDGRA1  | _           | General register. Set the changing point of PWM2 output at initialization.  Setting range: Setting value or above in TRD0 register TRDGRA0 register - TRD0 register setting value or below  Do not write to this register when the TSTART0 and TSTART1 bits in the TRDSTR register are set to 1 (count starts).   | TRDIOC1                                            |
| TRDGRB1  | _           | General register. Set the changing point of PWM3 output at initialization.  Setting range: Setting value or above in TRD0 register TRDGRA0 register - TRD0 register setting value or below  Do not write to this register when the TSTART0 and TSTART1 bits in the TRDSTR register are set to 1 (count starts).   | TRDIOB1<br>TRDIOD1                                 |
| TRDGRC0  | _           | This register is not used in complementary PWM mode.                                                                                                                                                                                                                                                              | _                                                  |
| TRDGRD0  | BFD0 = 1    | Buffer register. Set the changing point of next PWM1 output. (Refer to 20.2.2 Buffer Operation.) Setting range: Setting value or above in TRD0 register TRDGRA0 register - TRD0 register setting value or below Set this register to the same value as the TRDGRB0 register for initialization.                   | TRDIOB0<br>TRDIOD0                                 |
| TRDGRC1  | BFC1 = 1    | Buffer register. Set the changing point of next PWM2 output. (Refer to 20.2.2 Buffer Operation.) Setting range: Setting value or above in TRD0 register TRDGRA0 register - TRD0 register setting value or below Set this register to the same value as the TRDGRA1 register for initialization.                   | TRDIOA1<br>TRDIOC1                                 |
| TRDGRD1  | BFD1 = 1    | Buffer register. Set the changing point of next PWM3 output. (Refer to 20.2.2 Buffer Operation.) Setting range: Setting value or above in TRD0 register TRDGRA0 register - TRD0 register setting value or below Set this register to the same value as the TRDGRB1 register for initialization.                   | TRDIOB1<br>TRDIOD1                                 |

BFC0, BFD0, BFC1, BFD1: Bits in TRDMR register

Since values cannot be written to the TRDGRB0, TRDGRA1, or TRDGRB1 register directly after count operation starts (prohibited item), use the TRDGRD0, TRDGRC1, or TRDGRD1 register as a buffer register. However, to write data to the TRDGRD0, TRDGRC1, or TRDGRD1 register, set bits BFD0, BFC1, and BFD1 to 0 (general register). After this, bits BFD0, BFC1, and BFD1 may be set to 1 (buffer register).

### 20.7.14 Timer RD Pin Select Register 0 (TRDPSR0)

| Address     | 0184h |             |             |             |             |             |    |             |
|-------------|-------|-------------|-------------|-------------|-------------|-------------|----|-------------|
| Bit         | b7    | b6          | b5          | b4          | b3          | b2          | b1 | b0          |
| Symbol      | _     | TRDIOD0SEL0 | TRDIOC0SEL1 | TRDIOC0SEL0 | TRDIOB0SEL1 | TRDIOB0SEL0 | _  | TRDIOA0SEL0 |
| After Reset | 0     | 0           | 0           | 0           | 0           | 0           | 0  | 0           |

| Bit | Symbol      | Bit Name                                     | Function                                                                       | R/W |
|-----|-------------|----------------------------------------------|--------------------------------------------------------------------------------|-----|
| b0  | TRDIOA0SEL0 | TRDIOA0/TRDCLK pin select bit                | 0: TRDIOA0/TRDCLK pin not used                                                 | R/W |
|     |             |                                              | 1: P2_0 assigned                                                               |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |
| b2  | TRDIOB0SEL0 | TRDIOB0 pin select bit                       | b3 b2                                                                          | R/W |
| b3  | TRDIOB0SEL1 |                                              | 0 0: TRDIOB0 pin not used 0 1: Do not set. 1 0: P2_2 assigned 1 1: Do not set. | R/W |
| b4  | TRDIOC0SEL0 | TRDIOC0 pin select bit                       | b5 b4                                                                          | R/W |
| b5  | TRDIOC0SEL1 |                                              | 0 0: TRDIOC0 pin not used 0 1: Do not set. 1 0: P2_1 assigned 1 1: Do not set. | R/W |
| b6  |             | TRDIOD0 pin select bit                       | 0: TRDIOD0 pin not used 1: P2_3 assigned                                       | R/W |
| b7  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                   | _   |

The TRDPSR0 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR0 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

### 20.7.15 Timer RD Pin Select Register 1 (TRDPSR1)

 Address 0185h

 Bit
 b7
 b6
 b5
 b4
 b3
 b2
 b1
 b0

 Symbol
 —
 TRDIOD1SEL0
 —
 TRDIOC1SEL0
 —
 TRDIOB1SEL0
 —
 TRDIOA1SEL0

 After Reset
 0
 0
 0
 0
 0
 0
 0

| Bit | Symbol                             | Bit Name                                     | Function                     | R/W |
|-----|------------------------------------|----------------------------------------------|------------------------------|-----|
| b0  | TRDIOA1SEL0 TRDIOA1 pin select bit |                                              | 0: TRDIOA1 pin not used      | R/W |
|     |                                    |                                              | 1: P2_4 assigned             |     |
| b1  | _                                  | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. |     |
| b2  | TRDIOB1SEL0                        | TRDIOB1 pin select bit                       | 0: TRDIOB1 pin not used      | R/W |
|     |                                    |                                              | 1: P2_5 assigned             |     |
| b3  | _                                  | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. | _   |
| b4  | TRDIOC1SEL0                        | TRDIOC1 pin select bit                       | 0: TRDIOC1 pin not used      | R/W |
|     |                                    |                                              | 1: P2_6 assigned             |     |
| b5  | _                                  | Reserved bit                                 | Set to 0.                    | R/W |
| b6  | TRDIOD1SEL0                        | TRDIOD1 pin select bit                       | 0: TRDIOD1 pin not used      | R/W |
|     |                                    |                                              | 1: P2_7 assigned             |     |
| b7  | _                                  | Reserved bit                                 | Set to 0.                    | R/W |

The TRDPSR1 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR1 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

# 20.7.16 Operating Example



Figure 20.20 Output Model of Complementary PWM Mode



Figure 20.21 Operating Example of Complementary PWM Mode

20. Timer RD R8C/35A Group

### 20.7.17 Transfer Timing from Buffer Register

• Transfer from the TRDGRD0, TRDGRC1, or TRDGRD1 register to the TRDGRB0, TRDGRA1, or TRDGRB1 register.

When bits CMD1 to CMD0 in the TRDFCR register are set to 10b, the content is transferred when the TRD1 register underflows.

When bits CMD1 to CMD0 are set to 11b, the content is transferred at compare match between registers TRD0 and TRDGRA0.

### 20.7.18 A/D Trigger Generation

Compare match between registers TRD0 and TRDGRA0 and TRD1 underflow can be used as the conversion start trigger of the A/D converter. The trigger is selected by bits ADEG and ADTRG in the TRDFCR register. In addition, set bits ADCAP1 to ADCAP0 in the ADMOD register to 01b (start by timer RD).

### 20.8 PWM3 Mode

In this mode, 2 PWM waveforms are output with the same period.

Figure 20.22 shows a Block Diagram of PWM3 Mode, and Table 20.15 lists the PWM3 Mode Specifications. Figure 20.23 shows an Operating Example of PWM3 Mode.



Figure 20.22 Block Diagram of PWM3 Mode

Table 20.15 PWM3 Mode Specifications

| Item                                                     | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                                            | f1, f2, f4, f8, f32, fC2, fOCO40M, fOCO-F                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Count operations                                         | The TRD0 register is incremented (the TRD1 is not used).                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PWM waveform                                             | PWM period: 1/fk × (m+1) Active level width of TRDIOA0 output: 1/fk × (m-n) Active level width of TRDIOB0 output: 1/fk × (p-q) fk: Frequency of count source m: Value set in the TRDGRA0 register n: Value set in the TRDGRB1 register p: Value set in the TRDGRB1 register q: Value set in the TRDGRB1 register                                                                                                                                                                                           |
| Count start condition Count stop conditions              | (When "H" is selected as the active level)  1 (count starts) is written to the TSTART0 bit in the TRDSTR register.  • 0 (count stops) is written to the TSTART0 bit in the TRDSTR register when the CSEL0 bit in the TRDSTR register is set to 1. The PWM output pin holds output level before the count stops  • When the CSEL0 bit in the TRDSTR register is set to 0, the count stops at compare match with the TRDGRA0 register.  The PWM output pin holds level after output change by compare match. |
| Interrupt request generation timing                      | Compare match (The content of the TRDi register matches content of the TRDGRji register.)     The TRD0 register overflows                                                                                                                                                                                                                                                                                                                                                                                  |
| TRDIOA0, TRDIOB0 pin functions TRDIOC0, TRDIOD0, TRDIOA1 | PWM output  Programmable I/O port                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| to TRDIOD1 pin functions                                 | 1 Togrammable 1/0 port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| INTO pin function                                        | Programmable I/O port, pulse output forced cutoff signal input, or INTO interrupt input                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Read from timer                                          | The count value can be read by reading the TRD0 register.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Write to timer                                           | The value can be written to the TRD0 register.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Selectable functions                                     | <ul> <li>Pulse output forced cutoff signal input (Refer to 20.2.4 Pulse Output Forced Cutoff.)</li> <li>Buffer operation (Refer to 20.2.2 Buffer Operation.)</li> <li>Active level selectable for each pin</li> <li>A/D trigger generation</li> </ul>                                                                                                                                                                                                                                                      |

i = 0 or 1, j = either A, B, C, or D

#### **Module Standby Control Register (MSTCR)** 20.8.1

| Address 0008h |    |    |        |        |        |    |    |    |
|---------------|----|----|--------|--------|--------|----|----|----|
| Bit           | b7 | b6 | b5     | b4     | b3     | b2 | b1 | b0 |
| Symbol        | _  | _  | MSTTRC | MSTTRD | MSTIIC | _  | _  | _  |
| After Reset   | 0  | 0  | 0      | 0      | 0      | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                 | Function                          | R/W |
|-----|--------|------------------------------------------|-----------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b1  | _      |                                          |                                   |     |
| b2  | _      |                                          |                                   |     |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit    | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(1)</sup>         |     |
| b4  | MSTTRD | Timer RD standby bit                     | 0: Active                         | R/W |
|     |        |                                          | 1: Standby <sup>(2)</sup>         |     |
| b5  | MSTTRC | Timer RC standby bit                     | 0: Active                         | R/W |
|     |        |                                          | 1: Standby (3)                    |     |
| b6  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b7  | _      |                                          |                                   |     |

### Notes:

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

#### 20.8.2 **Timer RD Control Expansion Register (TRDECR)**

Address 0135h Bit b4 b7 b6 b5 b3 b2 b0 b1 ITCLK0 Symbol ITCLK1 After Reset

| Bit | Symbol | Bit Name                           | Function                                 | R/W |
|-----|--------|------------------------------------|------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b1  | _      |                                    |                                          |     |
| b2  | _      |                                    |                                          |     |
| b3  | ITCLK0 | Channel 0 fC2 select bit           | 0: TRDCLK input selected                 | R/W |
|     |        |                                    | 1: fC2 selected                          |     |
| b4  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.   | _   |
| b5  | _      |                                    |                                          |     |
| b6  | _      |                                    |                                          |     |
| b7  | ITCLK1 | Channel 1 fC2 select bit           | 0: TRDCLK input selected 1: fC2 selected | R/W |

### Timer RD Trigger Control Register (TRDADCR) 20.8.3

| Address     | 0136h    |          |          |          |          |          |          |          |
|-------------|----------|----------|----------|----------|----------|----------|----------|----------|
| Bit         | b7       | b6       | b5       | b4       | b3       | b2       | b1       | b0       |
| Symbol      | ADTRGA0E | ADTRGB0E | ADTRGC0E | ADTRGD0E | ADTRGA1E | ADTRGB1E | ADTRGC1E | ADTRGD1E |
| After Reset | 0        | 0        | 0        | 0        | 0        | 0        | 0        | 0        |

| Bit | Symbol   | Bit Name                  | Function                                                                                              | R/W |
|-----|----------|---------------------------|-------------------------------------------------------------------------------------------------------|-----|
| b0  | ADTRGD1E | A/D trigger D1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRD1 | R/W |
| b1  | ADTRGC1E | A/D trigger C1 enable bit | 0: A/D trigger disabled 1: A/D trigger generated at compare match with registers TRD1 and TRDGRC1     | R/W |
| b2  | ADTRGB1E | A/D trigger B1 enable bit | 0: A/D trigger disabled 1: A/D trigger generated at compare match with registers TRD1 and TRDGRB1     | R/W |
| b3  | ADTRGA1E | A/D trigger A1 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD1 and TRDGRA1 | R/W |
| b4  | ADTRGD0E | A/D trigger D0 enable bit | O: A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRD0    | R/W |
| b5  | ADTRGC0E | A/D trigger C0 enable bit | O: A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRC0    | R/W |
| b6  | ADTRGB0E | A/D trigger B0 enable bit | O: A/D trigger disabled     A/D trigger generated at compare match with registers TRD0 and TRDGRB0    | R/W |
| b7  | ADTRGA0E | A/D trigger A0 enable bit | O: A/D trigger disabled     1: A/D trigger generated at compare match with registers TRD0 and TRDGRA0 | R/W |

20. Timer RD R8C/35A Group

#### Timer RD Start Register (TRDSTR) in PWM3 Mode 20.8.4

| Address     | 0137h |    |    |    |       |       |         |         |
|-------------|-------|----|----|----|-------|-------|---------|---------|
| Bit         | b7    | b6 | b5 | b4 | b3    | b2    | b1      | b0      |
| Symbol      |       | _  | _  |    | CSEL1 | CSEL0 | TSTART1 | TSTART0 |
| After Reset | 1     | 1  | 1  | 1  | 1     | 1     | 0       | 0       |

| Bit | Symbol  | Bit Name                               | Function                                                      | R/W |
|-----|---------|----------------------------------------|---------------------------------------------------------------|-----|
| b0  | TSTART0 | TRD0 count start flag (3)              | 0: Count stops (1)                                            | R/W |
|     |         |                                        | 1: Count starts                                               |     |
| b1  | TSTART1 | TRD1 count start flag (4)              | 0: Count stops (2)                                            | R/W |
|     |         | -                                      | 1: Count starts                                               |     |
| b2  | CSEL0   | TRD0 count operation select bit        | 0: Count stops at the compare match with the TRDGRA0 register | R/W |
|     |         |                                        | 1: Count continues after the compare match with               |     |
|     |         |                                        | the TRDGRA0 register                                          |     |
| b3  | CSEL1   | TRD1 count operation select bit        | 0: Count stops at the compare match with the                  | R/W |
|     |         | [this bit is not used in PWM3 mode]    | TRDGRA1 register                                              |     |
|     |         |                                        | 1: Count continues after the compare match with               |     |
|     |         |                                        | the TRDGRA1 register                                          |     |
| b4  | _       | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.                            | _   |
| b5  | _       |                                        |                                                               |     |
| b6  | _       |                                        |                                                               |     |
| b7  |         |                                        |                                                               |     |

### Notes:

- 1. When the CSEL0 bit is set to 1, write 0 to the TSTART0 bit.
- 2. When the CSEL1 bit is set to 1, write 0 to the TSTART1 bit.
- 3. When the CSEL0 bit is set to 0 and the compare match signal (TRDIOA0) is generated, this bit is set to 0 (count
- 4. When the CSEL1 bit is set to 0 and the compare match signal (TRDIOA1) is generated, this bit is set to 0 (count stops).

Set the TRDSTR register using the MOV instruction (do not use the bit handling instruction). Refer to 20.10.1 TRDSTR Register of Notes on Timer RD.

#### Timer RD Mode Register (TRDMR) in PWM3 Mode 20.8.5

Address 0138h



| Bit | Symbol | Bit Name                                  | Function                                 | R/W |
|-----|--------|-------------------------------------------|------------------------------------------|-----|
| b0  | SYNC   | Timer RD synchronous bit                  | Set this bit to 0 (TRD0 and TRD1 operate | R/W |
|     |        |                                           | independently) in PWM3 mode.             |     |
| b1  | _      | Nothing is assigned. If necessary, set to | 0. When read, the content is 1.          | _   |
| b2  | _      |                                           |                                          |     |
| b3  | _      |                                           |                                          |     |
| b4  | BFC0   | TRDGRC0 register function select bit      | 0: General register                      | R/W |
|     |        |                                           | 1: Buffer register of TRDGRA0 register   |     |
| b5  | BFD0   | TRDGRD0 register function select bit      | 0: General register                      | R/W |
|     |        |                                           | 1: Buffer register of TRDGRB0 register   |     |
| b6  | BFC1   | TRDGRC1 register function select bit      | 0: General register                      | R/W |
|     |        |                                           | 1: Buffer register of TRDGRA1 register   |     |
| b7  | BFD1   | TRDGRD1 register function select bit      | 0: General register                      | R/W |
|     |        |                                           | 1: Buffer register of TRDGRB1 register   |     |

#### Timer RD Function Control Register (TRDFCR) in PWM3 Mode 20.8.6

Address 013Ah

| Bit         | b7   | b6    | b5   | b4    | b3   | b2   | b1   | b0   |
|-------------|------|-------|------|-------|------|------|------|------|
| Symbol      | PWM3 | STCLK | ADEG | ADTRG | OLS1 | OLS0 | CMD1 | CMD0 |
| After Reset | 1    | 0     | 0    | 0     | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                                                                                      | Function                                                        | R/W |
|-----|--------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|
| b0  | CMD0   | Combination mode select bit (1)                                                                               | Set to 00b (timer mode, PWM mode, or PWM3                       | R/W |
| b1  | CMD1   |                                                                                                               | mode) in PWM3 mode.                                             | R/W |
| b2  | OLS0   | Normal-phase output level select bit<br>(enabled in reset synchronous PWM<br>mode or complementary PWM mode)  | This bit is disabled in PWM3 mode.                              | R/W |
| b3  | OLS1   | Counter-phase output level select bit<br>(enabled in reset synchronous PWM<br>mode or complementary PWM mode) |                                                                 | R/W |
| b4  | ADTRG  | A/D trigger enable bit (enabled in complementary PWM mode)                                                    |                                                                 | R/W |
| b5  | ADEG   | A/D trigger edge select bit (enabled in complementary PWM mode)                                               |                                                                 | R/W |
| b6  | STCLK  | External clock input select bit                                                                               | Set this bit to 0 (external clock input disabled) in PWM3 mode. | R/W |
| b7  | PWM3   | PWM3 mode select bit <sup>(2)</sup>                                                                           | Set this bit to 0 (PWM3 mode) in PWM3 mode.                     | R/W |

### Notes:

- 1. Set bits CMD1 to CMD0 when both the TSTART0 and TSTART1 bits in the TRDSTR register are set to 0 (count
- 2. When bits CMD1 to CMD0 are set to 00b (timer mode, PWM mode, or PWM3 mode), the setting of the PWM3 bit is enabled.

#### Timer RD Output Master Enable Register 1 (TRDOER1) in PWM3 Mode 20.8.7

| Address     | 013Bn |     |     |     |     |     |     |     |
|-------------|-------|-----|-----|-----|-----|-----|-----|-----|
| Bit         | b7    | b6  | b5  | b4  | b3  | b2  | b1  | b0  |
| Symbol      | ED1   | EC1 | EB1 | EA1 | ED0 | EC0 | EB0 | EA0 |
| After Reset | 1     | 1   | 1   | 1   | 1   | 1   | 1   | 1   |

| Bit | Symbol | Bit Name                   | Function                                                               | R/W |
|-----|--------|----------------------------|------------------------------------------------------------------------|-----|
| b0  | EA0    | TRDIOA0 output disable bit | Enable output     The TRDIOA0 pin is used as a programmable I/O port.) | R/W |
| b1  | EB0    | TRDIOB0 output disable bit | Enable output     The TRDIOB0 pin is used as a programmable I/O port.) | R/W |
| b2  | EC0    | TRDIOC0 output disable bit | Set these bits to 1 (programmable I/O port) in                         | R/W |
| b3  | ED0    | TRDIOD0 output disable bit | PWM3 mode.                                                             | R/W |
| b4  | EA1    | TRDIOA1 output disable bit |                                                                        | R/W |
| b5  | EB1    | TRDIOB1 output disable bit |                                                                        | R/W |
| b6  | EC1    | TRDIOC1 output disable bit |                                                                        | R/W |
| b7  | ED1    | TRDIOD1 output disable bit |                                                                        | R/W |

#### Timer RD Output Master Enable Register 2 (TRDOER2) in PWM3 Mode 20.8.8

Address 013Ch Bit b7 Symbol PTO After Reset

| Bit | Symbol | Bit Name                                                                   | Function                                                                                                                                                                                          | R/W |
|-----|--------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set t                                   | o 0. When read, the content is 1.                                                                                                                                                                 | _   |
| b1  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b2  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b3  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b4  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b5  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b6  | _      |                                                                            |                                                                                                                                                                                                   | _   |
| b7  | PTO    | INTO of pulse output forced cutoff signal input enabled bit <sup>(1)</sup> | O: Pulse output forced cutoff input disabled  1: Pulse output forced cutoff input enabled  (All bits in the TRDOER1 register are set to 1  (disable output) when "L" is applied to the INTO pin.) | R/W |

Note:

1. Refer to 20.2.4 Pulse Output Forced Cutoff.

# 20.8.9 Timer RD Output Control Register (TRDOCR) in PWM3 Mode

| Address     | บางปก |      |      |      |      |      |      |      |  |
|-------------|-------|------|------|------|------|------|------|------|--|
| Bit         | b7    | b6   | b5   | b4   | b3   | b2   | b1   | b0   |  |
| Symbol      | TOD1  | TOC1 | TOB1 | TOA1 | TOD0 | TOC0 | TOB0 | TOA0 |  |
| After Reset | 0     | 0    | 0    | 0    | 0    | 0    | 0    | 0    |  |

| Bit | Symbol | Bit Name                                                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W |
|-----|--------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | TOA0   | TRDIOA0 output level select bit (1)  TRDIOB0 output level select bit (1) | 0: Active level "H",     initial output "L",     output "H" at compare match with the TRDGRA1     register,     output "L" at compare match with the TRDGRA0     register  1: Active level "L",     initial output "H",     output "L" at compare match with the TRDGRA1     register,     output "H" at compare match with the TRDGRA0     register  0: Active level "H",     initial output "L",     output "H" at compare match with the     TRDGRB1register,     output "L" at compare match with the TRDGRB0     register  1: Active level "L",     initial output "H",     output "L" at compare match with the TRDGRB1     register,     output "L" at compare match with the TRDGRB1     register,     output "H" at compare match with the TRDGRB1     register,     output "H" at compare match with the TRDGRB0     register | R/W |
| b2  | TOC0   | TRDIOC0 initial output level select bit                                  | These bits are disabled in PWM3 mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R/W |
| b3  | TOD0   | TRDIOD0 initial output level select bit                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W |
| b4  | TOA1   | TRDIOA1 initial output level select bit                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W |
| b5  | TOB1   | TRDIOB1 initial output level select bit                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W |
| b6  | TOC1   | TRDIOC1 initial output level select bit                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W |
| b7  | TOD1   | TRDIOD1 initial output level select bit                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W |

### Note:

1. If the pin function is set for waveform output (refer to **7.5 Port Settings**), the initial output level is output when the TRDOCR register is set.

Write to the TRDOCR register when both bits TSTART0 and TSTART1 in the TRDSTR register are set to 0 (count stops).

# 20.8.10 Timer RD Control Register 0 (TRDCR0) in PWM3 Mode

| Address     | 0140h |       |       |       |       |      |      |      |   |
|-------------|-------|-------|-------|-------|-------|------|------|------|---|
| Bit         | b7    | b6    | b5    | b4    | b3    | b2   | b1   | b0   |   |
| Symbol      | CCLR2 | CCLR1 | CCLR0 | CKEG1 | CKEG0 | TCK2 | TCK1 | TCK0 | ı |
| After Reset | Λ     | Λ     | Ω     | Λ     | Λ     | Λ    | Ω    | 0    |   |

| Bit | Symbol | Bit Name                       | Function                                          | R/W |
|-----|--------|--------------------------------|---------------------------------------------------|-----|
| b0  | TCK0   | Count source select bit        | b2 b1 b0                                          | R/W |
| b1  | TCK1   |                                | 0 0 0: f1                                         | R/W |
| b2  | TCK2   |                                | 0 1 1.12<br>0 1 0: f4                             | R/W |
|     |        |                                | 0 1 1: f8                                         |     |
|     |        |                                | 1 0 0: f32                                        |     |
|     |        |                                | 1 0 1: Do not set.                                |     |
|     |        |                                | 1 1 0: fOCO40M                                    |     |
|     |        |                                | 1 1 1: fOCO-F <sup>(1)</sup>                      |     |
| b3  | CKEG0  | External clock edge select bit | These bits are disabled in PWM3 mode.             | R/W |
| b4  | CKEG1  |                                |                                                   | R/W |
| b5  | CCLR0  | TRD0 counter clear select bit  | Set to 001b (the TRD0 register cleared at compare | R/W |
| b6  | CCLR1  |                                | match with TRDGRA0 register) in PWM3 mode.        | R/W |
| b7  | CCLR2  |                                |                                                   | R/W |

### Note:

The TRDCR1 register is not used in PWM3 mode.

<sup>1.</sup> To select fOCO-F, set it to the clock frequency higher than the CPU clock frequency.

## 20.8.11 Timer RD Status Register i (TRDSRi) (i = 0 or 1) in PWM3 Mode

Address 0143h (TRDSR0), 0153h (TRDSR1)

| Bit         | b7 | b6 | b5  | b4  | b3   | b2   | b1   | b0   |                 |
|-------------|----|----|-----|-----|------|------|------|------|-----------------|
| Symbol      | _  | _  | UDF | OVF | IMFD | IMFC | IMFB | IMFA | 7               |
| After Reset | 1  | 1  | 1   | 0   | 0    | 0    | 0    | 0    | TRDSR0 register |
| After Reset | 1  | 1  | 0   | 0   | 0    | 0    | 0    | 0    | TRDSR1 register |

| Bit | Symbol | Bit Name                               | Function                                         | R/W |
|-----|--------|----------------------------------------|--------------------------------------------------|-----|
| b0  | IMFA   | Input capture / compare match flag A   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(1)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRAi register.               |     |
| b1  | IMFB   | Input capture / compare match flag B   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(1)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRBi register.               |     |
| b2  | IMFC   | Input capture / compare match flag C   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(1)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRCi register (2).           |     |
| b3  | IMFD   | Input capture / compare match flag D   | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read <sup>(1)</sup> .              |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the value in the TRDi register matches with |     |
|     |        |                                        | the value in the TRDGRDi register (2).           |     |
| b4  | OVF    | Overflow flag                          | [Source for setting this bit to 0]               | R/W |
|     |        |                                        | Write 0 after read (1).                          |     |
|     |        |                                        | [Source for setting this bit to 1]               |     |
|     |        |                                        | When the TRDi register overflows.                |     |
| b5  | UDF    | Underflow flag (1)                     | This bit is disabled in PWM3 Mode.               | R/W |
| b6  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 1.               | _   |
| b7  | _      |                                        |                                                  |     |

### Notes:

- 1. The writing results are as follows:
  - This bit is set to 0 when the read result is 1 and 0 is written to the same bit.
  - This bit remains unchanged even if the read result is 0 and 0 is written to the same bit. (This bit remains 1 even if it is set to 1 from 0 after reading, and writing 0.)
  - This bit remains unchanged if 1 is written to it.
- 2. Including when the BFji (j = C or D) bit in the TRDMR register is set to 1 (TRDGRji is used as the buffer register).

# 20.8.12 Timer RD Interrupt Enable Register i (TRDIERi) (i = 0 or 1) in PWM3 Mode

Address 0144h (TRDIER0), 0154h (TRDIER1)

| Bit         | b7 | b6 | b5 | b4   | b3    | b2    | b1    | b0    |
|-------------|----|----|----|------|-------|-------|-------|-------|
| Symbol      | _  | _  | _  | OVIE | IMIED | IMIEC | IMIEB | IMIEA |
| After Reset | 1  | 1  | 1  | 0    | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                                 | Function                                    | R/W |
|-----|--------|------------------------------------------|---------------------------------------------|-----|
| b0  | IMIEA  |                                          | 0: Disable interrupt (IMIA) by the IMFA bit | R/W |
|     |        | enable bit A                             | 1: Enable interrupt (IMIA) by the IMFA bit  |     |
| b1  | IMIEB  | Input capture/compare match interrupt    | 0: Disable interrupt (IMIB) by the IMFB bit | R/W |
|     |        | enable bit B                             | 1: Enable interrupt (IMIB) by the IMFB bit  |     |
| b2  | IMIEC  | Input capture/compare match interrupt    | 0: Disable interrupt (IMIC) by the IMFC bit | R/W |
|     |        | enable bit C                             | 1: Enable interrupt (IMIC) by the IMFC bit  |     |
| b3  | IMIED  | Input capture/compare match interrupt    | 0: Disable interrupt (IMID) by the IMFD bit | R/W |
|     |        | enable bit D                             | 1: Enable interrupt (IMID) by the IMFD bit  |     |
| b4  | OVIE   | Overflow/underflow interrupt enable      | 0: Disable interrupt (OVI) by the OVF bit   | R/W |
|     |        | bit                                      | 1: Enable interrupt (OVI) by the OVF bit    |     |
| b5  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 1.           | _   |
| b6  | _      |                                          |                                             |     |
| b7  | _      |                                          |                                             |     |

# 20.8.13 Timer RD Counter 0 (TRD0) in PWM3 Mode

Address 0147h to 0146h

| Addiess     | J 1 <del>7</del> / 11 10 1 | 71 <del>7</del> 011 |     |     |     |     |    |    |
|-------------|----------------------------|---------------------|-----|-----|-----|-----|----|----|
| Bit         | b7                         | b6                  | b5  | b4  | b3  | b2  | b1 | b0 |
| Symbol      | _                          |                     |     | _   | _   | _   | _  | _  |
| After Reset | 0                          | 0                   | 0   | 0   | 0   | 0   | 0  | 0  |
|             |                            |                     |     |     |     |     |    |    |
| Bit         | b15                        | b14                 | b13 | b12 | b11 | b10 | b9 | b8 |
| Symbol      | _                          |                     | 1   | _   | _   | _   | _  | _  |
| After Reset | 0                          | 0                   | 0   | 0   | 0   | 0   | 0  | 0  |

| Bit       | Function                                                                 | Setting Range  | R/W |
|-----------|--------------------------------------------------------------------------|----------------|-----|
| b15 to b0 | Count a count source. Count operation is incremented.                    | 0000h to FFFFh | R/W |
|           | When an overflow occurs, the OVF bit in the TRDSR0 register is set to 1. |                |     |

Access the TRD0 register in 16-bit units. Do not access it in 8-bit units.

The TRD1 register is not used in PWM3 mode.

20. Timer RD R8C/35A Group

### 20.8.14 Timer RD General Registers Ai, Bi, Ci, and Di (TRDGRAi, TRDGRBi, TRDGRCi, TRDGRDi) (i = 0 or 1) in PWM3 Mode

Address 0149h to 0148h (TRDGRA0), 014Bh to 014Ah (TRDGRB0), 014Dh to 014Ch (TRDGRC0), 014Fh to 014Eh (TRDGRD0), 0159h to 0158h (TRDGRA1), 015Bh to 015Ah (TRDGRB1), 015Dh to 015Ch (TRDGRC1), 015Fh to 015Eh (TRDGRD1)



| Bit       | Function                                                     | R/W |
|-----------|--------------------------------------------------------------|-----|
| b15 to b0 | Refer to Table 20.16 TRDGRji Register Functions in PWM3 Mode | R/W |

Access registers TRDGRAi to TRDGRDi in 16-bit units. Do not access them in 8-bit units.

The following registers are disabled in the PWM3 mode function: TRDPMR, TRDDF0, TRDDF1, TRDIORA0, TRDIORC0, TRDPOCR0, TRDIORA1, TRDIORC1, and TRDPOCR1.

**Table 20.16** TRDGRji Register Functions in PWM3 Mode

| Register | Setting  | Register Function                                                                                         | PWM Output Pin |
|----------|----------|-----------------------------------------------------------------------------------------------------------|----------------|
| TRDGRA0  | _        | General register. Set the PWM period.                                                                     | TRDIOA0        |
|          |          | Setting range: Value set in TRDGRA1 register or above                                                     |                |
| TRDGRA1  |          | General register. Set the changing point (the active level                                                |                |
|          |          | timing) of PWM output.                                                                                    |                |
| TRDGRB0  |          | Setting range: Value set in TRDGRA0 register or below                                                     | TRDIOB0        |
| IRDGRBU  |          | General register. Set the changing point (the timing that returns to initial output level) of PWM output. | TRUIOBU        |
|          |          | Setting range: Value set in TRDGRB1 register or above                                                     |                |
|          |          | Value set in TRDGRA0 register or below                                                                    |                |
| TRDGRB1  |          | General register. Set the changing point (active level timing) of                                         |                |
|          |          | PWM output.                                                                                               |                |
|          |          | Setting range: Value set in TRDGRB0 register or below                                                     |                |
| TRDGRC0  | BFC0 = 0 | (These registers is not used in PWM3 mode.)                                                               | _              |
| TRDGRC1  | BFC1 = 0 |                                                                                                           |                |
| TRDGRD0  | BFD0 = 0 |                                                                                                           |                |
| TRDGRD1  | BFD1 = 0 |                                                                                                           |                |
| TRDGRC0  | BFC0 = 1 | ]                                                                                                         | TRDIOA0        |
|          |          | (Refer to 20.2.2 Buffer Operation.)                                                                       |                |
| TDD 0001 | DE04 4   | Setting range: Value set in TRDGRC1 register or above                                                     |                |
| TRDGRC1  | BFC1 = 1 | Buffer register. Set the changing point of next PWM output. (Refer to <b>20.2.2 Buffer Operation</b> .)   |                |
|          |          | Setting range: Value set in TRDGRC0 register or below                                                     |                |
| TRDGRD0  | BFD0 = 1 | 5 5                                                                                                       | TRDIOB0        |
| INDONDO  | DI       | (Refer to 20.2.2 Buffer Operation.)                                                                       | TREIODO        |
|          |          | Setting range: Value set in TRDGRD1 register or above,                                                    |                |
|          |          | setting value or below in TRDGRC0 register.                                                               |                |
| TRDGRD1  | BFD1 = 1 |                                                                                                           |                |
|          |          | (Refer to 20.2.2 Buffer Operation.)                                                                       |                |
|          |          | Setting range: Value set in TRDGRD0 register or below                                                     |                |

BFC0, BFD0, BFC1, BFD1: Bits in TRDMR register

Registers TRDGRC0, TRDGRC1, TRDGRD0, and TRDGRD1 are not used in PWM3 mode. To use them as buffer registers, set bits BFC0, BFC1, BFD0, and BFD1 to 0 (general register) and write a value to the TRDGRC0, TRDGRC1, TRDGRD0, or TRDGRD1 register. After this, bits BFC0, BFC1, BFD0, and BFD1 may be set to 1 (buffer register).

20. Timer RD R8C/35A Group

### 20.8.15 Timer RD Pin Select Register 0 (TRDPSR0)

| Address     | 0184h |             |             |             |             |             |    |             |
|-------------|-------|-------------|-------------|-------------|-------------|-------------|----|-------------|
| Bit         | b7    | b6          | b5          | b4          | b3          | b2          | b1 | b0          |
| Symbol      | _     | TRDIOD0SEL0 | TRDIOC0SEL1 | TRDIOC0SEL0 | TRDIOB0SEL1 | TRDIOB0SEL0 | _  | TRDIOA0SEL0 |
| After Reset | 0     | 0           | 0           | 0           | 0           | 0           | 0  | 0           |

| Bit      | Symbol                     | Bit Name                                     | Function                                                                                         | R/W        |
|----------|----------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------|------------|
| b0       |                            | TRDIOA0/TRDCLK pin select bit                | 0: TRDIOA0/TRDCLK pin not used 1: P2_0 assigned                                                  | R/W        |
| b1       | _                          | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                                     | _          |
| b2<br>b3 | TRDIOB0SEL0 TRDIOB0SEL1    | TRDIOB0 pin select bit                       | b3 b2<br>0 0: TRDIOB0 pin not used<br>0 1: Do not set.<br>1 0: P2_2 assigned<br>1 1: Do not set. | R/W<br>R/W |
| b4<br>b5 | TRDIOCOSELO<br>TRDIOCOSEL1 | TRDIOC0 pin select bit                       | b5 b4<br>0 0: TRDIOC0 pin not used<br>0 1: Do not set.<br>1 0: P2_1 assigned<br>1 1: Do not set. | R/W<br>R/W |
| b6       | TRDIOD0SEL0                | TRDIOD0 pin select bit                       | 0: TRDIOD0 pin not used<br>1: P2_3 assigned                                                      | R/W        |
| b7       | _                          | Nothing is assigned. If necessary, set to 0. | When read, the content is 0.                                                                     | T —        |

The TRDPSR0 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR0 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

### 20.8.16 Timer RD Pin Select Register 1 (TRDPSR1)

Address 0185h Bit b7 b6 b4 b2 b0 TRDIOD1SEL0 TRDIOC1SEL0 TRDIOB1SEL0 TRDIOA1SEL0 Symbol After Reset

| Bit | Symbol      | Bit Name                                     | Function                     | R/W |
|-----|-------------|----------------------------------------------|------------------------------|-----|
| b0  | TRDIOA1SEL0 | TRDIOA1 pin select bit                       | 0: TRDIOA1 pin not used      | R/W |
|     |             |                                              | 1: P2_4 assigned             |     |
| b1  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. | _   |
| b2  | TRDIOB1SEL0 | TRDIOB1 pin select bit                       | 0: TRDIOB1 pin not used      | R/W |
|     |             |                                              | 1: P2_5 assigned             |     |
| b3  | _           | Nothing is assigned. If necessary, set to 0. | When read, the content is 0. | _   |
| b4  | TRDIOC1SEL0 | TRDIOC1 pin select bit                       | 0: TRDIOC1 pin not used      | R/W |
|     |             |                                              | 1: P2_6 assigned             |     |
| b5  | _           | Reserved bit                                 | Set to 0.                    | R/W |
| b6  | TRDIOD1SEL0 | TRDIOD1 pin select bit                       | 0: TRDIOD1 pin not used      | R/W |
|     |             |                                              | 1: P2_7 assigned             |     |
| b7  | _           | Reserved bit                                 | Set to 0.                    | R/W |

The TRDPSR1 register selects which pin is assigned to the timer RD I/O. To use the I/O pin for timer RD, set this register.

Set the TRDPSR1 register before setting the timer RD associated registers. Also, do not change the setting value in this register during timer RD operation.

20. Timer RD R8C/35A Group

## 20.8.17 Operating Example



## 20.8.18 A/D Trigger Generation

A compare match signal with registers TRDi (i = 0 or 1) and TRDGRji (j = A, B, C, or D) can be used as the conversion start trigger of the A/D converter.

The TRDADCR register is used to select which compare match is used.

#### 20.9 **Timer RD Interrupt**

Timer RD generates the timer RD interrupt request based on 6 sources for each channel. The timer RD interrupt has 1 TRDiIC register (bits IR, and ILVL0 to ILVL2), and 1 vector for each channel. Table 20.17 lists the Registers Associated with Timer RD Interrupt, and Figure 20.24 shows a Block Diagram of Timer RD Interrupt.

**Table 20.17** Registers Associated with Timer RD Interrupt

|           | Timer RD        | Timer RD                  | Timer RD                   |
|-----------|-----------------|---------------------------|----------------------------|
|           | Status Register | Interrupt Enable Register | Interrupt Control Register |
| Channel 0 | TRDSR0          | TRDIER0                   | TRD0IC                     |
| Channel 1 | TRDSR1          | TRDIER1                   | TRD1IC                     |



Figure 20.24 **Block Diagram of Timer RD Interrupt** 

As with other maskable interrupts, the timer RD interrupt is controlled by the combination of the I flag, IR bit, bits ILVL0 to ILVL2, and IPL. However, since the interrupt source (timer RD interrupt) is generated by a combination of multiple interrupt request sources, the following differences from other maskable interrupts

- When bits in the TRDSRi register corresponding to bits set to 1 in the TRDIERi register are set to 1 (enable interrupt), the IR bit in the TRDiIC register is set to 1 (interrupt requested).
- When either bits in the TRDSRi register or bits in the TRDIERi register corresponding to bits in the TRDSRi register, or both of them, are set to 0, the IR bit is set to 0 (interrupt not requested). Therefore, even though the interrupt is not acknowledged after the IR bit is set to 1, the interrupt request will not be maintained.
- When the conditions of other request sources are met, the IR bit remains 1.
- When multiple bits in the TRDIERi register are set to 1, which request source causes an interrupt is determined by the TRDSRi register.
- Since each bit in the TRDSRi register is not automatically set to 0 even if the interrupt is acknowledged, set each bit to 0 in the interrupt routine. For information on how to set these bits to 0, refer to the descriptions of the registers used in the different modes (20.3.11, 20.4.14, 20.5.12, 20.6.10, 20.7.9, and 20.8.11).

Refer to Registers TRDSR0 to TRDSR1 in each mode (20.3.11, 20.4.14, 20.5.12, 20.6.10, 20.7.9, and 20.8.11) for the TRDSRi register. Refer to Registers TRDIER0 to TRDIER1 in each mode (20.3.12, 20.4.15, 20.5.13, 20.6.11, 20.7.10, and 20.8.12) for the TRDIERi register.

Refer to 11.3 Interrupt Control for information on the TRDiIC register and 11.1.5.2 Relocatable Vector Tables for the interrupt vectors.

### 20.10 Notes on Timer RD

## 20.10.1 TRDSTR Register

- Set the TRDSTR register using the MOV instruction.
- When the CSELi (i = 0 to 1) is set to 0 (the count stops at compare match of registers TRDi and TRDGRAi), the count does not stop and the TSTARTi bit remains unchanged even if 0 (count stops) is written to the TSTARTi bit.
- Therefore, set the TSTARTi bit to 0 to change other bits without changing the TSTARTi bit when the CSELi bit is se to 0.
- To stop counting by a program, set the TSTARTi bit after setting the CSELi bit to 1. Although the CSELi bit is set to 1 and the TSTARTi bit is set to 0 at the same time (with 1 instruction), the count cannot be stopped.
- Table 20.18 lists the TRDIOji (j = A, B, C, or D) Pin Output Level when Count Stops to use the TRDIOji (j = A, B, C, or D) pin with the timer RD output.

## Table 20.18 TRDIOji (j = A, B, C, or D) Pin Output Level when Count Stops

| Count Stop                                                             | TRDIOji Pin Output when Count Stops           |
|------------------------------------------------------------------------|-----------------------------------------------|
| When the CSELi bit is set to 1, set the TSTARTi bit to 0 and the count | Hold the output level immediately before the  |
| stops.                                                                 | count stops.                                  |
| When the CSELi bit is set to 0, the count stops at compare match of    | Hold the output level after output changes by |
| registers TRDi and TRDGRAi.                                            | compare match.                                |

## 20.10.2 TRDi Register (i = 0 or 1)

• When writing the value to the TRDi register by a program while the TSTARTi bit in the TRDSTR register is set to 1 (count starts), avoid overlapping with the timing for setting the TRDi register to 0000h, and then write. If the timing for setting the TRDi register to 0000h overlaps with the timing for writing the value to the TRDi register, the value is not written and the TRDi register is set to 0000h.

These precautions are applicable when selecting the following by bits CCLR2 to CCLR0 in the TRDCRi register.

- 001b (Clear by the TRDi register at compare match with the TRDGRAi register.)
- 010b (Clear by the TRDi register at compare match with the TRDGRBi register.)
- 011b (Synchronous clear)
- 101b (Clear by the TRDi register at compare match with the TRDGRCi register.)
- 110b (Clear by the TRDi register at compare match with the TRDGRDi register.)
- When writing the value to the TRDi register and continuously reading the same register, the value before writing may be read. In this case, execute the JMP.B instruction between the writing and reading.

| Program example | MOV.W   | #XXXXh, TRD0 | ;Writing |
|-----------------|---------|--------------|----------|
|                 | JMP.B   | L1           | ;JMP.B   |
| L1              | : MOV.W | TRD0,DATA    | :Reading |

## 20.10.3 TRDSRi Register (i = 0 or 1)

When writing the value to the TRDSRi register and continuously reading the same register, the value before writing may be read. In this case, execute the JMP.B instruction between the writing and reading.

| Program example | MOV.B | #XXh, TRDSR0 | ;Writing |
|-----------------|-------|--------------|----------|
|                 | JMP.B | L1           | ;JMP.B   |
| L1:             | MOV.B | TRDSR0,DATA  | ;Reading |

## 20.10.4 TRDCRi Register (i = 0 or 1)

To set bits TCK2 to TCK0 in the TRDCRi register to 111b (fOCO-F), set fOCO-F to the clock frequency higher than the CPU clock frequency.

### 20.10.5 Count Source Switch

- Switch the count source after the count stops.
- Switching procedure
- (1) Set the TSTARTi (i = 0 or 1) bit in the TRDSTR register to 0 (count stops).
- (2) Change bits TCK2 to TCK0 in the TRDCRi register.
- When changing the count source from fOCO40M to another source and stopping fOCO40M, wait 2 cycles of f1 or more after setting the clock switch, and then stop fOCO40M.

Switching procedure

- (1) Set the TSTARTi (i = 0 or 1) bit in the TRDSTR register to 0 (count stops).
- (2) Change bits TCK2 to TCK0 in the TRDCRi register.
- (3) Wait 2 or more cycles of f1.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator stops).
- After switching the count source from fOCO-F to fOCO40M, allow a minimum of two cycles of fOCO-F to elapse after changing the clock setting before stopping fOCO-F.

Switching procedure

- (1) Set the TSTARTi (i = 0 to 1) bit in the TRDSTR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRDCRi register.
- (3) Wait for a minimum of two cycles of fOCO-F.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).
- After switching the count source from fOCO-F to a clock other than fOCO40M, allow a minimum of one cycle of fOCO-F + fOCO40M to elapse after changing the clock setting before stopping fOCO-F.
   Switching procedure
- (1) Set the TSTARTi (i = 0 to 1) bit in the TRDSTR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRDCRi register.
- (3) Wait for a minimum of one cycle of fOCO-F + fOCO40M.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).

## 20.10.6 Input Capture Function

- Set the pulse width of the input capture signal to 3 or more cycles of the timer RD operation clock (refer to **Table 20.1 Timer RD Operation Clocks**).
- The value in the TRDi register is transferred to the TRDGRji register 2 to 3 cycles of the timer RD operation clock after the input capture signal is applied to the TRDIOji pin (i = 0 or 1, j = either A, B, C, or D) (no digital filter).

## 20.10.7 Reset Synchronous PWM Mode

- When reset synchronous PWM mode is used for motor control, make sure OLS0 = OLS1.
- Set to reset synchronous PWM mode by the following procedure: Switching procedure
- (1) Set the TSTART0 bit in the TRDSTR register to 0 (count stops).
- (2) Set bits CMD1 to CMD0 in the TRDFCR register to 00b (timer mode, PWM mode, and PWM3 mode).
- (3) Set bits CMD1 to CMD0 to 01b (reset synchronous PWM mode).
- (4) Set the other registers associated with timer RD again.

## 20.10.8 Complementary PWM Mode

- When complementary PWM mode is used for motor control, make sure OLS0 = OLS1.
- Change bits CMD1 to CMD0 in the TRDFCR register in the following procedure.

Switching procedure: When setting to complementary PWM mode (including re-set), or changing the transfer timing from the buffer register to the general register in complementary PWM mode.

- (1) Set both the TSTART0 and TSTART1 bits in the TRDSTR register to 0 (count stops).
- (2) Set bits CMD1 to CMD0 in the TRDFCR register to 00b (timer mode, PWM mode, and PWM3 mode).
- (3) Set bits CMD1 to CMD0 to 10b or 11b (complementary PWM mode).
- (4) Set the registers associated with other timer RD again.

Switching procedure: When stopping complementary PWM mode

- (1) Set both the TSTART0 and TSTART1 bits in the TRDSTR register to 0 (count stops).
- (2) Set bits CMD1 to CMD to 00b (timer mode, PWM mode, and PWM3 mode).
- Do not write to TRDGRA0, TRDGRB0, TRDGRA1, or TRDGRB1 register during operation. When changing the PWM waveform, transfer the values written to registers TRDGRD0, TRDGRC1, and TRDGRD1 to registers TRDGRB0, TRDGRA1, and TRDGRB1 using the buffer operation. However, to write data to the TRDGRD0, TRDGRC1, or TRDGRD1 register, set bits BFD0, BFC1, and BFD1 to 0 (general register). After this, bits BFD0, BFC1, and BFD1 may be set to 1 (buffer register). The PWM period cannot be changed.
- If the value in the TRDGRA0 register is assumed to be m, the TRD0 register counts m-1, m, m+1, m, m-1, in that order, when changing from increment to decrement operation.
  - When changing from m to m+1, the IMFA bit is set to 1. Also, bits CMD1 to CMD0 in the TRDFCR register are set to 11b (complementary PWM mode, buffer data transferred at compare match between registers TRD0 and TRDGRA0), the content in the buffer registers (TRDGRD0, TRDGRC1, and TRDGRD1) is transferred to the general registers (TRDGRB0, TRDGRA1, and TRDGRB1).
  - During m+1, m, and m-1 operation, the IMFA bit remains unchanged and data are not transferred to registers such as the TRDGRA0 register.



**Figure 20.25** Operation at Compare Match between Registers TRD0 and TRDGRA0 in **Complementary PWM Mode** 

• The TRD1 register counts 1, 0, FFFFh, 0, 1, in that order, when changing from decrement to increment operation.

The UDF bit is set to 1 when changing between 1, 0, and FFFFh operation. Also, when bits CMD1 to CMD0 in the TRDFCR register are set to 10b (complementary PWM mode, buffer data transferred at underflow in the TRD1 register), the content in the buffer registers (TRDGRD0, TRDGRC1, and TRDGRD1) is transferred to the general registers (TRDGRB0, TRDGRA1, and TRDGRB1). During FFFFh, 0, 1 operation, data are not transferred to registers such as the TRDGRB0 register. Also, at this time, the OVF bit remains unchanged.



Figure 20.26 Operation when TRD1 Register Underflows in Complementary PWM Mode

• Select with bits CMD1 to CMD0 the timing of data transfer from the buffer register to the general register. However, transfer takes place with the following timing in spite of the value of bits CMD1 to CMD0 in the following cases:

Value in buffer register ≥ value in TRDGRA0 register:

Transfer take place at underflow of the TRD1 register.

After this, when the buffer register is set to 0001h or above and a smaller value than the value of the TRDGRA0 register, and the TRD1 register underflows for the first time after setting, the value is transferred to the general register. After that, the value is transferred with the timing selected by bits CMD1 to CMD0.



Operation when Value in Buffer Register > Value in TRDGRA0 Register in **Figure 20.27 Complementary PWM Mode** 

When the value in the buffer register is set to 0000h:

Transfer takes place at compare match between registers TRD0 and TRDGRA0.

After this, when the buffer register is set to 0001h or above and a smaller value than the value of the TRDGRA0 register, and a compare match occurs between registers TRD0 and TRDGRA0 for the first time after setting, the value is transferred to the general register. After that, the value is transferred with the timing selected by bits CMD1 to CMD0.



Figure 20.28 Operation when Value in Buffer Register Is Set to 0000h in Complementary PWM Mode

### 20.10.9 Count Source fOCO40M

• The count source fOCO40M can be used with supply voltage VCC = 2.7 to 5.5 V. For supply voltage other than that, do not set bits TCK2 to TCK0 in registers TRDCR0 and TRDCR to 110b (select fOCO40M as the count source).

## 21. Timer RE

Timer RE has the 4-bit counter and 8-bit counter.

#### 21.1 **Overview**

Timer RE has the following 2 modes:

• Real-time clock mode Generate 1-second signal from fC4 and count seconds, minutes, hours, and days of

the week.

• Output compare mode Count a count source and detect compare matches.

The count source for timer RE is the operating clock that regulates the timing of timer operations. Table 21.1 lists the Pin Configuration of Timer RE.

**Table 21.1** Pin Configuration of Timer RE

| Pin Name | Assigned Pin | I/O    | Function                                                                                      |
|----------|--------------|--------|-----------------------------------------------------------------------------------------------|
| TREO     | P0_4 or P6_0 | Output | Function differs according to the mode. Refer to descriptions of individual modes for details |

## 21.2 Real-Time Clock Mode

In real-time clock mode, a 1-second signal is generated from fC4 using a divide-by-2 frequency divider, 4-bit counter, and 8-bit counter and used to count seconds, minutes, hours, and days of the week. Figure 21.1 shows a Block Diagram of Real-Time Clock Mode and Table 21.2 lists the Real-Time Clock Mode Specifications. Table 21.3 lists the Interrupt Sources, Figure 21.2 shows the Definition of Time Representation and Figure 21.3 shows the Operating Example in Real-Time Clock Mode.



Figure 21.1 Block Diagram of Real-Time Clock Mode

**Real-Time Clock Mode Specifications Table 21.2** 

| Item                         | Specification                                                         |
|------------------------------|-----------------------------------------------------------------------|
| Count source                 | fC4                                                                   |
| Count operation              | Increment                                                             |
| Count start condition        | 1 (count starts) is written to TSTART bit in TRECR1 register          |
| Count stop condition         | 0 (count stops) is written to TSTART bit in TRECR1 register           |
| Interrupt request generation | Select any one of the following:                                      |
| timing                       | Update second data                                                    |
|                              | Update minute data                                                    |
|                              | Update hour data                                                      |
|                              | Update day of week data                                               |
|                              | When day of week data is set to 000b (Sunday)                         |
| TREO pin function            | Programmable I/O ports or output of f2, fC, f4, f8 or, 1Hz            |
| Read from timer              | When reading TRESEC, TREMIN, TREHR, or TREWK register, the count      |
|                              | value can be read. The values read from registers TRESEC, TREMIN,     |
|                              | and TREHR are represented by the BCD code.                            |
| Write to timer               | When bits TSTART and TCSTF in the TRECR1 register are set to 0 (timer |
|                              | stops), the value can be written to registers TRESEC, TREMIN, TREHR,  |
|                              | and TREWK. The values written to registers TRESEC, TREMIN, and        |
|                              | TREHR are represented by the BCD codes.                               |
| Select function              | • 12-hour mode/24-hour mode switch function                           |
|                              | TREO pin select function                                              |
|                              | P0_4 or P6_0 is selected by the TREOSEL0 bit in the TIMSR register.   |

### Timer RE Second Data Register (TRESEC) in Real-Time Clock Mode 21.2.1

Address 0118h Bit b7 b6 b5 b4 b3 b2 b1 b0 SC12 Symbol BSY SC11 SC10 SC03 SC02 SC01 SC00 0 0 After Reset 0 0 0 0

| Bit | Symbol | Bit Name                      | Function                                                                 | Setting Range | R/W |
|-----|--------|-------------------------------|--------------------------------------------------------------------------|---------------|-----|
| b0  | SC00   | 1st digit of second count bit | Count 0 to 9 every second. When the digit                                |               | R/W |
| b1  | SC01   |                               | moves up, 1 is added to the 2nd digit of                                 | (BCD code)    | R/W |
| b2  | SC02   |                               | second.                                                                  |               | R/W |
| b3  | SC03   |                               |                                                                          |               | R/W |
| b4  | SC10   | 2nd digit of second count bit | When counting 0 to 5, 60 seconds are                                     | 0 to 5        | R/W |
| b5  | SC11   |                               | counted.                                                                 | (BCD code)    | R/W |
| b6  | SC12   |                               |                                                                          |               | R/W |
| b7  | BSY    | Timer RE busy flag            | This bit is set to 1 while registers TRESEC TREHR, and TREWK are updated | , TREMIN,     | R   |

## Timer RE Minute Data Register (TREMIN) in Real-Time Clock Mode

Address 0119h

| Bit         | b7  | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
|-------------|-----|------|------|------|------|------|------|------|
| Symbol      | BSY | MN12 | MN11 | MN10 | MN03 | MN02 | MN01 | MN00 |
| After Reset | 0   | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                      | Function                                    | Setting Range | R/W |
|-----|--------|-------------------------------|---------------------------------------------|---------------|-----|
| b0  | MN00   | 1st digit of minute count bit | Count 0 to 9 every minute. When the digit   | 0 to 9        | R/W |
| b1  | MN01   |                               | moves up, 1 is added to the 2nd digit of    | (BCD code)    | R/W |
| b2  | MN02   |                               | minute.                                     |               | R/W |
| b3  | MN03   |                               |                                             |               | R/W |
| b4  | MN10   | 2nd digit of minute count bit | When counting 0 to 5, 60 minutes are        | 0 to 5        | R/W |
| b5  | MN11   |                               | counted.                                    | (BCD code)    | R/W |
| b6  | MN12   |                               |                                             |               | R/W |
| b7  | BSY    | Timer RE busy flag            | This bit is set to 1 while registers TRESEC | , TREMIN,     | R   |
|     |        |                               | TREHR, and TREWK are updated.               |               |     |

### Timer RE Hour Data Register (TREHR) in Real-Time Clock Mode 21.2.3

| Address     | 011AN |    |      |      |      |      |      |      |
|-------------|-------|----|------|------|------|------|------|------|
| Bit         | b7    | b6 | b5   | b4   | b3   | b2   | b1   | b0   |
| Symbol      | BSY   | _  | HR11 | HR10 | HR03 | HR02 | HR01 | HR00 |
| After Reset | 0     | 0  | 0    | 0    | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                        | Function                                    | Setting Range | R/W |
|-----|--------|---------------------------------|---------------------------------------------|---------------|-----|
| b0  | HR00   | 1st digit of hour count bit     | Count 0 to 9 every hour. When the digit     | 0 to 9        | R/W |
| b1  | HR01   |                                 | moves up, 1 is added to the 2nd digit of    | (BCD code)    | R/W |
| b2  | HR02   |                                 | hour.                                       |               | R/W |
| b3  | HR03   |                                 |                                             |               | R/W |
| b4  | HR10   | 2nd digit of hour count bit     | Count 0 to 1 w hen the H12_H24 bit is set   |               | R/W |
| b5  | HR11   |                                 | to 0 (12-hour mode).                        | (BCD code)    | R/W |
|     |        |                                 | Count 0 to 2 w hen the H12_H24 bit is set   |               |     |
|     |        |                                 | to 1 (24-hour mode).                        |               |     |
| b6  | _      | Nothing is assigned. If necessa | ry, set to 0. When read, the content is 0.  |               | _   |
| b7  | BSY    | Timer RE busy flag              | This bit is set to 1 while registers TRESEC | , TREMIN,     | R   |
|     |        |                                 | TREHR, and TREWK are updated.               |               |     |

### Timer RE Day of Week Data Register (TREWK) in Real-Time Clock Mode 21.2.4

Address 011Bh Bit b7 b2 b1 b0 BSY WK2 WK1 WK0 Symbol After Reset

| Bit            | Symbol            | Bit Name                             | Function                                                                                                                              | R/W               |
|----------------|-------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| b0<br>b1<br>b2 | WK0<br>WK1<br>WK2 | Day of week count bit                | b2 b1 b0 0 0 0: Sunday 0 0 1: Monday 0 1 0: Tuesday 0 1 1: Wednesday 1 0 0: Thursday 1 0 1: Friday 1 1 0: Saturday 1 1 1: Do not set. | R/W<br>R/W<br>R/W |
| b3             | _                 | Nothing is assigned. If necessary, s | set to 0. When read, the content is 0.                                                                                                | _                 |
| b4             | _                 |                                      |                                                                                                                                       |                   |
| b5             | _                 |                                      |                                                                                                                                       |                   |
| b6             | _                 |                                      |                                                                                                                                       |                   |
| b7             | BSY               | Timer RE busy flag                   | This bit is set to 1 while registers TRESEC, TREMIN, TREHR, and TREWK are updated.                                                    | R                 |

### Timer RE Control Register 1 (TRECR1) in Real-Time Clock Mode 21.2.5

| Address     | UTTCh  |         |    |        |     |       |       |    |
|-------------|--------|---------|----|--------|-----|-------|-------|----|
| Bit         | b7     | b6      | b5 | b4     | b3  | b2    | b1    | b0 |
| Symbol      | TSTART | H12_H24 | PM | TRERST | INT | TOENA | TCSTF | _  |
| After Reset | 0      | 0       | 0  | 0      | 0   | 0     | 0     | 0  |

| Bit | Symbol  | Bit Name                       | Function                                                          | R/W |
|-----|---------|--------------------------------|-------------------------------------------------------------------|-----|
| b0  | _       | Nothing is assigned. If necess | sary, set to 0. When read, the content is 0.                      | _   |
| b1  | TCSTF   | Timer RE count status flag     | 0: Count stopped                                                  | R   |
|     |         |                                | 1: Counting                                                       |     |
| b2  | TOENA   | TREO pin output enable bit     | 0: Disable clock output                                           | R/W |
|     |         |                                | 1: Enable clock output                                            |     |
| b3  | INT     | Interrupt request timing bit   | Set to 1 in real-time clock mode.                                 | R/W |
| b4  | TRERST  | Timer RE reset bit             | When setting this bit to 0, after setting it to 1, the followings | R/W |
|     |         |                                | will occur.                                                       |     |
|     |         |                                | <ul> <li>Registers TRESEC, TREMIN, TREHR, TREWK, and</li> </ul>   |     |
|     |         |                                | TRECR2 are set to 00h.                                            |     |
|     |         |                                | Bits TCSTF, INT, PM, H12_H24, and TSTART in the                   |     |
|     |         |                                | TRECR1 register are set to 0.                                     |     |
|     |         |                                | • The 8-bit counter is set to 00h and the 4-bit counter is set    |     |
|     |         |                                | to 0h.                                                            |     |
| b5  | PM      | A.m./p.m. bit                  | When the H12_H24 bit is set to 0 (12-hour mode) (1)               | R/W |
|     |         |                                | 0: a.m.                                                           |     |
|     |         |                                | 1: p.m.                                                           |     |
|     |         |                                | When the H12_H24 bit is set to 1 (24-hour mode), its value        |     |
|     |         |                                | is undefined.                                                     |     |
| b6  | H12_H24 | Operating mode select bit      | 0: 12-hour mode                                                   | R/W |
|     |         |                                | 1: 24-hour mode                                                   |     |
| b7  | TSTART  | Timer RE count start bit       | 0: Count stops                                                    | R/W |
|     |         |                                | 1: Count starts                                                   |     |

## Note:

1. This bit is automatically modified while timer RE counts.



Figure 21.2 **Definition of Time Representation** 

### Timer RE Control Register 2 (TRECR2) in Real-Time Clock Mode 21.2.6

Address 011Dh

| Bit         | b7 | b6 | b5    | b4   | b3   | b2   | b1   | b0   |
|-------------|----|----|-------|------|------|------|------|------|
| Symbol      | _  | _  | COMIE | WKIE | DYIE | HRIE | MNIE | SEIE |
| After Reset | 0  | 0  | 0     | 0    | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                                            | Function                                                                                               | R/W |
|-----|--------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----|
| b0  | SEIE   | Periodic interrupt triggered every second enable bit <sup>(1)</sup> | Disable periodic interrupt triggered every second     Enable periodic interrupt triggered every second | R/W |
| b1  | MNIE   | Periodic interrupt triggered every minute enable bit <sup>(1)</sup> | Disable periodic interrupt triggered every minute     Enable periodic interrupt triggered every minute | R/W |
| b2  | HRIE   | Periodic interrupt triggered every hour enable bit <sup>(1)</sup>   | Disable periodic interrupt triggered every hour     Enable periodic interrupt triggered every hour     | R/W |
| b3  | DYIE   | Periodic interrupt triggered every day enable bit <sup>(1)</sup>    | Disable periodic interrupt triggered every day     Enable periodic interrupt triggered every day       | R/W |
| b4  | WKIE   | Periodic interrupt triggered every week enable bit <sup>(1)</sup>   | Disable periodic interrupt triggered every week     Enable periodic interrupt triggered every week     | R/W |
| b5  | COMIE  | Compare match interrupt enable bit                                  | Set to 0 in real-time clock mode.                                                                      | R/W |
| b6  | _      | Nothing is assigned. If necessary, set                              | to 0. When read, the content is 0.                                                                     | _   |
| b7  | _      |                                                                     |                                                                                                        |     |

### Note:

#### **Table 21.3 Interrupt Sources**

| Factor                 | Interrupt Source                                | Interrupt Enable Bit |
|------------------------|-------------------------------------------------|----------------------|
| Periodic interrupt     | Value in TREWK register is set to 000b (Sunday) | WKIE                 |
| triggered every week   | (1-week period)                                 |                      |
| Periodic interrupt     | TREWK register is updated (1-day period)        | DYIE                 |
| triggered every day    |                                                 |                      |
| Periodic interrupt     | TREHR register is updated (1-hour period)       | HRIE                 |
| triggered every hour   |                                                 |                      |
| Periodic interrupt     | TREMIN register is updated (1-minute period)    | MNIE                 |
| triggered every minute |                                                 |                      |
| Periodic interrupt     | TRESEC register is updated (1-second period)    | SEIE                 |
| triggered every second |                                                 |                      |

<sup>1.</sup> Do not set multiple enable bits to 1 (enable interrupt).

## Timer RE Count Source Select Register (TRECSR) in Real-Time Clock 21.2.7

Address 011Eh

| Bit         | b7 | b6   | b5   | b4   | b3   | b2   | b1   | b0   |  |
|-------------|----|------|------|------|------|------|------|------|--|
| Symbol      | _  | RCS6 | RCS5 | RCS4 | RCS3 | RCS2 | RCS1 | RCS0 |  |
| After Reset | 0  | 0    | 0    | 0    | 1    | 0    | 0    | 0    |  |

| Bit | Symbol | Bit Name                             | Function                              | R/W |
|-----|--------|--------------------------------------|---------------------------------------|-----|
| b0  | RCS0   | Count source select bit              | Set to 00b in real-time clock mode.   | R/W |
| b1  | RCS1   |                                      |                                       | R/W |
| b2  | RCS2   | 4-bit counter select bit             | Set to 0 in real-time clock mode.     | R/W |
| b3  | RCS3   | Real-time clock mode select bit      | Set to 1 in real-time clock mode.     | R/W |
| b4  | RCS4   | Clock output select bit (1)          | 66 b5 b4<br>0 0 0: f2                 | R/W |
| b5  | RCS5   |                                      | 0 0 0.12<br>0 0 1: fC                 | R/W |
| b6  | RCS6   |                                      | 0 1 0: f4                             | R/W |
|     |        |                                      | 0 1 1: 1Hz                            |     |
|     |        |                                      | 1 0 0: f8                             |     |
|     |        |                                      | Other than above: Do not set.         |     |
| b7  | _      | Nothing is assigned. If necessary, s | et to 0. When read, the content is 0. |     |

#### **Timer Pin Select Register (TIMSR)** 21.2.8

Address 0186h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0       |
|-------------|----|----|----|----|----|----|----|----------|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | TREOSEL0 |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        |

| Bit | Symbol   | Bit Name                                 | Function                          | R/W |
|-----|----------|------------------------------------------|-----------------------------------|-----|
| b0  | TREOSEL0 | TREO pin select bit                      | 0: P0_4 assigned                  | R/W |
|     |          |                                          | 1: P6_0 assigned                  |     |
| b1  | _        | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. |     |
| b2  | _        |                                          |                                   |     |
| b3  | _        |                                          |                                   |     |
| b4  | _        |                                          |                                   |     |
| b5  | _        |                                          |                                   |     |
| b6  | _        |                                          |                                   |     |
| b7  | _        |                                          |                                   |     |

The TIMSR register selects which pin is assigned to the timer RE output. To use the output pin for timer RE, set this register.

Set the TIMSR register before setting the timer RE associated registers. Also, do not change the setting value in this register during timer RE operation.

<sup>1.</sup> Write to bits RCS4 to RCS6 when the TOENA bit in the TRECR1 register is set to 0 (disable clock output).

### **Operating Example** 21.2.9



Figure 21.3 **Operating Example in Real-Time Clock Mode** 

## 21.3 Output Compare Mode

In output compare mode, the internal count source divided by 2 is counted using the 4-bit or 8-bit counter and compare value match is detected with the 8-bit counter. Figure 21.4 shows a Block Diagram of Output Compare Mode and Table 21.4 lists the Output Compare Mode Specifications. Figure 21.5 shows the Operating Example in Output Compare Mode.



Figure 21.4 Block Diagram of Output Compare Mode

**Output Compare Mode Specifications Table 21.4** 

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Count sources                       | f4, f8, f32, fC4                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Count operations                    | <ul> <li>Increment</li> <li>When the 8-bit counter content matches with the TREMIN register content, the value returns to 00h and count continues.</li> <li>The count value is held while count stops.</li> </ul>                                                                                                                                                                                                                                                                        |
| Count period                        | <ul> <li>When RCS2 = 0 (4-bit counter is not used) <ul> <li>1/fi x 2 x (n+1)</li> </ul> </li> <li>When RCS2 = 1 (4-bit counter is used) <ul> <li>1/fi x 32 x (n+1)</li> </ul> </li> <li>fi: Frequency of count source</li> <li>n: Setting value of TREMIN register</li> </ul>                                                                                                                                                                                                            |
| Count start condition               | 1 (count starts) is written to the TSTART bit in the TRECR1 register                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Count stop condition                | 0 (count stops) is written to the TSTART bit in the TRECR1 register                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Interrupt request generation timing | When the 8-bit counter content matches with the TREMIN register content                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TREO pin function                   | Select any one of the following:  • Programmable I/O ports  • Output f2, fC, f4, or f8  • Compare output                                                                                                                                                                                                                                                                                                                                                                                 |
| Read from timer                     | When reading the TRESEC register, the 8-bit counter value can be read. When reading the TREMIN register, the compare value can be read.                                                                                                                                                                                                                                                                                                                                                  |
| Write to timer                      | Writing to the TRESEC register is disabled. When bits TSTART and TCSTF in the TRECR1 register are set to 0 (timer stops), writing to the TREMIN register is enabled.                                                                                                                                                                                                                                                                                                                     |
| Selectable functions                | <ul> <li>Select use of 4-bit counter</li> <li>Compare output function Every time the 8-bit counter value matches the TREMIN register value, TREO output polarity is reversed. The TREO pin outputs "L" after reset is deasserted and the timer RE is reset by the TRERST bit in the TRECR1 register. Output level is held by setting the TSTART bit to 0 (count stops).</li> <li>TREO pin select function P0_4 or P6_0 is selected by the TREOSEL0 bit in the TIMSR register.</li> </ul> |

## 21.3.1 Timer RE Counter Data Register (TRESEC) in Output Compare Mode

| Address     | 0118h |    |    |    |    |    |    |    |
|-------------|-------|----|----|----|----|----|----|----|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Symbol      | _     | _  | _  |    | _  | _  | _  | _  |
| After Reset | 0     | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

| Bit      | Function                                                   | R/W |
|----------|------------------------------------------------------------|-----|
| b7 to b0 | 8-bit counter data can be read.                            | R   |
|          | Although Timer RE stops counting, the count value is held. |     |
|          | The TRESEC register is set to 00h at the compare match.    |     |

## 21.3.2 Timer RE Compare Data Register (TREMIN) in Output Compare Mode

Address 0119h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|-------------|----|----|----|----|----|----|----|----|---|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  | 1 |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | - |

| Bit      | Function                      | R/W |
|----------|-------------------------------|-----|
| b7 to b0 | 8-bit compare data is stored. | R/W |

## 21.3.3 Timer RE Control Register 1 (TRECR1) in Output Compare Mode

Address 011Ch Bit b7 b6 b5 b4 b3 b2 b1 b0 TOENA Symbol TSTART H12\_H24 PM TRERST INT **TCSTF** After Reset 0 0 0 0

| Bit | Symbol  | Bit Name                               | Function                                                                                                                                                                                                                                                                                                                                         | R/W |
|-----|---------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _       | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                                                                                                                                                                                                                                                                               | _   |
| b1  | TCSTF   | Timer RE count status flag             | 0: Count stopped 1: Counting                                                                                                                                                                                                                                                                                                                     | R   |
| b2  | TOENA   | TREO pin output enable bit             | Disable clock output     Enable clock output                                                                                                                                                                                                                                                                                                     | R/W |
| b3  | INT     | Interrupt request timing bit           | Set to 0 in output compare mode.                                                                                                                                                                                                                                                                                                                 | R/W |
| b4  | TRERST  | Timer RE reset bit                     | <ul> <li>When setting this bit to 0, after setting it to 1, the following will occur.</li> <li>Registers TRESEC, TREMIN, TREHR, TREWK, and TRECR2 are set to 00h.</li> <li>Bits TCSTF, INT, PM, H12_H24, and TSTART in the TRECR1 register are set to 0.</li> <li>The 8-bit counter is set to 00h and the 4-bit counter is set to 0h.</li> </ul> | R/W |
| b5  | PM      | A.m./p.m. bit                          | Set to 0 in output compare mode.                                                                                                                                                                                                                                                                                                                 | R/W |
| b6  | H12_H24 | Operating mode select bit              |                                                                                                                                                                                                                                                                                                                                                  | R/W |
| b7  | TSTART  | Timer RE count start bit               | 0: Count stops 1: Count starts                                                                                                                                                                                                                                                                                                                   | R/W |

## 21.3.4 Timer RE Control Register 2 (TRECR2) in Output Compare Mode

Address 011Dh

| Bit         | b7 | b6 | b5    | b4   | b3   | b2   | b1   | b0   |
|-------------|----|----|-------|------|------|------|------|------|
| Symbol      | _  | _  | COMIE | WKIE | DYIE | HRIE | MNIE | SEIE |
| After Reset | 0  | 0  | 0     | 0    | 0    | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                             | Function                                                           | R/W |
|-----|--------|------------------------------------------------------|--------------------------------------------------------------------|-----|
| b0  | SEIE   | Periodic interrupt triggered every second enable bit | Set to 0 in output compare mode.                                   | R/W |
| b1  | MNIE   | Periodic interrupt triggered every minute enable bit |                                                                    | R/W |
| b2  | HRIE   | Periodic interrupt triggered every hour enable bit   |                                                                    | R/W |
| b3  | DYIE   | Periodic interrupt triggered every day enable bit    |                                                                    | R/W |
| b4  | WKIE   | Periodic interrupt triggered every week enable bit   |                                                                    | R/W |
| b5  | COMIE  | Compare match interrupt enable bit                   | Disable compare match interrupt     Enable compare match interrupt | R/W |
| b6  | _      | Nothing is assigned. If necessary, set               | o 0. When read, the content is 0.                                  | _   |
| b7  | _      |                                                      |                                                                    |     |

# 21.3.5 Timer RE Count Source Select Register (TRECSR) in Output Compare Mode

Address 011Eh

| Bit         | b7 | b6   | b5   | b4   | b3   | b2   | b1   | b0   |
|-------------|----|------|------|------|------|------|------|------|
| Symbol      | _  | RCS6 | RCS5 | RCS4 | RCS3 | RCS2 | RCS1 | RCS0 |
| After Reset | 0  | 0    | 0    | 0    | 1    | 0    | 0    | 0    |

| Bit      | Symbol       | Bit Name                             | Function                                                                | R/W        |
|----------|--------------|--------------------------------------|-------------------------------------------------------------------------|------------|
| b0<br>b1 | RCS0<br>RCS1 | Count source select bit (1)          | 0 0: f4<br>0 1: f8<br>1 0: f32<br>1 1: fC4                              | R/W<br>R/W |
| b2       | RCS2         | 4-bit counter select bit             | 0: Not used<br>1: Used                                                  | R/W        |
| b3       | RCS3         | Real-time clock mode select bit      | Set to 0 in output compare mode.                                        | R/W        |
| b4       | RCS4         | Clock output select bit (2)          | b6 b5 b4                                                                | R/W        |
| b5       | RCS5         |                                      | 0 0 0: f2<br>0 0 1: fC                                                  | R/W        |
| b6       | RCS6         |                                      | 0 1 0: f4 1 0 0: f8 1 1 0: Compare output Other than above: Do not set. | R/W        |
| b7       | _            | Nothing is assigned. If necessary, s | et to 0. When read, the content is 0.                                   | _          |

### Notes:

- 1. Write to bits RCS0 to RCS1 when the TCSTF bit in the TRECR1 register is set to 0 (count stopped).
- 2. Write to bits RCS4 to RCS6 when the TOENA bit in the TRECR1 register is set to 0 (disable clock output).

## 21.3.6 Timer Pin Select Register (TIMSR)

Address 0186h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0       |
|-------------|----|----|----|----|----|----|----|----------|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | TREOSEL0 |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0        |

| Bit | Symbol   | Bit Name                                 | Function                          | R/W |
|-----|----------|------------------------------------------|-----------------------------------|-----|
| b0  | TREOSEL0 | TREO pin select bit                      | 0: P0_4 assigned                  | R/W |
|     |          |                                          | 1: P6_0 assigned                  |     |
| b1  | _        | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. |     |
| b2  | _        |                                          |                                   |     |
| b3  | _        |                                          |                                   |     |
| b4  | _        |                                          |                                   |     |
| b5  | _        |                                          |                                   |     |
| b6  | _        |                                          |                                   |     |
| b7  | _        |                                          |                                   |     |

The TIMSR register selects which pin is assigned to the timer RE output. To use the output pin for timer RE, set this register.

Set the TIMSR register before setting the timer RE associated registers. Also, do not change the setting value in this register during timer RE operation.

## 21.3.7 Operating Example



Figure 21.5 Operating Example in Output Compare Mode

#### 21.4 **Notes on Timer RE**

#### 21.4.1 Starting and Stopping Count

Timer RE has the TSTART bit for instructing the count to start or stop, and the TCSTF bit, which indicates count start or stop. Bits TSTART and TCSTF are in the TRECR1 register.

Timer RE starts counting and the TCSTF bit is set to 1 (count starts) when the TSTART bit is set to 1 (count starts). It takes up to 2 cycles of the count source until the TCSTF bit is set to 1 after setting the TSTART bit to 1. During this time, do not access registers associated with timer RE (1) other than the TCSTF bit.

Also, timer RE stops counting when setting the TSTART bit to 0 (count stops) and the TCSTF bit is set to 0 (count stops). It takes the time for up to 2 cycles of the count source until the TCSTF bit is set to 0 after setting the TSTART bit to 0. During this time, do not access registers associated with timer RE other than the TCSTF bit.

### Note:

1. Registers associated with timer RE: TRESEC, TREMIN, TREHR, TREWK, TRECR1, TRECR2, and TRECSR.

#### **Register Setting** 21.4.2

Write to the following registers or bits when timer RE is stopped.

- Registers TRESEC, TREMIN, TREHR, TREWK, and TRECR2
- Bits H12\_H24, PM, and INT in TRECR1 register
- Bits RCS0 to RCS3 in TRECSR register

Timer RE is stopped when bits TSTART and TCSTF in the TRECR1 register are set to 0 (timer RE stopped).

Also, set all above-mentioned registers and bits (immediately before timer RE count starts) before setting the TRECR2 register.

Figure 21.6 shows a Setting Example in Real-Time Clock Mode.

21. Timer RE R8C/35A Group



Figure 21.6 **Setting Example in Real-Time Clock Mode** 

21. Timer RE R8C/35A Group

#### **Time Reading Procedure of Real-Time Clock Mode** 21.4.3

In real-time clock mode, read registers TRESEC, TREMIN, TREHR, and TREWK when time data is updated and read the PM bit in the TRECR1 register when the BSY bit is set to 0 (not while data is updated).

Also, when reading several registers, an incorrect time will be read if data is updated before another register is read after reading any register.

In order to prevent this, use the reading procedure shown below.

## • Using an interrupt

Read necessary contents of registers TRESEC, TREMIN, TREHR, and TREWK and the PM bit in the TRECR1 register in the timer RE interrupt routine.

### • Monitoring with a program 1

Monitor the IR bit in the TREIC register with a program and read necessary contents of registers TRESEC, TREMIN, TREHR, and TREWK and the PM bit in the TRECR1 register after the IR bit in the TREIC register is set to 1 (timer RE interrupt request generated).

- Monitoring with a program 2
- (1) Monitor the BSY bit.
- (2) Monitor until the BSY bit is set to 0 after the BSY bit is set to 1 (approximately 62.5 ms while the BSY bit
- (3) Read necessary contents of registers TRESEC, TREMIN, TREHR, and TREWK and the PM bit in the TRECR1 register after the BSY bit is set to 0.
- Using read results if they are the same value twice
- (1) Read necessary contents of registers TRESEC, TREMIN, TREHR, and TREWK and the PM bit in the TRECR1 register.
- (2) Read the same register as (1) and compare the contents.
- (3) Recognize as the correct value if the contents match. If the contents do not match, repeat until the read contents match with the previous contents.

Also, when reading several registers, read them as continuously as possible.

## 22. Serial Interface (UARTi (i = 0 or 1))

The serial interface consists of three channels, UART0 to UART2. This chapter describes the UARTi (i = 0 or 1).

## 22.1 Overview

UART0 and UART 1 have a dedicated timer to generate a transfer clock and operate independently. UART0 and UART1 support clock synchronous serial I/O mode and clock asynchronous serial I/O mode (UART mode). Figure 22.1 shows a UARTi (i = 0 or 1) Block Diagram. Figure 22.2 shows a Block Diagram of UARTi Transmit/Receive Unit. Table 22.1 lists the Pin Configuration of UARTi (i = 0 or 1).



Figure 22.1 UARTi (i = 0 or 1) Block Diagram



Figure 22.2 Block Diagram of UARTi Transmit/Receive Unit

Table 22.1 Pin Configuration of UARTi (i = 0 or 1)

| Pin Name | Assigned Pin        | I/O    | Function           |
|----------|---------------------|--------|--------------------|
| TXD0     | P1_4                | Output | Serial data output |
| RXD0     | P1_5                | Input  | Serial data input  |
| CLK0     | P1_6                | I/O    | Transfer clock I/O |
| TXD1     | P0_1 or P6_3        | Output | Serial data output |
| RXD1     | P0_2 or P6_4        | Input  | Serial data input  |
| CLK1     | P0_3, P6_2, or P6_5 | I/O    | Transfer clock I/O |

#### 22.2 **Registers**

### **UARTi Transmit/Receive Mode Register (UiMR) (i = 0 or 1)** 22.2.1

Address 00A0h (U0MR), 0160h (U1MR)

| Bit         | b7 | b6   | b5  | b4   | b3    | b2   | b1   | b0   |
|-------------|----|------|-----|------|-------|------|------|------|
| Symbol      | _  | PRYE | PRY | STPS | CKDIR | SMD2 | SMD1 | SMD0 |
| After Reset | 0  | 0    | 0   | 0    | 0     | 0    | 0    | 0    |

| Bit            | Symbol               | Bit Name                                                       | Function                                                                                                                                                                                                               | R/W               |
|----------------|----------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| b0<br>b1<br>b2 | SMD0<br>SMD1<br>SMD2 | Serial I/O mode select bit                                     | b2 b1 b0 0 0 0: Serial interface disabled 0 0 1: Clock synchronous serial I/O mode 1 0 0: UART mode, transfer data 7 bits long 1 0 1: UART mode, transfer data 8 bits long 1 1 0: UART mode, transfer data 9 bits long | R/W<br>R/W<br>R/W |
| b3             | CKDIR                | Internal/external clock select bit  Stop bit length select bit | Other than above: Do not set.  0: Internal clock 1: External clock 0: One stop bit                                                                                                                                     | R/W               |
| 04             | 3173                 | Stop bit length select bit                                     | 1: Two stop bits                                                                                                                                                                                                       | IX/VV             |
| b5             | PRY                  | Odd/even parity select bit                                     | Enabled when PRYE = 1 0: Odd parity 1: Even parity                                                                                                                                                                     | R/W               |
| b6             | PRYE                 | Parity enable bit                                              | O: Parity disabled     1: Parity enabled                                                                                                                                                                               | R/W               |
| b7             | _                    | Reserved bit                                                   | Set to 0.                                                                                                                                                                                                              | R/W               |

### **UARTi Bit Rate Register (UiBRG) (i = 0 or 1)** 22.2.2

Address 00A1h (U0BRG), 0161h (U1BRG)

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|-------------|----|----|----|----|----|----|----|----|---|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  | 1 |
| After Reset | Х  | Х  | X  | X  | Х  | Х  | Х  | X  | • |

| Bit      | Function                                                          | Setting Range | R/W |
|----------|-------------------------------------------------------------------|---------------|-----|
| b7 to b0 | If the setting value is n, UiBRG divides the count source by n+1. | 00h to FFh    | W   |

Write to the UiBRG register while transmission and reception stop.

Use the MOV instruction to write to this register.

Set bits CLK0 and CLK1 in the UiC0 register before writing to the UiBRG register.

### **UARTi Transmit Buffer Register (UiTB) (i = 0 or 1)** 22.2.3

Address 00A3h to 00A2h (U0TB), 0163h to 0162h (U1TB) b7 b6 b5 b4 b3 b2 b1 b0 Symbol After Reset Χ Χ Χ Χ Χ Χ Χ Χ b15 b14 b12 Bit b13 b11 b10 b9 b8 Symbol After Reset Χ Χ Χ Χ Χ Χ Χ Χ

| Bit | Symbol | Function                                                                          | R/W |
|-----|--------|-----------------------------------------------------------------------------------|-----|
| b0  | _      | Transmit data                                                                     | W   |
| b1  | _      |                                                                                   |     |
| b2  | _      |                                                                                   |     |
| b3  | _      |                                                                                   |     |
| b4  | _      |                                                                                   |     |
| b5  | _      |                                                                                   |     |
| b6  | _      |                                                                                   |     |
| b7  | _      |                                                                                   |     |
| b8  | _      |                                                                                   |     |
| b9  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is undefined. |     |
| b10 | _      |                                                                                   |     |
| b11 | _      |                                                                                   |     |
| b12 | _      |                                                                                   |     |
| b13 | _      |                                                                                   |     |
| b14 | _      |                                                                                   |     |
| b15 | _      |                                                                                   |     |

If the transfer data is 9 bits long, write data to the high-order byte first, then low-order byte of the UiTB register. Use the MOV instruction to write to this register.

## 22.2.4 UARTi Transmit/Receive Control Register 0 (UiC0) (i = 0 or 1)

Address 00A4h (U0C0), 0164h (U1C0)

| Bit         | b7    | b6    | b5  | b4 | b3    | b2 | b1   | b0   |
|-------------|-------|-------|-----|----|-------|----|------|------|
| Symbol      | UFORM | CKPOL | NCH | _  | TXEPT | _  | CLK1 | CLK0 |
| After Reset | 0     | 0     | 0   | 0  | 1     | 0  | 0    | 0    |

| Bit      | Symbol       | Bit Name                           | Function                                                                                                                                                                                                                 | R/W        |
|----------|--------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | CLK0<br>CLK1 | BRG count source select bit (1)    | 0 0: f1 selected<br>0 1: f8 selected<br>1 0: f32 selected<br>1 1: fC selected                                                                                                                                            | R/W<br>R/W |
| b2       | _            | Reserved bit                       | Set to 0.                                                                                                                                                                                                                | R/W        |
| b3       | TXEPT        | Transmit register empty flag       | O: Data present in the transmit register (transmission in progress)  1: No data in the transmit register (transmission completed)                                                                                        | R          |
| b4       | _            | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.                                                                                                                                                                                   | _          |
| b5       | NCH          | Data output select bit             | 0: TXDi pin set to CMOS output 1: TXDi pin set to N-channel open-drain output                                                                                                                                            | R/W        |
| b6       | CKPOL        | CLK polarity select bit            | O: Transmit data output at the falling edge and receive data input at the rising edge of the transfer clock  1: Transmit data output at the rising edge and receive data input at the falling edge of the transfer clock | R/W        |
| b7       | UFORM        | Transfer format select bit         | 0: LSB first<br>1: MSB first                                                                                                                                                                                             | R/W        |

### Note:

## 22.2.5 UARTi Transmit/Receive Control Register 1 (UiC1) (i = 0 or 1)

Address 00A5h (U0C1), 0165h (U1C1)

| Bit         | b7 | b6 | b5    | b4    | b3 | b2 | b1 | b0 |   |
|-------------|----|----|-------|-------|----|----|----|----|---|
| Symbol      | _  | _  | UiRRM | UilRS | RI | RE | TI | TE |   |
| After Reset | 0  | 0  | 0     | 0     | 0  | 0  | 1  | 0  | • |

| Bit | Symbol | Bit Name                                                | Function                                                                    | R/W |
|-----|--------|---------------------------------------------------------|-----------------------------------------------------------------------------|-----|
| b0  | TE     | Transmit enable bit                                     | 0: Transmission disabled 1: Transmission enabled                            | R/W |
| b1  | TI     | Transmit buffer empty flag                              | Data present in the UiTB register     No data in the UiTB register          | R   |
| b2  | RE     | Receive enable bit                                      | 0: Reception disabled 1: Reception enabled                                  | R/W |
| b3  | RI     | Receive complete flag (1)                               | No data in the UiRB register     Data present in the UiRB register          | R   |
| b4  | UilRS  | UARTi transmit interrupt source select bit              | 0: Transmission buffer empty (TI = 1) 1: Transmission completed (TXEPT = 1) | R/W |
| b5  | UiRRM  | UARTi continuous receive mode enable bit <sup>(2)</sup> | Continuous receive mode disabled     Continuous receive mode enabled        | R/W |
| b6  | _      | Nothing is assigned. If necessary, s                    | et to 0. When read, the content is 0.                                       | _   |
| b7  | _      |                                                         |                                                                             |     |

### Notes:

- 1. The RI bit is set to 0 when the higher byte of the UiRB register is read.
- 2. In UART mode, set the UiRRM bit to 0 (continuous receive mode disabled).

<sup>1.</sup> If the BRG count source is switched, set the UiBRG register again.

### UARTi Receive Buffer Register (UiRB) (i = 0 or 1) 22.2.6

Address 00A7h to 00A6h (U0RB), 0167h to 0166h (U1RB)

| Bit         | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|-------------|-----|-----|-----|-----|-----|-----|----|----|
| Symbol      | _   | _   | _   | _   |     | _   | _  | _  |
| After Reset | Χ   | Х   | Х   | Х   | Х   | Χ   | Х  | Х  |
|             |     |     |     |     |     |     |    |    |
| Bit         | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Symbol      | SUM | PER | FER | OER | _   | _   | _  | _  |
| After Reset | Χ   | Х   | Х   | Х   | Х   | Х   | Х  | X  |

| Bit | Symbol | Bit Name                                  | Function                                | R/W |
|-----|--------|-------------------------------------------|-----------------------------------------|-----|
| b0  | _      | _                                         | Receive data (D7 to D0)                 | R   |
| b1  | _      |                                           |                                         |     |
| b2  | _      |                                           |                                         |     |
| b3  | _      |                                           |                                         |     |
| b4  | _      |                                           |                                         |     |
| b5  | _      |                                           |                                         |     |
| b6  | _      |                                           |                                         |     |
| b7  | _      |                                           |                                         |     |
| b8  | _      | _                                         | Receive data (D8)                       | R   |
| b9  | _      | Nothing is assigned. If necessary, set to | 0. When read, the content is undefined. | _   |
| b10 | _      |                                           |                                         |     |
| b11 | _      |                                           |                                         |     |
| b12 | OER    | Overrun error flag (1)                    | 0: No overrun error                     | R   |
|     |        |                                           | 1: Overrun error                        |     |
| b13 | FER    | Framing error flag (1)                    | 0: No framing error                     | R   |
|     |        |                                           | 1: Framing error                        |     |
| b14 | PER    | Parity error flag <sup>(1)</sup>          | 0: No parity error                      | R   |
|     |        |                                           | 1: Parity error                         |     |
| b15 | SUM    | Error sum flag (1)                        | 0: No error                             | R   |
|     |        |                                           | 1: Error                                |     |

### Note:

- 1. Bits SUM, PER, FER, and OER are set to 0 (no error) when either of the following is set:
  - Bits SMD2 to SMD0 in the UiMR register are set to 000b (serial interface disabled), or
  - The RE bit in the UiC1 register is set to 0 (reception disabled)

The SUM bit is set to 0 (no error) when all of bits PER, FER, and OER are set to 0 (no error).

Bits PER and FER are also set to 0 when the high-order byte of the UiRB register is read.

Always read the UiRB register in 16-bit units.

### **UARTO Pin Select Register (U0SR)** 22.2.7

| Address (   | )188h |    |    |          |    |          |    |          |
|-------------|-------|----|----|----------|----|----------|----|----------|
| Bit         | b7    | b6 | b5 | b4       | b3 | b2       | b1 | b0       |
| Symbol      | _     | _  | _  | CLK0SEL0 | _  | RXD0SEL0 | _  | TXD0SEL0 |
| After Reset | 0     | 0  | 0  | 0        | 0  | 0        | 0  | 0        |

| Bit | Symbol   | Bit Name                                 | Function                           | R/W |
|-----|----------|------------------------------------------|------------------------------------|-----|
| b0  | TXD0SEL0 | TXD0 pin select bit                      | 0: TXD0 pin not used               | R/W |
|     |          |                                          | 1: P1_4 assigned                   |     |
| b1  | _        | Nothing is assigned. If necessary, set t | to 0. When read, the content is 0. | _   |
| b2  | RXD0SEL0 | RXD0 pin select bit                      | 0: RXD0 pin not used               | R/W |
|     |          |                                          | 1: P1_5 assigned                   |     |
| b3  | _        | Nothing is assigned. If necessary, set t | to 0. When read, the content is 0. | _   |
| b4  | CLK0SEL0 | CLK0 pin select bit                      | 0: CLK0 pin not used               | R/W |
|     |          |                                          | 1: P1_6 assigned                   |     |
| b5  | _        | Nothing is assigned. If necessary, set t | to 0. When read, the content is 0. | _   |
| b6  | _        |                                          |                                    |     |
| b7  | _        |                                          |                                    |     |

The UOSR register selects which pin is assigned to the UARTO I/O. To use the I/O pin for UARTO, set this register.

Set the UOSR register before setting the UARTO associated registers. Also, do not change the setting value in this register during UART0 operation.

#### 22.2.8 **UART1 Pin Select Register (U1SR)**

Address 0189h Bit b6 b4 b2 b0 b7 b5 b3 b1 CLK1SEL1 CLK1SEL0 RXD1SEL1 RXD1SEL0 TXD1SEL1 TXD1SEL0 Symbol After Reset

| Bit      | Symbol               | Bit Name                               | Function                                                                                        | R/W        |
|----------|----------------------|----------------------------------------|-------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | TXD1SEL0<br>TXD1SEL1 | TXD1 pin select bit                    | 0 0: TXD1 pin not used<br>0 1: P0_1 assigned<br>1 0: P6_3 assigned<br>1 1: Do not set.          | R/W<br>R/W |
| b2<br>b3 | RXD1SEL1             |                                        | b3 b2<br>0 0: RXD1 pin not used<br>0 1: P0_2 assigned<br>1 0: P6_4 assigned<br>1 1: Do not set. | R/W<br>R/W |
| b4<br>b5 | CLK1SEL1             | CLK1 pin select bit                    | 0 0: CLK1 pin not used<br>0 1: P0_3 assigned<br>1 0: P6_2 assigned<br>1 1: P6_5 assigned        | R/W<br>R/W |
| b6<br>b7 | _                    | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                              | _          |

The U1SR register selects which pin is assigned to the UART1 I/O. To use the I/O pin for UART1, set this register.

Set the U1SR register before setting the UART1 associated registers. Also, do not change the setting value in this register during UART1 operation.

#### 22.3 Clock Synchronous Serial I/O Mode

In clock synchronous serial I/O mode, data is transmitted and received using a transfer clock. Table 22.2 lists the Clock Synchronous Serial I/O Mode Specifications. Table 22.3 lists the Registers Used and Settings in Clock Synchronous Serial I/O Mode (1).

**Table 22.2** Clock Synchronous Serial I/O Mode Specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer data format                | Transfer data length: 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Transfer clocks                     | <ul> <li>The CKDIR bit in the UiMR register is set to 0 (internal clock): fi/(2(n+1)) fi = f1, f8, f32, fC n = setting value in the UiBRG register: 00h to FFh</li> <li>The CKDIR bit is set to 1 (external clock): Input from the CLKi pin</li> </ul>                                                                                                                                                                                                                                                                    |
| Transmit start conditions           | To start transmission, the following requirements must be met: (1) The TE bit in the UiC1 register is set to 1 (transmission enabled). The TI bit in the UiC1 register is set to 0 (data present in the UiTB register).                                                                                                                                                                                                                                                                                                   |
| Receive start conditions            | To start reception, the following requirements must be met: (1) The RE bit in the UiC1 register is set to 1 (reception enabled). The TE bit in the UiC1 register is set to 1 (transmission enabled). The TI bit in the UiC1 register is set to 0 (data present in the UiTB register).                                                                                                                                                                                                                                     |
| Interrupt request generation timing | <ul> <li>For transmission: One of the following can be selected.</li> <li>The UiIRS bit is set to 0 (transmit buffer empty): When data is transferred from the UiTB register to the UARTi transmit register (at start of transmission).</li> <li>The UiIRS bit is set to 1 (transmission completed): When data transmission from the UARTi transmit register is completed.</li> <li>For reception: When data is transferred from the UARTi receive register to the UiRB register (at completion of reception).</li> </ul> |
| Error detection                     | Overrun error (2)     This error occurs if the serial interface starts receiving the next unit of data before reading the UiRB register and receives the 7th bit of the next unit of data.                                                                                                                                                                                                                                                                                                                                |
| Selectable functions                | <ul> <li>CLK polarity selection         Transfer data input/output can be selected to occur synchronously with the rising or the falling edge of the transfer clock.     </li> <li>LSB first, MSB first selection         Whether transmitting or receiving data begins with bit 0 or begins with bit 7 can be selected.     </li> <li>Continuous receive mode selection         Reception is enabled immediately by reading the UiRB register.     </li> </ul>                                                           |

i = 0 or 1Notes:

- 1. When an external clock is selected, the requirements must be met in either of the following states:
  - The external clock is held high when the CKPOL bit in the UiC0 register is set to 0 (transmit data output at the falling edge and receive data input at the rising edge of the transfer clock)
  - The external clock is held low when the CKPOL bit in the UiC0 register is set to 1 (transmit data output at the rising edge and receive data input at the falling edge of the transfer clock)
- 2. If an overrun error occurs, the receive data (b0 to b8) in the UiRB register will be undefined. The IR bit in the SiRIC register remains unchanged.

**Table 22.3** Registers Used and Settings in Clock Synchronous Serial I/O Mode (1)

| Register | Bit          | Function                                        |  |  |  |  |
|----------|--------------|-------------------------------------------------|--|--|--|--|
| UiTB     | b0 to b7     | Set data transmission.                          |  |  |  |  |
| UiRB     | b0 to b7     | Receive data can be read.                       |  |  |  |  |
|          | OER          | Overrun error flag                              |  |  |  |  |
| UiBRG    | b0 to b7     | Set a bit rate.                                 |  |  |  |  |
| UiMR     | SMD2 to SMD0 | Set to 001b.                                    |  |  |  |  |
|          | CKDIR        | Select the internal clock or external clock.    |  |  |  |  |
| UiC0     | CLK1, CLK0   | Select the count source for the UiBRG register. |  |  |  |  |
|          | TXEPT        | Transmit register empty flag                    |  |  |  |  |
|          | NCH          | Select TXDi pin output mode.                    |  |  |  |  |
|          | CKPOL        | Select the transfer clock polarity.             |  |  |  |  |
|          | UFORM        | Select LSB first or MSB first.                  |  |  |  |  |
| UiC1     | TE           | Set to 1 to enable transmission/reception       |  |  |  |  |
|          | TI           | Transmit buffer empty flag                      |  |  |  |  |
|          | RE           | Set to 1 to enable reception.                   |  |  |  |  |
|          | RI           | Receive complete flag                           |  |  |  |  |
|          | UilRS        | Select the UARTi transmit interrupt source.     |  |  |  |  |
|          | UiRRM        | Set to 1 to use continuous receive mode.        |  |  |  |  |

i = 0 or 1

## Note:

1. Set the bits not listed in this table to 0 when writing to the above registers in clock synchronous serial I/O mode.

Table 22.4 lists the I/O Pin Functions in Clock Synchronous Serial I/O Mode.

After UARTi (i = 0 or 1) operating mode is selected, the TXDi pin outputs a "H" level until transfer starts. (If the NCH bit is set to 1 (N-channel open-drain output), this pin is in the high-impedance state.)

I/O Pin Functions in Clock Synchronous Serial I/O Mode **Table 22.4** 

| Pin Name            | Function               | Selection Method                                                      |
|---------------------|------------------------|-----------------------------------------------------------------------|
| TXD0 (P1_4)         | Serial data output     | TXD0SEL0 bit in U0SR register = 1                                     |
|                     |                        | For reception only:                                                   |
|                     |                        | P1_4 can be used as a port by setting TXD0SEL0 bit = 0.               |
| RXD0 (P1_5)         | Serial data input      | RXD0SEL0 bit in U0SR register = 1                                     |
| , – ,               |                        | PD1_5 bit in PD1 register = 0                                         |
|                     |                        | For transmission only:                                                |
|                     |                        | P1_5 can be used as a port by setting RXD0SEL0 bit = 0.               |
| CLK0 (P1_6)         | Transfer clock output  |                                                                       |
|                     | Transfer Glock Gatpat  | CKDIR bit in U0MR register = 0                                        |
|                     | Transfer clock input   | CLK0SEL0 bit in U0SR register = 1                                     |
|                     | Transier Glook input   | CKDIR bit in U0MR register = 1                                        |
|                     |                        | PD1_6 bit in PD1 register = 0                                         |
| TVD1 /D0 1 or       | Carial data autaut     | • TXD1 (P0_1)                                                         |
| TXD1 (P0_1 or P6_3) | Serial data output     | Bits TXD1SEL1 to TXD1SEL0 in U1SR register = 01b (P0_1)               |
| PO_3)               |                        | For reception only:                                                   |
|                     |                        | P0_1 can be used as a port by setting bits TXD1SEL1 to                |
|                     |                        | TXD1SEL0 = 00b.                                                       |
|                     |                        | • TXD1 (P6_3)                                                         |
|                     |                        | Bits TXD1SEL1 to TXD1SEL0 in U1SR register = 10b (P6_3)               |
|                     |                        | For reception only:                                                   |
|                     |                        | P6_3 can be used as a port by setting bits TXD1SEL1 to                |
|                     |                        | TXD1SEL0 = 00b.                                                       |
| RXD1 (P0_2 or       | Serial data input      | • RXD1 (P0_2)                                                         |
| P6_4)               |                        | Bits RXD1SEL1 to RXD1SEL0 in U1SR register = 01b (P0_2)               |
|                     |                        | PD0_2 bit in PD0 register = 0                                         |
|                     |                        | For transmission only:                                                |
|                     |                        | P0_2 can be used as a port by setting bits RXD1SEL1 to                |
|                     |                        | RXD1SEL0 to 00b.                                                      |
|                     |                        | • RXD1 (P6_4) Bits RXD1SEL1 to RXD1SEL0 in U1SR register = 10b (P6_4) |
|                     |                        | PD6_4 bit in PD6 register = 0                                         |
|                     |                        | For transmission only:                                                |
|                     |                        | P6_4 can be used as a port by setting bits RXD1SEL1 to                |
|                     |                        | RXD1SEL0 = 00b.                                                       |
| CLK1 (P0_3,         | Transfer clock output  |                                                                       |
| P6_2, or P6_5)      | Trainerer ereer earpar | Bits CLK1SEL1 to CLK1SEL0 in U1SR register = 01b (P0_3)               |
| . ==, = ===,        |                        | CKDIR bit in U1MR register = 0                                        |
|                     | Transfer clock input   | • CLK1 (P0_3)                                                         |
|                     | '                      | Bits CLK1SEL1 to CLK1SEL0 in U1SR register = 01b (P0_3)               |
|                     |                        | CKDIR bit in U1MR register = 1                                        |
|                     |                        | PD0_3 bit in PD0 register = 0                                         |
|                     |                        | • CLK1 (P6_2)                                                         |
|                     |                        | Bits CLK1SEL1 to CLK1SEL0 in U1SR register = 10b (P6_2)               |
|                     |                        | CKDIR bit in U1MR register = 1                                        |
|                     |                        | PD6_2 bit in PD6 register = 0                                         |
|                     |                        | • CLK1 (P6_5)  Bits CLK1 (P6_5)  A District CLK1 (P6_5)               |
|                     |                        | Bits CLK1SEL1 to CLK1SEL0 in U1SR register = 11b (P6_5)               |
|                     |                        | CKDIR bit in U1MR register = 1 PD6_5 bit in PD6 register = 0          |
|                     |                        | 1 DO_3 DIL III F DO TEGISLEI = 0                                      |



Figure 22.3 Transmit and Receive Timing in Clock Synchronous Serial I/O Mode

## 22.3.1 Polarity Select Function

Figure 22.4 shows the Transfer Clock Polarity. Use the CKPOL bit in the UiC0 (i = 0 or 1) register to select the transfer clock polarity.



Figure 22.4 Transfer Clock Polarity

## 22.3.2 LSB First/MSB First Select Function

Figure 22.5 shows the Transfer Format. Use the UFORM bit in the UiC0 (i = 0 to 1) register to select the transfer format.



Figure 22.5 Transfer Format

#### **Continuous Receive Mode** 22.3.3

Continuous receive mode is selected by setting the UiRRM bit in the UiC1 register (i = 0 or 1) to 1 (continuous receive mode enabled). In this mode, reading the UiRB register sets the TI bit in the UiC1 register to 0 (data present in the UiTB register). If the UiRRM bit is set to 1, do not write dummy data to the UiTB register by a program.

### 22.4 Clock Asynchronous Serial I/O (UART) Mode

The UART mode allows data transmission and reception after setting the desired bit rate and transfer data format. Table 22.5 lists the UART Mode Specifications. Table 22.6 lists the Registers Used and Settings in UART Mode.

**Table 22.5 UART Mode Specifications** 

| Item                      | Specification                                                                                                  |
|---------------------------|----------------------------------------------------------------------------------------------------------------|
| Transfer data formats     | Character bits (transfer data): Selectable among 7, 8 or 9 bits                                                |
|                           | Start bit: 1 bit                                                                                               |
|                           | Parity bit: Selectable among odd, even, or none                                                                |
|                           | Stop bits: Selectable among 1 or 2 bits                                                                        |
| Transfer clocks           | • The CKDIR bit in the UiMR register is set to 0 (internal clock): fj/(16(n+1))                                |
|                           | fj = f1, f8, f32, fC n = setting value in the UiBRG register: 00h to FFh                                       |
|                           | • The CKDIR bit is set to 1 (external clock): fEXT/(16(n+1))                                                   |
|                           | fEXT: Input from the CLKi pin,                                                                                 |
| - W. A. A. W.             | n = setting value in the UiBRG register: 00h to FFh                                                            |
| Transmit start conditions | • To start transmission, the following requirements must be met:                                               |
|                           | - The TE bit in the UiC1 register is set to 1 (transmission enabled).                                          |
|                           | - The TI bit in the UiC1 register is set to 0 (data present in the UiTB                                        |
|                           | register).                                                                                                     |
| Receive start conditions  | • To start reception, the following requirements must be met:                                                  |
|                           | - The RE bit in the UiC1 register is set to 1 (reception enabled).                                             |
|                           | - Start bit detection                                                                                          |
| Interrupt request         | • For transmission: One of the following can be selected.  The Hill S bit is get to 0 (transmit buffer empty): |
| generation timing         | - The UiIRS bit is set to 0 (transmit buffer empty):                                                           |
|                           | When data is transferred from the UiTB register to the UARTi transmit                                          |
|                           | register (at start of transmission).  - The UiIRS bit is set to 1 (transfer completed):                        |
|                           | When data transmission from the UARTi transmit register is completed.                                          |
|                           | • For reception:                                                                                               |
|                           | When data is transferred from the UARTi receive register to the UiRB                                           |
|                           | register (at completion of reception).                                                                         |
| Error detection           | Overrun error (1)                                                                                              |
| Lifor detection           | This error occurs if the serial interface starts receiving the next unit of data                               |
|                           | before reading the UiRB register and receive the bit one before the last                                       |
|                           | stop bit of the next unit of data.                                                                             |
|                           | Framing error                                                                                                  |
|                           | This error occurs when the set number of stop bits is not detected.                                            |
|                           | Parity error                                                                                                   |
|                           | This error occurs when parity is enabled, and the number of 1's in the                                         |
|                           | parity and character bits do not match the set number of 1's.                                                  |
|                           | • Error sum flag                                                                                               |
|                           | This flag is set is set to 1 if an overrun, framing, or parity error occurs.                                   |
|                           |                                                                                                                |

i = 0 or 1

Note:

1. If an overrun error occurs, the receive data (b0 to b8) in the UiRB register will be undefined. The IR bit in the SiRIC register remains unchanged.

**Table 22.6** Registers Used and Settings in UART Mode

| Register | Bit             | Function                                                         |  |  |  |  |
|----------|-----------------|------------------------------------------------------------------|--|--|--|--|
| UiTB     | b0 to b8        | Set transmit data. (1)                                           |  |  |  |  |
| UiRB     | b0 to b8        | Receive data can be read. (2)                                    |  |  |  |  |
|          | OER,FER,PER,SUM | Error flag                                                       |  |  |  |  |
| UiBRG    | b0 to b7        | Set a bit rate.                                                  |  |  |  |  |
| UiMR     | SMD2 to SMD0    | Set to 100b when transfer data is 7 bits long.                   |  |  |  |  |
|          |                 | Set to 101b when transfer data is 8 bits long.                   |  |  |  |  |
|          |                 | Set to 110b when transfer data is 9 bits long.                   |  |  |  |  |
|          | CKDIR           | Select the internal clock or external clock.                     |  |  |  |  |
|          | STPS            | Select the stop bit.                                             |  |  |  |  |
|          | PRY, PRYE       | Select whether parity is included and whether odd or even.       |  |  |  |  |
| UiC0     | CLK0, CLK1      | Select the count source for the UiBRG register.                  |  |  |  |  |
|          | TXEPT           | Transmit register empty flag                                     |  |  |  |  |
|          | NCH             | Select TXDi pin output mode.                                     |  |  |  |  |
|          | CKPOL           | Set to 0.                                                        |  |  |  |  |
|          | UFORM           | Select LSB first or MSB first when transfer data is 8 bits long. |  |  |  |  |
|          |                 | Set to 0 when transfer data is 7 bits or 9 bits long.            |  |  |  |  |
| UiC1     | TE              | Set to 1 to enable transmission.                                 |  |  |  |  |
|          | TI              | Transmit buffer empty flag                                       |  |  |  |  |
|          | RE              | Set to 1 to enable reception.                                    |  |  |  |  |
|          | RI              | Receive complete flag                                            |  |  |  |  |
|          | UilRS           | Select the UARTi transmit interrupt source.                      |  |  |  |  |
|          | UiRRM           | Set to 0.                                                        |  |  |  |  |

i = 0 or 1

## Notes:

- 1. The bits used for transmission/receive data are as follows:
  - Bits b0 to b6 when transfer data is 7 bits long
  - Bits b0 to b7 when transfer data is 8 bits long
  - Bits b0 to b8 when transfer data is 9 bits long
- 2. The contents of the following are undefined:
  - Bits 7 and 8 when the transfer data is 7 bits long
  - Bit 8 when the transfer data is 8 bits long

Table 22.7 lists the I/O Pin Functions in UART Mode.

After the UARTi (i = 0 to 1) operating mode is selected, the TXDi pin outputs a "H" level until transfer starts. (If the NCH bit is set to 1 (N-channel open-drain output), this pin is in the high-impedance state.)

**Table 22.7** I/O Pin Functions in UART Mode

| Pin name      | Function              | Selection Method                                                              |
|---------------|-----------------------|-------------------------------------------------------------------------------|
| TXD0 (P1_4)   | Serial data output    | TXD0SEL0 bit in U0SR register = 1                                             |
| 17650 (1 1_1) | Condi data odipat     | For reception only:                                                           |
|               |                       | P1_4 can be used as a port by setting TXD0SEL0 bit = 0.                       |
| RXD0 (P1_5)   | Serial data input     | RXD0SEL0 bit in U0SR register = 1                                             |
|               | Contai data input     | PD1_5 bit in PD1 register = 0                                                 |
|               |                       | For transmission only:                                                        |
|               |                       | P1_5 can be used as a port by setting RXD0SEL0 bit = 0.                       |
| CLK0 (P1_6)   | Programmable I/O port |                                                                               |
| , , ,         | Transfer clock input  | CLK0SEL0 bit in U0SR register = 1                                             |
|               | •                     | CKDIR bit in U0MR register = 1                                                |
|               |                       | PD1_6 bit in PD1 register = 0                                                 |
| TXD1 (P0_1 or | Serial data output    | • TXD1 (P0_1)                                                                 |
| P6_3) `       | •                     | Bits TXD1SEL1 to TXD1SEL0 in U1SR register = 01b (P0_1)                       |
|               |                       | For reception only:                                                           |
|               |                       | P0_1 can be used as a port by setting bits TXD1SEL1 to                        |
|               |                       | TXD1SEL0 = 00b.                                                               |
|               |                       | • TXD1 (P6_3)                                                                 |
|               |                       | Bits TXD1SEL1 to TXD1SEL0 in U1SR register = 10b (P6_3)                       |
|               |                       | For reception only:                                                           |
|               |                       | P6_3 can be used as a port by setting bits TXD1SEL1 to                        |
| D)/D / /D0 0  | 0 1 1 1 1 1           | TXD1SEL0 = 00b.                                                               |
| RXD1 (P0_2 or | Serial data input     | • RXD1 (P0_2)                                                                 |
| P6_4)         |                       | Bits RXD1SEL1 to RXD1SEL0 in U1SR register = 01b (P0_2)                       |
|               |                       | PD0_2 bit in PD0 register = 0                                                 |
|               |                       | For transmission only: P0_2 can be used as a port by setting bits RXD1SEL1 to |
|               |                       | RXD1SEL0 = 00b.                                                               |
|               |                       | • RXD1 (P6_4)                                                                 |
|               |                       | Bits RXD1SEL1 to RXD1SEL0 in U1SR register = 10b (P6_4)                       |
|               |                       | PD6_4 bit in PD6 register = 0                                                 |
|               |                       | For transmission only:                                                        |
|               |                       | P6_4 can be used as a port by setting bits RXD1SEL1 to                        |
|               |                       | RXD1SEL0 = 00b.                                                               |
| CLK1 (P0_3,   | Programmable I/O port | Bits CLK1SEL1 to CLK1SEL0 in U1SR register = 00b                              |
| P6_2,or P6_5) |                       | (CLK1 pin not used)                                                           |
|               | Transfer clock input  | • CLK1 (P0_3)                                                                 |
|               | ·                     | Bits CLK1SEL1 to CLK1SEL0 in U1SR register = 01b (P0_3)                       |
|               |                       | CKDIR bit in U1MR register = 1                                                |
|               |                       | PD0_3 bit in PD0 register = 0                                                 |
|               |                       | • CLK1 (P6_2)                                                                 |
|               |                       | Bits CLK1SEL1 to CLK1SEL0 in U1SR register = 10b (P6_2)                       |
|               |                       | CKDIR bit in U1MR register = 1                                                |
|               |                       | PD6_2 bit in PD6 register = 0                                                 |
|               |                       | • CLK1 (P6_5)                                                                 |
|               |                       | Bits CLK1SEL1 to CLK1SEL0 in U1SR register = 11b (P6_5)                       |
|               |                       | CKDIR bit in U1MR register = 1                                                |
|               |                       | PD6_5 bit in PD6 register = 0                                                 |



Figure 22.6 **Transmit Timing in UART Mode** 



Figure 22.7 Receive Timing in UART Mode

### 22.4.1 Bit Rate

In UART mode, the bit rate is the frequency divided by the UiBRG (i = 0 or 1) register and divided by 16.

UART mode

• Internal clock selected

Setting value in UiBRG register =  $\frac{fj}{Bit Rate \times 16} - 1$ fj: Count source frequency of UiBRG register (f1, f8, f32, or fC)

• External clock selected

Setting value in UiBRG register =  $\frac{fEXT}{Bit Rate \times 16} - 1$ fEXT: Count source frequency of UiBRG register (external clock)

i = 0 or 1

Figure 22.8 Formula for Calculating Setting Value in UiBRG (i = 0 or 1) Register

Table 22.8 Bit Rate Setting Example in UART Mode (Internal Clock Selected)

| UiBRG             |                 | Systen                    | n Clock = 20 l    | ИHz                     | System Clock = 18.432 MHz (1) |                   |                         | System Clock = 8 MHz      |                         |                         |
|-------------------|-----------------|---------------------------|-------------------|-------------------------|-------------------------------|-------------------|-------------------------|---------------------------|-------------------------|-------------------------|
| Bit Rate<br>(bps) | Count<br>Source | UiBRG<br>Setting<br>Value | Actual Time (bps) | Setting<br>Error<br>(%) | UiBRG<br>Setting<br>Value     | Actual Time (bps) | Setting<br>Error<br>(%) | UiBRG<br>Setting<br>Value | Actual<br>Time<br>(bps) | Setting<br>Error<br>(%) |
| 1200              | f8              | 129 (81h)                 | 1201.92           | 0.16                    | 119 (77h)                     | 1200.00           | 0.00                    | 51 (33h)                  | 1201.92                 | 0.16                    |
| 2400              | f8              | 64 (40h)                  | 2403.85           | 0.16                    | 59 (3Bh)                      | 2400.00           | 0.00                    | 25 (19h)                  | 2403.85                 | 0.16                    |
| 4800              | f8              | 32 (20h)                  | 4734.85           | -1.36                   | 29 (1Dh)                      | 4800.00           | 0.00                    | 12 (0Ch)                  | 4807.69                 | 0.16                    |
| 9600              | f1              | 129 (81h)                 | 9615.38           | 0.16                    | 119 (77h)                     | 9600.00           | 0.00                    | 51 (33h)                  | 9615.38                 | 0.16                    |
| 14400             | f1              | 86 (56h)                  | 14367.82          | -0.22                   | 79 (4Fh)                      | 14400.00          | 0.00                    | 34 (22h)                  | 14285.71                | -0.79                   |
| 19200             | f1              | 64 (40h)                  | 19230.77          | 0.16                    | 59 (3Bh)                      | 19200.00          | 0.00                    | 25 (19h)                  | 19230.77                | 0.16                    |
| 28800             | f1              | 42 (2Ah)                  | 29069.77          | 0.94                    | 39 (27h)                      | 28800.00          | 0.00                    | 16 (10h)                  | 29411.76                | 2.12                    |
| 38400             | f1              | 32 (20h)                  | 37878.79          | -1.36                   | 29 (1Dh)                      | 38400.00          | 0.00                    | 12 (0Ch)                  | 38461.54                | 0.16                    |
| 57600             | f1              | 21 (15h)                  | 56818.18          | -1.36                   | 19 (13h)                      | 57600.00          | 0.00                    | 8 (08h)                   | 55555.56                | -3.55                   |
| 115200            | f1              | 10 (0Ah)                  | 113636.36         | -1.36                   | 9 (09h)                       | 115200.00         | 0.00                    | -                         | _                       | _                       |

i = 0 or 1 Note:

For the high-speed on-chip oscillator, the correction value in the FRA4 register should be written into the FRA1 register and the correction value in the FRA5 register should be written into the FRA3 register.
 This applies when the high-speed on-chip oscillator is selected as the system clock and bits FRA22 to FRA20 in the FRA2 register are set to 000b (divide-by-2 mode). For the precision of the high-speed on-chip oscillator, refer to 34. Electrical Characteristics.

## R8C/35A Group

### 22.5 Notes on Serial Interface (UARTi (i = 0 or 1))

• When reading data from the UiRB (i = 0 or 1) register either in clock synchronous serial I/O mode or in clock asynchronous serial I/O mode, always read data in 16-bit units.

When the high-order byte of the UiRB register is read, bits PER and FER in the UiRB register and the RI bit in the UiC1 register are set to 0.

To check receive errors, read the UiRB register and then use the read data.

Program example to read the receive buffer register:

MOV.W 00A6H,R0 ; Read the U0RB register

• When writing data to the UiTB register in clock asynchronous serial I/O mode with 9-bit transfer data length, write data to the high-order byte first and then the low-order byte, in 8-bit units.

Program example to write to the transmit buffer register:

MOV.B #XXH,00A3H ; Write to the high-order byte of the U0TB register MOV.B #XXH,00A2H ; Write to the low-order byte of the U0TB register

## 23. Serial Interface (UART2)

The serial interface consists of three channels, UART0 to UART2. This chapter describes the UART2.

#### 23.1 Overview

UART2 has a dedicated timer to generate a transfer clock and operate independently.

Figure 23.1 shows a UART2 Block Diagram. Figure 23.2 shows a Block Diagram of UART2 Transmit/Receive Unit. Table 23.1 lists the UART2 Configuration.

UART2 has the following modes:

- Clock synchronous serial I/O mode
- Clock asynchronous serial I/O mode (UART mode)
- Special mode 1 (I<sup>2</sup>C mode)
- Multiprocessor communication function



Figure 23.1 **UART2 Block Diagram** 



Figure 23.2 Block Diagram of UART2 Transmit/Receive Unit

Table 23.1 Pin Configuration of UART2

| Pin Name | Assigned Pin        | I/O    | Function                        |
|----------|---------------------|--------|---------------------------------|
| TXD2     | P3_4, P3_7, or P6_6 | Output | Serial data output              |
| RXD2     | P3_4, P3_7, or P4_5 | Input  | Serial data input               |
| CLK2     | P3_5 or P6_5        | I/O    | Transfer clock I/O              |
| CTS2     | P3_3                | Input  | Transmit control input          |
| RTS2     | P3_3                | Output | Receive control input           |
| SCL2     | P3_4, P3_7, or P4_5 | I/O    | I <sup>2</sup> C mode clock I/O |
| SDA2     | P3_4, P3_7, or P6_6 | I/O    | I <sup>2</sup> C mode data I/O  |

### 23.2 Registers

### **UART2 Transmit/Receive Mode Register (U2MR)** 23.2.1

Address 00A8h

| Bit         | b7    | b6   | b5  | b4   | b3    | b2   | b1   | b0   |
|-------------|-------|------|-----|------|-------|------|------|------|
| Symbol      | IOPOL | PRYE | PRY | STPS | CKDIR | SMD2 | SMD1 | SMD0 |
| After Reset | 0     | 0    | 0   | 0    | 0     | 0    | 0    | 0    |

| Bit     | Symbol | Bit Name                           | Function                                     | R/W |
|---------|--------|------------------------------------|----------------------------------------------|-----|
| b0      | SMD0   | Serial I/O mode select bit         | b2 b1 b0<br>0 0 0: Serial interface disabled | R/W |
| b1      | SMD1   |                                    | 0 0 1: Clock synchronous serial I/O mode     | R/W |
| b2      | SMD2   |                                    | 0 1 0: I <sup>2</sup> C mode                 | R/W |
|         |        |                                    | 1 0 0: UART mode, transfer data 7 bits long  |     |
|         |        |                                    | 1 0 1: UART mode, transfer data 8 bits long  |     |
|         |        |                                    | 1 1 0: UART mode, transfer data 9 bits long  |     |
|         |        |                                    | Other than above: Do not set.                |     |
| b3      | CKDIR  | Internal/external clock select bit | 0: Internal clock                            | R/W |
|         |        |                                    | 1: External clock                            |     |
| b4      | STPS   | Stop bit length select bit         | 0: One stop bit                              | R/W |
|         |        |                                    | 1: Two stop bits                             |     |
| b5      | PRY    | Odd/even parity select bit         | Enabled when PRYE = 1                        | R/W |
|         |        |                                    | 0: Odd parity                                |     |
|         |        |                                    | 1: Even parity                               |     |
| b6      | PRYE   | Parity enable bit                  | 0: Parity disabled                           | R/W |
| <u></u> | 10501  |                                    | 1: Parity enabled                            |     |
| b7      | IOPOL  | TXD, RXD I/O polarity switch bit   | 0: Not inverted                              | R/W |
|         |        |                                    | 1: Inverted                                  |     |

### 23.2.2 **UART2 Bit Rate Register (U2BRG)**

Address 00A9h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |   |
|-------------|----|----|----|----|----|----|----|----|---|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  | 1 |
| After Reset | X  | Х  | Х  | Х  | Х  | Х  | X  | Х  | - |

| Bit      | Function                                                          | Setting Range | R/W |
|----------|-------------------------------------------------------------------|---------------|-----|
| b7 to b0 | If the setting value is n, U2BRG divides the count source by n+1. | 00h to FFh    | W   |

Write to the U2BRG register while transmission and reception stop.

Use the MOV instruction to write to this register.

Set bits CLK1 to CLK0 in the U2C0 register before writing to the U2BRG register.

# 23.2.3 UART2 Transmit Buffer Register (U2TB)

| Address (   | Iress 00ABh to 00AAh |     |     |     |     |     |    |      |  |  |
|-------------|----------------------|-----|-----|-----|-----|-----|----|------|--|--|
| Bit         | b7                   | b6  | b5  | b4  | b3  | b2  | b1 | b0   |  |  |
| Symbol      | _                    | _   |     |     |     |     | _  | _    |  |  |
| After Reset | Χ                    | Χ   | Х   | Х   | Χ   | Χ   | Χ  | X    |  |  |
|             |                      |     |     |     |     |     |    |      |  |  |
| Bit         | b15                  | b14 | b13 | b12 | b11 | b10 | b9 | b8   |  |  |
| Symbol      | _                    | _   |     | _   | _   | _   | _  | MPTB |  |  |
| After Reset | Χ                    | Х   | Х   | Х   | Χ   | Χ   | Х  | X    |  |  |

| Bit | Symbol | Function                                                                                                                                                                                                                                                          | R/W |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | Transmit data (D7 to D0)                                                                                                                                                                                                                                          | W   |
| b1  | _      |                                                                                                                                                                                                                                                                   |     |
| b2  | _      |                                                                                                                                                                                                                                                                   |     |
| b3  | _      |                                                                                                                                                                                                                                                                   |     |
| b4  | _      |                                                                                                                                                                                                                                                                   |     |
| b5  | _      |                                                                                                                                                                                                                                                                   |     |
| b6  | _      |                                                                                                                                                                                                                                                                   |     |
| b7  | _      |                                                                                                                                                                                                                                                                   |     |
| b8  | MPTB   | Transmit data (D8) <sup>(1)</sup> [When the multiprocessor communication function is not used] Transmit data (D8) [When the multiprocessor communication function is used] • To transfer an ID, set the MPTB bit to 1. • To transfer data, set the MPTB bit to 0. | W   |
| b9  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0.                                                                                                                                                                                         | _   |
| b10 | _      |                                                                                                                                                                                                                                                                   |     |
| b11 |        |                                                                                                                                                                                                                                                                   |     |
| b12 | _      |                                                                                                                                                                                                                                                                   |     |
| b13 | _      |                                                                                                                                                                                                                                                                   |     |
| b14 | _      |                                                                                                                                                                                                                                                                   |     |
| b15 | _      |                                                                                                                                                                                                                                                                   |     |

### Note:

1. Set bits b0 to b7 after setting the MPTB bit.

### 23.2.4 **UART2 Transmit/Receive Control Register 0 (U2C0)**





| Bit      | Symbol       | Bit Name                                        | Function                                                                                                                                                                                                                 | R/W        |
|----------|--------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | CLK0<br>CLK1 | U2BRG count source<br>select bit <sup>(1)</sup> | 0 0: f1 selected<br>0 1: f8 selected                                                                                                                                                                                     | R/W<br>R/W |
|          |              |                                                 | 1 0: f32 selected<br>1 1: fC selected                                                                                                                                                                                    |            |
| b2       | CRS          | CTS/RTS function select bit                     | Enabled when CRD = 0 0: CTS function selected 1: RTS function selected                                                                                                                                                   | R/W        |
| b3       | TXEPT        | Transmit register empty flag                    | O: Data present in the transmit register (transmission in progress)  1: No data in the transmit register (transmission completed)                                                                                        | R          |
| b4       | CRD          | CTS/RTS disable bit                             | 0: CTS/RTS function enabled 1: CTS/RTS function disabled                                                                                                                                                                 | R/W        |
| b5       | NCH          | Data output select bit                          | O: Pins TXD2/SDA2, SCL2 set to CMOS output     1: Pins TXD2/SDA2, SCL2 set to N-channel open-drain output                                                                                                                | R/W        |
| b6       | CKPOL        | CLK polarity select bit                         | O: Transmit data output at the falling edge and receive data input at the rising edge of the transfer clock  1: Transmit data output at the rising edge and receive data input at the falling edge of the transfer clock | R/W        |
| b7       | UFORM        | Transfer format select bit (2)                  | 0: LSB first<br>1: MSB first                                                                                                                                                                                             | R/W        |

### Notes:

- 1. If bits CLK1 to CLK0 are switched, set the U2BRG register again.
- 2. The UFORM bit is enabled when bits SMD2 to SMD0 in the U2MR register are set to 001b (clock synchronous serial I/O mode), or set to 101b (UART mode, transfer data 8 bits long).

Set the UFORM bit to 1 when bits SMD2 to SMD0 are set to 010b (I2C mode), and to 0 when bits SMD2 to SMD0 are set to 100b (UART mode, transfer data 7 bits long) or 110b (UART mode, transfer data 9 bits long).

### **UART2 Transmit/Receive Control Register 1 (U2C1)** 23.2.5

Address 00ADh Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol U2ERE U2LCH U2RRM U2IRS RI RΕ ΤI ΤE After Reset 0 0 0 0 0 0 1

| Bit | Symbol | Bit Name                                   | Function                                                                | R/W |
|-----|--------|--------------------------------------------|-------------------------------------------------------------------------|-----|
| b0  | TE     | Transmit enable bit                        | 0: Transmission disabled 1: Transmission enabled                        | R/W |
| b1  | TI     | Transmit buffer empty flag                 | Data present in the U2TB register     No data in the U2TB register      | R   |
| b2  | RE     | Receive enable bit                         | 0: Reception disabled 1: Reception enabled                              | R/W |
| b3  | RI     | Receive complete flag                      | O: No data in the U2RB register  1: Data present in the U2RB register   | R   |
| b4  | U2IRS  | UART2 transmit interrupt source select bit | 0: Transmit buffer empty (TI = 1) 1: Transmission completed (TXEPT = 1) | R/W |
| b5  | U2RRM  | UART2 continuous receive mode enable bit   | Continuous receive mode disabled     Continuous receive mode enabled    | R/W |
| b6  | U2LCH  | Data logic select bit (1)                  | 0: Not inverted 1: Inverted                                             | R/W |
| b7  | U2ERE  | Error signal output enable bit             | 0: Output disabled 1: Output enabled                                    | R/W |

### Note:

1. The U2LCH bit is enabled when bits SMD2 to SMD0 in the U2MR register are set to 001b (clock synchronous serial I/O mode), 100b (UART mode, transfer data 7 bits long), or 101b (UART mode, transfer data 8 bits long). Set the U2LCH bit to 0 when bits SMD2 to SMD0 are set to 010b (I2C mode) or 110b (UART mode, transfer data 9 bits long).

### 23.2.6 **UART2** Receive Buffer Register (U2RB)

| Address     | 00AFh to ( | 00AEh |     |     |     |     |    |      |
|-------------|------------|-------|-----|-----|-----|-----|----|------|
| Bit         | b7         | b6    | b5  | b4  | b3  | b2  | b1 | b0   |
| Symbol      | _          | _     | _   | _   | _   | _   | _  | _    |
| After Reset | Х          | Х     | Х   | Х   | Х   | Х   | Х  | Χ    |
|             |            |       |     |     |     |     |    |      |
| Bit         | b15        | b14   | b13 | b12 | b11 | b10 | b9 | b8   |
| Symbol      | SUM        | PER   | FER | OER | ABT | _   | _  | MPRB |
| After Reset | Χ          | Χ     | Χ   | Χ   | Χ   | Χ   | Χ  | X    |

| Bit | Symbol | Bit Name                          | Function                                                                                                                                                                                                                                                                                                                                       | R/W |
|-----|--------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | _                                 | Receive data (D7 to D0)                                                                                                                                                                                                                                                                                                                        | R   |
| b1  | _      | 1                                 |                                                                                                                                                                                                                                                                                                                                                |     |
| b2  | _      | 1                                 |                                                                                                                                                                                                                                                                                                                                                |     |
| b3  | _      | 1                                 |                                                                                                                                                                                                                                                                                                                                                |     |
| b4  | _      | 1                                 |                                                                                                                                                                                                                                                                                                                                                |     |
| b5  | _      | ]                                 |                                                                                                                                                                                                                                                                                                                                                |     |
| b6  | _      | ]                                 |                                                                                                                                                                                                                                                                                                                                                |     |
| b7  | _      | ]                                 |                                                                                                                                                                                                                                                                                                                                                |     |
| b8  | MPRB   | Nothing is assigned. If necessary | Receive data (D8) (2) [When the multiprocessor communication function is not used] Receive data (D8) [When the multiprocessor communication function is used] • When the MPRB bit is set to 0, received D0 to D7 are data fields. • When the MPRB bit is set to 1, received D0 to D7 are ID fields.  y, set to 0. When read, the content is 0. | R   |
| b10 | _      | 1                                 |                                                                                                                                                                                                                                                                                                                                                |     |
| b11 | ABT    | Arbitration lost detect flag (1)  | 0: Not detected (Won) 1: Detected (Lost)                                                                                                                                                                                                                                                                                                       | R   |
| b12 | OER    | Overrun error flag (2)            | 0: No overrun error 1: Overrun error                                                                                                                                                                                                                                                                                                           | R   |
| b13 | FER    | Framing error flag (2, 3)         | 0: No framing error 1: Framing error                                                                                                                                                                                                                                                                                                           | R   |
| b14 | PER    | Parity error flag (2, 3)          | 0: No parity error 1: Parity error                                                                                                                                                                                                                                                                                                             | R   |
| b15 | SUM    | Error sum flag (2, 3)             | 0: No error<br>1: Error                                                                                                                                                                                                                                                                                                                        | R   |

### Notes:

- 1. The ABT bit is set to 0 by writing 0 by a program. (Writing 1 has no effect.)
- 2. When bits SMD2 to SMD0 in the U2MR register are set to 000b (serial interface disabled) or the RE bit in the U2C1 register is set to 0 (reception disabled), all of bits SUM, PER, FER, and OER are set to 0 (no error). The SUM bit is set to 0 (no error) when all of bits PER, FER, and OER are set to 0 (no error). Bits PER and FER are set to 0 by reading the lower byte of the U2RB register.
- 3. These error flags are disabled when bits SMD2 to SMD0 in the U2MR register are set to 001b (clock synchronous serial I/O mode) or to 010b (I<sup>2</sup>C mode). When read, the content is undefined.

### **UART2 Digital Filter Function Select Register (URXDF)** 23.2.7

| Address     | 00B0h |    |    |    |    |       |    |    |
|-------------|-------|----|----|----|----|-------|----|----|
| Bit         | b7    | b6 | b5 | b4 | b3 | b2    | b1 | b0 |
| Symbol      | _     | _  |    | _  |    | DF2EN | _  |    |
| After Reset | 0     | 0  | 0  | 0  | 0  | 0     | 0  | 0  |

| Bit | Symbol | Bit Name                                 | Function                          | R/W |
|-----|--------|------------------------------------------|-----------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b1  | _      |                                          |                                   |     |
| b2  | DF2EN  | RXD2 digital filter enable bit           | 0: RXD2 digital filter disabled   | R/W |
|     |        |                                          | 1: RXD2 digital filter enabled    |     |
| b3  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0. | _   |
| b4  | _      |                                          |                                   |     |
| b5  | _      |                                          |                                   |     |
| b6  | _      |                                          |                                   |     |
| b7  | _      |                                          |                                   |     |

### 23.2.8 **UART2 Special Mode Register 5 (U2SMR5)**

Address 00BBh

| Bit         | b7 | b6 | b5 | b4   | b3 | b2 | b1 | b0 |
|-------------|----|----|----|------|----|----|----|----|
| Symbol      | _  | _  | _  | MPIE | _  | _  | _  | MP |
| After Reset | 0  | 0  | 0  | 0    | 0  | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W |
|-----|--------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | MP     | Multiprocessor communication             | 0: Multiprocessor communication disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W |
|     |        | enable bit                               | 1: Multiprocessor communication enabled (1)                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |
| b1  | _      | Nothing is assigned. If necessary, set   | to 0. When read, the content is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _   |
| b2  | _      |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| b3  | _      |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| b4  | MPIE   | Multiprocessor communication control bit | This bit is enabled when the MP bit is set to 1 (multiprocessor communication enabled). When the MPIE bit is set to 1, the following will result:  • Receive data in which the multiprocessor bit is 0 is ignored. Setting of the RI bit in the U2C1 register and bits OER and FER in the U2RB register to 1 is disabled.  • On receiving receive data in which the multiprocessor bit is 1, the MPIE bit is set to 0 and receive operation other than multiprocessor communication is performed. | R/W |
| b5  | _      | Nothing is assigned. If necessary, set   | to 0. When read, the content is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _   |
| b6  | _      |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| b7  | _      | Reserved bit                             | Set to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W |

1. When the MP bit is set to 1 (multiprocessor communication enabled), the settings of bits PRY and PRYE in the U2MR register are disabled. If bits SMD2 to SMD0 in the U2MR register are set to 001b (clock synchronous serial I/O mode), set the MP bit to 0 (multiprocessor communication disabled).

### **UART2 Special Mode Register 4 (U2SMR4)** 23.2.9

| Address | 00BCh |
|---------|-------|
|         |       |

| Bit         | b7   | b6    | b5   | b4   | b3      | b2     | b1      | b0     |
|-------------|------|-------|------|------|---------|--------|---------|--------|
| Symbol      | SWC9 | SCLHI | ACKC | ACKD | STSPSEL | STPREQ | RSTAREQ | STAREQ |
| After Reset | 0    | 0     | 0    | 0    | 0       | 0      | 0       | 0      |

| Bit | Symbol  | Bit Name                           | Function                                                                  | R/W |
|-----|---------|------------------------------------|---------------------------------------------------------------------------|-----|
| b0  | STAREQ  | Start condition generate bit (1)   | 0: Clear<br>1: Start                                                      | R/W |
| b1  | RSTAREQ | Restart condition generate bit (1) | 0: Clear<br>1: Start                                                      | R/W |
| b2  | STPREQ  | Stop condition generate bit (1)    | 0: Clear<br>1: Start                                                      | R/W |
| b3  | STSPSEL | SCL, SDA output select bit         | Start and stop conditions not output     Start and stop conditions output | R/W |
| b4  | ACKD    | ACK data bit                       | 0: ACK<br>1: NACK                                                         | R/W |
| b5  | ACKC    | ACK data output enable bit         | Serial interface data output     ACK data output                          | R/W |
| b6  | SCLHI   | SCL output stop enable bit         | 0: Disabled<br>1: Enabled                                                 | R/W |
| b7  | SWC9    | SCL wait bit 3                     | 0: SCL "L" hold disabled 1: SCL "L" hold enabled                          | R/W |

### Note:

## 23.2.10 UART2 Special Mode Register 3 (U2SMR3)

Address 00BDh

| Bit         | b7  | b6  | b5  | b4 | b3   | b2 | b1   | b0 |   |
|-------------|-----|-----|-----|----|------|----|------|----|---|
| Symbol      | DL2 | DL1 | DL0 | _  | NODC | _  | CKPH | _  | 1 |
| After Reset | 0   | 0   | 0   | Χ  | 0    | Χ  | 0    | Χ  | - |

| Bit | Symbol | Bit Name                               | Function                                                        | R/W      |
|-----|--------|----------------------------------------|-----------------------------------------------------------------|----------|
| b0  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is undefined.                      | <u> </u> |
| b1  | CKPH   | Clock phase set bit                    | 0: No clock delay                                               | R/W      |
|     |        |                                        | 1: With clock delay                                             |          |
| b2  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is undefined.                      |          |
| b3  | NODC   | Clock output select bit                | 0: CLK2 set to CMOS output                                      | R/W      |
|     |        |                                        | 1: CLK2 set to N-channel open-drain output                      |          |
| b4  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is undefined.                      |          |
| b5  | DL0    | SDA2 digital delay setup bit (1, 2)    | b7 b6 b5                                                        | R/W      |
| b6  | DL1    |                                        | 0 0 0: No delay<br>0 0 1: 1 to 2 cycle(s) of U2BRG count source | R/W      |
| b7  | DL2    |                                        | 0 1 0: 2 to 3 cycles of U2BRG count source                      | R/W      |
|     |        |                                        | 0 1 1: 3 to 4 cycles of U2BRG count source                      |          |
|     |        |                                        | 1 0 0: 4 to 5 cycles of U2BRG count source                      |          |
|     |        |                                        | 1 0 1: 5 to 6 cycles of U2BRG count source                      |          |
|     |        |                                        | 1 1 0: 6 to 7 cycles of U2BRG count source                      |          |
|     |        |                                        | 1 1 1: 7 to 8 cycles of U2BRG count source                      |          |

- 1. Bits DL2 to DL0 are used to generate a delay in SDA2 output digitally in I2C mode. In other than I2C mode, set these bits to 000b (no delay).
- 2. The amount of delay varies with the load on pins SCL2 and SDA2. When an external clock is used, the amount of delay increases by about 100 ns.

<sup>1.</sup> This bit is set to 0 when each condition is generated.

# 23.2.11 UART2 Special Mode Register 2 (U2SMR2)

Address 00BEh

| Bit         | b7 | b6   | b5   | b4   | b3  | b2  | b1  | b0    |
|-------------|----|------|------|------|-----|-----|-----|-------|
| Symbol      | _  | SDHI | SWC2 | STAC | ALS | SWC | CSC | IICM2 |
| After Reset | Х  | 0    | 0    | 0    | 0   | 0   | 0   | 0     |

| Bit | Symbol | Bit Name                               | Function                                              | R/W |
|-----|--------|----------------------------------------|-------------------------------------------------------|-----|
| b0  | IICM2  | I <sup>2</sup> C mode select bit 2     | Refer to Table 23.12 I <sup>2</sup> C Mode Functions. | R/W |
| b1  | CSC    | Clock synchronization bit              | 0: Disabled                                           | R/W |
|     |        |                                        | 1: Enabled                                            |     |
| b2  | SWC    | SCL wait output bit                    | 0: Disabled                                           | R/W |
|     |        |                                        | 1: Enabled                                            |     |
| b3  | ALS    | SDA output stop bit                    | 0: Disabled                                           | R/W |
|     |        |                                        | 1: Enabled                                            |     |
| b4  | STAC   | UART2 initialization bit               | 0: Disabled                                           | R/W |
|     |        |                                        | 1: Enabled                                            |     |
| b5  | SWC2   | SCL wait output bit 2                  | 0: Transfer clock                                     | R/W |
|     |        |                                        | 1: "L" output                                         |     |
| b6  | SDHI   | SDA output disable bit                 | 0: Enabled                                            | R/W |
|     |        |                                        | 1: Disabled (high-impedance)                          |     |
| b7  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is undefined.            | _   |

## 23.2.12 UART2 Special Mode Register (U2SMR)

Address 00BFh

| Bit         | b7 | b6  | b5   | b4    | b3 | b2  | b1  | b0   |   |
|-------------|----|-----|------|-------|----|-----|-----|------|---|
| Symbol      | _  | SSS | ACSE | ABSCS | _  | BBS | ABC | IICM |   |
| After Reset | X  | 0   | 0    | 0     | 0  | 0   | 0   | 0    | • |

| Bit | Symbol | Bit Name                                 | Function                                   | R/W |
|-----|--------|------------------------------------------|--------------------------------------------|-----|
| b0  | IICM   | I <sup>2</sup> C mode select bit         | 0: Other than I <sup>2</sup> C mode        | R/W |
|     |        |                                          | 1: I <sup>2</sup> C mode                   |     |
| b1  | ABC    | Arbitration lost detect flag control bit | 0: Update per bit                          | R/W |
|     |        |                                          | 1: Update per byte                         |     |
| b2  | BBS    | Bus busy flag (1)                        | 0: Stop condition detected                 | R/W |
|     |        |                                          | 1: Start condition detected (busy)         |     |
| b3  | _      | Reserved bit                             | Set to 0.                                  | R/W |
| b4  | ABSCS  | Bus collision detect sampling clock      | 0: Rising edge of transfer clock           | R/W |
|     |        | select bit                               | 1: Underflow signal of Timer RA (2)        |     |
| b5  | ACSE   | Auto clear function select bit of        | 0: No auto clear function                  | R/W |
|     |        | transmit enable bit                      | 1: Auto clear at bus collision occurrence  |     |
| b6  | SSS    | Transmit start condition select bit      | 0: Not synchronized to RXD2                | R/W |
|     |        |                                          | 1: Synchronized to RXD2 (2)                |     |
| b7  | _      | Nothing is assigned. If necessary, set   | to 0. When read, the content is undefined. |     |

- 1. The BBS bit is set to 0 by writing 0 by a program (Writing 1 has no effect).
- 2. When a transfer begins, the SSS bit is set to 0 (not synchronized to RXD2).

## 23.2.13 UART2 Pin Select Register 0 (U2SR0)

| Address     | 018An |    |          |          |    |          |          |          |
|-------------|-------|----|----------|----------|----|----------|----------|----------|
| Bit         | b7    | b6 | b5       | b4       | b3 | b2       | b1       | b0       |
| Symbol      | _     | _  | RXD2SEL1 | RXD2SEL0 | _  | TXD2SEL2 | TXD2SEL1 | TXD2SEL0 |
| After Reset | 0     | 0  | 0        | 0        | 0  | 0        | 0        | 0        |

| Bit            | Symbol                           | Bit Name                               | Function                                                                                                                                                                                                  | R/W               |
|----------------|----------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| b0<br>b1<br>b2 | TXD2SEL0<br>TXD2SEL1<br>TXD2SEL2 | TXD2/SDA2 pin select bit               | b2 b1 b0<br>0 0 0: TXD2/SDA2 pin not used<br>0 0 1: P3_7 assigned<br>0 1 0: P3_4 assigned<br>0 1 1: Do not set.<br>1 0 0: Do not set.<br>1 0 1: P6_6 assigned<br>1 1 0: Do not set.<br>1 1 1: Do not set. | R/W<br>R/W<br>R/W |
| b3             | _                                | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                                                                                                                                        | _                 |
| b4<br>b5       | RXD2SEL0<br>RXD2SEL1             | RXD2/SCL2 pin select bit               | 0 0: RXD2/SCL2 pin not used<br>0 1: P3_4 assigned<br>1 0: P3_7 assigned<br>1 1: P4_5 assigned                                                                                                             | R/W<br>R/W        |
| b6             | _                                | Reserved bit                           | Set to 0.                                                                                                                                                                                                 | R/W               |
| b7             | _                                | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                                                                                                                                        | _                 |

The U2SR0 register selects which pin is assigned to the UART2 I/O. To use the I/O pin for UART2, set this register.

Set the U2SR0 register before setting the UART2 associated registers. Also, do not change the setting value in this register during UART2 operation.

## 23.2.14 UART2 Pin Select Register 1 (U2SR1)

Address 018Bh Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol CTS2SEL0 CLK2SEL1 CLK2SEL0 After Reset 0

| Bit      | Symbol               | Bit Name                               | Function                                                                               | R/W        |
|----------|----------------------|----------------------------------------|----------------------------------------------------------------------------------------|------------|
| b0<br>b1 | CLK2SEL0<br>CLK2SEL1 | CLK2 pin select bit                    | 0 0: CLK2 pin not used<br>0 1: P3_5 assigned<br>1 0: Do not set.<br>1 1: P6_5 assigned | R/W<br>R/W |
| b2       | _                    | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                     | _          |
| b3       | _                    |                                        |                                                                                        |            |
| b4       | CTS2SEL0             | CTS2/RTS2 pin select bit               | 0: CTS2/RTS2 pin not used 1: P3_3 assigned                                             | R/W        |
| b5       | _                    | Reserved bit                           | Set to 0.                                                                              | R/W        |
| b6       | _                    | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                     | _          |
| b7       | _                    | Reserved bit                           | Set to 0.                                                                              | R/W        |

The U2SR1 register selects which pin is assigned to the UART2 I/O. To use the I/O pin for UART2, set this register.

Set the U2SR1 register before setting the UART2 associated registers. Also, do not change the setting value in this register during UART2 operation.

### Clock Synchronous Serial I/O Mode 23.3

In clock synchronous serial I/O mode, data is transmitted and received using a transfer clock. Table 23.2 lists the Clock Synchronous Serial I/O Mode Specifications. Table 23.3 lists the Registers Used and Settings in Clock Synchronous Serial I/O Mode.

**Table 23.2 Clock Synchronous Serial I/O Mode Specifications** 

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer data format                | Transfer data length: 8 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Transfer clock                      | • The CKDIR bit in the U2MR register is set to 0 (internal clock): fj/(2(n+1)) fj = f1, f8, f32, fC n = setting value in the U2BRG register: 00h to FFh • The CKDIR bit is set to 1 (external clock): Input from the CLK2 pin                                                                                                                                                                                                                                                                                                                                                                                 |
| Transmit/receive control            | Selectable from the CTS function, RTS function, or CTS/RTS function disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Transmit start conditions           | To start transmission, the following requirements must be met: (1)  • The TE bit in the U2C1 register is set to 1 (transmission enabled)  • The TI bit in the U2C1 register is set to 0 (data present in the U2TB register)  • If the CTS function is selected, input to the CTS2 pin = "L".                                                                                                                                                                                                                                                                                                                  |
| Receive start conditions            | To start reception, the following requirements must be met: (1)  • The RE bit in the U2C1 register is set to 1 (reception enabled).  • The TE bit in the U2C1 register is set to 1 (transmission enabled).  • The TI bit in the U2C1 register is set to 0 (data present in the U2TB register).                                                                                                                                                                                                                                                                                                                |
| Interrupt request generation timing | For transmission, one of the following conditions can be selected.  • The U2IRS bit in the U2C1 register is set to 0 (transmit buffer empty): When data is transferred from the U2TB register to the UART2 transmit register (at start of transmission).  • The U2IRS bit is set to 1 (transmission completed): When data transmission from the UART2 transmit register is completed. For reception  • When data is transferred from the UART2 receive register to the U2RB register (at completion of reception).                                                                                            |
| Error detection                     | Overrun error (2) This error occurs if the serial interface starts receiving the next unit of data before reading the U2RB register and receives the 7th bit of the next unit of data.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Selectable functions                | <ul> <li>CLK polarity selection Transfer data I/O can be selected to occur synchronously with the rising or falling edge of the transfer clock.</li> <li>LSB first, MSB first selection Whether transmitting or receiving data begins with bit 0 or begins with bit 7 can be selected.</li> <li>Continuous receive mode selection Reception is enabled immediately by reading the U2RB register.</li> <li>Serial data logic switching This function inverts the logic value of the transmit/receive data.</li> <li>RXD2 digital filter selection The RXD2 input signal can be enabled or disabled.</li> </ul> |

### Notes:

- 1. When an external clock is selected, the requirements must be met in either of the following states:
  - The external clock is held high when the CKPOL bit in the U2C0 register is set to 0 (transmit data output at the falling edge and receive data input at the rising edge of the transfer clock)
  - The external clock is held low when the CKPOL bit in the U2C0 register is set to 1 (transmit data output at the rising edge and receive data input at the falling edge of the transfer clock)
- 2. If an overrun error occurs, the receive data in the U2RB register will be undefined. The IR bit in the S2RIC register does not change to 1 (interrupt requested).

**Table 23.3** Registers Used and Settings in Clock Synchronous Serial I/O Mode

| Register | Bit          | Function                                        |
|----------|--------------|-------------------------------------------------|
| U2TB (1) | b0 to b7     | Set transmit data.                              |
| U2RB (1) | b0 to b7     | Receive data can be read.                       |
|          | OER          | Overrun error flag                              |
| U2BRG    | b0 to b7     | Set a bit rate.                                 |
| U2MR (1) | SMD2 to SMD0 | Set to 001b.                                    |
|          | CKDIR        | Select the internal clock or external clock.    |
|          | IOPOL        | Set to 0.                                       |
| U2C0     | CLK1, CLK0   | Select the count source for the U2BRG register. |
|          | CRS          | Select either CTS or RTS to use functions.      |
|          | TXEPT        | Transmit register empty flag                    |
|          | CRD          | Enable or disable the CTS or RTS function.      |
|          | NCH          | Select TXD2 pin output mode.                    |
|          | CKPOL        | Select the transfer clock polarity.             |
|          | UFORM        | Select LSB first or MSB first.                  |
| U2C1     | TE           | Set to 1 to enable transmission/reception.      |
|          | TI           | Transmit buffer empty flag                      |
|          | RE           | Set to 1 to enable reception.                   |
|          | RI           | Receive complete flag                           |
|          | U2IRS        | Select the source of UART2 transmit interrupt.  |
|          | U2RRM        | Set to 1 to use continuous receive mode.        |
|          | U2LCH        | Set to 1 to use inverted data logic.            |
|          | U2ERE        | Set to 0.                                       |
| U2SMR    | b0 to b7     | Set to 0.                                       |
| U2SMR2   | b0 to b7     | Set to 0.                                       |
| U2SMR3   | b0 to b2     | Set to 0.                                       |
|          | NODC         | Select clock output mode.                       |
|          | b4 to b7     | Set to 0.                                       |
| U2SMR4   | b0 to b7     | Set to 0.                                       |
| URXDF    | DF2EN        | Select the digital filter disabled or enabled.  |
| U2SMR5   | MP           | Set to 0.                                       |

## Note:

1. Set the bits not listed in this table to 0 when writing to the above registers in clock synchronous serial I/O mode.

R8C/35A Group

Table 23.4 lists the Pin Functions in Clock Synchronous Serial I/O Mode (Multiple Transfer Clock Output Pin Function Not Selected).

Note that for a period from when UART2 operating mode is selected to when transfer starts, the TXD2 pin outputs a "H" level. (When N-channel open-drain output is selected, this pin is in the high-impedance state.)

Figure 23.3 shows the Transmit and Receive Timing in Clock Synchronous Serial I/O Mode.

**Table 23.4** Pin Functions in Clock Synchronous Serial I/O Mode (Multiple Transfer Clock Output Pin Function Not Selected)

| Pin Name  | Function              | Selection Method                                                                                                         |
|-----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------|
| TXD2      | Serial data output    | (Dummy data is output for reception only.)                                                                               |
| RXD2      | Serial data input     | Set the port direction bit corresponding to the RXD2 pin to 0. (Can be used as an input port for transmission only.)     |
| CLK2      | Transfer clock output | CKDIR bit in U2MR register = 0                                                                                           |
|           | Transfer clock input  | CKDIR bit in U2MR register = 1 Set the port direction bit corresponding to the CLK2 pin to 0.                            |
| CTS2/RTS2 | CTS input             | CRD bit in U2C0 register = 0 CRS bit in U2C0 register = 0 Set the port direction bit corresponding to the CTS2 pin to 0. |
|           | RTS output            | CRD bit in U2C0 register = 0<br>CRS bit in U2C0 register = 1                                                             |
|           | I/O port              | CRD bit in U2C0 register = 1                                                                                             |



Figure 23.3 Transmit and Receive Timing in Clock Synchronous Serial I/O Mode

#### **Measure for Dealing with Communication Errors** 23.3.1

If a communication error occurs while transmitting or receiving in clock synchronous serial I/O mode, follow the procedures below:

- Resetting the U2RB register
- (1) Set the RE bit in the U2C1 register to 0 (reception disabled).
- (2) Set bits SMD2 to SMD0 in the U2MR register to 000b (serial interface disabled).
- (3) Set bits SMD2 to SMD0 in the U2MR register to 001b (clock synchronous serial I/O mode).
- (4) Set the RE bit in the U2C1 register to 1 (reception enabled).
- Resetting the U2TB register
- (1) Set bits SMD2 to SMD0 in the U2MR register to 000b (serial interface disabled).
- (2) Set bits SMD2 to SMD0 in the U2MR register to 001b (clock synchronous serial I/O mode).
- (3) Write 1 to the TE bit in the U2C1 register (transmission enabled), regardless of the TE bit value in the U2C2 register.

### 23.3.2 **CLK Polarity Select Function**

Use the CKPOL bit in the U2C0 register to select the transfer clock polarity. Figure 23.4 shows the Transfer Clock Polarity.



Figure 23.4 **Transfer Clock Polarity** 

#### LSB First/MSB First Select Function 23.3.3

Use the UFORM bit in the U2C0 register to select the transfer format. Figure 23.5 shows the Transfer Format.



Figure 23.5 **Transfer Format** 

#### 23.3.4 **Continuous Receive Mode**

In continuous receive mode, receive operation is enabled when the receive buffer register is read. It is not necessary to write dummy data to the transmit buffer register to enable receive operation in this mode. However, a dummy read of the receive buffer register is required when starting the operating mode.

When the U2RRM bit in the U2C1 register is set to 1 (continuous receive mode), the TI bit in the U2C1 register is set to 0 (data present in the U2TB register) by reading the U2RB register. If the U2RRM bit is set to 1, do not write dummy data to the U2TB register by a program.

## 23.3.5 Serial Data Logic Switching Function

If the U2LCH bit in the U2C1 register is set to 1 (inverted), the data written to the U2TB register has its logic inverted before being transmitted. Similarly, the received data has its logic inverted when read from the U2RB register. Figure 23.6 shows the Serial Data Logic Switching.



Figure 23.6 Serial Data Logic Switching

#### **CTS/RTS** Function 23.3.6

The CTS function is used to start transmit and receive operation when "L" is applied to the CTS2/RTS2 pin. Transmit and receive operation begins when the CTS2/RTS2 pin is held low. If the "L" signal is switched to "H" during a transmit or receive operation, the operation stops before the next data.

For the RTS function, the CTS2/RTS2 pin outputs "L" when the MCU is ready for a receive operation. The output level goes high at the first falling edge of the CLK2 pin.

- The CRD bit in the U2C0 register = 1 ( $\overline{\text{CTS}}/\overline{\text{RTS}}$  function disabled) The CTS2/RTS2 pin operates as the programmable I/O function.
- The CRD bit = 0, CRS bit = 0 ( $\overline{CTS}$  function selected) The  $\overline{CTS2}/\overline{RTS2}$  pin operates as the  $\overline{CTS}$  function.
- The CRD bit = 0, CRS bit = 1 ( $\overline{RTS}$  function selected) The  $\overline{\text{CTS2}}/\overline{\text{RTS2}}$  pin operates as the  $\overline{\text{RTS}}$  function.

#### 23.3.7 RXD2 Digital Filter Select Function

When the DF2EN bit in the URXDF register is set to 1 (RXD2 digital filer enabled), the RXD2 input signal is loaded internally via the digital filter circuit for noise reduction. The noise canceller consists of three cascaded latch circuits and a match detection circuit. The RXD2 input signal is sampled on the basic clock with a frequency 16 times the transfer rate, and the level is passed forward to the next circuit when three latch outputs match. When the outputs do not match, the previous value is retained.

In other words, when the same level remains for more than three clocks, the input signal is recognized as a signal. When the level is changed within three clocks, the change is recognized as not a signal but noise. Figure 23.7 shows a Block Diagram of RXD2 Digital Filter Circuit.



Figure 23.7 **Block Diagram of RXD2 Digital Filter Circuit** 

## 23.4 Clock Asynchronous Serial I/O (UART) Mode

In UART mode, data is transmitted and received after setting the desired bit rate and transfer data format. Table 23.5 lists the UART Mode Specifications. Table 23.6 lists the Registers Used and Settings in UART Mode.

Table 23.5 UART Mode Specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer data format                | <ul> <li>Character bits (transfer data): Selectable from 7, 8, or 9 bits</li> <li>Start bit: 1 bit</li> <li>Parity bit: Selectable from odd, even, or none</li> <li>Stop bits: Selectable from 1 bit or 2 bits</li> </ul>                                                                                                                                                                                                                                                                                                                                                                        |
| Transfer clock                      | <ul> <li>The CKDIR bit in the U2MR register is set to 0 (internal clock): fj/(16(n + 1)) fj = f1, f8, f32, fC n = setting value in the U2BRG register: 00h to FFh</li> <li>The CKDIR bit is set to 1 (external clock): fEXT/(16(n + 1)) fEXT: Input from CLK2 pin n: Setting value in the U2BRG register: 00h to FFh</li> </ul>                                                                                                                                                                                                                                                                  |
| Transmit/receive control            | Selectable from the CTS function, RTS function, or CTS/RTS function disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Transmit start conditions           | To start transmission, the following requirements must be met:  • The TE bit in the U2C1 register is set to 1 (transmission enabled).  • The TI bit in the U2C1 register is set to 0 (data present in the U2TB register).  • If the CTS function is selected, input to the CTS2 pin = "L".                                                                                                                                                                                                                                                                                                       |
| Receive start conditions            | To start reception, the following requirements must be met:  • The RE bit in the U2C1 register is set to 1 (reception enabled).  • Start bit detection                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Interrupt request generation timing | For transmission, one of the following conditions can be selected.  • The U2IRS bit in the U2C1 register is set to 0 (transmit buffer empty): When data is transferred from the U2TB register to the UART2 transmit register (at start of transmission).  • The U2IRS bit is set to 1 (transmission completed): When data transmission from the UART2 transmit register is completed. For reception  • When data is transferred from the UART2 receive register to the U2RB register (at completion of reception).                                                                               |
| Error detection                     | <ul> <li>Overrun error (1) This error occurs if the serial interface starts receiving the next unit of data before reading the U2RB register and receives the bit one before the last stop bit of the next unit of data.</li> <li>Framing error (2) This error occurs when the set number of stop bits is not detected.</li> <li>Parity error (2) This error occurs when if parity is enabled, the number of 1's in the parity and character bits does not match the set number of 1's.</li> <li>Error sum flag This flag is set to 1 if an overrun, framing, or parity error occurs.</li> </ul> |
| Selectable functions                | <ul> <li>LSB first, MSB first selection Whether transmitting or receiving data begins with bit 0 or begins with bit 7 can be selected.</li> <li>Serial data logic switching This function inverts the logic of the transmit/receive data. The start and stop bits are not inverted.</li> <li>TXD, RXD I/O polarity switching This function inverts the polarities of the TXD pin output and RXD pin input. The logic levels of all I/O data are inverted.</li> <li>RAD2 digital filter selection The RXD2 input signal can be enabled or disabled.</li> </ul>                                    |

### Notes:

- 1. If an overrun error occurs, the receive data in the U2RB register will be undefined. The IR bit in the S2RIC register remains unchanged.
- 2. The timing at which the framing error flag and the parity error flag are set is detected when data is transferred from the UART2 receive register to the U2RB register.

**Table 23.6** Registers Used and Settings in UART Mode

| Register | Bit                | Function                                                                                                                                     |  |  |  |  |  |
|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| U2TB     | b0 to b8           | Set transmit data. (1)                                                                                                                       |  |  |  |  |  |
| U2RB     | b0 to b8           | Receive data can be read. (1, 2)                                                                                                             |  |  |  |  |  |
|          | OER, FER, PER, SUM | Error flag                                                                                                                                   |  |  |  |  |  |
| U2BRG    | b0 to b7           | Set a bit rate.                                                                                                                              |  |  |  |  |  |
| U2MR     | SMD2 to SMD0       | Set to 100b when transfer data is 7 bits long. Set to 101b when transfer data is 8 bits long. Set to 110b when transfer data is 9 bits long. |  |  |  |  |  |
|          | CKDIR              | Select the internal clock or external clock.                                                                                                 |  |  |  |  |  |
|          | STPS               | Select the stop bit.                                                                                                                         |  |  |  |  |  |
|          | PRY, PRYE          | Select whether parity is included and whether odd or even.                                                                                   |  |  |  |  |  |
|          | IOPOL              | Select the TXD/RXD I/O polarity.                                                                                                             |  |  |  |  |  |
| U2C0     | CLK0, CLK1         | Select the count source for the U2BRG register.                                                                                              |  |  |  |  |  |
|          | CRS                | Select CTS or RTS to use functions.                                                                                                          |  |  |  |  |  |
|          | TXEPT              | Transmit register empty flag                                                                                                                 |  |  |  |  |  |
|          | CRD                | Enable or disable the CTS or RTS function.                                                                                                   |  |  |  |  |  |
|          | NCH                | Select TXD2 pin output mode.                                                                                                                 |  |  |  |  |  |
|          | CKPOL              | Set to 0.                                                                                                                                    |  |  |  |  |  |
|          | UFORM              | Select LSB first or MSB first when transfer data is 8 bits long.<br>Set to 0 when transfer data is 7 or 9 bits long.                         |  |  |  |  |  |
| U2C1     | TE                 | Set to 1 to enable transmission.                                                                                                             |  |  |  |  |  |
|          | TI                 | Transmit buffer empty flag                                                                                                                   |  |  |  |  |  |
|          | RE                 | Set to 1 to enable reception.                                                                                                                |  |  |  |  |  |
|          | RI                 | Receive complete flag                                                                                                                        |  |  |  |  |  |
|          | U2IRS              | Select the UART2 transmit interrupt source.                                                                                                  |  |  |  |  |  |
|          | U2RRM              | Set to 0.                                                                                                                                    |  |  |  |  |  |
|          | U2LCH              | Set to 1 to use inverted data logic.                                                                                                         |  |  |  |  |  |
|          | U2ERE              | Set to 0.                                                                                                                                    |  |  |  |  |  |
| U2SMR    | b0 to b7           | Set to 0.                                                                                                                                    |  |  |  |  |  |
| U2SMR2   | b0 to b7           | Set to 0.                                                                                                                                    |  |  |  |  |  |
| U2SMR3   | b0 to b7           | Set to 0.                                                                                                                                    |  |  |  |  |  |
| U2SMR4   | b0 to b7           | Set to 0.                                                                                                                                    |  |  |  |  |  |
| URXDF    | DF2EN              | Select the digital filter disabled or enabled.                                                                                               |  |  |  |  |  |
| U2SMR5   | MP                 | Set to 0.                                                                                                                                    |  |  |  |  |  |

## Notes:

- 1. The bits used for transmit/receive data are as follows:
  - Bits b0 to b6 when transfer data is 7 bits long
  - Bits b0 to b7 when transfer data is 8 bits long
  - Bits b0 to b8 when transfer data is 9 bits long
- 2. The contents of the following are undefined:
  - Bits b7 and b8 when transfer data is 7 bits long
  - Bit b8 when transfer data is 8 bits long

Table 23.7 lists the I/O Pin Functions in UART Mode.

Note that for a period from when the UART2 operating mode is selected to when transfer starts, the TXD2 pin outputs "H". (When N-channel open-drain output is selected, this pin is in the high-impedance state.) Figure 23.8 shows the Transmit Timing in UART Mode. Figure 23.9 shows the Receive Timing in UART Mode.

I/O Pin Functions in UART Mode **Table 23.7** 

| Pin Name  | Function             | Selection Method                                                                                                         |  |  |  |  |
|-----------|----------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| TXD2      | Serial data output   | ("H" is output for reception only.)                                                                                      |  |  |  |  |
| RXD2      | Serial data input    | Set the port direction bit corresponding to the RXD2 pin to 0. (Can be used as an input port for transmission only)      |  |  |  |  |
| CLK2      | I/O port             | CKDIR bit in U2MR register = 0                                                                                           |  |  |  |  |
|           | Transfer clock input | CKDIR bit in U2MR register = 1 Set the port direction bit corresponding to the CLK2 pin to 0.                            |  |  |  |  |
| CTS2/RTS2 | CTS input            | CRD bit in U2C0 register = 0 CRS bit in U2C0 register = 0 Set the port direction bit corresponding to the CTS2 pin to 0. |  |  |  |  |
|           | RTS input            | CRD bit in U2C0 register = 0 CRS bit in U2C0 register = 1                                                                |  |  |  |  |
|           | I/O port             | CRD bit in U2C0 register = 1                                                                                             |  |  |  |  |



Figure 23.8 Transmit Timing in UART Mode



Figure 23.9 **Receive Timing in UART Mode** 

#### 23.4.1 Bit Rate

In UART mode, the bit rate is the frequency divided by the U2BRG register divided by 16. Table 23.8 lists the Bit Rate Setting Example in UART Mode (Internal Clock Selected).

**Table 23.8** Bit Rate Setting Example in UART Mode (Internal Clock Selected)

| Bit Rate C | U2BRG           | Systen                    | System Clock = 20 MHz |                         | System Clock = 18.432 MHz (1) |                   |                         | System Clock = 8 MHz      |                         |                         |
|------------|-----------------|---------------------------|-----------------------|-------------------------|-------------------------------|-------------------|-------------------------|---------------------------|-------------------------|-------------------------|
|            | Count<br>Source | U2BRG<br>Setting<br>Value | Actual Time (bps)     | Setting<br>Error<br>(%) | U2BRG<br>Setting<br>Value     | Actual Time (bps) | Setting<br>Error<br>(%) | U2BRG<br>Setting<br>Value | Actual<br>Time<br>(bps) | Setting<br>Error<br>(%) |
| 1200       | f8              | 129 (81h)                 | 1201.92               | 0.16                    | 119 (77h)                     | 1200.00           | 0.00                    | 51 (33h)                  | 1201.92                 | 0.16                    |
| 2400       | f8              | 64 (40h)                  | 2403.85               | 0.16                    | 59 (3Bh)                      | 2400.00           | 0.00                    | 25 (19h)                  | 2403.85                 | 0.16                    |
| 4800       | f8              | 32 (20h)                  | 4734.85               | -1.36                   | 29 (1Dh)                      | 4800.00           | 0.00                    | 12 (0Ch)                  | 4807.69                 | 0.16                    |
| 9600       | f1              | 129 (81h)                 | 9615.38               | 0.16                    | 119 (77h)                     | 9600.00           | 0.00                    | 51 (33h)                  | 9615.38                 | 0.16                    |
| 14400      | f1              | 86 (56h)                  | 14367.82              | -0.22                   | 79 (4Fh)                      | 14400.00          | 0.00                    | 34 (22h)                  | 14285.71                | -0.79                   |
| 19200      | f1              | 64 (40h)                  | 19230.77              | 0.16                    | 59 (3Bh)                      | 19200.00          | 0.00                    | 25 (19h)                  | 19230.77                | 0.16                    |
| 28800      | f1              | 42 (2Ah)                  | 29069.77              | 0.94                    | 39 (27h)                      | 28800.00          | 0.00                    | 16 (10h)                  | 29411.76                | 2.12                    |
| 38400      | f1              | 32 (20h)                  | 37878.79              | -1.36                   | 29 (1Dh)                      | 38400.00          | 0.00                    | 12 (0Ch)                  | 38461.54                | 0.16                    |
| 57600      | f1              | 21 (15h)                  | 56818.18              | -1.36                   | 19 (13h)                      | 57600.00          | 0.00                    | 8 (08h)                   | 55555.56                | -3.55                   |
| 115200     | f1              | 10 (0Ah)                  | 113636.36             | -1.36                   | 9 (09h)                       | 115200.00         | 0.00                    | _                         | _                       | _                       |

## Note:

<sup>1.</sup> For the high-speed on-chip oscillator, the correction value in the FRA4 register should be written into the FRA1 register and the correction value in the FRA5 register should be written into the FRA3 register. This applies when the high-speed on-chip oscillator is selected as the system clock and bits FRA22 to FRA20 in the FRA2 register are set to 000b (divide-by-2 mode). For the precision of the high-speed on-chip oscillator, refer to 34. Electrical Characteristics.

## Measure for Dealing with Communication Errors 23.4.2

If a communication error occurs while transmitting or receiving in UART mode, follow the procedures below:

- Resetting the U2RB register
- (1) Set the RE bit in the U2C1 register to 0 (reception disabled).
- (2) Set the RE bit in the U2C1 register to 1 (reception enabled).
- Resetting the U2TB register
- (1) Set bits SMD2 to SMD0 in the U2MR register to 000b (serial interface disabled).
- (2) Reset bits SMD2 to SMD0 in the U2MR register to 001b, 101b, and 110b.
- (3) Write 1 to the TE bit in the U2C1 register (transmission enabled), regardless of the TE bit value in the U2C1 register.

#### 23.4.3 LSB First/MSB First Select Function

As shown in Figure 23.10, use the UFORM bit in the U2C0 register to select the transfer format. This function is enabled when transfer data is 8 bits long. Figure 23.10 shows the Transfer Format.



**Figure 23.10 Transfer Format** 

# 23.4.4 Serial Data Logic Switching Function

The data written to the U2TB register has its logic inverted before being transmitted. Similarly, the received data has its logic inverted when read from the U2RB register. Figure 23.11 shows the Serial Data Logic Switching.



Figure 23.11 Serial Data Logic Switching

# 23.4.5 TXD and RXD I/O Polarity Inverse Function

This function inverts the polarities of the TXD2 pin output and RXD2 pin input. The logic levels of all I/O data (including bits for start, stop, and parity) are inverted. Figure 23.12 shows the TXD and RXD I/O Inversion.



Figure 23.12 TXD and RXD I/O Inversion

### **CTS/RTS** Function 23.4.6

The CTS function is used to start transmit operation when "L" is applied to the CTS2/RTS2 pin. Transmit operation begins when the CTS2/RTS2 pin is held low. If the "L" signal is switched to "H" during transmit operation, the operation stops after the ongoing transmit/receive operation is completed.

When the RTS function is used, the CTS2/RTS2 pin outputs "L" when the MCU is ready for a receive operation. The output level goes high at the first falling edge of the CLK2 pin.

- The CRD bit in the U2C0 register = 1 ( $\overline{CTS}/\overline{RTS}$  function disabled) The CTS2/RTS2 pin operates as the programmable I/O function.
- The CRD bit = 0, CRS bit = 0 ( $\overline{CTS}$  function selected) The  $\overline{CTS2}/\overline{RTS2}$  pin operates as the  $\overline{CTS}$  function.
- The CRD bit = 0, CRS bit = 1 ( $\overline{RTS}$  function selected) The  $\overline{CTS2}/\overline{RTS2}$  pin operates as the  $\overline{RTS}$  function.

### 23.4.7 RXD2 Digital Filter Select Function

When the DF2EN bit in the URXDF register is set to 1 (RXD2 digital filer enabled), the RXD2 input signal is loaded internally via the digital filter circuit for noise reduction. The noise canceller consists of three cascaded latch circuits and a match detection circuit. The RXD2 input signal is sampled on the basic clock with a frequency 16 times the transfer rate, and the level is passed forward to the next circuit when three latch outputs match. When the outputs do not match, the previous value is retained.

In other words, when the same level remains for more than three clocks, the input signal is recognized as a signal. When the level is changed within three clocks, the change is recognized as not a signal but noise. Figure 23.13 shows a Block Diagram of RXD2 Digital Filter Circuit.



**Figure 23.13 Block Diagram of RXD2 Digital Filter Circuit** 

# 23.5 Special Mode 1 (I<sup>2</sup>C Mode)

I<sup>2</sup>C mode is provided for use as a simplified I<sup>2</sup>C interface compatible mode. Table 23.9 lists the I<sup>2</sup>C Mode Specifications. Tables 23.10 and 23.11 list the registers used in I<sup>2</sup>C mode and the settings. Table 23.12 lists the I<sup>2</sup>C Mode Functions, Figure 23.14 shows an I<sup>2</sup>C Mode Block Diagram, and Figure 23.15 shows the Transfer to U2RB Register and Interrupt Timing.

As shown in Table 23.12, the MCU is placed in I<sup>2</sup>C mode by setting bits SMD2 to SMD0 to 010b and the IICM bit to 1. Because SDA2 transmit output has a delay circuit attached, SDA2 output does not change state until SCL2 goes low and remains stably low.

**Table 23.9** I<sup>2</sup>C Mode Specifications

| Item                                | Specification                                                                                                                                                                                                                                                                                                  |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transfer data format                | Transfer data length: 8 bits                                                                                                                                                                                                                                                                                   |
| Transfer clock                      | <ul> <li>Master mode The CKDIR bit in the U2MR register is set to 0 (internal clock): fj/(2(n+1)) fj = f1, f8, f32, fC n = setting value in the U2BRG register: 00h to FFh</li> <li>Slave mode The CKDIR bit is set to 1 (external clock): Input from the SCL2 pin</li> </ul>                                  |
| Transmit start conditions           | To start transmission, the following requirements must be met: (1)  • The TE bit in the U2C1 register is set to 1 (transmission enabled).  • The TI bit in the U2C1 register is set to 0 (data present in the U2TB register).                                                                                  |
| Receive start conditions            | To start reception, the following requirements must be met: (1)  • The RE bit in the U2C1 register is set to 1 (reception enabled).  • The TE bit in the U2C1 register is set to 1 (transmission enabled).  • The TI bit in the U2C1 register is set to 0 (data present in the U2TB register).                 |
| Interrupt request generation timing | Start/stop condition detection, no acknowledgement detection, or acknowledgement detection                                                                                                                                                                                                                     |
| Error detection                     | Overrun error (2) This error occurs if the serial interface starts receiving the next unit of data before reading the U2RB register and receives the 8th bit of the next unit of data.                                                                                                                         |
| Selectable functions                | <ul> <li>Arbitration lost Timing at which the ABT bit in the U2RB register is updated can be selected.</li> <li>SDA2 digital delay No digital delay or a delay of 2 to 8 U2BRG count source clock cycles can be selected.</li> <li>Clock phase setting With or without clock delay can be selected.</li> </ul> |

- 1. when an external clock is selected, the requirements must be met while the external clock is held high.
- 2. If an overrun error occurs, the received data in the U2RB register will be undefined. The IR bit in the S2RIC register remains unchanged.



I<sup>2</sup>C Mode Block Diagram **Figure 23.14** 

Table 23.10 Registers Used and Settings in I<sup>2</sup>C Mode (1)

|           |                        | Function                                                    |                                                             |  |  |  |  |
|-----------|------------------------|-------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|
| Register  | Bit                    | Master                                                      | Slave                                                       |  |  |  |  |
| U2TB (1)  | b0 to b7               | Set transmit data.                                          | Set transmit data.                                          |  |  |  |  |
| U2RB (1)  | b0 to b7               | Receive data can be read.                                   | Receive data can be read.                                   |  |  |  |  |
| OZIND ( ) | b8                     | ACK or NACK is set in this bit.                             | ACK or NACK is set in this bit.                             |  |  |  |  |
|           | ABT                    | Arbitration lost detect flag                                | Disabled                                                    |  |  |  |  |
|           | OER                    | Overrun error flag                                          | Overrun error flag                                          |  |  |  |  |
| U2BRG     | b0 to b7               | Set a bit rate.                                             | Disabled                                                    |  |  |  |  |
| U2MR (1)  | SMD2 to SMD0           | Set to 010b.                                                | Set to 010b.                                                |  |  |  |  |
|           | CKDIR                  | Set to 0.                                                   | Set to 1.                                                   |  |  |  |  |
|           | IOPOL                  | Set to 0.                                                   | Set to 0.                                                   |  |  |  |  |
| U2C0      | CLK1, CLK0             | Select the count source for the U2BRG register.             | Disabled                                                    |  |  |  |  |
|           | CRS                    | Disabled because CRD = 1.                                   | Disabled because CRD = 1.                                   |  |  |  |  |
|           | TXEPT                  | Transmit register empty flag                                | Transmit register empty flag                                |  |  |  |  |
|           | CRD                    | Set to 1.                                                   | Set to 1.                                                   |  |  |  |  |
|           | NCH                    | Set to 1.                                                   | Set to 1.                                                   |  |  |  |  |
|           | CKPOL                  | Set to 0.                                                   | Set to 0.                                                   |  |  |  |  |
|           | UFORM                  | Set to 1.                                                   | Set to 1.                                                   |  |  |  |  |
| U2C1      | TE                     | Set to 1 to enable transmission.                            | Set to 1 to enable transmission.                            |  |  |  |  |
|           | TI                     | Transmit buffer empty flag                                  | Transmit buffer empty flag                                  |  |  |  |  |
|           | RE                     | Set to 1 to enable reception.                               | Set to 1 to enable reception.                               |  |  |  |  |
|           | RI                     | Receive complete flag                                       | Receive complete flag                                       |  |  |  |  |
|           | U2IRS                  | Disabled                                                    | Disabled                                                    |  |  |  |  |
|           | U2RRM,<br>U2LCH, U2ERE | Set to 0.                                                   | Set to 0.                                                   |  |  |  |  |
| U2SMR     | IICM                   | Set to 1.                                                   | Set to 1.                                                   |  |  |  |  |
|           | ABC                    | Select the timing at which an arbitration lost is detected. | Disabled                                                    |  |  |  |  |
|           | BBS                    | Bus busy flag                                               | Bus busy flag                                               |  |  |  |  |
|           | b3 to b7               | Set to 0.                                                   | Set to 0.                                                   |  |  |  |  |
| U2SMR2    | IICM2                  | Refer to Table 23.12 I <sup>2</sup> C Mode Functions.       | Refer to <b>Table 23.12 I<sup>2</sup>C Mode Functions</b> . |  |  |  |  |
|           | CSC                    | Set to 1 to enable clock synchronization.                   | Set to 0.                                                   |  |  |  |  |
|           | SWC                    | Set to 1 to fix SCL2 output low at the falling              | Set to 1 to fix SCL2 output low at the falling              |  |  |  |  |
|           |                        | edge of the 9th bit of clock.                               | edge of the 9th bit of clock.                               |  |  |  |  |
|           | ALS                    | Set to 1 to stop SDA2 output when an                        | Set to 0.                                                   |  |  |  |  |
|           |                        | arbitration lost is detected.                               |                                                             |  |  |  |  |
|           | STAC                   | Set to 0.                                                   | Set to 1 to initialize UART2 at start condition detection   |  |  |  |  |
|           | SWC2                   | Set to 1 to forcibly pull SCL2 low.                         | Set to 1 to forcibly pull SCL2 output low.                  |  |  |  |  |
|           | SDHI                   | Set to 1 to disable SDA2 output.                            | Set to 1 to disable SDA2 output.                            |  |  |  |  |
|           | b7                     | Set to 0.                                                   | Set to 0.                                                   |  |  |  |  |

# Note:

1. Set the bits not listed in this table to 0 when writing to the above registers in  $I^2C$  mode.

Registers Used and Settings in I<sup>2</sup>C Mode (2) **Table 23.11** 

| Dogiotor | Bit                  | Fund                                                            | ction                                                                  |  |  |
|----------|----------------------|-----------------------------------------------------------------|------------------------------------------------------------------------|--|--|
| Register | DIL                  | Master                                                          | Slave                                                                  |  |  |
| U2SMR3   | b0, b2, b4, and NODC | Set to 0.                                                       | Set to 0.                                                              |  |  |
|          | СКРН                 | Refer to Table 23.12 I <sup>2</sup> C Mode Functions.           | Refer to Table 23.12 I <sup>2</sup> C Mode Functions.                  |  |  |
|          | DL2 to DL0           | Set the amount of SDA2 digital delay.                           | Set the amount of SDA2 digital delay.                                  |  |  |
| U2SMR4   | STAREQ               | Set to 1 to generate a start condition.                         | Set to 0.                                                              |  |  |
|          | RSTAREQ              | Set to 1 to generate a restart condition.                       | Set to 0.                                                              |  |  |
|          | STPREQ               | Set to 1 to generate a stop condition.                          | Set to 0.                                                              |  |  |
|          | STSPSEL              | Set to 1 to output each condition.                              | Set to 0.                                                              |  |  |
|          | ACKD                 | Select ACK or NACK.                                             | Select ACK or NACK.                                                    |  |  |
|          | ACKC                 | Set to 1 to output ACK data.                                    | Set to 1 to output ACK data.                                           |  |  |
|          | SCLHI                | Set to 1 to stop SCL2 output when a stop condition is detected. | Set to 0.                                                              |  |  |
|          | SWC9                 | Set to 0.                                                       | Set to 1 to hold SCL2 low at the falling edge of the 9th bit of clock. |  |  |
| URXDF    | DF2EN                | Set to 0.                                                       | Set to 0.                                                              |  |  |
| U2SMR5   | MP                   | Set to 0.                                                       | Set to 0.                                                              |  |  |

# Table 23.12 I<sup>2</sup>C Mode Functions

|                                                                                  | Clock Synchronous                                                                               | $I^2C$ Mode (SMD2 to SMD0 = 010b, IICM = 1)                                            |                                                               |                                                         |                                                                                                                              |  |  |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|
| Function                                                                         | Serial I/O Mode                                                                                 | IICM2 = 0 (NAC                                                                         | K/ACK interrupt)                                              | IICM2 = 1 (UART transmit/receive interrupt)             |                                                                                                                              |  |  |
| T dilotion                                                                       | (SMD2 to SMD0 = 001b,<br>IICM = 0)                                                              | CKPH = 0<br>(No Clock Delay)                                                           | CKPH = 1<br>(With Clock Delay)                                | CKPH = 0<br>(No Clock Delay)                            | CKPH = 1<br>(With Clock Delay)                                                                                               |  |  |
| Source of UART2 bus collision interrupt (1, 5)                                   | -                                                                                               |                                                                                        | on or stop condition de<br>STSPSEL Bit Function               |                                                         |                                                                                                                              |  |  |
| Source of UART2<br>transmit/NACK2 (1, 6)                                         | UART2 transmission<br>Transmission started or<br>completed (selectable by<br>U2IRS bit)         | Rising edge of SCL2 9th bit Rising edge of                                             |                                                               | UART2<br>transmission<br>Rising edge of<br>SCL2 9th bit | UART2 transmission<br>Falling edge of SCL2<br>next to 9th bit                                                                |  |  |
| Source of UART2<br>receive/ACK2 (1, 6)                                           | UART2 reception<br>When 8th bit received<br>CKPOL = 0 (rising edge)<br>CKPOL = 1 (falling edge) | Acknowledgment dete<br>Rising edge of SCL2                                             |                                                               | UART2 reception<br>Falling edge of SCL2                 | 2 9th bit                                                                                                                    |  |  |
| Timing for transferring data from UART reception shift register to U2RB register | CKPOL = 0 (rising edge)<br>CKPOL = 1 (falling edge)                                             | Rising edge of SCL2                                                                    | 9th bit                                                       | Falling edge of<br>SCL2 9th bit                         | Falling and rising edge of SCL2 9th bit                                                                                      |  |  |
| UART2 transmission output delay                                                  | No delay                                                                                        | With delay                                                                             |                                                               |                                                         |                                                                                                                              |  |  |
| TXD2/SDA2 functions                                                              | TXD2 output                                                                                     | SDA2 I/O                                                                               |                                                               |                                                         |                                                                                                                              |  |  |
| RXD2/SCL2 functions                                                              | RXD2 input                                                                                      | SCL2 I/O                                                                               |                                                               |                                                         |                                                                                                                              |  |  |
| CLK2 functions                                                                   | CLK2 input or output port selected                                                              | - (Cannot be used in I <sup>2</sup> C mode.)                                           |                                                               |                                                         |                                                                                                                              |  |  |
| Noise filter width                                                               | 15 ns                                                                                           | 200 ns                                                                                 |                                                               |                                                         |                                                                                                                              |  |  |
| Read of RXD2 and SCL2 pin levels                                                 | Possible when the corresponding port direction bit = 0                                          | Possible regardless of the content of the corresponding port direction bit.            |                                                               |                                                         |                                                                                                                              |  |  |
| Initial value of TXD2 and SDA2 outputs                                           | CKPOL = 0 ("H")<br>CKPOL = 1 ("L")                                                              | The value set in the p                                                                 | ort register before setti                                     | ng I <sup>2</sup> C mode. <sup>(2)</sup>                |                                                                                                                              |  |  |
| Initial and end values of SCL2                                                   | -                                                                                               | "H"                                                                                    | " <u>L</u> "                                                  | "H"                                                     | "["                                                                                                                          |  |  |
| DTC source number 14 <sup>(6)</sup>                                              | UART2 reception<br>When 8th bit received<br>CKPOL = 0 (rising edge)<br>CKPOL = 1 (falling edge) | Acknowledgment dete                                                                    | ection (ACK)                                                  | UART2 reception Falling edge of SCL2 9th bit            |                                                                                                                              |  |  |
| DTC source number 15 <sup>(6)</sup>                                              | UART2 transmission<br>Transmission started or<br>completed (selectable by<br>U2IRS bit)         | UART2 transmission<br>Rising edge of SCL2<br>9th bit                                   | UART2 transmission<br>Falling edge of SCL2<br>next to 9th bit | UART2<br>transmission<br>Rising edge of<br>SCL2 9th bit | UART2 transmission<br>Falling edge of SCL2<br>next to 9th bit                                                                |  |  |
| Storage of receive data                                                          | 1st to 8th bits of the received data are stored in bits b0 to b7 in the                         | 1st to 8th bits of the received data are stored in bits b7 to b0 in the U2RB register. |                                                               |                                                         | received data are stored<br>2 U2RB register. 8th bit is<br>2 U2RB register.                                                  |  |  |
|                                                                                  | U2RB register.                                                                                  |                                                                                        |                                                               |                                                         | 1st to 8th bits are<br>stored in bits b7 to b0 ir<br>the U2RB register. <sup>(3)</sup>                                       |  |  |
| Read of receive data                                                             | The U2RB register status                                                                        | s read.                                                                                |                                                               |                                                         | Bits b6 to b0 in the<br>U2RB register are read<br>as bits b7 to b1. Bit b8<br>in the U2RB register is<br>read as bit b0. (4) |  |  |
|                                                                                  |                                                                                                 |                                                                                        |                                                               |                                                         |                                                                                                                              |  |  |

- If the source of any interrupt is changed, the IR bit in the interrupt control register for the changed interrupt may inadvertently be set to 1 (interrupt requested). (Refer to 11.8 Notes on Interrupts.)
  - If one of the bits listed below is changed, the interrupt source, the interrupt timing, and others change. Therefore, always be sure to set the IR bit to 0 (interrupt not requested) after changing these bits.
  - Bits SMD2 to SMD0 in the U2MR register, the IICM bit in the U2SMR register, the IICM2 bit in the U2SMR2 register, and the CKPH bit in the U2SMR3 register.
- 2. Set the initial value of SDA2 output while bits SMD2 to SMD0 in the U2MR register are 000b (serial interface disabled).
- Second data transfer to the U2RB register (rising edge of SCL2 9th bit)
- 4. First data transfer to the U2RB register (falling edge of SCL2 9th bit)
- 5. Refer to Figure 23.17 STSPSEL Bit Functions.
- 6. Refer to Figure 23.15 Transfer to U2RB Register and Interrupt Timing.



Figure 23.15 Transfer to U2RB Register and Interrupt Timing

# 23.5.1 **Detection of Start and Stop Conditions**

Whether a start or a stop condition has been detected is determined.

A start condition detect interrupt request is generated when the SDA2 pin changes state from high to low while the SCL2 pin is in the high state. A stop condition detect interrupt request is generated when the SDA2 pin changes state from low to high while the SCL2 pin is in the high state.

Because the start and stop condition detect interrupts share an interrupt control register and vector, check the BBS bit in the U2SMR register to determine which interrupt source is requesting the interrupt.

Figure 23.16 shows the Detection of Start and Stop Conditions.



**Figure 23.16 Detection of Start and Stop Conditions** 

## **Output of Start and Stop Conditions** 23.5.2

A start condition is generated by setting the STAREQ bit in the U2SMR4 register to 1 (start).

A restart condition is generated by setting the RSTAREQ bit in the U2SMR4 register to 1 (start).

A stop condition is generated by setting the STPREQ bit in the U2SMR4 register to 1 (start).

The output procedure is as follows:

- (1) Set the STAREQ bit, RSTAREQ bit or STPREQ bit to 1 (start).
- (2) Set the STSPSEL bit in the U2SMR4 register to 1 (output).

Table 23.13 lists the STSPSEL Bit Functions. Figure 23.17 shows the STSPSEL Bit Functions.

Table 23.13 STSPSEL Bit Functions

| Function                                                 | STSPSEL = 0                                                                                                                                          | STSPSEL = 1                                                                   |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|
| Output of pins SCL2<br>and SDA2                          | Output of transfer clock and data Output of start/stop conditions is accomplished by a program using ports (not automatically generated in hardware) | Output of start/stop conditions according to bits STAREQ, RSTAREQ, and STPREQ |
| Start/stop condition interrupt request generation timing | Detection of start/stop conditions                                                                                                                   | Completion of start/stop condition generation                                 |



Figure 23.17 STSPSEL Bit Functions

#### 23.5.3 **Arbitration**

Unmatching of the transmit data and SDA2 pin input data is checked in synchronization with the rising edge of SCL2. Use the ABC bit in the U2SMR register to select the timing at which the ABT bit in the U2RB register is updated. If the ABC bit is set to 0 (update per bit), the ABT bit is set to 1 at the same time unmatching is detected during check, and is set to 0 when not detected. If the ABC bit is set to 1, if unmatching is ever detected, the ABT bit is set to 1 (unmatching detected) at the falling edge of the clock pulse of the 9th bit. If the ABT bit needs to be updated per byte, set the ABT bit to 0 (not detected) after detecting acknowledge for the first byte, before transferring the next byte.

Setting the ALS bit in the U2SMR2 register to 1 (SDA output stop enabled) causes an arbitration lost to occur, in which case the SDA2 pin is placed in the high-impedance state at the same time the ABT bit is set to 1 (unmatching detected).

#### 23.5.4 **Transfer Clock**

The transfer clock is used to transmit and receive data as is shown in Figure 23.15 Transfer to U2RB Register and Interrupt Timing.

The CSC bit in the U2SMR2 register is used to synchronize an internally generated clock (internal SCL2) and an external clock supplied to the SCL2 pin. When the CSC bit is set to 1 (clock synchronization enabled), if a falling edge on the SCL2 pin is detected while the internal SCL2 is high, the internal SCL2 goes low. The value in the U2BRG register is reloaded and counting of the low-level intervals starts. If the internal SCL2 changes state from low to high while the SCL2 pin is low, counting stops. If the SCL2 pin goes high, counting restarts. In this way, the UART2 transfer clock is equivalent to AND of the internal SCL2 and the clock signal applied to the SCL2 pin. The transfer clock works from a half cycle before the falling edge of the internal SCL2 1st bit to the rising edge of the 9th bit. To use this function, select an internal clock for the transfer clock.

The SWC bit in the U2SMR2 register determines whether the SCL2 pin is fixed low or freed from low-level output at the falling edge of the 9th clock pulse.

If the SCLHI bit in the U2SMR4 register is set to 1 (enabled), SCL2 output is turned off (placed in the highimpedance state) when a stop condition is detected.

Setting the SWC2 bit in the U2SMR2 register to 1 ("L" output) makes it possible to forcibly output a low-level signal from the SCL2 pin even while sending or receiving data. Setting the SWC2 bit to 0 (transfer clock) allows the transfer clock to be output from or supplied to the SCL2 pin, instead of outputting a low-level signal. If the SWC9 bit in the U2SMR4 register is set to 1 (SCL "L" hold enabled) when the CKPH bit in the U2SMR3 register is 1, the SCL2 pin is fixed low at the falling edge of the clock pulse next to the 9th. Setting the SWC9 bit to 0 (SCL "L" hold disabled) frees the SCL2 pin from low-level output.

#### 23.5.5 **SDA Output**

The data written to bits b7 to b0 (D7 to D0) in the U2TB register is output in descending order from D7. The 9th bit (D8) is ACK or NACK.

Set the initial value of SDA2 transmit output when IICM is set to 1 (I<sup>2</sup>C mode) and bits SMD2 to SMD0 in the U2MR register are set to 000b (serial interface disabled).

Bits DL2 to DL0 in the U2SMR3 register allow addition of no delays or a delay of 2 to 8 U2BRG count source clock cycles to the SDA2 output.

Setting the SDHI bit in the U2SMR2 register to 1 (SDA output disabled) forcibly places the SDA2 pin in the high-impedance state. Do not write to the SDHI bit at the rising edge of the UART2 transfer clock. This is because the ABT bit may inadvertently be set to 1 (detected).

#### 23.5.6 SDA Input

When the IICM2 bit is set to 0, the 1st to 8th bits (D7 to D0) of received data are stored in bits b7 to b0 in the U2RB register. The 9th bit (D8) is ACK or NACK.

When the IICM2 bit is set to 1, the 1st to 7th bits (D7 to D1) of received data are stored in bits b6 to b0 in the U2RB register and the 8th bit (D0) is stored in bit b8 in the U2RB register. Even when the IICM2 bit is set to 1, if the CKPH bit is 1, the same data as when the IICM2 bit is 0 can be read by reading the U2RB register after the rising edge of 9th bit of the clock.

#### 23.5.7 **ACK and NACK**

If the STSPSEL bit in the U2SMR4 register is set to 0 (start and stop conditions not output) and the ACKC bit in the U2SMR4 register is set to 1 (ACK data output), the value of the ACKD bit in the U2SMR4 register is output from the SDA2 pin.

If the IICM2 bit is set to 0, a NACK interrupt request is generated if the SDA2 pin remains high at the rising edge of the 9th bit of transmit clock pulse. An ACK interrupt request is generated if the SDA2 pin is low at the rising edge of the 9th bit of the transmit clock.

If ACK2 (UART2 reception) is selected to generate a DTC request source, a DTC transfer can be activated by detection of an acknowledge.

#### 23.5.8 Initialization of Transmission/Reception

If a start condition is detected while the STAC bit is set to 1 (UART2 initialization enabled), the serial interface operates as described below.

- The transmit shift register is initialized, and the contents of the U2TB register are transferred to the transmit shift register. In this way, the serial interface starts sending data when the next clock pulse is applied. However, the UART2 output value does not change state and remains the same as when a start condition was detected until the first bit of data is output in synchronization with the input clock.
- The receive shift register is initialized, and the serial interface starts receiving data when the next clock pulse
- The SWC bit is set to 1 (SCL wait output enabled). Consequently, the SCL2 pin is pulled low at the falling edge of the 9th clock pulse.

Note that when UART2 transmission/reception is started using this function, the TI bit does not change state. Select the external clock as the transfer clock to start UART2 transmission/reception with this setting.

## **Multiprocessor Communication Function** 23.6

When the multiprocessor communication function is used, data transmission/reception can be performed between a number of processors sharing communication lines by asynchronous serial communication, in which a multiprocessor bit is added to the data. For multiprocessor communication, each receiving station is addressed by a unique ID code. The serial communication cycle consists of two component cycles; an ID transmission cycle for specifying the receiving station, and a data transmission cycle for the specified receiving station. The multiprocessor bit is used to differentiate between the ID transmission cycle and the data transmission cycle. When the multiprocessor bit is set to 1, the cycle is an ID transmission cycle; when the multiprocessor bit is set to 0, the cycle is a data transmission cycle. Figure 23.18 shows an Inter-Processor Communication Example Using Multiprocessor Format (Data AAh Transmission to Receiving Station A).

The transmitting station first sends the ID code of the receiving station to perform communication as communication data with a 1 multiprocessor bit added. It then sends transmit data as communication data with a 0 multiprocessor bit added.

When communication data in which the multiprocessor bit is 1 is received, the receiving station compares that data with its own ID. If they match, the data to be sent next is received. If they do not match, the receive station continues to skip communication data until data in which the multiprocessor bit is 1 is again received.

UART2 uses the MPIE bit in the U2SMR5 register to implement this function. When the MPIE bit is set to 1, data transfer from the UART2 receive register to the U2RB register, receive error detection, and the settings of the status flags, the RI bit in the U2C1 register, bits FER and OER in the U2RB register, are disabled until data in which the multiprocessor bit is 1 is received. On receiving a receive character in which the multiprocessor bit is 1, the MPRB bit in the U2RB register is set to 1 and the MPIE in the U2SMR5 register bit is set to 0, thus normal reception is resumed.

When the multiprocessor format is specified, the parity bit specification is invalid. All other bit settings are the same as those in normal asynchronous mode (UART mode). The clock used for multiprocessor communication is the same as that in normal asynchronous mode (UART mode).

Figure 23.19 shows a Block Diagram of Multiprocessor Communication Function.

Table 23.14 lists the Registers and Settings in Multiprocessor Communication Function.



**Figure 23.18** Inter-Processor Communication Example Using Multiprocessor Format (Data AAh Transmission to Receiving Station A)



Figure 23.19 Block Diagram of Multiprocessor Communication Function

Table 23.14 Registers and Settings in Multiprocessor Communication Function

| Register | Bit           | Function                                       |  |  |
|----------|---------------|------------------------------------------------|--|--|
| U2TB (1) | b0 to b7      | Set transmit data.                             |  |  |
|          | MPTB          | Set to 0 or 1.                                 |  |  |
| U2RB (2) | b0 to b7      | Receive data can be read.                      |  |  |
|          | MPRB          | Multiprocessor bit                             |  |  |
|          | OER, FER, SUM | Error flag                                     |  |  |
| U2BRG    | b0 to b7      | Set the transfer rate.                         |  |  |
| U2MR     | SMD2 to SMD0  | Set to 100b when transfer data is 7 bits long. |  |  |
|          |               | Set to 101b when transfer data is 8 bits long. |  |  |
|          |               | Set to 110b when transfer data is 9 bits long. |  |  |
|          | CKDIR         | Select the internal clock or external clock.   |  |  |
|          | STPS          | Select the stop bit.                           |  |  |
|          | PRY, PRYE     | Parity detection function disabled             |  |  |
|          | IOPOL         | Set to 0.                                      |  |  |
| U2C0     | CLK0, CLK1    | Select the U2BRG count source.                 |  |  |
|          | CRS           | CTS or RTS function disabled                   |  |  |
|          | TXEPT         | Transmit register empty flag                   |  |  |
|          | CRD           | Set to 0.                                      |  |  |
|          | NCH           | Select TXD2 pin output mode.                   |  |  |
|          | CKPOL         | Set to 0.                                      |  |  |
|          | UFORM         | Set to 0.                                      |  |  |
| U2C1     | TE            | Set to 1 to enable transmission.               |  |  |
|          | TI            | Transmit buffer empty flag                     |  |  |
|          | RE            | Set to 1 to enable reception.                  |  |  |
|          | RI            | Receive complete flag                          |  |  |
|          | U2IRS         | Select the UART2 transmit interrupt source.    |  |  |
|          | U2LCH         | Set to 0.                                      |  |  |
|          | U2ERE         | Set to 0.                                      |  |  |
| U2SMR    | b0 to b7      | Set to 0.                                      |  |  |
| U2SMR2   | b0 to b7      | Set to 0.                                      |  |  |
| U2SMR3   | b0 to b7      | Set to 0.                                      |  |  |
| U2SMR4   | b0 to b7      | Set to 0.                                      |  |  |
| U2SMR5   | MP            | Set to 1.                                      |  |  |
|          | MPIE          | Set to 1.                                      |  |  |
| URXDF    | DF2EN         | Select the digital filter enabled or disabled. |  |  |
| Motoci   |               |                                                |  |  |

- 1. Set the MPTB bit to 1 when the ID data frame is transmitted. Set this bit to 0 when the data frame is transmitted.
- 2. If the MPRB bit is set to 1, received D7 to D0 are ID fields. If the MPRB bit is set to 0, received D7 to D0 are data fields.

# 23.6.1 Multiprocessor Transmission

Figure 23.20 shows a Sample Flowchart of Multiprocessor Data Transmission. Set the MPBT bit in the U2TB register to 1 for ID transmission cycles. Set the MPBT bit in the U2TB register to 0 for data transmission cycles. Other operations are the same as in universal asynchronous receiver/transmitter mode (UART mode).



Figure 23.20 Sample Flowchart of Multiprocessor Data Transmission

# 23.6.2 Multiprocessor Reception

Figure 23.21 shows a Sample Flowchart of Multiprocessor Data Reception. When the MPIE bit in the U2SMR5 register is set to 1, communication data is ignored until data in which the multiprocessor bit is 1 is received. Communication data with a 1 multiprocessor bit added is transferred to the U2RB register as receive data. At this time, a reception complete interrupt request is generated. Other operations are the same as in universal asynchronous receiver/transmitter mode (UART mode). Figure 23.22 shows a Receive Operation Example during Multiprocessor Communication (with 8-Bit Data/Multiprocessor Bit/One-Stop Bit).



Figure 23.21 Sample Flowchart of Multiprocessor Data Reception



**Figure 23.22** Receive Operation Example during Multiprocessor Communication (with 8-Bit Data/Multiprocessor Bit/One-Stop Bit)

## 23.7 Notes on Serial Interface (UART2)

## 23.7.1 Clock Synchronous Serial I/O Mode

### 23.7.1.1 Transmission/Reception

When the  $\overline{RTS}$  function is used with an external clock, the  $\overline{RTS2}$  pin outputs "L," which informs the transmitting side that the MCU is ready for a receive operation. The RTS2 pin outputs "H" when a receive operation starts. Therefore, the transmit timing and receive timing can be synchronized by connecting the RTS2 pin to the CTS2 pin of the transmitting side. The RTS function is disabled when an internal clock is selected.

#### 23.7.1.2 **Transmission**

If an external clock is selected, the following conditions must be met while the external clock is held high when the CKPOL bit in the U2C0 register is set to 0 (transmit data output at the falling edge and receive data input at the rising edge of the transfer clock), or while the external clock is held low when the CKPOL bit is set to 1 (transmit data output at the rising edge and receive data input at the falling edge of the transfer clock).

- The TE bit in the U2C1 register = 1 (transmission enabled)
- The TI bit in the U2C1 register = 0 (data present in the U2TB register)
- If the  $\overline{\text{CTS}}$  function is selected, input on the  $\overline{\text{CTS2}}$  pin = "L"

#### 23.7.1.3 Reception

In clock synchronous serial I/O mode, the shift clock is generated by activating the transmitter. Set the UART2associated registers for transmit operation even if the MCU is used for receive operation only. Dummy data is output from the TXD2 pin while receiving.

When an internal clock is selected, the shift clock is generated by setting the TE bit in the U2C1 register to 1 (transmission enabled) and placing dummy data in the U2TB register. When an external clock is selected, set the TE bit to 1 (transmission enabled), place dummy data in the U2TB register, and input an external clock to the CLK2 pin to generate the shift clock.

If data is received consecutively, an overrun error occurs when the RE bit in the U2C1 register is set to 1 (data present in the U2RB register) and the next receive data is received in the UART2 receive register. Then, the OER bit in the U2RB register is set to 1 (overrun error). At this time, the U2RB register value is undefined. If an overrun error occurs, the IR bit in the S2RIC register remains unchanged.

To receive data consecutively, set dummy data in the low-order byte in the U2TB register per each receive operation.

If an external clock is selected, the following conditions must be met while the external clock is held high when the CKPOL bit is set to 0, or while the external clock is held low when the CKPOL bit is set to 1.

- The RE bit in the U2C1 register = 1 (reception enabled)
- The TE bit in the U2C1 register = 1 (transmission enabled)
- The TI bit in the U2C1 register = 0 (data present in the U2TB register)

# Clock Asynchronous Serial I/O (UART) Mode 23.7.2

#### Transmission/Reception 23.7.2.1

When the RTS function is used with an external clock, the RTS2 pin outputs "L," which informs the transmitting side that the MCU is ready for a receive operation. The RTS2 pin outputs "H" when a receive operation starts. Therefore, the transmit timing and receive timing can be synchronized by connecting the RTS2 pin to the  $\overline{\text{CTS2}}$  pin of the transmitting side. The  $\overline{\text{RTS}}$  function is disabled when an internal clock is selected.

#### 23.7.2.2 **Transmission**

If an external clock is selected, the following conditions must be met while the external clock is held high when the CKPOL bit in the U2C0 register is set to 0 (transmit data output at the falling edge and receive data input at the rising edge of the transfer clock), or while the external clock is held low when the CKPOL bit is set to 1 (transmit data output at the rising edge and receive data input at the falling edge of the transfer clock).

- The TE bit in the U2C1 register = 1 (transmission enabled)
- The TI bit in the U2C1 register = 0 (data present in the U2TB register)
- If the  $\overline{\text{CTS}}$  function is selected, input on the  $\overline{\text{CTS2}}$  pin = "L"

# Special Mode 1 (I<sup>2</sup>C Mode) 23.7.3

When generating start, stop, and restart conditions, set the STSPSEL bit in the U2SMR4 register to 0 and wait for more than half cycle of the transfer clock before changing each condition generation bit (STAREQ, RSTAREQ, and STPREQ) from 0 to 1.

# 24. Clock Synchronous Serial Interface

The clock synchronous serial interface is configured as follows.

Clock synchronous serial interface Synchronous serial communication unit (SSU) - Clock synchronous communication mode 4-wire bus communication mode I<sup>2</sup>C bus Interface -- I<sup>2</sup>C bus interface mode - Clock synchronous serial mode

The clock synchronous serial interface uses the registers at addresses 0193h to 019Dh. Registers, bits, symbols, and functions vary even for the same addresses depending on the mode. Refer to the registers of each function for details. Also, the differences between clock synchronous communication mode and clock synchronous serial mode are the options of the transfer clock, clock output format, and data output format.

### **Mode Selection** 24.1

The clock synchronous serial interface has four modes.

Table 24.1 lists the Mode Selections. Refer to 25. Synchronous Serial Communication Unit (SSU), 26. I<sup>2</sup>C bus **Interface** and the sections that follow for details of each mode.

**Table 24.1 Mode Selections** 

| IICSEL Bit in<br>SSUIICSR<br>Register | Bit 7 in 0198h<br>(ICE Bit in ICCR1<br>Register) | Bit 0 in 019Dh<br>(SSUMS Bit in SSMR2<br>Register, FS Bit in<br>SAR Register) | Function                              | Mode                                 |
|---------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|--------------------------------------|
| 0                                     | 0                                                | 0                                                                             | Synchronous serial communication unit | Clock synchronous communication mode |
| 0                                     | 0                                                | 1                                                                             |                                       | 4-wire bus communication mode        |
| 1                                     | 1                                                | 0                                                                             | I <sup>2</sup> C bus interface        | I <sup>2</sup> C bus interface mode  |
| 1                                     | 1                                                | 1                                                                             |                                       | Clock synchronous serial mode        |

# 25. Synchronous Serial Communication Unit (SSU)

Synchronous serial communication unit (SSU) supports clock synchronous serial data communication.

### 25.1 Overview

Table 25.1 shows a Synchronous Serial Communication Unit Specifications and Figure 25.1 shows a Block Diagram of Synchronous Serial Communication Unit.

**Table 25.1 Synchronous Serial Communication Unit Specifications** 

| Item                    | Specification                                                                                                                                           |  |  |  |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Transfer data format    | Transfer data length: 8 to 16 bits                                                                                                                      |  |  |  |  |
|                         | Continuous transmission and reception of serial data are supported since                                                                                |  |  |  |  |
|                         | both transmitter and receiver have buffer structures.                                                                                                   |  |  |  |  |
| Operating modes         | Clock synchronous communication mode                                                                                                                    |  |  |  |  |
|                         | • 4-wire bus communication mode (including bidirectional communication)                                                                                 |  |  |  |  |
| Master/slave device     | Selectable                                                                                                                                              |  |  |  |  |
| I/O pins                | SSCK (I/O): Clock I/O pin                                                                                                                               |  |  |  |  |
|                         | SSI (I/O): Data I/O pin                                                                                                                                 |  |  |  |  |
|                         | SSO (I/O): Data I/O pin                                                                                                                                 |  |  |  |  |
|                         | SCS (I/O): Chip-select I/O pin                                                                                                                          |  |  |  |  |
| Transfer clocks         | When the MSS bit in the SSCRH register is set to 0 (operates as slave device), external clock is selected (input from SSCK pin).                        |  |  |  |  |
|                         | • When the MSS bit in the SSCRH register is set to 1 (operates as master device), internal clock (selectable among f1/256, f1/128, f1/64, f1/32, f1/16, |  |  |  |  |
|                         | f1/8 and f1/4, output from SSCK pin) is selected.                                                                                                       |  |  |  |  |
|                         | Clock polarity and phase of SSCK can be selected.                                                                                                       |  |  |  |  |
| Receive error detection | Overrun error                                                                                                                                           |  |  |  |  |
|                         | Overrun error occurs during reception and completes in error. While the                                                                                 |  |  |  |  |
|                         | RDRF bit in the SSSR register is set to 1 (data in the SSRDR register) and                                                                              |  |  |  |  |
|                         | when next serial data receive is completed, the ORER bit is set to 1.                                                                                   |  |  |  |  |
| Multimaster error       | Conflict error                                                                                                                                          |  |  |  |  |
| detection               | When the SSUMS bit in the SSMR2 register is set to 1 (4-wire bus                                                                                        |  |  |  |  |
|                         | communication mode) and the MSS bit in the SSCRH register is set to 1                                                                                   |  |  |  |  |
|                         | (operates as master device) and when starting a serial communication, the                                                                               |  |  |  |  |
|                         | CE bit in the SSSR register is set to 1 if "L" applies to the SCS pin input.                                                                            |  |  |  |  |
|                         | When the SSUMS bit in the SSMR2 register is set to 1 (4-wire bus                                                                                        |  |  |  |  |
|                         | communication mode), the MSS bit in the SSCRH register is set to 0                                                                                      |  |  |  |  |
|                         | (operates as slave device) and the SCS pin input changes state from "L" to                                                                              |  |  |  |  |
|                         | "H", the CE bit in the SSSR register is set to 1.                                                                                                       |  |  |  |  |
| Interrupt requests      | 5 interrupt requests (transmit-end, transmit-data-empty, receive-data-full,                                                                             |  |  |  |  |
|                         | overrun error, and conflict error) (1).                                                                                                                 |  |  |  |  |
| Select functions        | Data transfer direction                                                                                                                                 |  |  |  |  |
|                         | Selects MSB-first or LSB-first                                                                                                                          |  |  |  |  |
|                         | SSCK clock polarity                                                                                                                                     |  |  |  |  |
|                         | Selects "L" or "H" level when clock stops                                                                                                               |  |  |  |  |
|                         | • SSCK clock phase                                                                                                                                      |  |  |  |  |
|                         | Selects edge of data change and data download                                                                                                           |  |  |  |  |

# Note:

1. Synchronous serial communication unit has only one interrupt vector table.



Figure 25.1 **Block Diagram of Synchronous Serial Communication Unit** 

**Table 25.2** Pin Configuration of Synchronous Serial Communication Unit

| Pin Name | Assigned Pin        | I/O | Function                   |
|----------|---------------------|-----|----------------------------|
| SSI      | P3_3, P3_4, or P1_6 | I/O | Data I/O pin               |
| SCS      | P3_3 or P3_4        | I/O | Chip-select signal I/O pin |
| SSCK     | P3_5                | I/O | Clock I/O pin              |
| SSO      | P3_7                | I/O | Data I/O pin               |

## 25.2 Registers

# 25.2.1 **Module Standby Control Register (MSTCR)**

Address 0008h

| Bit         | b7 | b6 | b5     | b4     | b3     | b2 | b1 | b0 |
|-------------|----|----|--------|--------|--------|----|----|----|
| Symbol      | _  | _  | MSTTRC | MSTTRD | MSTIIC | _  |    | _  |
| After Reset | 0  | 0  | 0      | 0      | 0      | 0  | 0  | 0  |

| Bit | Symbol | Bit Name                              | Function                                  | R/W |
|-----|--------|---------------------------------------|-------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessar      | y, set to 0. When read, the content is 0. | _   |
| b1  | _      |                                       |                                           |     |
| b2  | _      |                                       |                                           |     |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit | 0: Active                                 | R/W |
|     |        |                                       | 1: Standby <sup>(1)</sup>                 |     |
| b4  | MSTTRD | Timer RD standby bit                  | 0: Active                                 | R/W |
|     |        |                                       | 1: Standby (2)                            |     |
| b5  | MSTTRC | Timer RC standby bit                  | 0: Active                                 | R/W |
|     |        |                                       | 1: Standby (3)                            |     |
| b6  | _      | Nothing is assigned. If necessar      | y, set to 0. When read, the content is 0. | _   |
| b7  | _      |                                       |                                           |     |

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

# SSU/IIC Pin Select Register (SSUIICSR) 25.2.2

Address 018Ch

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0     |
|-------------|----|----|----|----|----|----|----|--------|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | IICSEL |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      |

| Bit | Symbol | Bit Name                               | Function                                                           | R/W |
|-----|--------|----------------------------------------|--------------------------------------------------------------------|-----|
| b0  | IICSEL | SSU/I <sup>2</sup> C bus switch bit    | 0: SSU function selected 1: I <sup>2</sup> C bus function selected | R/W |
| b1  | _      | Reserved bit                           | Set to 0.                                                          | R/W |
| b2  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                 |     |
| b3  | _      |                                        |                                                                    |     |
| b4  | _      | Reserved bits                          | Set to 0.                                                          | R/W |
| b5  | _      |                                        |                                                                    |     |
| b6  | _      |                                        |                                                                    |     |
| b7  | _      |                                        |                                                                    |     |

# **SS Bit Counter Register (SSBR)** 25.2.3

| Address     | 0193h |    |    |    |     |     |     |     |
|-------------|-------|----|----|----|-----|-----|-----|-----|
| Bit         | b7    | b6 | b5 | b4 | b3  | b2  | b1  | b0  |
| Symbol      | _     | _  | _  | _  | BS3 | BS2 | BS1 | BS0 |
| After Reset | 1     | 1  | 1  | 1  | 1   | 0   | 0   | 0   |

| Bit | Symbol | Bit Name                                 | Function                          | R/W |
|-----|--------|------------------------------------------|-----------------------------------|-----|
| b0  | BS0    | SSU data transfer length set bit (1)     | b3 b2 b1 b0<br>0 0 0 0: 16 bits   | R/W |
| b1  | BS1    |                                          | 1 0 0 0 0 8 bits                  | R/W |
| b2  | BS2    |                                          | 1 0 0 0 1: 9 bits                 | R/W |
| b3  | BS3    |                                          | 1 0 1 0: 10 bits                  | R/W |
|     |        |                                          | 1 0 1 1: 11 bits                  |     |
|     |        |                                          | 1 1 0 0: 12 bits                  |     |
|     |        |                                          | 1 1 0 1: 13 bits                  |     |
|     |        |                                          | 1 1 1 0: 14 bits                  |     |
|     |        |                                          | 1 1 1 1: 15 bits                  |     |
| b4  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 1. | _   |
| b5  | _      |                                          |                                   | _   |
| b6  | _      |                                          |                                   | _   |
| b7  | _      |                                          |                                   | _   |

# Note:

b3

b2

b1

b0

To set the SSBR register, set the RE bit in the SSER register to 0 and the TE bit to 0.

# Bits BS0 to BS3 (SSU Data Transfer Length Set Bit)

b5

As the SSU data transfer length, 8 to 16 bits can be used.

# 25.2.4 **SS Transmit Data Register (SSTDR)**

b6

Address 0195h to 0194h

b7

Bit

| Symbol      | _   | _   | _   | _   | _   | _   | _  | _  |
|-------------|-----|-----|-----|-----|-----|-----|----|----|
| After Reset | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |
|             |     |     |     |     |     |     |    |    |
| Bit         | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Symbol      | _   | _   | _   | _   | _   | _   | _  | _  |
| After Reset | 1   | 1   | 1   | 1   | 1   | 1   | 1  | 1  |

b4

| Bit       | Symbol | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W |
|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b15 to b0 | _      | Store the transmit data.  The stored transmit data is transferred to the SSTRSR register and transmission is started when it is detected that the SSTRSR register is empty.  When the next transmit data is written to the SSTDR register during the data transmission from the SSTRSR register, the data can be transmitted continuously. When the MLS bit in the SSMR register is set to 1 (transfer data with LSB-first), the data in which MSB and LSB are reversed is read, after writing to the SSTDR register. | R/W |

<sup>1.</sup> Do not write to bits BS0 to BS3 during SSU operation. Write to these bits when the RE bit in the SSER register is set to 0 (reception disabled) and the TE bit is set to 0 (transmission disabled).

# 25.2.5 SS Receive Data Register (SSRDR)

| Address (   | Address 0197h to 0196h |     |     |     |     |     |    |    |   |
|-------------|------------------------|-----|-----|-----|-----|-----|----|----|---|
| Bit         | b7                     | b6  | b5  | b4  | b3  | b2  | b1 | b0 |   |
| Symbol      | _                      | _   | _   | _   | _   | _   | _  | _  | ĺ |
| After Reset | 1                      | 1   | 1   | 1   | 1   | 1   | 1  | 1  | • |
|             |                        |     |     |     |     |     |    |    |   |
| Bit         | b15                    | b14 | b13 | b12 | b11 | b10 | b9 | b8 |   |
| Symbol      | _                      |     |     | _   |     | _   | _  | _  | Ī |
| After Reset | 1                      | 1   | 1   | 1   | 1   | 1   | 1  | 1  | - |

| Bit       | Symbol | Function                                                                                                                                                                                                                                                                                                        | R/W |
|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b15 to b0 |        | Store the receive data. (1) The receive data is transferred to the SSRDR register and the receive operation is completed when 1 byte of data has been received by the SSTRSR register. At this time, the next receive operation is possible. Continuous reception is possible using registers SSTRSR and SSRDR. | R   |

# Note:

1. The SSRDR register retains the data received before an overrun error occurs (ORER bit in the SSSR register set to 1 (overrun error)). When an overrun error occurs, the receive data may contain errors and therefore should be discarded.

# 25.2.6 SS Control Register H (SSCRH)

Address 0198h

| Bit         | b7 | b6    | b5  | b4 | b3 | b2   | b1   | b0   |
|-------------|----|-------|-----|----|----|------|------|------|
| Symbol      | _  | RSSTP | MSS | _  | _  | CKS2 | CKS1 | CKS0 |
| After Reset | 0  | 0     | 0   | 0  | 0  | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                           | Function                                                                  | R/W |  |  |  |
|-----|--------|------------------------------------|---------------------------------------------------------------------------|-----|--|--|--|
| b0  | CKS0   | Transfer clock select bit (1)      | b2 b1 b0                                                                  | R/W |  |  |  |
| b1  | CKS1   |                                    | 0 0 0: f1/256                                                             | R/W |  |  |  |
| b2  | CKS2   |                                    | 0 0 1: f1/128                                                             | R/W |  |  |  |
|     |        |                                    | 0 1 0: f1/64                                                              |     |  |  |  |
|     |        |                                    | 0 1 1: f1/32                                                              |     |  |  |  |
|     |        |                                    | 1 0 0: f1/16                                                              |     |  |  |  |
|     |        |                                    | 1 0 1: f1/8                                                               |     |  |  |  |
|     |        |                                    | 1 1 0: f1/4                                                               |     |  |  |  |
|     |        |                                    | 1 1 1: Do not set.                                                        |     |  |  |  |
| b3  | _      | Nothing is assigned. If necessary, | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |     |  |  |  |
| b4  | _      |                                    |                                                                           |     |  |  |  |
| b5  | MSS    | Master/slave device select bit (2) | 0: Operates as slave device                                               | R/W |  |  |  |
|     |        |                                    | 1: Operates as master device                                              |     |  |  |  |
| b6  | RSSTP  | Receive single stop bit (3)        | 0: Maintains receive operation after receiving 1 byte of data             | R/W |  |  |  |
|     |        |                                    | 1: Completes receive operation after receiving 1 byte                     |     |  |  |  |
|     |        |                                    | of data                                                                   |     |  |  |  |
| b7  | _      | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.                                    | _   |  |  |  |

- 1. The set clock is used when the internal clock is selected.
- 2. The SSCK pin functions as the transfer clock output pin when the MSS bit is set to 1 (operates as master device). The MSS bit is set to 0 (operates as slave device) when the CE bit in the SSSR register is set to 1 (conflict error occurs).
- 3. The RSSTP bit is disabled when the MSS bit is set to 0 (operates as slave device).

# **SS Control Register L (SSCRL)** 25.2.7

Address 0199h

| Bit         | b7 | b6 | b5  | b4   | b3 | b2 | b1   | b0 |   |
|-------------|----|----|-----|------|----|----|------|----|---|
| Symbol      | _  | _  | SOL | SOLP | _  | _  | SRES | _  | 1 |
| After Reset | 0  | 1  | 1   | 1    | 1  | 1  | 0    | 1  | - |

| Bit | Symbol | Bit Name                             | Function                                                                                                                                                                                                                        | R/W |
|-----|--------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessary, s | set to 0. When read, the content is 1.                                                                                                                                                                                          | _   |
| b1  | SRES   | SSU control unit reset bit           | Writing 1 to this bit resets the SSU control unit and the SSTRSR register.                                                                                                                                                      | R/W |
|     |        |                                      | The value in the SSU internal register (1) is retained.                                                                                                                                                                         |     |
| b2  | _      | Nothing is assigned. If necessary, s | set to 0. When read, the content is 1.                                                                                                                                                                                          | _   |
| b3  | _      |                                      |                                                                                                                                                                                                                                 |     |
| b4  | SOLP   | SOL write protect bit (2)            | The output level can be changed by the SOL bit when this bit is set to 0.  The SOLP bit remains unchanged even if 1 is written to it. When read, the content is 1.                                                              | R/W |
| b5  | SOL    | Serial data output value setting bit | When read 0: The serial data output is set to "L". 1: The serial data output is set to "H". When written (2, 3) 0: The data output is "L" after the serial data output. 1: The data output is "H" after the serial data output. | R/W |
| b6  | _      | Nothing is assigned. If necessary, s | set to 0. When read, the content is 1.                                                                                                                                                                                          | _   |
| b7  | _      | Nothing is assigned. If necessary,   | set to 0. When read, the content is 0.                                                                                                                                                                                          | _   |

- 1. Registers SSBR, SSCRH, SSCRL, SSMR, SSER, SSSR, SSMR2, SSTDR, and SSRDR.
- 2. The data output after serial data is output can be changed by writing to the SOL bit before or after transfer. When writing to the SOL bit, set the SOLP bit to 0 and the SOL bit to 0 or 1 simultaneously by the MOV instruction.
- 3. Do not write to the SOL bit during data transfer.

# SS Mode Register (SSMR) 25.2.8

Address 019Ah

| Bit         | b7  | b6   | b5   | b4 | b3  | b2  | b1  | b0  |   |
|-------------|-----|------|------|----|-----|-----|-----|-----|---|
| Symbol      | MLS | CPOS | CPHS | _  | BC3 | BC2 | BC1 | BC0 | ì |
| After Reset | 0   | 0    | 0    | 1  | 0   | 0   | 0   | 0   |   |

| Bit | Symbol | Bit Name                              | Function                                     | R/W |
|-----|--------|---------------------------------------|----------------------------------------------|-----|
| b0  | BC0    | Bits counter 3 to 0                   | b3 b2 b1 b0                                  | R   |
| b1  | BC1    | 1                                     | 0 0 0 0: 16 bits left<br>0 0 0 1: 1 bit left | R   |
| b2  | BC2    | 1                                     | 0 0 1 0: 2 bits left                         | R   |
| b3  | BC3    | 1                                     | 0 0 1 0. 2 bits left                         | R   |
|     |        |                                       | 0 1 0 0: 4 bits left                         |     |
|     |        |                                       | 0 1 0 0. 4 bits left                         |     |
|     |        |                                       | 0 1 1 0: 6 bits left                         |     |
|     |        |                                       | 0 1 1 1: 7 bits left                         |     |
|     |        |                                       | 1 0 0 0: 8 bits left                         |     |
|     |        |                                       | 1 0 0 1: 9 bits left                         |     |
|     |        |                                       | 1 0 1 0: 10 bits left                        |     |
|     |        |                                       | 1 0 1 1: 11 bits left                        |     |
|     |        |                                       | 1 1 0 0: 12 bits left                        |     |
|     |        |                                       | 1 1 0 1: 13 bits left                        |     |
|     |        |                                       | 1 1 1 0: 14 bits left                        |     |
|     |        |                                       | 1 1 1 1: 15 bits left                        |     |
| b4  | _      | Nothing is assigned. If necessary, se | et to 0. When read, the content is 1.        | _   |
| b5  | CPHS   | SSCK clock phase select bit (1)       | 0: Change data at odd edge                   | R/W |
|     |        | ·                                     | (Download data at even edge)                 |     |
|     |        |                                       | 1: Change data at even edge                  |     |
|     |        |                                       | (Download data at odd edge)                  |     |
| b6  | CPOS   | SSCK clock polarity select bit (1)    | 0: "H" when clock stops                      | R/W |
|     |        |                                       | 1: "L" when clock stops                      |     |
| b7  | MLS    | MSB first/LSB first select bit        | 0: Transfers data MSB first                  | R/W |
|     |        |                                       | 1: Transfers data LSB first                  |     |

# Note:

1. Refer to 25.3.1.1 Association between Transfer Clock Polarity, Phase, and Data for the settings of the CPHS and CPOS bits.

# SS Enable Register (SSER) 25.2.9

Address 019Bh

| Bit         | b7  | b6   | b5  | b4 | b3 | b2 | b1 | b0   |
|-------------|-----|------|-----|----|----|----|----|------|
| Symbol      | TIE | TEIE | RIE | TE | RE | _  | _  | CEIE |
| After Reset | 0   | 0    | 0   | 0  | 0  | 0  | 0  | 0    |

| Bit | Symbol | Bit Name                            | Function                                                  | R/W |
|-----|--------|-------------------------------------|-----------------------------------------------------------|-----|
| b0  | CEIE   | Conflict error interrupt enable bit | 0: Disables conflict error interrupt request              | R/W |
|     |        |                                     | 1: Enables conflict error interrupt request               |     |
| b1  | _      | Nothing is assigned. If necessary,  | set to 0. When read, the content is 0.                    | _   |
| b2  | _      |                                     |                                                           |     |
| b3  | RE     | Receive enable bit                  | 0: Disables receive                                       | R/W |
|     |        |                                     | 1: Enables receive                                        |     |
| b4  | TE     | Transmit enable bit                 | 0: Disables transmit                                      | R/W |
|     |        |                                     | 1: Enables transmit                                       |     |
| b5  | RIE    | Receive interrupt enable bit        | 0: Disables receive data full and overrun error interrupt | R/W |
|     |        |                                     | request                                                   |     |
|     |        |                                     | 1: Enables receive data full and overrun error interrupt  |     |
|     |        |                                     | request                                                   |     |
| b6  | TEIE   | Transmit end interrupt enable bit   | 0: Disables transmit end interrupt request                | R/W |
|     |        |                                     | 1: Enables transmit end interrupt request                 |     |
| b7  | TIE    | Transmit interrupt enable bit       | 0: Disables transmit data empty interrupt request         | R/W |
|     |        |                                     | 1: Enables transmit data empty interrupt request          |     |

# 25.2.10 SS Status Register (SSSR)

Address 019Ch

| Bit         | b7   | b6   | b5   | b4 | b3 | b2   | b1 | b0 |
|-------------|------|------|------|----|----|------|----|----|
| Symbol      | TDRE | TEND | RDRF | _  | _  | ORER | _  | CE |
| After Reset | 0    | 0    | 0    | 0  | 0  | 0    | 0  | 0  |

| Bit | Symbol | Bit Name                             | Function                                               | R/W |
|-----|--------|--------------------------------------|--------------------------------------------------------|-----|
| b0  | CE     | Conflict error flag (1)              | 0: No conflict errors generated                        | R/W |
|     |        |                                      | 1: Conflict errors generated (2)                       |     |
| b1  | _      | Nothing is assigned. If necessary, s | set to 0. When read, the content is 0.                 | _   |
| b2  | ORER   | Overrun error flag (1)               | 0: No overrun errors generated                         | R/W |
|     |        |                                      | 1: Overrun errors generated (3)                        |     |
| b3  | _      | Nothing is assigned. If necessary, s | set to 0. When read, the content is 0.                 | _   |
| b4  | _      |                                      |                                                        |     |
| b5  | RDRF   | Receive data register full (1, 4)    | 0: No data in SSRDR register                           | R/W |
|     |        |                                      | 1: Data in SSRDR register                              |     |
| b6  | TEND   | Transmit end (1, 5)                  | 0: The TDRE bit is set to 0 when transmitting the last | R/W |
|     |        |                                      | bit of transmit data                                   |     |
|     |        |                                      | 1: The TDRE bit is set to 1 when transmitting the last |     |
|     |        |                                      | bit of transmit data                                   |     |
| b7  | TDRE   | Transmit data empty (1, 5, 6)        | 0: Data is not transferred from registers SSTDR to     | R/W |
|     |        |                                      | SSTRSR                                                 |     |
|     |        |                                      | 1: Data is transferred from registers SSTDR to         |     |
|     |        |                                      | SSTRSR                                                 |     |

# Notes:

- 1. Writing 1 to CE, ORER, RDRF, TEND, or TDRE bits is invalid. To set any of these bits to 0, first read 1 then write
- 2. When the serial communication is started while the SSUMS bit in the SSMR2 register is set to 1 (four-wire bus communication mode) and the MSS bit in the SSCRH register is set to 1 (operates as master device), the CE bit is set to 1 if "L" is applied to the SCS pin input. Refer to 25.5.4 SCS Pin Control and Arbitration for more information.
  - When the SSUMS bit in the SSMR2 register is set to 1 (four-wire bus communication mode), the MSS bit in the SSCRH register is set to 0 (operates as slave device) and the SCS pin input changes the level from "L" to "H" during transfer, the CE bit is set to 1.
- 3. Indicates when overrun errors occur and receive completes by error reception. If the next serial data receive operation is completed while the RDRF bit is set to 1 (data in the SSRDR register), the ORER bit is set to 1. After the ORER bit is set to 1 (overrun error), receive operation is disabled while the bit remains 1.
- 4. The RDRF bit is set to 0 when reading out the data from the SSRDR register.
- 5. Bits TEND and TDRE are set to 0 when writing data to the SSTDR register.
- 6. The TDRE bit is set to 1 when the TE bit in the SSER register is set to 1 (transmit enabled).

If the SSSR register is accessed continuously, insert one or more NOP instructions between the instructions used for access.

# 25.2.11 SS Mode Register 2 (SSMR2)

Address 019Dh

| Bit         | b7   | b6   | b5   | b4   | b3    | b2   | b1   | b0    |
|-------------|------|------|------|------|-------|------|------|-------|
| Symbol      | BIDE | SCKS | CSS1 | CSS0 | SCKOS | SOOS | CSOS | SSUMS |
| After Reset | 0    | 0    | 0    | 0    | 0     | 0    | 0    | 0     |

| Bit | Symbol | Bit Name                                                    | Function                                                                                                                                                     | R/W |
|-----|--------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | SSUMS  | SSU mode select bit (1)                                     | Clock synchronous communication mode     Four-wire bus communication mode                                                                                    | R/W |
| b1  | CSOS   | SCS pin open drain output select bit                        | 0: CMOS output 1: N-channel open-drain output                                                                                                                | R/W |
| b2  | SOOS   | Serial data pin open output drain select bit <sup>(1)</sup> | 0: CMOS output <sup>(5)</sup> 1: N-channel open-drain output                                                                                                 | R/W |
| b3  | SCKOS  | SSCK pin open drain output select bit                       | 0: CMOS output 1: N-channel open-drain output                                                                                                                | R/W |
| b4  | CSS0   | SCS pin select bit (2)                                      | b5 b4                                                                                                                                                        | R/W |
| b5  | CSS1   |                                                             | 0 0: Functions as port 0 1: Functions as SCS input pin 1 0: Functions as SCS output pin (3) 1 1: Functions as SCS output pin (3)                             | R/W |
| b6  | SCKS   | SSCK pin select bit                                         | Functions as port     Functions as serial clock pin                                                                                                          | R/W |
| b7  | BIDE   | Bidirectional mode enable bit (1, 4)                        | O: Standard mode (communication using 2 pins of data input and data output)  1: Bidirectional mode (communication using 1 pin of data input and data output) | R/W |

- 1. Refer to 25.3.2.1 Association between Data I/O Pins and SS Shift Register for information on combinations of data I/O pins.
- 2. The SCS pin functions as a port, regardless of the values of bits CSS0 and CSS1 when the SSUMS bit is set to 0 (clock synchronous communication mode).
- 3. This bit functions as the  $\overline{SCS}$  input pin before starting transfer.
- 4. The BIDE bit is disabled when the SSUMS bit is set to 0 (clock synchronous communication mode).
- 5. When the SOOS bit is set to 0 (CMOS output), set the port direction register bits corresponding to pins SSI and SSO to 0 (input mode).

## **Common Items for Multiple Modes** 25.3

#### 25.3.1 **Transfer Clock**

The transfer clock can be selected from among seven internal clocks (f1/256, f1/128, f1/64, f1/32, f1/16, f1/8, and f1/4) and an external clock.

When using synchronous serial communication unit, set the SCKS bit in the SSMR2 register to 1 and select the SSCK pin as the serial clock pin.

When the MSS bit in the SSCRH register is set to 1 (operates as master device), an internal clock can be selected and the SSCK pin functions as output. When transfer is started, the SSCK pin outputs clocks of the transfer rate selected by bits CKS0 to CKS2 in the SSCRH register.

When the MSS bit in the SSCRH register is set to 0 (operates as slave device), an external clock can be selected and the SSCK pin functions as input.

### 25.3.1.1 Association between Transfer Clock Polarity, Phase, and Data

The association between the transfer clock polarity, phase and data changes according to the combination of the SSUMS bit in the SSMR2 register and bits CPHS and CPOS in the SSMR register.

Figure 25.2 shows the Association between Transfer Clock Polarity, Phase, and Transfer Data.

Also, the MSB-first transfer or LSB-first transfer can be selected by setting the MLS bit in the SSMR register. When the MLS bit is set to 1, transfer is started from the LSB and proceeds to the MSB. When the MLS bit is set to 0, transfer is started from the MSB and proceeds to the LSB.



Figure 25.2 Association between Transfer Clock Polarity, Phase, and Transfer Data

## SS Shift Register (SSTRSR) 25.3.2

The SSTRSR register is a shift register for transmitting and receiving serial data.

When transmit data is transferred from the SSTDR register to the SSTRSR register and the MLS bit in the SSMR register is set to 0 (MSB-first), the bit 0 in the SSTDR register is transferred to bit 0 in the SSTRSR register. When the MLS bit is set to 1 (LSB-first), bit 7 in the SSTDR register is transferred to bit 0 in the SSTRSR register.

### 25.3.2.1 Association between Data I/O Pins and SS Shift Register

The connection between the data I/O pins and SSTRSR register (SS shift register) changes according to a combination of the MSS bit in the SSCRH register and the SSUMS bit in the SSMR2 register. The connection also changes according to the BIDE bit in the SSMR2 register.

Figure 25.3 shows the Association between Data I/O Pins and SSTRSR Register.



Figure 25.3 Association between Data I/O Pins and SSTRSR Register

#### 25.3.3 **Interrupt Requests**

Synchronous serial communication unit has five interrupt requests: transmit data empty, transmit end, receive data full, overrun error, and conflict error. Since these interrupt requests are assigned to the synchronous serial communication unit interrupt vector table, determining interrupt sources by flags is required.

Table 25.3 shows the Synchronous Serial Communication Unit Interrupt Requests.

**Table 25.3 Synchronous Serial Communication Unit Interrupt Requests** 

| Interrupt Request   | Abbreviation | Generation Condition |
|---------------------|--------------|----------------------|
| Transmit data empty | TXI          | TIE = 1, TDRE = 1    |
| Transmit end        | TEI          | TEIE = 1, TEND = 1   |
| Receive data full   | RXI          | RIE = 1, RDRF = 1    |
| Overrun error       | OEI          | RIE = 1, ORER = 1    |
| Conflict error      | CEI          | CEIE = 1, CE = 1     |

CEIE, RIE, TEIE and TIE: Bits in SSER register ORER, RDRF, TEND and TDRE: Bits in SSSR register

If the generation conditions in Table 25.3 are met, a synchronous serial communication unit interrupt request is generated. Set each interrupt source to 0 by a synchronous serial communication unit interrupt routine.

However, the TDRE and TEND bits are automatically set to 0 by writing transmit data to the SSTDR register and the RDRF bit is automatically set to 0 by reading the SSRDR register. In particular, the TDRE bit is set to 1 (data transmitted from registers SSTDR to SSTRSR) at the same time transmit data is written to the SSTDR register. Setting the TDRE bit to 0 (data not transmitted from registers SSTDR to SSTRSR) can cause an additional byte of data to be transmitted.

#### **Communication Modes and Pin Functions** 25.3.4

Synchronous serial communication unit switches the functions of the I/O pins in each communication mode according to the setting of the MSS bit in the SSCRH register and bits RE and TE in the SSER register. Table 25.4 shows the Association between Communication Modes and I/O Pins.

**Table 25.4** Association between Communication Modes and I/O Pins

| Communication Mode     | Bit Setting |          |     |    |    | Pin State |        |        |
|------------------------|-------------|----------|-----|----|----|-----------|--------|--------|
| Communication wode     | SSUMS       | BIDE     | MSS | TE | RE | SSI       | SSO    | SSCK   |
| Clock synchronous      | 0           | Disabled | 0   | 0  | 1  | Input     | _ (1)  | Input  |
| communication mode     |             |          |     | 1  | 0  | _ (1)     | Output | Input  |
|                        |             |          |     |    | 1  | Input     | Output | Input  |
|                        |             |          | 1   | 0  | 1  | Input     | _ (1)  | Output |
|                        |             |          |     | 1  | 0  | _ (1)     | Output | Output |
|                        |             |          |     |    | 1  | Input     | Output | Output |
| 4-wire bus             | 1           | 0        | 0   | 0  | 1  | _ (1)     | Input  | Input  |
| communication mode     |             |          |     | 1  | 0  | Output    | _ (1)  | Input  |
|                        |             |          |     |    | 1  | Output    | Input  | Input  |
|                        |             |          | 1   | 0  | 1  | Input     | _ (1)  | Output |
|                        |             |          |     | 1  | 0  | _ (1)     | Output | Output |
|                        |             |          |     |    | 1  | Input     | Output | Output |
| 4-wire bus             | 1           | 1        | 0   | 0  | 1  | _ (1)     | Input  | Input  |
| (bidirectional)        |             |          |     | 1  | 0  | _ (1)     | Output | Input  |
| communication mode (2) |             |          | 1   | 0  | 1  | _ (1)     | Input  | Output |
|                        |             |          |     | 1  | 0  | _ (1)     | Output | Output |

### Notes:

- 1. This pin can be used as a programmable I/O port.
- 2. Do not set both bits TE and RE to 1 in 4-wire bus (bidirectional) communication mode.

SSUMS and BIDE: Bits in SSMR2 register

MSS: Bit in SSCRH register TE and RE: Bits in SSER register

#### **Clock Synchronous Communication Mode** 25.4

#### 25.4.1 **Initialization in Clock Synchronous Communication Mode**

Figure 25.4 shows Initialization in Clock Synchronous Communication Mode. To initialize, set the TE bit in the SSER register to 0 (transmit disabled) and the RE bit to 0 (receive disabled) before data transmission or reception.

Set the TE bit to 0 and the RE bit to 0 before changing the communication mode or format.

Setting the RE bit to 0 does not change the contents of flags RDRF and ORER or the contents of the SSRDR register.



Figure 25.4 **Initialization in Clock Synchronous Communication Mode** 

#### 25.4.2 **Data Transmission**

Figure 25.5 shows an Example of Synchronous Serial Communication Unit Operation for Data Transmission (Clock Synchronous Communication Mode). During data transmission, the synchronous serial communication unit operates as described below.

When synchronous serial communication unit is set as a master device, it outputs a synchronous clock and data. When synchronous serial communication unit is set as a slave device, it outputs data synchronized with the input clock.

When the TE bit is set to 1 (transmit enabled) before writing the transmit data to the SSTDR register, the TDRE bit is automatically set to 0 (data not transferred from registers SSTDR to SSTRSR) and the data is transferred from registers SSTDR to SSTRSR.

After the TDRE bit is set to 1 (data transferred from registers SSTDR to SSTRSR), transmission starts. When the TIE bit in the SSER register is set to 1, the TXI interrupt request is generated. When one frame of data is transferred while the TDRE bit is set to 0, data is transferred from registers SSTDR to SSTRSR and transmission of the next frame is started. If the 8th bit is transmitted while the TDRE bit is set to 1, the TEND bit in the SSSR register is set to 1 (the TDRE bit is set to 1 when the last bit of the transmit data is transmitted) and the state is retained. The TEI interrupt request is generated when the TEIE bit in the SSER register is set to 1 (transmit-end interrupt request enabled). The SSCK pin is fixed "H" after transmit-end.

Transmission cannot be performed while the ORER bit in the SSSR register is set to 1 (overrun error). Confirm that the ORER bit is set to 0 before transmission.

Figure 25.6 shows a Sample Flowchart of Data Transmission (Clock Synchronous Communication Mode). The data transfer length can be set from 8 to 16 bits using the SSBR register.



Figure 25.5 **Example of Synchronous Serial Communication Unit Operation for Data Transmission (Clock Synchronous Communication Mode)** 



Figure 25.6 Sample Flowchart of Data Transmission (Clock Synchronous Communication Mode)

#### 25.4.3 **Data Reception**

Figure 25.7 shows an Example of Synchronous Serial Communication Unit Operation for Data Reception (Clock Synchronous Communication Mode).

During data reception, synchronous serial communication unit operates as described below. When the synchronous serial communication unit is set as the master device, it outputs a synchronous clock and inputs data. When synchronous serial communication unit is set as a slave device, it inputs data synchronized with the input clock.

When synchronous serial communication unit is set as a master device, it outputs a receive clock and starts receiving by performing dummy read of the SSRDR register.

After 8 bits of data are received, the RDRF bit in the SSSR register is set to 1 (data in the SSRDR register) and receive data is stored in the SSRDR register. When the RIE bit in the SSER register is set to 1 (RXI and OEI interrupt requests enabled), the RXI interrupt request is generated. If the SSDR register is read, the RDRF bit is automatically set to 0 (no data in the SSRDR register).

Read the receive data after setting the RSSTP bit in the SSCRH register to 1 (after receiving 1 byte of data, the receive operation is completed). Synchronous serial communication unit outputs a clock for receiving 8 bits of data and stops. After that, set the RE bit in the SSER register to 0 (receive disabled) and the RSSTP bit to 0 (receive operation is continued after receiving the 1 byte of data) and read the receive data. If the SSRDR register is read while the RE bit is set to 1 (receive enabled), a receive clock is output again.

When the 8th clock rises while the RDRF bit is set to 1, the ORER bit in the SSSR register is set to 1 (overrun error: OEI) and the operation is stopped. When the ORER bit is set to 1, receive cannot be performed. Confirm that the ORER bit is set to 0 before restarting receive.

Figure 25.8 shows a Sample Flowchart of Data Reception (MSS = 1) (Clock Synchronous Communication Mode).

The data transfer length can be set from 8 to 16 bits using the SSBR register.



Figure 25.7 **Example of Synchronous Serial Communication Unit Operation for Data Reception** (Clock Synchronous Communication Mode)



Figure 25.8 Sample Flowchart of Data Reception (MSS = 1) (Clock Synchronous Communication Mode)

#### 25.4.3.1 **Data Transmission/Reception**

Data transmission/reception is an operation combining data transmission and reception which were described earlier. Transmission/reception is started by writing data to the SSTDR register.

When the 8th clock rises or the ORER bit is set to 1 (overrun error) while the TDRE bit is set to 1 (data is transferred from registers SSTDR to SSTRSR), the transmit/receive operation is stopped.

When switching from transmit mode (TE = 1) or receive mode (RE = 1) to transmit/receive mode (RE1), set the TE bit to 0 and RE bit to 0 before switching. After confirming that the TEND bit is set to 0 (the TDRE bit is set to 0 when the last bit of the transmit data is transmitted), the RDRF bit is set to 0 (no data in the SSRDR register), and the ORER bit is set to 0 (no overrun error), set bits TE and RE to 1.

Figure 25.9 shows a Sample Flowchart of Data Transmission/Reception (Clock Synchronous Communication Mode).

The data transfer length can be set from 8 to 16 bits using the SSBR register.



Figure 25.9 Sample Flowchart of Data Transmission/Reception (Clock Synchronous Communication Mode)

#### **Operation in 4-Wire Bus Communication Mode** 25.5

In 4-wire bus communication mode, a 4-wire bus consisting of a clock line, a data input line, a data output line, and a chip select line is used for communication. This mode includes bidirectional mode in which the data input line and data output line function as a single pin.

The data input line and output line change according to the settings of the MSS bit in the SSCRH register and the BIDE bit in the SSMR2 register. For details, refer to 25.3.2.1 Association between Data I/O Pins and SS Shift Register. In this mode, clock polarity, phase, and data settings are performed by bits CPOS and CPHS in the SSMR register. For details, refer to 25.3.1.1 Association between Transfer Clock Polarity, Phase, and Data.

When this MCU is set as the master device, the chip select line controls output. When synchronous serial communication unit is set as a slave device, the chip select line controls input. When it is set as the master device, the chip select line controls output of the  $\overline{SCS}$  pin or controls output of a general port according to the setting of the CSS1 bit in the SSMR2 register. When the MCU is set as a slave device, the chip select line sets the  $\overline{SCS}$  pin as an input pin by setting bits CSS1 and CSS0 in the SSMR2 register to 01b.

In 4-wire bus communication mode, the MLS bit in the SSMR register is set to 0 and communication is performed MSB-first.

#### 25.5.1 **Initialization in 4-Wire Bus Communication Mode**

Figure 25.10 shows Initialization in 4-Wire Bus Communication Mode. Before the data transit/receive operation, set the TE bit in the SSER register to 0 (transmit disabled), the RE bit in the SSER register to 0 (receive disabled), and initialize the synchronous serial communication unit.

To change the communication mode or format, set the TE bit to 0 and the RE bit to 0 before making the change. Setting the RE bit to 0 does not change the settings of flags RDRF and ORER or the contents of the SSRDR register.



**Initialization in 4-Wire Bus Communication Mode Figure 25.10** 

#### **Data Transmission** 25.5.2

Figure 25.11 shows an Example of Synchronous Serial Communication Unit Operation during Data Transmission (4-Wire Bus Communication Mode). During the data transmit operation, synchronous serial communication unit operates as described below.

When the MCU is set as the master device, it outputs a synchronous clock and data. When the MCU is set as a slave device, it outputs data in synchronization with the input clock while the  $\overline{SCS}$  pin is "L".

When the transmit data is written to the SSTDR register after setting the TE bit to 1 (transmit enabled), the TDRE bit is automatically set to 0 (data has not been transferred from registers SSTDR to SSTRSR) and the data is transferred from registers SSTDR to SSTRSR. After the TDRE bit is set to 1 (data is transferred from registers SSTDR to SSTRSR), transmission starts. When the TIE bit in the SSER register is set to 1, a TXI interrupt request is generated.

After 1 frame of data is transferred while the TDRE bit is set to 0, the data is transferred from registers SSTDR to SSTRSR and transmission of the next frame is started. If the 8th bit is transmitted while TDRE is set to 1, TEND in the SSSR register is set to 1 (when the last bit of the transmit data is transmitted, the TDRE bit is set to 1) and the state is retained. If the TEIE bit in the SSER register is set to 1 (transmit-end interrupt requests enabled), a TEI interrupt request is generated. The SSCK pin remains "H" after transmit-end and the SCS pin is held "H". When transmitting continuously while the SCS pin is held "L", write the next transmit data to the SSTDR register before transmitting the 8th bit.

Transmission cannot be performed while the ORER bit in the SSSR register is set to 1 (overrun error). Confirm that the ORER bit is set to 0 before transmission.

In contrast to the clock synchronous communication mode, the SSO pin is placed in high-impedance state while the SCS pin is placed in high-impedance state when operating as a master device and the SSI pin is placed in high-impedance state while the  $\overline{SCS}$  pin is placed in "H" input state when operating as a slave device.

The sample flowchart is the same as that for the clock synchronous communication mode (refer to Figure 25.6 Sample Flowchart of Data Transmission (Clock Synchronous Communication Mode)).

The data transfer length can be set from 8 to 16 bits using the SSBR register.



Figure 25.11 Example of Synchronous Serial Communication Unit Operation during Data Transmission (4-Wire Bus Communication Mode)

#### **Data Reception** 25.5.3

Figure 25.12 shows an Example of Synchronous Serial Communication Unit Operation during Data Reception (4-Wire Bus Communication Mode). During data reception, synchronous serial communication unit operates as described below.

When the MCU is set as the master device, it outputs a synchronous clock and inputs data. When the MCU is set as a slave device, it outputs data synchronized with the input clock while the SCS pin receives "L" input. When the MCU is set as the master device, it outputs a receive clock and starts receiving by performing a dummy read of the SSRDR register.

After 8 bits of data are received, the RDRF bit in the SSSR register is set to 1 (data in the SSRDR register) and receive data is stored in the SSRDR register. When the RIE bit in the SSER register is set to 1 (RXI and OEI interrupt requests enabled), an RXI interrupt request is generated. When the SSRDR register is read, the RDRF bit is automatically set to 0 (no data in the SSRDR register).

Read the receive data after setting the RSSTP bit in the SSCRH register to 1 (after receiving 1-byte data, the receive operation is completed). Synchronous serial communication unit outputs a clock for receiving 8 bits of data and stops. After that, set the RE bit in the SSER register to 0 (receive disabled) and the RSSTP bit to 0 (receive operation is continued after receiving 1-byte data) and read the receive data. When the SSRDR register is read while the RE bit is set to 1 (receive enabled), a receive clock is output again.

When the 8th clock rises while the RDRF bit is set to 1, the ORER bit in the SSSR register is set to 1 (overrun error: OEI) and the operation is stopped. When the ORER bit is set to 1, reception cannot be performed. Confirm that the ORER bit is set to 0 before restarting reception.

The timing with which bits RDRF and ORER are set to 1 varies depending on the setting of the CPHS bit in the SSMR register. Figure 25.12 shows when bits RDRF and ORER are set to 1.

When the CPHS bit is set to 1 (data download at the odd edges), bits RDRF and ORER are set to 1 at some point during the frame.

The sample flowchart is the same as that for the clock synchronous communication mode (refer to Figure 25.8 Sample Flowchart of Data Reception (MSS = 1) (Clock Synchronous Communication Mode)).

The data transfer length can be set from 8 to 16 bits using the SSBR register.



**Figure 25.12 Example of Synchronous Serial Communication Unit Operation during Data Reception (4-Wire Bus Communication Mode)** 

#### **SCS Pin Control and Arbitration** 25.5.4

When setting the SSUMS bit in the SSMR2 register to 1 (4-wire bus communication mode) and the CSS1 bit in the SSMR2 register to 1 (functions as SCS output pin), set the MSS bit in the SSCRH register to 1 (operates as the master device) and check the arbitration of the SCS pin before starting serial transfer. If synchronous serial communication unit detects that the synchronized internal SCS signal is held "L" in this period, the CE bit in the SSSR register is set to 1 (conflict error) and the MSS bit is automatically set to 0 (operates as a slave device).

Figure 25.13 shows the Arbitration Check Timing.

Future transmit operations are not performed while the CE bit is set to 1. Set the CE bit to 0 (no conflict error) before starting transmission.



**Figure 25.13 Arbitration Check Timing** 

R8C/35A Group

#### **Notes on Synchronous Serial Communication Unit** 25.6

Set the IICSEL bit in the SSUIICSR register to 0 (select SSU function) to use the synchronous serial communication unit function.

26. I2C bus Interface R8C/35A Group

## 26. I<sup>2</sup>C bus Interface

The I<sup>2</sup>C bus interface is the circuit that performs serial communication based on the data transfer format of the Philips I<sup>2</sup>C bus.

#### 26.1 Overview

Table 26.1 lists the I<sup>2</sup>C bus Interface Specifications, Figure 26.1 shows an I<sup>2</sup>C bus interface Block Diagram, and Figure 26.2 shows the External Circuit Connection Example of Pins SCL and SDA, Table 26.2 lists the Pin Configuration of I<sup>2</sup>C bus Interface.

**Table 26.1** I<sup>2</sup>C bus Interface Specifications

| Item                    | Specification                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Communication formats   | <ul> <li>I2C bus format</li> <li>Selectable as master/slave device.</li> <li>Continuous transmit/receive operation (because the shift register, transmit data register, and receive data register are independent.)</li> <li>Start/stop conditions are automatically generated in master mode.</li> <li>Automatic loading of the acknowledge bit during transmission</li> <li>Bit synchronization/wait function (In master mode, the state of the SCL signal is monitored per bit and the timing is synchronized automatically. If the transfer is not possible yet, the SCL signal goes "L" and the interface stands by.)</li> <li>Support for direct drive of pins SCL and SDA (N-channel open-drain output)</li> <li>Clock synchronous serial format</li> <li>Continuous transmit/receive operation (because the shift register, transmit data register, and receive data register are independent.)</li> </ul> |
| I/O pins                | SCL (I/O): Serial clock I/O pin SDA (I/O): Serial data I/O pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Transfer clocks         | When the MST bit in the ICCR1 register is set to 0.  External clock (input from the SCL pin)  When the MST bit in the ICCR1 register is set to 1.  Internal clock selected by bits CKS0 to CKS3 in the ICCR1 register (output from the SCL pin)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Receive error detection | Overrun error detection (clock synchronous serial format)     Indicates an overrun error during reception. When the last bit of the next unit of data is received while the RDRF bit in the ICSR register is set to 1 (data in the ICDRR register), the AL bit is set to 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Interrupt sources       | <ul> <li>I<sup>2</sup>C bus format</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Selectable functions    | I <sup>2</sup> C bus format     Selectable output level for the acknowledge signal during reception.      Clock synchronous serial format     MSB-first or LSB-first selectable as the data transfer direction.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

## Note:

1. All sources use one interrupt vector for I<sup>2</sup>C bus interface.

<sup>\*</sup> I<sup>2</sup>C bus is a trademark of Koninklijke Philips Electronics N. V.



Figure 26.1 I<sup>2</sup>C bus interface Block Diagram

Table 26.2 Pin Configuration of I<sup>2</sup>C bus Interface

| Pin Name | Assigned Pin | Function      |
|----------|--------------|---------------|
| SCL      | P3_5         | Clock I/O pin |
| SDA      | P3_7         | Data I/O pin  |



Figure 26.2 External Circuit Connection Example of Pins SCL and SDA

#### 26.2 Registers

#### **Module Standby Control Register (MSTCR)** 26.2.1

| Address     | 0008h |    |        |        |        |    |    |    |   |
|-------------|-------|----|--------|--------|--------|----|----|----|---|
| Bit         | b7    | b6 | b5     | b4     | b3     | b2 | b1 | b0 |   |
| Symbol      | _     | _  | MSTTRC | MSTTRD | MSTIIC |    |    |    | Ī |
| After Reset | 0     | 0  | 0      | 0      | 0      | 0  | 0  | 0  | - |

| Bit | Symbol | Bit Name                                                                  | Function                             | R/W |  |
|-----|--------|---------------------------------------------------------------------------|--------------------------------------|-----|--|
| b0  | _      | Nothing is assigned. If necessary, se                                     | t to 0. When read, the content is 0. | _   |  |
| b1  | _      |                                                                           |                                      |     |  |
| b2  | _      |                                                                           |                                      |     |  |
| b3  | MSTIIC | SSU, I <sup>2</sup> C bus standby bit                                     | 0: Active                            | R/W |  |
|     |        |                                                                           | 1: Standby <sup>(1)</sup>            |     |  |
| b4  | MSTTRD | Timer RD standby bit                                                      | 0: Active                            | R/W |  |
|     |        |                                                                           | 1: Standby <sup>(2)</sup>            |     |  |
| b5  | MSTTRC | Timer RC standby bit                                                      | 0: Active                            | R/W |  |
|     |        |                                                                           | 1: Standby (3)                       |     |  |
| b6  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                      |     |  |
| b7  | _      |                                                                           |                                      |     |  |

- 1. When the MSTIIC bit is set to 1 (standby), any access to the SSU or the I<sup>2</sup>C bus associated registers (addresses 0193h to 019Dh) is disabled.
- 2. When the MSTTRD bit is set to 1 (standby), any access to the timer RD associated registers (addresses 0135h to 015Fh) is disabled.
- 3. When the MSTTRC bit is set to 1 (standby), any access to the timer RC associated registers (addresses 0120h to 0133h) is disabled.

### SSU/IIC Pin Select Register (SSUIICSR) 26.2.2

Address 018Ch

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0     |
|-------------|----|----|----|----|----|----|----|--------|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | IICSEL |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0      |

| Bit | Symbol | Bit Name                               | Function                                  | R/W |
|-----|--------|----------------------------------------|-------------------------------------------|-----|
| b0  | IICSEL | SSU/I <sup>2</sup> C bus switch bit    | 0: SSU function selected                  | R/W |
|     |        |                                        | 1: I <sup>2</sup> C bus function selected |     |
| b1  | _      | Reserved bit                           | Set to 0.                                 | R/W |
| b2  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.        | _   |
| b3  | _      |                                        |                                           |     |
| b4  | _      | Reserved bits                          | Set to 0.                                 | R/W |
| b5  | _      |                                        |                                           |     |
| b6  | _      |                                        |                                           |     |
| b7  | _      |                                        |                                           |     |

#### **IIC bus Transmit Data Register (ICDRT)** 26.2.3



| Bit | Function                                                                                                                                                                                                                                                                                                                                                                                                                                      | R/W |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|     | This register stores transmit data.  When the ICDRS register is detected as empty, the stored transmit data item is transferred to the ICDRS register and data transmission starts.  When the next unit of transmit data is written to the ICDRT register while data is transmitted to the ICDRS register, continuous transmission is enabled.  When the MLS bit in the ICMR register is set to 1 (data transfer with LSB-first), the MSB-LSB | R/W |
|     | inverted data is read after the data is written to the ICDRT register.                                                                                                                                                                                                                                                                                                                                                                        |     |

## IIC bus Receive Data Register (ICDRR)



| Bit      | Function                                                                                                                                          | R/W |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b7 to b0 | This register stores receive data.                                                                                                                | R   |
|          | When the ICDRS register receives 1 byte of data, the receive data is transferred to the ICDRR register and the next receive operation is enabled. |     |

#### **IIC bus Control Register 1 (ICCR1)** 26.2.5

| Address     | 0198n |      |     |     |      |      |      |      |
|-------------|-------|------|-----|-----|------|------|------|------|
| Bit         | b7    | b6   | b5  | b4  | b3   | b2   | b1   | b0   |
| Symbol      | ICE   | RCVD | MST | TRS | CKS3 | CKS2 | CKS1 | CKS0 |
| After Reset | 0     | 0    | 0   | 0   | 0    | 0    | 0    | 0    |

| D1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Bit | Symbol | Bit Name                                  | Function        | R/W  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-------------------------------------------|-----------------|------|
| D1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | b0  | CKS0   | Transmit clock select bits 3 to 0 (1)     |                 | R/W  |
| b2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | b1  | CKS1   |                                           |                 | R/W  |
| b3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | b2  | CKS2   |                                           |                 | R/W  |
| D 1 0 0: f1/80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | b3  | CKS3   |                                           |                 | R/W  |
| D 1 0 1: f1/100   O 1 1 0: f1/112   O 1 1 1: f1/128   O 1 0 0: f1/56   O 1 0 0: f1/56   O 1 0 1: f1/80   O 1: f1/80   O 1: f1/96   O 1: f1/96   O 1: f1/128   O 1: f1/120   O 1: f1/1200   O 1: f1/1200   O 1: f1/1200   O 1: f1/1204   O 1: f1/1204   O 1: f1/1256   O 0: Slave Receive Mode (4)   O 1: Slave Transmit Mode   O 1: Slave Transmit Mode   O 1: Master Receive Mode   O 1: Master Transmit Mode   O 0: Next receive Mode   O 0: Next receive operation continues   O 0: Next receive operation disabled   O   |     |        |                                           |                 |      |
| D 1 1 1: f1/128                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |        |                                           |                 |      |
| 1 0 0 0: f1/56   1 0 0 1: f1/80   1 0 1 0: f1/96   1 0 1 1: f1/96   1 0 1 1: f1/128   1 1 0 0: f1/160   1 1 0 1: f1/200   1 1 1 0: f1/224   1 1 1 1: f1/256   1 0 1 1: f1/256   1 0 1 1: f1/256   1 0 1 1: f1/256   1 0 1: Slave Receive Mode (4)   0 1: Slave Transmit Mode   1 0: Master Receive Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Maste   |     |        |                                           | 0 1 1 0: f1/112 |      |
| 1 0 0 1: f1/80   1 0 1 0: f1/96   1 0 1 1: f1/128   1 1 0 0: f1/160   1 1 0 1: f1/200   1 1 0: f1/224   1 1 1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/256   1 1: f1/   |     |        |                                           | 0 1 1 1: f1/128 |      |
| 1 0 1 0: f1/96   1 0 1 1: f1/128   1 1 0 0: f1/160   1 1 0 1: f1/200   1 1 1 0: f1/224   1 1 1 1: f1/256   1 1 1: f1/256   1 1: Slave Receive Mode (4)   0 0: Slave Receive Mode (4)   0 1: Slave Transmit Mode   1 0: Master Receive Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1: Master Transmit Mode   1 1   |     |        |                                           | 1 0 0 0: f1/56  |      |
| 1 0 1 1: f1/128 1 1 0 0: f1/160 1 1 0 1: f1/200 1 1 1 0: f1/224 1 1 1 1: f1/256    b4   TRS   Transfer/receive select bit (2, 3, 6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |        |                                           | 1 0 0 1: f1/80  |      |
| the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of the second of th |     |        |                                           | 1 0 1 0: f1/96  |      |
| b4 TRS Transfer/receive select bit (2, 3, 6) b5 MST Master/slave select bit (5, 6)  b6 RCVD Receive disable bit  Control of the transmit Mode  After reading the ICDRR register while the TRS bit is set to 0  Control of the transmit Mode  1 1 0 1: f1/200  1 1 1 0: f1/224  1 1 1 1: f1/256  6 0 0: Slave Receive Mode (4)  0 1: Slave Transmit Mode  1 1: Master Transmit Mode  After reading the ICDRR register while the TRS bit is set to 0  Control of the transmit Mode  1 Next receive operation continues  1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |     |        |                                           | 1 0 1 1: f1/128 |      |
| b4 TRS Transfer/receive select bit (2, 3, 6) b5 MST Master/slave select bit (5, 6)  b6 RCVD Receive disable bit  Control of the transmit Mode  After reading the ICDRR register while the TRS bit is set to 0  Control of the transmit Mode  1 1 1 1 0: f1/224  1 1 1 1 : f1/256  Control of transmit Mode  1 0: Slave Receive Mode  1 0: Master Receive Mode  1 1: Master Transmit Mode  After reading the ICDRR register while the TRS bit is set to 0  Control of transmit Mode  I Next receive operation continues  1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |        |                                           | 1 1 0 0: f1/160 |      |
| b4 TRS Transfer/receive select bit (2, 3, 6) b5 MST Master/slave select bit (5, 6)  b6 RCVD Receive disable bit  Control of the transmit Mode  After reading the ICDRR register while the TRS bit is set to 0  Control of the transmit Mode  1 1 1 1 1: f1/256  Control of the transmit Mode  1 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |        |                                           |                 |      |
| b4 TRS Transfer/receive select bit (2, 3, 6) b5 MST Master/slave select bit (5, 6)  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B6 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive disable bit  B7 RCVD Receive dis |     |        |                                           |                 |      |
| b5 MST Master/slave select bit (5, 6)  MST Master/slave select bit (5, 6)  0 0: Slave Receive Mode (4) 0 1: Slave Transmit Mode 1 0: Master Receive Mode 1 1: Master Transmit Mode  After reading the ICDRR register while the TRS bit is set to 0 0: Next receive operation continues 1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |        |                                           |                 |      |
| b5 MST Master/slave select bit (5, 6)  0 1: Slave Transmit Mode 1 0: Master Receive Mode 1 1: Master Transmit Mode 1 1: Master Transmit Mode After reading the ICDRR register while the TRS bit is set to 0 0: Next receive operation continues 1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | b4  | TRS    | Transfer/receive select bit (2, 3, 6)     |                 | R/W  |
| 1 0: Master Receive Mode 1 1: Master Transmit Mode  b6 RCVD Receive disable bit After reading the ICDRR register while the TRS bit is set to 0 0: Next receive operation continues 1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | b5  | MST    | Master/slave select bit (5, 6)            |                 | R/W  |
| 1 1: Master Transmit Mode  b6 RCVD Receive disable bit After reading the ICDRR register while the TRS bit is set to 0 0: Next receive operation continues 1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |        |                                           |                 |      |
| b6 RCVD Receive disable bit  After reading the ICDRR register while the TRS bit is set to 0 0: Next receive operation continues 1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |        |                                           |                 |      |
| set to 0 0: Next receive operation continues 1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | h6  | RCVD.  | Receive disable hit                       |                 | R/W  |
| 0: Next receive operation continues 1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     | ROVE   | Trocorvo diodolo bit                      |                 | 1000 |
| 1: Next receive operation disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |        |                                           |                 |      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |        |                                           |                 |      |
| - II O DOU INTO INDIANO DI II I I I I I I I I I I I I I I I I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | b7  | ICE    | I <sup>2</sup> C bus interface enable bit | •               | R/W  |
| (Pins SCL and SDA are set to a port function)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |        | . O bus interiors oriable bit             |                 |      |
| 1: This module is enabled for transfer operations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |        |                                           |                 |      |
| (Pins SCL and SDA are in a bus drive state)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |        |                                           |                 |      |

- 1. Set according to the necessary transfer rate in master mode. Refer to Table 26.3 Transfer Rate Examples for the transfer rate. This bit is used for maintaining the setup time in transmit mode of slave mode. The time is 10Tcyc when the CKS3 bit is set to 0 and 20Tcyc when the CKS3 bit is set to 1. (1Tcyc = 1/f1(s))
- 2. Rewrite the TRS bit between transfer frames.
- 3. When the first 7 bits after the start condition in slave receive mode match the slave address set in the SAR register and the 8th bit is set to 1, the TRS bit is set to 1.
- 4. In master mode with the I<sup>2</sup>C bus format, if arbitration is lost, bits MST and TRS are set to 0 and the IIC enters slave receive mode.
- 5. When an overrun error occurs in master receive mode with the clock synchronous serial format, the MST bit is set to 0 and the I<sup>2</sup>C bus enters slave receive mode.
- 6. In multimaster operation, use the MOV instruction to set bits TRS and MST.

#### IIC bus Control Register 2 (ICCR2) 26.2.6



| Bit | Symbol | Bit Name                                     | Function                                                                                                                                                                                                                                                                 | R/W |
|-----|--------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _      | Nothing is assigned. If necessa              | ry, set to 0. When read, the content is 1.                                                                                                                                                                                                                               | _   |
| b1  | IICRST | I <sup>2</sup> C bus control block reset bit | When hang-up occurs due to communication failure during I <sup>2</sup> C bus interface operation, writing 1 resets the control block of the I <sup>2</sup> C bus interface without setting ports or                                                                      | R/W |
|     |        |                                              | initializing registers.                                                                                                                                                                                                                                                  |     |
| b2  | _      | Nothing is assigned. If necessa              | ry, set to 0. When read, the content is 1.                                                                                                                                                                                                                               | _   |
| b3  | SCLO   | SCL monitor flag                             | 0: SCL pin is set to "L" 1: SCL pin is set to "H"                                                                                                                                                                                                                        | R   |
| b4  | SDAOP  | SDAO write protect bit                       | When rewriting the SDAO bit, write 0 simultaneously <sup>(1)</sup> . When read, the content is 1.                                                                                                                                                                        | R/W |
| b5  | SDAO   | SDA output value control bit                 | When read 0: SDA pin output is held "L" 1: SDA pin output is held "H" When written (1, 2) 0: SDA pin output is changed to "L" 1: SDA pin output is changed to high-impedance ("H" output via external pull-up resistor)                                                  | R/W |
| b6  | SCP    | Start/stop condition generation disable bit  | When writing to the to BBSY bit, write 0 simultaneously <sup>(3)</sup> . When read, the content is 1. Writing 1 is invalid.                                                                                                                                              | R/W |
| b7  | BBSY   | Bus busy bit <sup>(4)</sup>                  | When read:  0: Bus is released  (SDA signal changes from "L" to "H"  while SCL signal is held "H")  1: Bus is occupied  (SDA signal changes from "H" to "L"  while SCL signal is held "H")  When written (3):  0: Stop condition generated  1: Start condition generated | R/W |

- 1. When rewriting the SDAO bit, write 0 to the SDAOP bit simultaneously using the MOV instruction.
- 2. Do not write to the SDAO bit during a transfer operation.
- 3. Enabled in master mode. When writing to the BBSY bit, write 0 to the SCP bit simultaneously using the MOV instruction. Execute the same way when a start condition is regenerated.
- 4. Disabled when the clock synchronous serial format is used.

## 26.2.7 IIC bus Mode Register (ICMR)

Address 019Ah Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol MLS WAIT **BCWP** BC2 BC<sub>1</sub> BC0 0 After Reset 0 0 0 0 0

| Bit | Symbol | Bit Name                   | Function                                                                   | R/W     |
|-----|--------|----------------------------|----------------------------------------------------------------------------|---------|
| b0  | BC0    | Bit counters 2 to 0        | I <sup>2</sup> C bus format                                                | R/W     |
| b1  | BC1    |                            | (Read: Number of remaining transfer bits;                                  | R/W     |
| b2  | BC2    | -                          | Write: Number of next transfer data bits) (1, 2).                          | R/W     |
|     |        |                            | b2 b1 b0                                                                   |         |
|     |        |                            | 0 0 0: 9 bits <sup>(3)</sup>                                               |         |
|     |        |                            | 0 0 1: 2 bits                                                              |         |
|     |        |                            | 0 1 0: 3 bits                                                              |         |
|     |        |                            | 0 1 1: 4 bits                                                              |         |
|     |        |                            | 1 0 0: 5 bits                                                              |         |
|     |        |                            | 1 0 1: 6 bits                                                              |         |
|     |        |                            | 1 1 0: 7 bits                                                              |         |
|     |        |                            | 1 1 1: 8 bits                                                              |         |
|     |        |                            | Clock synchronous serial format                                            |         |
|     |        |                            | (Read: Number of remaining transfer bits;                                  |         |
|     |        |                            | Write: Always 000b).                                                       |         |
|     |        |                            | b2 b1 b0<br>0 0 0: 8 bits                                                  |         |
|     |        |                            | 0 0 1: 1 bit                                                               |         |
|     |        |                            | 0 1 0: 2 bits                                                              |         |
|     |        |                            | 0 1 1: 3 bits                                                              |         |
|     |        |                            | 1 0 0: 4 bits                                                              |         |
|     |        |                            | 1 0 1: 5 bits                                                              |         |
|     |        |                            | 1 1 0: 6 bits                                                              |         |
|     |        |                            | 1 1 1: 7 bits                                                              |         |
| b3  | BCWP   | BC write protect bit       | When rewriting bits BC0 to BC2, write 0 simultaneously <sup>(2, 4)</sup> . | R/W     |
|     |        | Protect an                 | When read, the content is 1.                                               |         |
| b4  | _      | Nothing is assigned. If ne | ecessary, set to 0. When read, the content is 1.                           | _       |
| b5  | _      | Reserved bit               | Set to 0.                                                                  | R/W     |
| b6  | WAIT   | Wait insertion bit (5)     | 0: No wait states                                                          | R/W     |
|     | **/ \  | vvait iliseition bit (3)   | (Data and the acknowledge bit are transferred consecutively)               | , , , , |
|     |        |                            | 1: Wait state                                                              |         |
|     |        |                            | (After the clock of the last data bit falls, a "L" period is               |         |
|     |        |                            | extended for two transfer clocks)                                          |         |
| b7  | MLS    | MSB-first/LSB-first        | 0: Data transfer with MSB-first <sup>(6)</sup>                             | R/W     |
|     | 0      | select bit                 | 1: Data transfer with LSB-first                                            |         |
|     |        |                            | Data danoidi with Lob mot                                                  |         |

- 1. Rewrite between transfer frames. When writing values other than 000b, write when the SCL signal is "L".
- 2. When writing to bits BC0 to BC2, write 0 to the BCWP bit simultaneously using the MOV instruction.
- 3. After data including the acknowledge bit is transferred, these bits are automatically set to 000b. When a start condition is detected, these bits are automatically set to 000b.
- 4. Do not rewrite when the clock synchronous serial format is used.
- 5. The setting value is valid in master mode with the  $I^2C$  bus format. It is invalid in slave mode with the  $I^2C$  bus format or when the clock synchronous serial format is used.
- 6. Set to 0 when the I<sup>2</sup>C bus format is used.

#### IIC bus Interrupt Enable Register (ICIER) 26.2.8

| Address     | UIBBII |      |     |       |      |      |       |       |  |
|-------------|--------|------|-----|-------|------|------|-------|-------|--|
| Bit         | b7     | b6   | b5  | b4    | b3   | b2   | b1    | b0    |  |
| Symbol      | TIE    | TEIE | RIE | NAKIE | STIE | ACKE | ACKBR | ACKBT |  |
| After Reset | 0      | 0    | 0   | 0     | 0    | 0    | 0     | 0     |  |

| Bit | Symbol | Bit Name                                      | Function                                                                                                                                                                                      | R/W |
|-----|--------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | ACKBT  | Transmit acknowledge select bit               | <ul><li>0: In receive mode, 0 is transmitted as the acknowledge bit.</li><li>1: In receive mode, 1 is transmitted as the acknowledge bit.</li></ul>                                           | R/W |
| b1  | ACKBR  | Receive acknowledge bit                       | O: In transmit mode, the acknowledge bit received from receive device is set to 0.  1: In transmit mode, the acknowledge bit received from receive device is set to 1.                        | R   |
| b2  | ACKE   | Acknowledge bit detection select bit          | O: Content of the receive acknowledge bit is ignored and continuous transfer is performed.  1: When the receive acknowledge bit is set to 1, continuous transfer is halted.                   | R/W |
| b3  | STIE   | Stop condition detection interrupt enable bit | Stop condition detection interrupt request disabled     Stop condition detection interrupt request enabled (2)                                                                                | R/W |
| b4  | NAKIE  | NACK receive interrupt enable bit             | O: NACK receive interrupt request and arbitration lost/ overrun error interrupt request disabled  1: NACK receive interrupt request and arbitration lost/ overrun error interrupt request (1) | R/W |
| b5  | RIE    | Receive interrupt enable bit                  | Receive data full and overrun error interrupt request disabled     Receive data full and overrun error interrupt request enabled (1)                                                          | R/W |
| b6  | TEIE   | Transmit end interrupt enable bit             | Transmit end interrupt request disabled     Transmit end interrupt request enabled                                                                                                            | R/W |
| b7  | TIE    | Transmit interrupt enable bit                 | Transmit data empty interrupt request disabled     Transmit data empty interrupt request enabled                                                                                              | R/W |

- 1. An overrun error interrupt request is generated when the clock synchronous format is used.
- 2. Set the STIE bit to 1 (stop condition detection interrupt request enabled) when the STOP bit in the ICSR register is set to 0.

## 26.2.9 IIC bus Status Register (ICSR)

Address 019Ch



| Bit | Symbol | Bit Name                                                | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R/W |
|-----|--------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | ADZ    | General call address                                    | This flag is set to 1 when a general call address is                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W |
|     |        | recognition flag (1, 2)                                 | detected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
| b1  | AAS    | Slave address<br>recognition flag <sup>(1)</sup>        | This flag is set to 1 when the first frame immediately after<br>the start condition matches bits SVA0 to SVA6 in the SAR<br>register in slave receive mode (slave address detection<br>and general call address detection)                                                                                                                                                                                                                                                                                                  | R/W |
| b2  | AL     | Arbitration lost flag/overrun error flag <sup>(1)</sup> | I <sup>2</sup> C bus format: This flag indicates that arbitration has been lost in master mode. This flag is set to 1 (3) when: • The internal SDA signal and SDA pin level do not match at the rising edge of the SCL signal in master transmit mode • The SDA pin is held "H" at start condition detection in master transmit/receive mode Clock synchronous format: This flag indicates an overrun error. This flag is set to 1 when: • The last bit of the next unit of data is received while the RDRF bit is set to 1 | R/W |
| b3  | STOP   | Stop condition detection flag (1)                       | This flag is set to 1 when a stop condition is detected after the frame is transferred.                                                                                                                                                                                                                                                                                                                                                                                                                                     | R/W |
| b4  | NACKF  | No acknowledge detection flag (1, 4)                    | This flag is set to 1 when no ACKnowledge is detected from the receive device after transmission.                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W |
| b5  | RDRF   | Receive data register full (1, 5)                       | This flag is set to 1 when receive data is transferred from registers ICDRS to ICDRR.                                                                                                                                                                                                                                                                                                                                                                                                                                       | R/W |
| b6  | TEND   | Transmit end (1, 6)                                     | I <sup>2</sup> C bus format: This flag is set to 1 at the rising edge of the 9th clock cycle of the SCL signal while the TDRE bit is set to 1. Clock synchronous format: This flag is set to 1 when the last bit of the transmit frame is transmitted.                                                                                                                                                                                                                                                                      | R/W |
| b7  | TDRE   | Transmit data empty (1, 6)                              | <ul> <li>This flag is set to 1 when:</li> <li>Data is transferred from registers ICDRT to ICDRS and the CDRT register is empty</li> <li>The TRS bit in the ICCR1 register is set to 1 (transmit mode)</li> <li>A start condition is generated (including retransmission)</li> <li>Slave receive mode is changed to slave transmit mode</li> </ul>                                                                                                                                                                           | R/W |

### Notes:

- 1. Each bit is set to 0 by reading 1 before writing 0.
- 2. This flag is enabled in slave receive mode with the I<sup>2</sup>C bus format.
- 3. When two or more master devices attempt to occupy the bus at nearly the same time, if the I<sup>2</sup>C bus Interface monitors the SDA pin and the data which the I<sup>2</sup>C bus Interface transmits is different, the AL flag is set to 1 and the bus is occupied by another master.
- 4. The NACKF bit is enabled when the ACKE bit in the ICIER register is set to 1 (when the receive acknowledge bit is set to 1, transfer is halted).
- 5. The RDRF bit is set to 0 when data is read from the ICDRR register.
- 6. Bits TEND and TDRE are set to 0 when data is written to the ICDRT register.

When accessing the ICSR register continuously, insert one or more NOP instructions between the instructions to access it.

# 26.2.10 Slave Address Register (SAR)

| Address     | Address 019Dn |      |      |      |      |      |      |    |  |  |
|-------------|---------------|------|------|------|------|------|------|----|--|--|
| Bit         | b7            | b6   | b5   | b4   | b3   | b2   | b1   | b0 |  |  |
| Symbol      | SVA6          | SVA5 | SVA4 | SVA3 | SVA2 | SVA1 | SVA0 | FS |  |  |
| After Reset | 0             | 0    | 0    | 0    | 0    | 0    | 0    | 0  |  |  |

| Bit | Symbol | Bit Name               | Function                                                       | R/W |
|-----|--------|------------------------|----------------------------------------------------------------|-----|
| b0  | FS     | Format select bit      | 0: I <sup>2</sup> C bus format                                 | R/W |
|     |        |                        | 1: Clock synchronous serial format                             |     |
| b1  | SVA0   | Slave addresses 6 to 0 | Set an address different from that of the other slave          | R/W |
| b2  | SVA1   |                        | devices connected to the I <sup>2</sup> C bus.                 | R/W |
| b3  | SVA2   |                        | When the 7 high-order bits of the first frame                  | R/W |
| b4  | SVA3   |                        | transmitted after the start condition match bits               | R/W |
| b5  | SVA4   |                        | SVA0 to SVA6 in slave mode of the I <sup>2</sup> C bus format, | R/W |
| b6  | SVA5   |                        | the MCU operates as a slave device.                            | R/W |
| b7  | SVA6   |                        |                                                                | R/W |

## 26.2.11 IIC bus Shift Register (ICDRS)

| Bit    | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|--------|----|----|----|----|----|----|----|----|
| Symbol | _  |    | _  | _  | _  | _  | _  | _  |

| Bit | Function                                                                                                                                                                                                                                                           | R/W |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|     | This register transmits and receives data.  During transmission, data is transferred from registers ICRDT to ICDRS and transmitted from the SDA pin.  During reception, data is transferred from registers ICDRS to the ICDRR after 1 byte of data reception ends. |     |

#### **Common Items for Multiple Modes** 26.3

#### 26.3.1 **Transfer Clock**

When the MST bit in the ICCR1 register is set to 0, the transfer clock is the external clock input from the SCL

When the MST bit in the ICCR1 register is set to 1, the transfer clock is the internal clock selected by bits CKS0 to CKS3 in the ICCR1 register and the transfer clock is output from the SCL pin.

Table 26.3 lists the Transfer Rate Examples.

**Table 26.3 Transfer Rate Examples** 

| ICCR1 Register |      |      |      | Transfer | Transfer Rate |            |             |             |             |
|----------------|------|------|------|----------|---------------|------------|-------------|-------------|-------------|
| CKS3           | CKS2 | CKS1 | CKS0 | Clock    | f1 = 5 MHz    | f1 = 8 MHz | f1 = 10 MHz | f1 = 16 MHz | f1 = 20 MHz |
| 0              | 0    | 0    | 0    | f1/28    | 179 kHz       | 286 kHz    | 357 kHz     | 571 kHz     | 714 kHz     |
|                |      |      | 1    | f1/40    | 125 kHz       | 200 kHz    | 250 kHz     | 400 kHz     | 500 kHz     |
|                |      | 1    | 0    | f1/48    | 104 kHz       | 167 kHz    | 208 kHz     | 333 kHz     | 417 kHz     |
|                |      |      | 1    | f1/64    | 78.1 kHz      | 125 kHz    | 156 kHz     | 250 kHz     | 313 kHz     |
|                | 1    | 0    | 0    | f1/80    | 62.5 kHz      | 100 kHz    | 125 kHz     | 200 kHz     | 250 kHz     |
|                |      |      | 1    | f1/100   | 50.0 kHz      | 80.0 kHz   | 100 kHz     | 160 kHz     | 200 kHz     |
|                |      | 1    | 0    | f1/112   | 44.6 kHz      | 71.4 kHz   | 89.3 kHz    | 143 kHz     | 179 kHz     |
|                |      |      | 1    | f1/128   | 39.1 kHz      | 62.5 kHz   | 78.1 kHz    | 125 kHz     | 156 kHz     |
| 1              | 0    | 0    | 0    | f1/56    | 89.3 kHz      | 143 kHz    | 179 kHz     | 286 kHz     | 357 kHz     |
|                |      |      | 1    | f1/80    | 62.5 kHz      | 100 kHz    | 125 kHz     | 200 kHz     | 250 kHz     |
|                |      | 1    | 0    | f1/96    | 52.1 kHz      | 83.3 kHz   | 104 kHz     | 167 kHz     | 208 kHz     |
|                |      |      | 1    | f1/128   | 39.1 kHz      | 62.5 kHz   | 78.1 kHz    | 125 kHz     | 156 kHz     |
|                | 1    | 0    | 0    | f1/160   | 31.3 kHz      | 50.0 kHz   | 62.5 kHz    | 100 kHz     | 125 kHz     |
|                |      |      | 1    | f1/200   | 25.0 kHz      | 40.0 kHz   | 50.0 kHz    | 80.0 kHz    | 100 kHz     |
|                |      | 1    | 0    | f1/224   | 22.3 kHz      | 35.7 kHz   | 44.6 kHz    | 71.4 kHz    | 89.3 kHz    |
|                |      |      | 1    | f1/256   | 19.5 kHz      | 31.3 kHz   | 39.1 kHz    | 62.5 kHz    | 78.1 kHz    |

## 26.3.2 Interrupt Requests

The I<sup>2</sup>C bus interface has six interrupt requests when the I<sup>2</sup>C bus format is used and four interrupt requests when the clock synchronous serial format is used.

Table 26.4 lists the Interrupt Requests of I<sup>2</sup>C bus Interface.

Because these interrupt requests are allocated at the  $I^2C$  bus interface interrupt vector table, the source must be determined bit by bit.

Table 26.4 Interrupt Requests of I<sup>2</sup>C bus Interface

|                                |      |                              | Format               |                                |  |
|--------------------------------|------|------------------------------|----------------------|--------------------------------|--|
| Interrupt Request              |      | Generation Condition         | I <sup>2</sup> C bus | Clock<br>Synchronous<br>Serial |  |
| Transmit data empty            | TXI  | TIE = 1 and TDRE = 1         | Enabled              | Enabled                        |  |
| Transmit ends                  | TEI  | TEIE = 1 and TEND = 1        | Enabled              | Enabled                        |  |
| Receive data full              | RXI  | RIE = 1 and RDRF = 1         | Enabled              | Enabled                        |  |
| Stop condition detection       | STPI | STIE = 1 and STOP = 1        | Enabled              | Disabled                       |  |
| NACK detection                 | NAKI | NAKIE = 1 and AL = 1         | Enabled              | Disabled                       |  |
| Arbitration lost/overrun error |      | (or NAKIE = 1 and NACKF = 1) | Enabled              | Enabled                        |  |

STIE, NAKIE, RIE, TEIE, TIE: Bits in ICIER register

AL, STOP, NACKF, RDRF, TEND, TDRE: Bits in ICSR register

When generation conditions listed in Table 26.4 are met, an  $I^2C$  bus interface interrupt request is generated. Set the interrupt generation conditions to 0 by the  $I^2C$  bus interface interrupt routine.

Note that bits TDRE and TEND are automatically set to 0 by writing transmit data to the ICDRT register and that the RDRF bit is automatically set to 0 by reading the ICDRR register. Especially, the TDRE bit is set to 0 when writing transmit data to the ICDRT register and set to 1 when transferring data from the ICDRT register to the ICDRS register. If the TDRE bit is further set to 0, additional 1 byte may be transmitted.

Also, set the STIE bit to 1 (stop condition detection interrupt request enabled) when the STOP bit is set to 0.

## 26.4 I<sup>2</sup>C bus Interface Mode

## 26.4.1 I<sup>2</sup>C bus Format

When the FS bit in the SAR register is set to 0, the I<sup>2</sup>C bus format is used for communication.

Figure 26.3 shows the I<sup>2</sup>C bus Format and Bus Timing. The first frame following the start condition consists of 8 bits.



Figure 26.3 I<sup>2</sup>C bus Format and Bus Timing

26. I2C bus Interface R8C/35A Group

#### **Master Transmit Operation** 26.4.2

In master transmit mode, the master device outputs the transmit clock and data, and the slave device returns an acknowledge signal.

Figures 26.4 and 26.5 show the Operating Timing in Master Transmit Mode (I<sup>2</sup>C bus Interface Mode).

The transmit procedure and operation in master transmit mode are as follows.

- (1) Set the STOP bit in the ICSR register to 0 for initialization, and set the ICE bit in the ICCR1 register to 1 (transfer operation enabled). Then, set bits WAIT and MLS in the ICMR register and bits CKS0 to CKS3 in the ICCR1 register (initial setting).
- (2) After confirming that the bus is released by reading the BBSY bit in the ICCR2 register, set bits TRS and MST in the ICCR1 register to master transmit mode. Then, write 1 to the BBSY bit and 0 to the SCP bit with the MOV instruction (start condition generated). This will generate a start condition.
- (3) After confirming that the TDRE bit in the ICSR register is set to 1 (data is transferred from registers ICDRT to ICDRS), write transmit data to the ICDRT register (data in which a slave address and  $R/\overline{W}$  are indicated in the 1st byte). At this time, the TDRE bit is automatically set to 0. When data is transferred from registers ICDRT to ICDRS, the TDRE bit is set to 1 again.
- (4) When 1 byte of data transmission is completed while the TDRE bit is set to 1, the TEND bit in the ICSR register is set to 1 at the rising edge of the 9th clock cycle of the transmit clock. After confirming that the slave device is selected by reading the ACKBR bit in the ICIER register, write the 2nd byte of data to the ICDRT register. Since the slave device is not acknowledged when the ACKBR bit is set to 1, generate a stop condition. Stop condition generation is enabled by writing 0 to the BBSY bit and 0 to the SCP bit with the MOV instruction. The SCL signal is fixed "L" until data is ready or a stop condition is generated.
- (5) Write the transmit data after the 2nd byte to the ICDRT register every time the TDRE bit is set to 1.
- (6) When the number of bytes to be transmitted is written to the ICDRT register, wait until the TEND bit is set to 1 while the TDRE bit is set to 1. Or wait for NACK (NACKF bit in ICSR register = 1) from the receive device while the ACKE bit in the ICIER register is set to 1 (when the receive acknowledge bit is set to 1, transfer is halted). Then, generate a stop condition before setting the TEND bit or the NACKF bit to 0.
- (7) When the STOP bit in the ICSR register is set to 1, return to slave receive mode.



Figure 26.4 Operating Timing in Master Transmit Mode (I<sup>2</sup>C bus Interface Mode) (1)



Figure 26.5 Operating Timing in Master Transmit Mode (I<sup>2</sup>C bus Interface Mode) (2)

## 26.4.3 Master Receive Operation

In master receive mode, the master device outputs the receive clock, receives data from the slave device, and returns an acknowledge signal.

Figures 26.6 and 26.7 show the Operating Timing in Master Receive Mode (I<sup>2</sup>C bus Interface Mode).

The receive procedure and operation in master receive mode are shown below.

- (1) After setting the TEND bit in the ICSR register to 0, set the TRS bit in the ICCR1 register to 0 to switch from master transmit mode to master receive mode. Then set the TDRE bit in the ICSR register to 0.
- (2) Dummy reading the ICDRR register starts receive operation. The receive clock is output in synchronization with the internal clock and data is received. The master device outputs the level set by the ACKBT bit in the ICIER register to the SDA pin at the rising edge of the 9th clock cycle of the receive clock.
- (3) When 1-frame of data reception is completed, the RDRF bit in the ICSR register is set to 1 at the rising edge of the 9th clock cycle of the receive clock. At this time, if the ICDRR register is read, the received data can be read and the RDRF bit is set to 0 simultaneously.
- (4) Continuous receive operation is enabled by reading the ICDRR register every time the RDRF bit is set to 1. If reading the ICDRR register is delayed by another process and the 8th clock cycle falls while the RDRF bit is set to 1, the SCL signal is fixed "L" until the ICDRR register is read.
- (5) If the next frame is the last receive frame and the RCVD bit in the ICCR1 register is set to 1 (next receive operation disabled) before reading the ICDRR register, stop condition generation is enabled after the next receive operation.
- (6) When the RDRF bit is set to 1 at the rising edge of the 9th clock cycle of the receive clock, generate a stop condition.
- (7) When the STOP bit in the ICSR register is set to 1, read the ICDRR register and set the RCVD bit to 0 (next receive operation continues).
- (8) Return to slave receive mode.



Operating Timing in Master Receive Mode (I<sup>2</sup>C bus Interface Mode) (1) Figure 26.6



Figure 26.7 Operating Timing in Master Receive Mode (I<sup>2</sup>C bus Interface Mode) (2)

### 26.4.4 **Slave Transmit Operation**

In slave transmit mode, the slave device outputs the transmit data while the master device outputs the receive clock and returns an acknowledge signal.

Figures 26.8 and 26.9 show the Operating Timing in Slave Transmit Mode (I<sup>2</sup>C bus Interface Mode).

The transmit procedure and operation in slave transmit mode are as follows.

- (1) Set the ICE bit in the ICCR1 register to 1 (transfer operation enabled), and set bits WAIT and MLS in the ICMR register and bits CKS0 to CKS3 in the ICCR1 register (initial setting). Then, set bits TRS and MST in the ICCR1 register to 0 and wait until the slave address matches in slave receive mode.
- (2) When the slave address matches at the first frame after detecting the start condition, the slave device outputs the level set by the ACKBT bit in the ICIER register to the SDA pin at the rising edge of the 9th clock cycle. At this time, if the 8th bit of data  $(R/\overline{W})$  is 1, bits TRS and TDRE in the ICSR register are set to 1, and the mode is switched to slave transmit mode automatically. Continuous transmission is enabled by writing transmit data to the ICDRT register every time the TDRE bit is set to 1.
- (3) When the TDRE bit in the ICDRT register is set to 1 after the last transmit data is written to the ICDRT register, wait until the TEND bit in the ICSR register is set to 1 while the TDRE bit is set to 1. When the TEND bit is set to 1, set the TEND bit to 0.
- (4) Set the TRS bit to 0 and dummy read the ICDRR register to end the process. This will release the SCL
- (5) Set the TDRE bit to 0.



Figure 26.8 Operating Timing in Slave Transmit Mode (I<sup>2</sup>C bus Interface Mode) (1)



Figure 26.9 Operating Timing in Slave Transmit Mode (I<sup>2</sup>C bus Interface Mode) (2)

### 26.4.5 **Slave Receive Operation**

In slave receive mode, the master device outputs the transmit clock and data, and the slave device returns an acknowledge signal.

Figures 26.10 and 26.11 show the Operating Timing in Slave Receive Mode (I<sup>2</sup>C bus Interface Mode).

The receive procedure and operation in slave receive mode are as follows.

- (1) Set the ICE bit in the ICCR1 register to 1 (transfer operation enabled), and set bits WAIT and MLS in the ICMR register and bits CKS0 to CKS3 in the ICCR1 register (initial setting). Then, set bits TRS and MST in the ICCR1 register to 0 and wait until the slave address matches in slave receive mode.
- (2) When the slave address matches at the first frame after detecting the start condition, the slave device outputs the level set in the ACKBT bit in the ICIER register to the SDA pin at the rising edge of the 9th clock cycle. Since the RDRF bit in the ICSR register is set to 1 simultaneously, dummy read the ICDRR register (the read data is unnecessary because it indicates the slave address and  $R/\overline{W}$ ).
- (3) Read the ICDRR register every time the RDRF bit is set to 1. If the 8th clock cycle falls while the RDRF bit is set to 1, the SCL signal is fixed "L" until the ICDRR register is read. The setting change of the acknowledge signal returned to the master device before reading the ICDRR register takes affect from the following transfer frame.
- (4) Reading the last byte is also performed by reading the ICDRR register.

26. I<sup>2</sup>C bus Interface R8C/35A Group



Operating Timing in Slave Receive Mode (I<sup>2</sup>C bus Interface Mode) (1)



Operating Timing in Slave Receive Mode (I<sup>2</sup>C bus Interface Mode) (2) **Figure 26.11** 

26. I<sup>2</sup>C bus Interface R8C/35A Group

### 26.5 **Clock Synchronous Serial Mode**

### 26.5.1 **Clock Synchronous Serial Format**

When the FS bit in the SAR register is set to 1, the clock synchronous serial format is used for communication. Figure 26.12 shows the Transfer Format of Clock Synchronous Serial Format.

When the MST bit in the ICCR1 register is set to 1, the transfer clock is output from the SCL pin. When the MST bit is set to 0, the external clock is input.

The transfer data is output between successive falling edges of the SCL clock, and data is determined at the rising edge of the SCL clock. MSB-first or LSB-first can be selected as the order of the data transfer by setting the MLS bit in the ICMR register. The SDA output level can be changed by the SDAO bit in the ICCR2 register during transfer standby.



**Figure 26.12 Transfer Format of Clock Synchronous Serial Format** 

### 26.5.2 **Transmit Operation**

In transmit mode, transmit data is output from the SDA pin in synchronization with the falling edge of the transfer clock. The transfer clock is output when the MST bit in the ICCR1 register is set to 1 and input when the MST bit is set to 0.

Figure 26.13 shows the Operating Timing in Transmit Mode (Clock Synchronous Serial Mode).

The transmit procedure and operation in transmit mode are as follows.

- (1) Set the ICE bit in the ICCR1 register to 1 (transfer operation enabled). Then set bits CKS0 to CKS3 in the ICCR1 register and the MST bit (initial setting).
- (2) Set the TRS bit in the ICCR1 register to 1 to select transmit mode. This will set the TDRE bit in the ICSR register is to 1.
- (3) After confirming that the TDRE bit is set to 1, write transmit data to the ICDRT register. Data is transferred from registers ICDRT to ICDRS and the TDRE bit is automatically set to 1. Continuous transmission is enabled by writing data to the ICDRT register every time the TDRE bit is set to 1. To switch from transmit to receive mode, set the TRS bit to 0 while the TDRE bit is set to 1.



**Figure 26.13 Operating Timing in Transmit Mode (Clock Synchronous Serial Mode)** 

### 26.5.3 **Receive Operation**

In receive mode, data is latched at the rising edge of the transfer clock. The transfer clock is output when the MST bit in the ICCR1 register is set to 1 and input when the MST bit is set to 0.

Figure 26.14 shows the Operating Timing in Receive Mode (Clock Synchronous Serial Mode).

The receive procedure and operation in receive mode are as follows.

- (1) Set the ICE bit in the ICCR1 register to 1 (transfer operation enabled). Then set bits CKS0 to CKS3 in the ICCR1 register and the MST bit (initial setting).
- (2) Set the MST bit to 1 while the transfer clock is being output. This will start the output of the receive clock.
- (3) When the receive operation is completed, data is transferred from registers ICDRS to ICDRR and the RDRF bit in the ICSR register is set to 1. When the MST bit is set to 1, the clock is output continuously since the next byte of data is enabled for reception. Continuous reception is enabled by reading the ICDRR register every time the RDRF bit is set to 1. If the 8th clock cycle falls while the RDRF bit is set to 1, an overrun is detected and the AL bit in the ICSR register is set to 1. At this time, the last receive data is retained in the ICDRR register.
- (4) When the MST bit is set to 1, set the RCVD bit in the ICCR1 register to 1 (next receive operation disabled) and read the ICDRR register. The SCL signal is fixed "H" after the following byte of data reception is completed.



**Figure 26.14 Operating Timing in Receive Mode (Clock Synchronous Serial Mode)** 

### **Examples of Register Setting** 26.6

Figures 26.15 to 26.18 show Examples of Register Setting When Using I<sup>2</sup>C bus interface.



Register Setting Example in Master Transmit Mode (I<sup>2</sup>C bus Interface Mode) **Figure 26.15** 



Figure 26.16 Register Setting Example in Master Receive Mode (I<sup>2</sup>C bus Interface Mode)

26. I<sup>2</sup>C bus Interface R8C/35A Group



Figure 26.17 Register Setting Example in Slave Transmit Mode (I<sup>2</sup>C bus Interface Mode)

26. I<sup>2</sup>C bus Interface R8C/35A Group



Register Setting Example in Slave Receive Mode (I<sup>2</sup>C bus Interface Mode) Figure 26.18

## 26.7 Noise Canceller

The states of pins SCL and SDA are routed through the noise canceller before being latched internally. Figure 26.19 shows a Noise Canceller Block Diagram.

The noise canceller consists of two cascaded latch and match detector circuits. When the SCL pin input signal (or SDA pin input signal) is sampled on f1 and two latch outputs match, the level is passed forward to the next circuit. When they do not match, the former value is retained.



Figure 26.19 Noise Canceller Block Diagram

26. I<sup>2</sup>C bus Interface R8C/35A Group

### **Bit Synchronization Circuit** 26.8

When the I<sup>2</sup>C bus interface is set to master mode, the high-level period may become shorter if:

- The SCL signal is driven L level by a slave device
- The rise speed of the SCL signal is reduced by a load (load capacity or pull-up resistor) on the SCL line. Therefore, the SCL signal is monitored and communication is synchronized bit by bit.

Figure 26.20 shows the Bit Synchronization Circuit Timing and Table 26.5 lists the Time between Changing SCL Signal from "L" Output to High-Impedance and Monitoring SCL Signal.



**Bit Synchronization Circuit Timing Figure 26.20** 

**Table 26.5** Time between Changing SCL Signal from "L" Output to High-Impedance and **Monitoring SCL Signal** 

| ICCR1 | ICCR1 Register |                     |  |
|-------|----------------|---------------------|--|
| CKS3  | CKS2           | SCL Monitoring Time |  |
| 0     | 0              | 7.5Tcyc             |  |
|       | 1              | 19.5Tcyc            |  |
| 1     | 0              | 17.5Tcyc            |  |
|       | 1              | 41.5Tcyc            |  |

1Tcyc = 1/f1(s)

26. I<sup>2</sup>C bus Interface R8C/35A Group

### Notes on I<sup>2</sup>C bus Interface 26.9

To use the I<sup>2</sup>C bus interface, set the IICSEL bit in the SSUIICSR register to 1 (I<sup>2</sup>C bus interface function selected).

# 27. Hardware LIN

The hardware LIN performs LIN communication in cooperation with timer RA and UARTO.

# 27.1 Overview

The hardware LIN has the features listed below. Figure 27.1 shows a Hardware LIN Block Diagram.

### Master mode

- Synch Break generation
- Bus collision detection

### Slave mode

- Synch Break detection
- Synch Field measurement
- Control function for Synch Break and Synch Field signal inputs to UARTO
- Bus collision detection

### Note:

1. The Wake up function is detected using  $\overline{\text{INT1}}$ .



Figure 27.1 Hardware LIN Block Diagram

### **Input/Output Pins** 27.2

The pin configuration for the hardware LIN is listed in Table 27.1.

**Table 27.1 Hardware LIN Pin Configuration** 

| Name                 | Pin Name | Assigned Pin        | Input/Output | Function                                      |
|----------------------|----------|---------------------|--------------|-----------------------------------------------|
| Receive data input   | RXD0     | P1_5 <sup>(1)</sup> | Input        | Receive data input pin for the hardware LIN   |
| Transmit data output | TXD0     | P1_4 <sup>(1)</sup> | Output       | Transmit data output pin for the hardware LIN |

### Note:

1. To use the hardware LIN, set the TXD0SEL0 bit in the U0SR register to 1 and the RXD0SEL0 bit to

# 27.3 Registers

The hardware LIN contains the following registers:

- LIN Control Register 2 (LINCR2)
- LIN Control Register (LINCR)
- LIN Status Register (LINST)

# 27.3.1 LIN Control Register 2 (LINCR2)

Address 0105h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0  |
|-------------|----|----|----|----|----|----|----|-----|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | BCE |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   |

| Bit | Symbol | Bit Name                                                          | Function                                                                                         | R/W |
|-----|--------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|
| b0  | BCE    | Bus collision detection during Sync Break transmission enable bit | <ul><li>0: Bus collision detection disabled</li><li>1: Bus collision detection enabled</li></ul> | R/W |
| b1  | _      | Reserved bits                                                     | Set to 0.                                                                                        | R/W |
| b2  | _      |                                                                   |                                                                                                  |     |
| b3  | _      |                                                                   |                                                                                                  |     |
| b4  | _      | Nothing is assigned. If necessary, set to 0. When read,           | the content is 0.                                                                                | _   |
| b5  | _      |                                                                   |                                                                                                  |     |
| b6  | _      |                                                                   |                                                                                                  |     |
| b7  | _      |                                                                   |                                                                                                  |     |

### **LIN Control Register (LINCR)** 27.3.2

| 6h |
|----|
|    |

| Bit         | b7   | b6  | b5  | b4     | b3    | b2   | b1   | b0   |
|-------------|------|-----|-----|--------|-------|------|------|------|
| Symbol      | LINE | MST | SBE | LSTART | RXDSF | BCIE | SBIE | SFIE |
| After Reset | 0    | 0   | 0   | 0      | 0     | 0    | 0    | 0    |

| Bit | Symbol | Bit Name                                                              | Function                                                                                                       | R/W |
|-----|--------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|
| b0  | SFIE   | Synch Field measurement-completed interrupt enable bit                | Synch Field measurement-completed interrupt disabled     Synch Field measurement-completed interrupt enabled   | R/W |
| b1  | SBIE   | Synch Break detection interrupt enable bit                            | Synch Break detection interrupt disabled     Synch Break detection interrupt enabled                           | R/W |
| b2  | BCIE   | Bus collision detection interrupt enable bit                          | Bus collision detection interrupt disabled     Bus collision detection interrupt enabled                       | R/W |
| b3  | RXDSF  | RXD0 input status flag                                                | 0: RXD0 input enabled 1: RXD0 input disabled                                                                   | R   |
| b4  | LSTART | Synch Break detection start bit (1)                                   | When this bit is set to 1, timer RA input is enabled and RXD0 input is disabled. When read, the content is 0.  | R/W |
| b5  | SBE    | RXD0 input unmasking timing select bit (effective only in slave mode) | Unmasked after Synch Break detected     Unmasked after Synch Field measurement completed                       | R/W |
| b6  | MST    | LIN operation mode setting bit <sup>(2)</sup>                         | Slave mode     (Synch Break detection circuit operation)     Master mode     (timer RA output OR'ed with TXD0) | R/W |
| b7  | LINE   | LIN operation start bit                                               | Un operation stops     It LIN operation starts (3)                                                             | R/W |

## Notes:

- 1. After setting the LSTART bit, confirm that the RXDSF flag is set to 1 before Synch Break input starts.
- 2. Before switching LIN operation modes, stop the LIN operation (LINE bit = 0) once.
- 3. Inputs to timer RA and UART0 are disabled immediately after the LINE bit is set to 1 (LIN operation starts). (Refer to Figure 27.3 Header Field Transmission Flowchart Example (1) and Figure 27.7 Header Field Reception Flowchart Example (2).)

### **LIN Status Register (LINST)** 27.3.3

Address 0107h

| Bit         | b7 | b6 | b5    | b4    | b3    | b2    | b1    | b0    |
|-------------|----|----|-------|-------|-------|-------|-------|-------|
| Symbol      | _  | _  | B2CLR | B1CLR | B0CLR | BCDCT | SBDCT | SFDCT |
| After Reset | 0  | 0  | 0     | 0     | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                               | Function                                                                                   | R/W |
|-----|--------|----------------------------------------|--------------------------------------------------------------------------------------------|-----|
| b0  | SFDCT  | Synch Field measurement-completed flag | When this bit is set to 1, Synch Field measurement is completed.                           | R   |
| b1  | SBDCT  | Synch Break detection flag             | when this bit is set to 1, Synch Break is detected or Synch Break generation is completed. | R   |
| b2  | BCDCT  | Bus collision detection flag           | When this bit is set to 1, bus collision is detected.                                      | R   |
| b3  | B0CLR  | SFDCT bit clear bit                    | When this bit is set to 1, the SFDCT bit is set to 0. When read, the content is 0.         | R/W |
| b4  | B1CLR  | SBDCT bit clear bit                    | When this bit is set to 1, the SBDCT bit is set to 0. When read, the content is 0.         | R/W |
| b5  | B2CLR  | BCDCT bit clear bit                    | When this bit is set to 1, the BCDCT bit is set to 0. When read, the content is 0.         | R/W |
| b6  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 0.                                                         | _   |
| b7  | _      |                                        |                                                                                            |     |

27. Hardware LIN R8C/35A Group

### 27.4 **Function Description**

#### 27.4.1 **Master Mode**

Figure 27.2 shows an Operating Example during Header Field Transmission in master mode. Figures 27.3 and 27.4 show Examples of Header Field Transmission Flowchart.

During header field transmission, the hardware LIN operates as follows:

- (1) When 1 is written to the TSTART bit in the TRACR register for timer RA, a "L" level is output from the TXD0 pin for the period set in registers TRAPRE and TRA for timer RA.
- (2) When timer RA underflows, the TXD0 pin output is inverted and the SBDCT flag in the LINST register is set to 1. If the SBIE bit in the LINCR register is set to 1, a timer RA interrupt is generated.
- (3) The hardware LIN transmits "55h" via UARTO.
- (4) After the hardware LIN completes transmitting "55h", it transmits an ID field via UART0.
- (5) After the hardware LIN completes transmitting the ID field, it performs communication for a response field.



Figure 27.2 **Operating Example during Header Field Transmission** 



Figure 27.3 Header Field Transmission Flowchart Example (1)



Figure 27.4 Header Field Transmission Flowchart Example (2)

#### 27.4.2 **Slave Mode**

Figure 27.5 shows an Operating Example during Header Field Reception in slave mode. Figure 27.6 through Figure 27.8 show examples of Header Field Reception Flowchart.

During header field reception, the hardware LIN operates as follows:

- (1) When 1 is written to the LSTART bit in the LINCR register for the hardware LIN, Synch Break detection is enabled.
- (2) If a "L" level is input for a duration equal to or longer than the period set in timer RA, the hardware LIN detected it as a Synch Break. At this time, the SBDCT flag in the LINST register is set to 1. If the SBIE bit in the LINCR register is set to 1, a timer RA interrupt is generated. Then the hardware LIN enters the Synch Field measurement.
- (3) The hardware LINA receives a Synch Field (55h) and measures the period of the start bit and bits 0 to 6 is using timer RA. At this time, whether to input the Synch Field signal to RXD0 of UART0 can be selected by the SBE bit in the LINCR register.
- (4) When the Synch Field measurement is completed, the SFDCT flag in the LINST register is set to 1. If the SFIE bit in the LINCR register is set to 1, a timer RA interrupt is generated.
- (5) After the Synch Field measurement is completed, a transfer rate is calculated from the timer RA count value. The rate is set in UARTO and registers TRAPRE and TRA for timer RA are set again. Then the hardware LIN receives an ID field via UART0.
- (6) After the hardware LIN completes receiving the ID field is completed, it performs communication for a response field.



Figure 27.5 **Operating Example during Header Field Reception** 



Figure 27.6 Header Field Reception Flowchart Example (1)



Figure 27.7 Header Field Reception Flowchart Example (2)

27. Hardware LIN R8C/35A Group



Figure 27.8 Header Field Reception Flowchart Example (3)

#### 27.4.3 **Bus Collision Detection Function**

The bus collision detection function can be used if UART0 is enabled for transmission (TE bit in U0C1 register = 1). To detect a bus collision during Synch Break transmission, set the BCE bit in the LINCR2 register to 1 (bus collision detection enabled).

Figure 27.9 shows an Operating Example When Bus Collision is Detected.



Figure 27.9 Operating Example When Bus Collision is Detected

27. Hardware LIN R8C/35A Group

### 27.4.4 **Hardware LIN End Processing**

Figure 27.10 shows an Example of Hardware LIN Communication Completion Flowchart. Use the following timing for hardware LIN ending processing:

- If the hardware bus collision detection function is used Perform hardware LIN ending processing after checksum transmission completes.
- If the bus collision detection function is not used Perform hardware LIN end processing after header field transmission and reception complete.



**Figure 27.10 Example of Hardware LIN Communication Completion Flowchart** 

### 27.5 **Interrupt Requests**

There are four interrupt requests generated by the hardware LIN: Synch Break detection, Completion of Synch Break generation, Completion of Synch Field measurement, and bus collision detection. These interrupts are shared with timer RA.

Table 27.2 lists the Hardware LIN Interrupt Requests.

**Table 27.2 Hardware LIN Interrupt Requests** 

| Interrupt Request                       | Status Flag | Interrupt Source                                                                                                                                                                                     |
|-----------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Synch Break detection                   | SBDCT       | Generated when timer RA underflows after the "L" level duration for the RXD0 input is measured, or when a "L" level is input for a duration longer than the Synch Break period during communication. |
| Completion of Synch<br>Break generation |             | Generated when a "L" level output to TXD0 for the duration set by timer RA is completed.                                                                                                             |
| Completion of Synch Field measurement   | SFDCT       | Generated when measurement for 6 bits of the Lynch Field by timer RA is completed.                                                                                                                   |
| Bus collision detection                 | BCDCT       | Generated when the RXD0 input and TXD0 output values are different at data latch timing while UART0 is enabled for transmission.                                                                     |

# 27.6 Notes on Hardware LIN

For the time-out processing of the header and response fields, use another timer to measure the duration of time with a Synch Break detection interrupt as the starting point.

28. A/D Converter R8C/35A Group

# 28. A/D Converter

The A/D converter consists of one 10-bit successive approximation A/D converter circuit with a capacitive coupling amplifier. The analog input shares pins P0\_0 to P0\_7, and P1\_0 to P1\_3.

#### 28.1 **Overview**

Table 28.1 lists the A/D Converter Performance. Figure 28.1 shows a Block Diagram of A/D Converter.

**Table 28.1** A/D Converter Performance

| Item                           | Performance                                                     |
|--------------------------------|-----------------------------------------------------------------|
| A/D conversion method          | Successive approximation (with capacitive coupling amplifier)   |
| Analog input voltage (1)       | 0 V to AVCC                                                     |
| Operating clock φAD (2)        | fAD, fAD divided by 2, fAD divided by 4, fAD divided by 8       |
| Deschition                     | (fAD=f1 or fOCO-F)                                              |
| Resolution                     | 8 bits or 10 bits selectable                                    |
| Absolute accuracy              | AVCC = Vref = 5 V, $\phi$ AD = 20 MHz                           |
|                                | • 8-bit resolution ±2 LSB                                       |
|                                | • 10-bit resolution ±3 LSB                                      |
|                                | AVCC = Vref = $3.3 \text{ V}$ , $\phi AD = 16 \text{ MHz}$      |
|                                | • 8-bit resolution ±2 LSB                                       |
|                                | • 10-bit resolution ±5 LSB                                      |
|                                | AVCC = Vref = $3.0 \text{ V}$ , $\phi AD = 10 \text{ MHz}$      |
|                                | • 8-bit resolution ±2 LSB                                       |
|                                | •10-bit resolution ±5 LSB                                       |
|                                | AVCC = Vref = $2.2 \text{ V}$ , $\phi AD = 5 \text{ MHz}$       |
|                                | • 8-bit resolution ±2 LSB                                       |
|                                | •10-bit resolution ±5 LSB                                       |
| Operating mode                 | One-shot mode, repeat mode 0, repeat mode 1, single sweep mode, |
|                                | and repeat sweep mode                                           |
| Analog input pin               | 12 pins (AN0 to AN11)                                           |
| A/D conversion start condition | Software trigger                                                |
|                                | • Timer RD                                                      |
|                                | • Timer RC                                                      |
|                                | External trigger                                                |
|                                | (Refer to 28.3.3 A/D Conversion Start Condition.)               |
| Conversion rate per pin        | 8-bit resolution: Minimum 38                                    |
| $(\phi AD = fAD)$              | 10-bit resolution: Minimum 43 φAD cycles                        |

### Notes:

- 1. When the analog input voltage is over the reference voltage, the A/D conversion result will be 3FFh in 10-bit mode and FFh in 8-bit mode.
- 2. When 4.0 V  $\leq$  AVCC  $\leq$  5.5 V, the frequency of  $\phi$ AD must be 20 MHz or below.
  - When 3.2 V  $\leq$  AVCC < 4.0 V, the frequency of  $\phi$ AD must be 16 MHz or below.
  - When 3.0 V  $\leq$  AVCC < 3.2 V, the frequency of  $\phi$ AD must be 10 MHz or below.
  - When 2.2 V  $\leq$  AVCC < 3.0 V, the frequency of  $\phi$ AD must be 5 MHz or below.
  - The \$\phiAD\$ frequency should be 2 MHz or above.

R8C/35A Group 28. A/D Converter



Figure 28.1 Block Diagram of A/D Converter

R8C/35A Group 28. A/D Converter

### 28.2 Registers

### 28.2.1 **On-Chip Reference Voltage Control Register (OCVREFCR)**



| Bit | Symbol | Bit Name                                                             | Function                                                                                                            | R/W |
|-----|--------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|
| b0  |        | On-chip reference voltage to analog input connect bit <sup>(1)</sup> | On-chip reference voltage and analog input are cut off     On-chip reference voltage and analog input are connected | R/W |
| b1  | _      | Reserved bits                                                        | Set to 0.                                                                                                           | R/W |
| b2  | _      |                                                                      |                                                                                                                     |     |
| b3  | _      |                                                                      |                                                                                                                     |     |
| b4  | _      |                                                                      |                                                                                                                     |     |
| b5  | _      |                                                                      |                                                                                                                     |     |
| b6  | _      |                                                                      |                                                                                                                     |     |
| b7  | _      |                                                                      |                                                                                                                     |     |

### Note:

1. When on-chip reference voltage is used as analog input, first set the ADEX0 bit in the ADCON1 register to 1 (onchip reference voltage selected) and then set the OCVREFAN bit to 1 (on-chip reference voltage and analog input are connected).

When on-chip reference voltage is not used as analog input, first set the OCVREFAN bit to 0 (on-chip reference voltage and analog input are cut off) and then set the ADEX0 bit to 0 (extended analog input pin not selected).

Set the PRC3 bit in the PRCR register to 1 (write enabled) before rewriting the OCVREFCR register. If the contents of the OCVREFCR register are rewritten during A/D conversion, the conversion result is undefined.

R8C/35A Group 28. A/D Converter

### A/D Register i (ADi) (i = 0 to 7) 28.2.2

Address 00C1h to 00C0h (AD0), 00C3h to 00C2h (AD1), 00C5h to 00C4h (AD2), 00C7h to 00C6h (AD3), 00C9h to 00C8h (AD4), 00CBh to 00CAh (AD5), 00CDh to 00CCh (AD6), 00CFh to 00CEh (AD7)

| Bit         | b7  | b6  | b5  | b4  | b3  | b2  | b1 | b0 |
|-------------|-----|-----|-----|-----|-----|-----|----|----|
| Symbol      | _   | _   | _   | _   | _   | _   | _  | _  |
| After Reset | Х   | Х   | Х   | Х   | Х   | Х   | Х  | Х  |
|             |     |     |     |     |     |     |    |    |
| Bit         | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 |
| Symbol      | _   | _   | _   | _   | _   |     | _  | _  |
| After Reset | 0   | 0   | 0   | 0   | 0   | 0   | Х  | Х  |

|     | Function                                        |                                      |     |  |  |  |
|-----|-------------------------------------------------|--------------------------------------|-----|--|--|--|
| Bit | 10-Bit Mode                                     | 8-Bit Mode                           | R/W |  |  |  |
|     | (BITS Bit in ADCON1 Register = 1)               | (BITS Bit in ADCON1 Register = 0)    |     |  |  |  |
| b0  | 8 low-order bits in A/D conversion result       | A/D conversion result                | R   |  |  |  |
| b1  |                                                 |                                      |     |  |  |  |
| b2  |                                                 |                                      |     |  |  |  |
| b3  |                                                 |                                      |     |  |  |  |
| b4  |                                                 |                                      |     |  |  |  |
| b5  |                                                 |                                      |     |  |  |  |
| b6  |                                                 |                                      |     |  |  |  |
| b7  |                                                 |                                      |     |  |  |  |
| b8  | 2 high-order bits in A/D conversion result      | When read, the content is 0.         | R   |  |  |  |
| b9  |                                                 |                                      |     |  |  |  |
| b10 | Nothing is assigned. If necessary, set to 0. Wh | en read, the content is 0.           |     |  |  |  |
| b11 |                                                 |                                      |     |  |  |  |
| b12 |                                                 |                                      |     |  |  |  |
| b13 |                                                 |                                      |     |  |  |  |
| b14 |                                                 |                                      |     |  |  |  |
| b15 | Reserved bit                                    | When read, the content is undefined. | R   |  |  |  |

If the contents of the ADCON1, ADMOD, ADINSEL, or OCVREFCR register are written during A/D conversion, the conversion result is undefined.

When using the A/D converter in 10-bit mode, repeat mode 0, repeat mode 1, or repeat sweep mode, access the ADi register in 16-bit units. Do not access it in 8-bit units.

R8C/35A Group 28. A/D Converter

### A/D Mode Register (ADMOD) 28.2.3

| Address     | 000411 |        |     |     |     |      |      |      |
|-------------|--------|--------|-----|-----|-----|------|------|------|
| Bit         | b7     | b6     | b5  | b4  | b3  | b2   | b1   | b0   |
| Symbol      | ADCAP1 | ADCAP0 | MD2 | MD1 | MD0 | CKS2 | CKS1 | CKS0 |
| After Reset | 0      | 0      | 0   | 0   | 0   | 0    | 0    | 0    |

| Bit        | Symbol | Bit Name                       | Function                                                                     | R/W  |
|------------|--------|--------------------------------|------------------------------------------------------------------------------|------|
| b0         | CKS0   | Division select bit            | b1 b0                                                                        | R/W  |
| b1         | CKS1   |                                | 0 0: fAD divided by 8<br>0 1: fAD divided by 4                               | R/W  |
|            |        |                                | 1 0: fAD divided by 2                                                        |      |
|            |        |                                | 1 1: fAD divided by 1 (no division)                                          |      |
| b2         | CKS2   | 011                            | 0: Selects f1                                                                | R/W  |
| 02         | CNSZ   | Clock source select bit (1)    | 1: Selects fOCO-F                                                            | K/VV |
| <b>L</b> O | MDO    | A/D an arcting made calcat hit |                                                                              | DAM  |
| b3         | MD0    | A/D operating mode select bit  | 0 0 0: One-shot mode                                                         | R/W  |
| b4         | MD1    |                                | 0 0 1: Do not set.                                                           | R/W  |
| b5         | MD2    |                                | 0 1 0: Repeat mode 0                                                         | R/W  |
|            |        |                                | 0 1 1: Repeat mode 1                                                         |      |
|            |        |                                | 1 0 0: Single sweep mode                                                     |      |
|            |        |                                | 1 0 1: Do not set.                                                           |      |
|            |        |                                | 1 1 0: Repeat sweep mode                                                     |      |
|            |        |                                | 1 1 1: Do not set.                                                           |      |
| b6         | ADCAP0 | A/D conversion trigger select  | b7 b6 (ADOTLIC)                                                              | R/W  |
| b7         | ADCAP1 | bit                            | 0 0: A/D conversion starts by software trigger (ADST bit in ADCON0 register) | R/W  |
|            |        |                                | 0 1: A/D conversion starts by conversion trigger from timer                  |      |
|            |        |                                | RD                                                                           |      |
|            |        |                                | 1 0: A/D conversion starts by conversion trigger from timer RC               |      |
|            |        |                                | 1 1: A/D conversion starts by external trigger (ADTRG)                       |      |

### Note:

1. When the CKS2 bit is changed, wait for 3  $\phi$ AD cycles or more before starting A/D conversion.

If the ADMOD register is rewritten during A/D conversion, the conversion result is undefined.

R8C/35A Group 28. A/D Converter

# 28.2.4 A/D Input Select Register (ADINSEL)

| Address     | 00D5n   |         |       |       |    |     |     |     |
|-------------|---------|---------|-------|-------|----|-----|-----|-----|
| Bit         | b7      | b6      | b5    | b4    | b3 | b2  | b1  | b0  |
| Symbol      | ADGSEL1 | ADGSEL0 | SCAN1 | SCAN0 | _  | CH2 | CH1 | CH0 |
| After Reset | 1       | 1       | 0     | 0     | 0  | 0   | 0   | 0   |

| Bit      | Symbol             | Bit Name                       | Function                                                                                              | R/W        |
|----------|--------------------|--------------------------------|-------------------------------------------------------------------------------------------------------|------------|
| b0       | CH0                | Analog input pin select bit    | Refer to Table 28.2 Analog Input Pin Selection                                                        | R/W        |
| b1       | CH1                |                                |                                                                                                       | R/W        |
| b2       | CH2                |                                |                                                                                                       | R/W        |
| b3       | _                  | Reserved bit                   | Set to 0.                                                                                             | R/W        |
| b4       | SCAN0              | A/D sweep pin count select bit | b5 b4                                                                                                 | R/W        |
| b5       | SCAN1              |                                | 0 0: 2 pins<br>0 1: 4 pins<br>1 0: 6 pins<br>1 1: 8 pins                                              | R/W        |
| b6<br>b7 | ADGSEL0<br>ADGSEL1 | A/D input group select bit     | 0 0: Port P0 group selected 0 1: Port P1 group selected 1 0: Do not set. 1 1: Port group not selected | R/W<br>R/W |

If the ADINSEL register is rewritten during A/D conversion, the conversion result is undefined.

**Table 28.2 Analog Input Pin Selection** 

| Bits CH2 to CH0 | Bits ADGSEL1, ADGSEL0 = 00b | Bits ADGSEL1, ADGSEL0 = 01b |
|-----------------|-----------------------------|-----------------------------|
| 000b            | AN0                         | AN8                         |
| 001b            | AN1                         | AN9                         |
| 010b            | AN2                         | AN10                        |
| 011b            | AN3                         | AN11                        |
| 100b            | AN4                         | Do not set.                 |
| 101b            | AN5                         |                             |
| 110b            | AN6                         |                             |
| 111b            | AN7                         |                             |

R8C/35A Group 28. A/D Converter

### A/D Control Register 0 (ADCON0) 28.2.5

Address 00D6h

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0   |
|-------------|----|----|----|----|----|----|----|------|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | ADST |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    |

| Bit | Symbol | Bit Name                               | Function                           | R/W |
|-----|--------|----------------------------------------|------------------------------------|-----|
| b0  | ADST   | A/D conversion start flag              | 0: Stop A/D conversion             | R/W |
|     |        |                                        | 1: Start A/D conversion            |     |
| b1  | _      | Nothing is assigned. If necessary, set | to 0. When read, the content is 0. | _   |
| b2  | _      |                                        |                                    |     |
| b3  | _      |                                        |                                    |     |
| b4  | _      |                                        |                                    |     |
| b5  | _      |                                        |                                    |     |
| b6  | _      |                                        |                                    |     |
| b7  | _      |                                        |                                    |     |

# ADST Bit (A/D conversion start flag)

[Conditions for setting to 1]

When A/D conversion starts and while A/D conversion is in progress.

[Condition for setting to 0]

When A/D conversion stops.

#### A/D Control Register 1 (ADCON1) 28.2.6

| Address     | 00D7h   |         |        |      |    |    |    |       |
|-------------|---------|---------|--------|------|----|----|----|-------|
| Bit         | b7      | b6      | b5     | b4   | b3 | b2 | b1 | b0    |
| Symbol      | ADDDAEL | ADDDAEN | ADSTBY | BITS | _  | _  | _  | ADEX0 |
| After Reset | 0       | 0       | 0      | 0    | 0  | 0  | 0  | 0     |

| Bit | Symbol  | Bit Name                                 | Function                                  | R/W |
|-----|---------|------------------------------------------|-------------------------------------------|-----|
| b0  | ADEX0   | Extended analog input pin select bit (1) | 0: Extended analog input pin not selected | R/W |
|     |         |                                          | 1: On-chip reference voltage selected (2) |     |
| b1  | _       | Reserved bits                            | Set to 0.                                 | R/W |
| b2  | _       |                                          |                                           |     |
| b3  | _       |                                          |                                           |     |
| b4  | BITS    | 8/10-bit mode select bit                 | 0: 8-bit mode                             | R/W |
|     |         |                                          | 1: 10-bit mode                            |     |
| b5  | ADSTBY  | A/D standby bit (3)                      | 0: A/D operation stops (standby)          | R/W |
|     |         |                                          | 1: A/D operation enabled                  |     |
| b6  | ADDDAEN | A/D open-circuit detection assist        | 0: Disabled                               | R/W |
|     |         | function enable bit <sup>(4)</sup>       | 1: Enabled                                |     |
| b7  | ADDDAEL | A/D open-circuit detection assist        | 0: Discharge before conversion            | R/W |
|     |         | method select bit (4)                    | 1: Precharge before conversion            |     |

### Notes:

- 1. When on-chip reference voltage is used as analog input, first set the ADEX0 bit to 1 (on-chip reference voltage selected) and then set the OCVREFAN bit in the OCVREFCR register to 1 (on-chip reference voltage and analog input are connected).
  - When on-chip reference voltage is not used as analog input, first set the OCVREFAN bit to 0 (on-chip reference voltage and analog input are cut off) and then set the ADEX0 bit to 0 (extended analog input pin not selected).
- 2. Do not set to 1 (A/D conversion using comparison reference voltage as input) in single sweep mode or repeat sweep mode.
- 3. When the ADSTBY bit is changed from 0 (A/D operation stops) to 1 (A/D operation enabled), wait for 1 φAD cycle or more before starting A/D conversion.
- 4. To enable the A/D open-circuit detection assist function, select the conversion start state with the ADDDAEL bit after setting the ADDDAEN bit to 1 (enabled).

The conversion result with an open circuit varies with external circuits. Careful evaluation should be performed according to the system before using this function.

If the ADCON1 register is rewritten during A/D conversion, the conversion result is undefined.

#### **Common Items for Multiple Modes** 28.3

#### 28.3.1 Input/Output Pins

The analog input shares pins P0\_0 to P0\_7, and P1\_0 to P1\_3 in AN0 to AN11. When using the ANi (i = 0 to 11) pin as input, set the corresponding port direction bit to 0 (input mode). After changing the A/D operating mode, select an analog input pin again.

#### 28.3.2 A/D Conversion Cycles

Figure 28.2 shows a Timing Diagram of A/D Conversion. Figure 28.3 shows the A/D Conversion Cycles (\$\phi AD\$) = fAD).



Figure 28.2 Timing Diagram of A/D Conversion



Figure 28.3 A/D Conversion Cycles ( $\phi$ AD = fAD)

Table 28.3 shows the Number of Cycles for A/D Conversion Items. The A/D conversion time is defined as

The start process time varies depending on which  $\phi AD$  is selected.

When 1 (A/D conversion starts) is written to the ADST bit in the ADCON0 register, an A/D conversion starts after the start process time has elapsed. Reading the ADST bit before the A/D conversion returns 0 (A/D conversion stops).

In the modes where an A/D conversion is performed on multiple pins or multiple times, the between-execution process time is inserted between the A/D conversion execution time for one pin and the next A/D conversion time.

In one-shot mode and single sweep mode, the ADST bit is set to 0 during the end process time and the last A/D conversion result is stored in the ADi register.

- In on-shot mode Start process time + A/D conversion execution time + end process time
- When two pins are selected in single sweep mode Start process time + (A/D conversion execution time + between-execution process time + A/D conversion execution time) + end process time

**Table 28.3** Number of Cycles for A/D Conversion Items

|                    | A/D Conversion Item    | Number of Cycles  |
|--------------------|------------------------|-------------------|
| Start process time | $\phi AD = fAD$        | 1 or 2 fAD cycles |
|                    | φAD = fAD divided by 2 | 2 or 3 fAD cycles |
|                    | φAD = fAD divided by 4 | 3 or 4 fAD cycles |
|                    | φAD = fAD divided by 8 | 5 or 6 fAD cycles |
| A/D conversion     | 8 bits                 | 35 φAD cycles     |
| execution time     | 10 bits                | 40 φAD cycles     |
| Between-execution  | process time           | 1 φAD cycle       |
| End process time   |                        | 2 or 3 fAD cycles |

#### 28.3.3 A/D Conversion Start Condition

A software trigger, trigger from timer RD or timer RC, and external trigger are used as A/D conversion start triggers.

Figure 28.4 shows the Block Diagram of A/D Conversion Start Control Unit.



Figure 28.4 **Block Diagram of A/D Conversion Start Control Unit** 

#### 28.3.3.1 **Software Trigger**

A software trigger is selected when bits ADCAP1 to ADCAP0 in the ADMOD register are set to 00b (software trigger).

The A/D conversion starts when the ADST bit in the ADCON0 register is set to 1 (A/D conversion starts).

#### 28.3.3.2 **Trigger from Timer RD**

This trigger is selected when bits ADCAP1 to ADCAP0 in the ADMOD register are set to 01b (timer RD). To use this function, make sure the following conditions are met.

- Bits ADCAP1 to ADCAP0 in the ADMOD register are set to 01b (timer RD).
- Timer RD is used in the output compare function (timer mode, PWM mode, reset synchronous PWM mode, complementary PWM mode, and PWM3 mode).
- The ADTRGjkE bit (j = A, B, C, D, k = 0 or 1) in the TRDADCR register is set to 1 (A/D trigger occurs at compare match with TRDGRjk register).
- The ADST bit in the ADCON0 register is set to 1 (A/D conversion starts).

When the IMFj bit in the TRDSRk register is changed from 0 to 1, A/D conversion starts.

Refer to 20. Timer RD, 20.4 Output Compare Function, 20.5 PWM Mode, 20.6 Reset Synchronous PWM Mode, 20.7 Complementary PWM Mode, 20.8 PWM3 Mode for the details of timer RD and the output compare function (timer mode, PWM mode, reset synchronous PWM mode, complementary PWM mode, and PWM3 mode).

R8C/35A Group 28. A/D Converter

## 28.3.3.3 Trigger from Timer RC

This trigger is selected when bits ADCAP1 to ADCAP0 in the ADMOD register are set to 10b (timer RC). To use this function, make sure the following conditions are met.

- Bits ADCAP1 to ADCAP0 in the ADMOD register are set to 10b (timer RC).
- Timer RC is used in the output compare function (timer mode, PWM mode, PWM2 mode).
- The ADTRGjE bit (j = A, B, C, D) in the TRCADCR register is set to 1 (A/D trigger occurs at compare match with TRCGRj register).
- The ADST bit in the ADCON0 register is set to 1 (A/D conversion starts).

When the IMFj bit in the TRCSR register is changed from 0 to 1, A/D conversion starts. Refer to 19. Timer RC, 19.5 Timer Mode (Output Compare Function), 19.6 PWM Mode, 19.7 PWM2 Mode for the details of timer RC and the output compare function (timer mode, PWM mode, and PWM2 mode).

### 28.3.3.4 External Trigger

This trigger is selected when bits ADCAP1 to ADCAP0 in the ADMOD register are set to 11b (external trigger (ADTRG)).

To use this function, make sure the following conditions are met.

- Bits ADCAP1 to ADCAP0 in the ADMOD register are set to 11b (external trigger (ADTRG)).
- The INT0EN bit in the INTEN register is set to  $1 ((\overline{INT0} \text{ input enabled}))$ .
- The PD4\_5 bit in the PD4 register is set to 0 (input mode).
- The ADST bit in the ADCON0 register is set to 1 (A/D conversion starts).

When the ADTRG pin input is changed from "H" to "L" under the above conditions, A/D conversion starts.

#### A/D Conversion Result 28.3.4

The A/D conversion result is stored in the ADi register (i = 0 to 7). The register where the result is stored varies depending on the A/D operating mode used. The contents of the ADi register are undefined after a reset. Values cannot be written to the ADi register.

In repeat mode 0, no interrupt request is generated. After the first AD conversion is completed, determine if the A/D conversion time has elapsed by a program.

In one-shot mode, repeat mode 1, single sweep mode, and repeat sweep mode, an interrupt request is generated at certain times, such as when an A/D conversion completes (the IR bit in the ADIC register is set to 1).

However, in repeat mode 1 and repeat sweep mode, A/D conversion continues after an interrupt request is generated. Read the ADi register before the next A/D conversion is completed, since at completion the ADi register is rewritten with the new value.

In one-shot mode and single sweep mode, when bits ADCAP1 to ADCAP0 in the ADMOD register is set to 00b (software trigger), the ADST bit in the ADCON0 register is used to determine whether the A/D conversion or sweep has completed.

During an A/D conversion operation, if the ADST bit in the ADCON0 register is set to 0 (A/D conversion stops) by a program to forcibly terminate A/D conversion, the conversion result of the A/D converter is undefined and no interrupt is generated. If the ADST bit is set to 0 by a program, do not use the value of the ADi register.

#### 28.3.5 **Low Current Consumption Function**

When the A/D converter is not used, power consumption can be reduced by setting the ADSTBY bit in the ADCON1 register to 0 (A/D operation stops (standby)) to shut off any analog circuit current flow.

To use the A/D converter, set the ADSTBY bit to 1 (A/D operation enabled) and wait for 1 \$\phi AD\$ cycle or more before setting the ADST bit in the ADCON0 register to 1 (A/D conversion starts). Do not write 1 to bits ADST and ADSTBY at the same time.

Also, do not set the ADSTBY bit to 0 (A/D operation stops (standby)) during A/D conversion.

#### 28.3.6 **Extended Analog Input Pins**

In one-shot mode, repeat mode 0, and repeat mode 1, the on-chip reference voltage (OCVREF) can be used as analog input.

Any variation in VREF can be confirmed using the on-chip reference voltage. Use the ADEX0 bit in the ADCON1 register and the OCVREFAN bit in the OCVREFCR register to select the on-chip reference voltage. The A/D conversion result of the on-chip reference voltage in one-shot mode or in repeat mode 0 is stored in the AD0 register.

#### 28.3.7 A/D Open-Circuit Detection Assist Function

To suppress influences of the analog input voltage leakage from the previously converted channel during A/D conversion operation, a function is incorporated to fix the electric charge on the chopper amp capacitor to the predetermined state (AVCC or GND) before starting conversion.

This function enables more reliable detection of an open circuit in the wiring connected to the analog input pins. Figure 28.5 shows the A/D Open-Circuit Detection Example on AVCC Side (Precharge before Conversion Selected) and Figure 28.6 shows the A/D Open-Circuit Detection Example on AVSS Side (Discharge before Conversion Selected).



Figure 28.5 A/D Open-Circuit Detection Example on AVCC Side (Precharge before Conversion Selected)



Figure 28.6 A/D Open-Circuit Detection Example on AVSS Side (Discharge before Conversion Selected)

R8C/35A Group 28. A/D Converter

### 28.4 One-Shot Mode

In one-shot mode, the input voltage to one pin selected from among AN0 to AN11 or OCVREF is A/D converted once.

Table 28.4 lists the One-Shot Mode Specifications.

Table 28.4 One-Shot Mode Specifications

| Item                                       | Specification                                                                                                                                                                                                    |
|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function                                   | The input voltage to the pin selected by bits CH2 to CH0 and bits ADGSEL1 to ADGSEL0 in the ADINSEL register or the ADEX0 bit in the ADCON1 register is A/D converted once.                                      |
| Resolution                                 | 8 bits or 10 bits                                                                                                                                                                                                |
| A/D conversion start condition             | Software trigger     Timer RD     Timer RC     External trigger     (Refer to 28.3.3 A/D Conversion Start Condition)                                                                                             |
| A/D conversion stop condition              | <ul> <li>A/D conversion completes (If bits ADCAP1 to ADCAP0 in the ADMOD register are set to 00b (software trigger), the ADST bit in the ADCON0 register is set to 0.)</li> <li>Set the ADST bit to 0</li> </ul> |
| Interrupt request generation timing        | When A/D conversion completes                                                                                                                                                                                    |
| Analog input pin                           | One pin selectable from among AN0 to AN11, or OCVREF.                                                                                                                                                            |
| Storage resister for A/D conversion result | AD0 register: AN0, AN8, OCVREF AD1 register: AN1, AN9 AD2 register: AN2, AN10 AD3 register: AN3, AN11 AD4 register: AN4 AD5 register: AN5 AD6 register: AN6 AD7 register: AN7                                    |
| Reading of result of A/D converter         | Read register AD0 to AD7 corresponding to the selected pin.                                                                                                                                                      |

R8C/35A Group 28. A/D Converter

## 28.5 Repeat Mode 0

In one-shot mode, the input voltage to one pin selected from among AN0 to AN11 or OCVREF is A/D converted repeatedly.

Table 28.5 lists the Repeat Mode 0 Specifications.

Table 28.5 Repeat Mode 0 Specifications

| Item                           | Specification                                                     |
|--------------------------------|-------------------------------------------------------------------|
| Function                       | The input voltage to the pin selected by bits CH2 to CH0 and bits |
|                                | ADGSEL1 to ADGSEL0 in the ADINSEL register or the ADEX0 bit in    |
|                                | the ADCON1 register is A/D converted repeatedly.                  |
| Resolution                     | 8 bits or 10 bits                                                 |
| A/D conversion start condition | Software trigger                                                  |
|                                | • Timer RD                                                        |
|                                | • Timer RC                                                        |
|                                | External trigger                                                  |
|                                | (Refer to 28.3.3 A/D Conversion Start Condition)                  |
| A/D conversion stop condition  | Set the ADST bit in the ADCON0 register to 0                      |
| Interrupt request generation   | Not generated                                                     |
| timing                         |                                                                   |
| Analog input pin               | One pin selectable from among AN0 to AN11, or OCVREF.             |
| Storage resister for A/D       | AD0 register: AN0, AN8, OCVREF                                    |
| conversion result              | AD1 register: AN1, AN9                                            |
|                                | AD2 register: AN2, AN10                                           |
|                                | AD3 register: AN3, AN11                                           |
|                                | AD4 register: AN4                                                 |
|                                | AD5 register: AN5                                                 |
|                                | AD6 register: AN6                                                 |
|                                | AD7 register: AN7                                                 |
| Reading of result of A/D       | Read register AD0 to AD7 corresponding to the selected pin.       |
| converter                      |                                                                   |

R8C/35A Group 28. A/D Converter

#### 28.6 **Repeat Mode 1**

In one-shot mode, the input voltage to one pin selected from among AN0 to AN11 or OCVREF is A/D converted repeatedly.

Table 28.6 lists the Repeat Mode 1 Specifications. Figure 28.7 shows the Operating Example of Repeat Mode 1.

**Table 28.6 Repeat Mode 1 Specifications** 

| Item                           | Specification                                                       |
|--------------------------------|---------------------------------------------------------------------|
| Function                       | The input voltage to the pin selected by bits CH2 to CH0 and bits   |
|                                | ADGSEL1 to ADGSEL0 in the ADINSEL register or the ADEX0 bit in the  |
|                                | ADCON1 register is A/D converted repeatedly.                        |
| Resolution                     | 8 bits or 10 bits                                                   |
| A/D conversion start condition | Software trigger                                                    |
|                                | • Timer RD                                                          |
|                                | • Timer RC                                                          |
|                                | External trigger                                                    |
|                                | (Refer to 28.3.3 A/D Conversion Start Condition)                    |
| A/D conversion stop condition  | Set the ADST bit in the ADCON0 register to 0                        |
| Interrupt request generation   | When the A/D conversion result is stored in the AD7 register.       |
| timing                         |                                                                     |
| Analog input pin               | One pin selectable from among AN0 to AN11, or OCVREF.               |
| Storage resister for A/D       | AD0 register: 1st A/D conversion result, 9th A/D conversion result  |
| conversion result              | AD1 register: 2nd A/D conversion result, 10th A/D conversion result |
|                                | AD2 register: 3rd A/D conversion result, 11th A/D conversion result |
|                                | AD3 register: 4th A/D conversion result, 12th A/D conversion result |
|                                | AD4 register: 5th A/D conversion result, 13th A/D conversion result |
|                                | AD5 register: 6th A/D conversion result, 14th A/D conversion result |
|                                | AD6 register: 7th A/D conversion result, 15th A/D conversion result |
|                                | AD7 register: 8th A/D conversion result, 16th A/D conversion result |
| Reading of result of A/D       | Read registers AD0 to AD7                                           |
| converter                      |                                                                     |



Figure 28.7 **Operating Example of Repeat Mode 1** 

R8C/35A Group 28. A/D Converter

#### 28.7 **Single Sweep Mode**

In single sweep mode, the input voltage to two, four, six, or eight pins selected from among AN0 to AN11 are A/Dconverted once.

Table 28.7 lists the Single Sweep Mode Specifications. Figure 28.8 shows the Operating Example of Single Sweep Mode.

**Table 28.7 Single Sweep Mode Specifications** 

| Item                           | Specification                                                                                                   |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Function                       | The input voltage to the pins selected by bits ADGSEL1 to ADGSEL0 and                                           |
|                                | bits SCAN1 to SCAN0 in the ADINSEL register is A/D converted once.                                              |
| Resolution                     | 8 bits or 10 bits                                                                                               |
| A/D conversion start condition | 1                                                                                                               |
|                                | • Timer RD                                                                                                      |
|                                | • Timer RC                                                                                                      |
|                                | • External trigger                                                                                              |
|                                | (Refer to 28.3.3 A/D Conversion Start Condition)                                                                |
| A/D conversion stop condition  | • If two pins are selected, when A/D conversion of the two selected pins                                        |
|                                | completes (the ADST bit in the ADCON0 register is set to 0).                                                    |
|                                | • If four pins are selected, when A/D conversion of the four selected pins                                      |
|                                | completes (the ADST bit is set to 0).  • If six pins are selected, when A/D conversion of the six selected pins |
|                                | completes (the ADST bit is set to 0).                                                                           |
|                                | • If eight pins are selected, when A/D conversion of the eight selected                                         |
|                                | pins completes (the ADST bit is set to 0).                                                                      |
|                                | • Set the ADST bit to 0.                                                                                        |
| Interrupt request generation   | • If two pins are selected, when A/D conversion of the two selected pins                                        |
| timing                         | completes.                                                                                                      |
|                                | • If four pins are selected, when A/D conversion of the four selected pins                                      |
|                                | completes.                                                                                                      |
|                                | • If six pins are selected, when A/D conversion of the six selected pins                                        |
|                                | completes.                                                                                                      |
|                                | • If eight pins are selected, when A/D conversion of the eight selected                                         |
| A calculation during           | pins completes.                                                                                                 |
| Analog input pin               | ANO to AN1(2 pins), AN8 to AN9(2 pins),                                                                         |
|                                | ANO to AN3(4 pins), AN8 to AN11(4 pins),                                                                        |
|                                | ANO to ANJ(6 pins),                                                                                             |
|                                | ANO to AN7(8 pins)                                                                                              |
|                                | (Selectable by bits SCAN1 to SCAN0 and bits ADGSEL1 to ADGSEL0.)                                                |
| Storage resister for A/D       | AD0 register: AN0, AN8                                                                                          |
| conversion result              | AD1 register: AN1, AN9                                                                                          |
|                                | AD2 register: AN2, AN10                                                                                         |
|                                | AD3 register: AN3, AN11                                                                                         |
|                                | AD4 register: AN4                                                                                               |
|                                | AD5 register: AN5                                                                                               |
|                                | AD6 register: AN6                                                                                               |
|                                | AD7 register: AN7                                                                                               |
| Reading of result of A/D       | Read the registers from AD0 to AD7 corresponding to the selected pin.                                           |
| converter                      |                                                                                                                 |



Figure 28.8 **Operating Example of Single Sweep Mode** 

R8C/35A Group 28. A/D Converter

## 28.8 Repeat Sweep Mode

In repeat sweep mode, the input voltage to two, four, six, or eight pins selected from among AN0 to AN11 are A/D converted repeatedly.

Table 28.8 lists the Repeat Sweep Mode Specifications. Figure 28.9 shows the Operating Example of Repeat Sweep Mode.

Table 28.8 Repeat Sweep Mode Specifications

| 1 , , , , ,                                                   | ected by bits ADGSEL1 to ADGSEL0 and INSEL register are A/D converted |
|---------------------------------------------------------------|-----------------------------------------------------------------------|
| repeatedly.                                                   | INSEL register are A/D converted                                      |
|                                                               |                                                                       |
| Resolution 8 bits or 10 bits                                  |                                                                       |
| I Lesolution O Dits Of 10 Dits                                |                                                                       |
| A/D conversion start condition • Software trigger             |                                                                       |
| • Timer RD                                                    |                                                                       |
| Timer RC                                                      |                                                                       |
| • External trigger                                            |                                                                       |
| (Refer to 28.3.3 A/D Conversion                               |                                                                       |
| A/D conversion stop condition   Set the ADST bit in the ADCON | 3                                                                     |
|                                                               | A/D conversion of the two selected pins                               |
| timing completes.                                             | A/D                                                                   |
|                                                               | A/D conversion of the four selected pins                              |
| completes.                                                    | /D conversion of the six collected sine                               |
| completes.                                                    | /D conversion of the six selected pins                                |
| · ·                                                           | A/D conversion of the eight selected                                  |
| pins completes.                                               | TAD conversion of the eight selected                                  |
| Analog input pin  AN0 to AN1(2 pins), AN8 to AN9              | 0(2 pins).                                                            |
| AN0 to AN3(4 pins), AN8 to AN1                                | · · ·                                                                 |
| AN0 to AN5(6 pins),                                           | ( 1 -7)                                                               |
| AN0 to AN7(8 pins)                                            |                                                                       |
| ` ' '                                                         | CAN0 and bits ADGSEL1 to ADGSEL0.)                                    |
| Storage resister for A/D AD0 register: AN0, AN8               | ·                                                                     |
| conversion result AD1 register: AN1, AN9                      |                                                                       |
| AD2 register: AN2, AN10                                       |                                                                       |
| AD3 register: AN3, AN11                                       |                                                                       |
| AD4 register: AN4                                             |                                                                       |
| AD5 register: AN5                                             |                                                                       |
| AD6 register: AN6                                             |                                                                       |
| AD7 register: AN7                                             |                                                                       |
| Reading of result of A/D Read the registers from AD0 to A     | AD7 corresponding to the selected pin.                                |
| converter                                                     |                                                                       |



Figure 28.9 **Operating Example of Repeat Sweep Mode** 

#### **Internal Equivalent Circuit of Analog Input** 28.9

Figure 28.10 shows the Internal Equivalent Circuit of Analog Input.



**Figure 28.10 Internal Equivalent Circuit of Analog Input** 

R8C/35A Group 28. A/D Converter

### 28.10 Output Impedance of Sensor under A/D Conversion

To carry out A/D conversion properly, charging the internal capacitor C shown in Figure 28.11 has to be completed within a specified period of time. T (sampling time) as the specified time. Let output impedance of sensor equivalent circuit be R0, internal resistance of microcomputer be R, precision (error) of the A/D converter be X, and the resolution of A/D converter be Y (Y is 1024 in the 10-bit mode, and 256 in the 8-bit mode).

$$\begin{array}{c} \text{VC is generally} \quad \text{VC=VIN} \Bigg\{ 1 - e^{\displaystyle -\frac{1}{C(R0+R)}} \, t \\ \\ \text{And when } t = T, \quad \text{VC = VIN} - \frac{X}{Y} \, \text{VIN = VIN} \bigg( 1 - \frac{X}{Y} \bigg) \\ \\ e^{\displaystyle -\frac{1}{C(R0+R)}} T = \frac{X}{Y} \\ \\ -\frac{1}{C(R0+R)} T = \ln \frac{X}{Y} \end{array}$$
 Hence, 
$$R0 = -\frac{T}{C \bullet \ln \frac{X}{Y}} - R$$

Figure 28.11 shows Analog Input Pin and External Sensor Equivalent Circuit. When the difference between VIN and VC becomes 0.1LSB, we find impedance R0 when voltage between pins VC changes from 0 to VIN-(0.1/1024) VIN in time T. (0.1/1024) means that A/D precision drop due to insufficient capacitor charge is held to 0.1LSB at time of A/D conversion in the 10-bit mode. Actual error however is the value of absolute precision added to 0.1LSB.

 $T = TBD \mu s$  when  $f(\phi AD) = TBD$  MHz. Output impedance R0 for sufficiently charging capacitor C within time T is determined as follows.

T = TBD μs, R = TBD kΩ, C = TBD pF, X = 0.1, and Y = 1024. Hence, 
$$R0 = -\frac{TBD}{TBD \bullet ln} - TBD \approx TBD$$

Thus, the allowable output impedance of the sensor equivalent circuit, making the precision (error) 0.1LSB or less, is approximately TBD  $k\Omega$  maximum.



Figure 28.11 Analog Input Pin and External Sensor Equivalent Circuit

R8C/35A Group 28. A/D Converter

### 28.11 Notes on A/D Converter

- Write to the ADMOD register, the ADINSEL register, the ADCON0 register (other than ADST bit), the ADCON1 register, the OCVREFCR register when A/D conversion is stopped (before a trigger occurs).
- To use the A/D converter in repeat mode 0, repeat mode 1, or repeat sweep mode, select the frequency of the A/D converter operating clock  $\phi AD$  or more for the CPU clock during A/D conversion. Do not select fOCO-F as \$\phi AD.
- Connect 0.1 µF capacitor between the VREF pin and AVSS pin.
- Do not enter stop mode during A/D conversion.
- Do not enter wait mode during A/D conversion regardless of the state of the CM02 bit in the CM0 register (1: Peripheral function clock stops in wait mode or 0: Peripheral function clock does not stop in wait mode).
- Do not set the FMSTP bit in the FMR0 register to 1 (flash memory stops) during A/D conversion.

R8C/35A Group 29. D/A Converter

### 29. D/A Converter

The D/A converters are 8-bit R-2R type units. There are two independent D/A converters.

### 29.1 Overview

D/A conversion is performed by writing a value to the DAi register (i = 0 or 1). To output the conversion result, set the DAiE bit in the DACON register to 1 (output enabled). Before using D/A conversion, the corresponding port direction bit must be set to 0 (input mode). Setting the DAiE bit to 1 removes the pull-up from the corresponding port.

The output analog voltage (V) is determined by the setting value n (n: decimal) of the DAi register.

$$V = Vref \times n / 256 (n = 0 to 255)$$

Vref: Reference voltage

Table 29.1 lists the D/A Converter Specifications. Figure 29.1 shows the D/A Converter Block Diagram and Figure 29.2 shows the D/A Converter Equivalent Circuit.

Table 29.1 D/A Converter Specifications

| Item                  | Performance     |
|-----------------------|-----------------|
| D/A conversion method | R-2R method     |
| Resolution            | 8 bits          |
| Analog output pins    | 2 (DA0 and DA1) |



Figure 29.1 D/A Converter Block Diagram

R8C/35A Group 29. D/A Converter



Figure 29.2 D/A Converter Equivalent Circuit

R8C/35A Group 29. D/A Converter

#### 29.2 Registers

#### 29.2.1 D/Ai Register (DAi) (i = 0 or 1)

Address 00D8h (DA0), 00D9h (DA1)

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|-------------|----|----|----|----|----|----|----|----|
| Symbol      | _  | _  | _  | _  | _  | _  | _  | _  |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |

| Bit   | Function                       | Setting Range | R/W |
|-------|--------------------------------|---------------|-----|
| b7-b0 | Output value of D/A conversion | 00h to FFh    | R/W |

When the D/A converter is not used, set the DAiE bit (i = 0 or 1) to 0 (output disabled) and set the DAi register to 00h to prevent current from flowing into the R-2R resistor ladder to reduce unnecessary current consumption.

#### 29.2.2 **D/A Control Register (DACON)**

Address 00DCh

| Bit         | b7 | b6 | b5 | b4 | b3 | b2 | b1   | b0   |
|-------------|----|----|----|----|----|----|------|------|
| Symbol      | _  | _  | _  | _  | _  | _  | DA1E | DA0E |
| After Reset | 0  | 0  | 0  | 0  | 0  | 0  | 0    | 0    |

| Bit | Symbol | Bit Name                                    | Function                       | R/W |
|-----|--------|---------------------------------------------|--------------------------------|-----|
| b0  | DA0E   | D/A0 output enable bit                      | 0: Output disabled             | R/W |
|     |        |                                             | 1: Output enabled              |     |
| b1  | DA1E   | D/A1 output enable bit                      | 0: Output disabled             | R/W |
|     |        |                                             | 1: Output enabled              |     |
| b2  | _      | Nothing is assigned. If necessary, set to 0 | . When read, the content is 0. | _   |
| b3  | _      |                                             |                                |     |
| b4  | _      |                                             |                                |     |
| b5  |        |                                             |                                |     |
| b6  |        |                                             |                                |     |
| b7  | _      |                                             |                                |     |

When the D/A converter is not used, set the DAiE bit (i = 0 or 1) to 0 (output disabled) and set the DAi register to 00h to prevent current from flowing into the R-2R resistor ladder to reduce unnecessary current consumption.

## 30. Comparator A

Comparator A compares a reference input voltage and an analog input voltage. Comparator A1 and comparator A2 are independent of each other. Note that these comparators share the voltage detection circuit with voltage monitor 1 and voltage monitor 2. Either comparator A1 and comparator A2 or voltage monitor 1 and voltage monitor 2 can be selected to use the voltage detection circuit.

#### 30.1 Overview

The comparison result of the reference input voltage and analog input voltage can be read by software. The result also can be output from the VCOUTi (i = 1 or 2) pin. An input voltage to the LVREF pin can be selected as the reference input voltage. Also, the comparator A1 interrupt and comparator A2 interrupt can be used.

Table 30.1 lists the Comparator A Specifications, Figure 30.1 shows a Comparator A Block Diagram, and Table 30.2 lists the Pin Configuration of Comparator A.

**Table 30.1 Comparator A Specifications** 

|                          | Item                     | Comparator A1                                                                                                                                    | Comparator A2                                                                                                                                    |  |  |  |
|--------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Analog input voltage     |                          | Input voltage to the LVCMP1 pin                                                                                                                  | Input voltage to the LVCMP2 pin                                                                                                                  |  |  |  |
| Refere                   | nce input voltage        | ce input voltage Input voltage to the LVREF pin                                                                                                  |                                                                                                                                                  |  |  |  |
| Compa                    | arison target            | Whether passing thorough the reference input                                                                                                     | t voltage by rising or falling.                                                                                                                  |  |  |  |
| Compa                    | arison result            | The VW1C3 bit in the VW1C register                                                                                                               | The VCA13 bit in the VCA1 register                                                                                                               |  |  |  |
| monito                   | r                        | Whether higher or lower than the reference in                                                                                                    | nput voltage.                                                                                                                                    |  |  |  |
| Interru                  | pt                       | Comparator A1 interrupt (non-makable or maskable selectable)                                                                                     | Comparator A2 interrupt (non-makable or maskable selectable)                                                                                     |  |  |  |
|                          |                          | Interrupt request at: Reference input voltage > input voltage to the LVCMP1 pin and/or Input voltage to the LVCMP1 pin > reference input voltage | Interrupt request at: Reference input voltage > input voltage to the LVCMP2 pin and/or Input voltage to the LVCMP2 pin > reference input voltage |  |  |  |
| Digital<br>Filter        | Switching enable/disable | Supported                                                                                                                                        |                                                                                                                                                  |  |  |  |
|                          | Sampling time            | (fOCO-S divided by n) x 2<br>n: 1, 2, 4, and 8                                                                                                   |                                                                                                                                                  |  |  |  |
| Comparison result output |                          | Output from the LVCOUT1 pin (Whether the comparison result output is inverted or not can be selected.)                                           | Output from the LVCOUT2 pin<br>(Whether the comparison result output is<br>inverted or not can be selected.)                                     |  |  |  |



Figure 30.1 **Comparator A Block Diagram** 

**Table 30.2** Pin Configuration of Comparator A

| Pin Name | I/O    | Function                                   |
|----------|--------|--------------------------------------------|
| LVCMP1   | Input  | Comparator A1 analog pin                   |
| LVCOUT1  | Output | Comparator A1 comparison result output pin |
| LVCMP2   | Input  | Comparator A2 analog pin                   |
| LVCOUT2  | Output | Comparator A2 comparison result output pin |
| LVREF    | Input  | Comparator reference voltage pin           |

#### 30.2 Registers

#### 30.2.1 **Voltage Monitor Circuit/Comparator A Control Register (CMPA)**

| Address 0030h |         |    |         |         |       |       |        |        |
|---------------|---------|----|---------|---------|-------|-------|--------|--------|
| Bit           | b7      | b6 | b5      | b4      | b3    | b2    | b1     | b0     |
| Symbol        | COMPSEL | _  | IRQ2SEL | IRQ1SEL | CM2OE | CM10E | CM2POR | CM1POR |
| After Reset   | 0       | 0  | 0       | 0       | 0     | 0     | 0      | 0      |

| Bit | Symbol  | Bit Name                                                         | Function                                                                                                                              | R/W |
|-----|---------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | CM1POR  | LVCOUT1 output polarity select bit                               | Non-inverted comparator A1 comparison result is output to LVCOUT1.     Inverted comparator A1 comparison result is output to LVCOUT1. | R/W |
| b1  | CM2POR  | LVCOUT2 output polarity select bit                               | Non-inverted Comparator A2 comparison result is output to LVCOUT2.     Inverted comparator A2 comparison result is output to LVCOUT2. | R/W |
| b2  | CM1OE   | LVCOUT1 output enable bit                                        | O: Output disabled     Output enabled                                                                                                 | R/W |
| b3  | CM2OE   | LVCOUT2 output enable bit                                        | O: Output disabled     Output enabled                                                                                                 | R/W |
| b4  | IRQ1SEL | Voltage monitor 1/comparator A1 interrupt type select bit        | Non-maskable interrupt     Maskable interrupt                                                                                         | R/W |
| b5  | IRQ2SEL | Voltage monitor 2/comparator A2 interrupt type select bit        | Non-maskable interrupt     Maskable interrupt                                                                                         | R/W |
| b6  | _       | Reserved bit                                                     | Set to 0.                                                                                                                             | R/W |
| b7  | COMPSEL | Voltage monitor/comparator A interrupt type selection enable bit | Bits IRQ1SEL and IRQ2SEL disabled     Bits IRQ1SEL and IRQ2SEL enabled                                                                | R/W |

#### 30.2.2 **Voltage Monitor Circuit Edge Select Register (VCAC)**



| Bit | Symbol | Bit Name                                                                  | Function                       | R/W |  |
|-----|--------|---------------------------------------------------------------------------|--------------------------------|-----|--|
| b0  | _      | Nothing is assigned. If necessary, set to 0. When read, the content is 0. |                                |     |  |
| b1  | VCAC1  | Comparator A1 circuit edge select bit (1)                                 | 0: One edge<br>1: Both edges   | R/W |  |
| b2  | VCAC2  | Comparator A2 circuit edge select bit (2)                                 | 0: One edge<br>1: Both edges   | R/W |  |
| b3  | _      | Nothing is assigned. If necessary, set to 0                               | . When read, the content is 0. | _   |  |
| b4  | _      |                                                                           |                                |     |  |
| b5  | _      |                                                                           |                                |     |  |
| b6  | _      |                                                                           |                                |     |  |
| b7  | _      |                                                                           |                                |     |  |

### Notes:

- 1. When the VCA1 bit is set tot 0 (one edge), the VW1C7 bit in the VW1C register is enabled. Set the VW1C7 bit after setting the VCAC1 bit to 0.
- 2. When the VCA2 bit is set tot 0 (one edge), the VW2C7 bit in the VW2C register is enabled. Set the VW2C7 bit after setting the VCAC2 bit to 0.

## 30.2.3 Voltage Detect Register (VCA1)

| Address     | 0033h |    |    |    |       |    |    |    |   |
|-------------|-------|----|----|----|-------|----|----|----|---|
| Bit         | b7    | b6 | b5 | b4 | b3    | b2 | b1 | b0 |   |
| Symbol      | _     | _  | _  | _  | VCA13 | _  | _  | _  | 1 |
| After Reset | 0     | 0  | 0  | 0  | 1     | 0  | 0  | 0  | _ |

| Bit | Symbol | Bit Name                              | Function                                                                                        | R/W |
|-----|--------|---------------------------------------|-------------------------------------------------------------------------------------------------|-----|
| b0  |        | Reserved bits                         | Set to 0.                                                                                       | R/W |
| b1  |        |                                       |                                                                                                 |     |
| b2  | _      |                                       |                                                                                                 |     |
| b3  | VCA13  | Outiparator / L Signar Hibritor Hag V | UVCMP2 < reference voltage     LVCMP2 ≥ reference voltage     or comparator A2 circuit disabled | R   |
| b4  | _      | Reserved bits                         | Set to 0.                                                                                       | R/W |
| b5  | _      |                                       |                                                                                                 |     |
| b6  | _      |                                       |                                                                                                 |     |
| b7  |        |                                       |                                                                                                 |     |

### Note:

<sup>1.</sup> When the VCA27 bit in the VCA2 register is set to 1 (comparator A2 circuit enabled), the VCA13 bit is enabled. When the VCA27 bit in the VCA2 register is set to 0 (comparator A2 circuit disabled), the VCA13 bit is set to 1 (VCMP2  $\geq$  reference voltage).

#### **Voltage Detect Register 2 (VCA2)** 30.2.4

| Address                                                    | 0034n |       |       |       |       |       |       |       |
|------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|
| Bit                                                        | b7    | b6    | b5    | b4    | b3    | b2    | b1    | b0    |
| Symbol                                                     | VCA27 | VCA26 | VCA25 | VCA24 | VCA23 | VCA22 | VCA21 | VCA20 |
| After Reset The LVDAS bit in the OFS register is set to 1. |       |       |       |       |       |       |       |       |
|                                                            | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |
| After Reset The LVDAS bit in the OFS register is set to 0. |       |       |       |       |       |       |       |       |
|                                                            | 0     | 0     | 1     | 0     | 0     | 0     | 0     | 0     |

| Bit | Symbol | Bit Name                           | Function                                              | R/W |
|-----|--------|------------------------------------|-------------------------------------------------------|-----|
| b0  | VCA20  | Internal power low consumption     | 0: Low consumption disabled                           | R/W |
|     |        | enable bit (1)                     | 1: Low consumption enabled (2)                        |     |
| b1  | VCA21  | Comparator A1 reference voltage    | 0: Internal reference voltage                         | R/W |
|     |        | input select bit                   | 1: LVREF pin input voltage                            |     |
| b2  | VCA22  | LVCMP1 comparison voltage          | 0: Supply voltage (VCC)                               | R/W |
|     |        | external input select bit          | 1: LVCMP1 pin input voltage                           |     |
| b3  | VCA23  | Comparator A2 reference voltage    | 0: Internal reference voltage                         | R/W |
|     |        | input select bit                   | 1: LVREF pin input voltage                            |     |
| b4  | VCA24  | LVCMP2 comparison voltage          | 0: Supply voltage (VCC) (Vdet2_0)                     | R/W |
|     |        | external input select bit          | 1: LVCMP2 pin input voltage (Vdet2_EXT)               |     |
| b5  | VCA25  | Voltage detection 0 enable bit (3) | 0: Voltage detection 0 circuit disabled               | R/W |
|     |        |                                    | 1: Voltage detection 0 circuit enabled                |     |
| b6  | VCA26  | Voltage detection 1/comparator A1  | 0: Voltage detection 1/comparator A1 circuit disabled | R/W |
|     |        | enable bit (3)                     | 1: Voltage detection 1/comparator A1 circuit enabled  |     |
| b7  | VCA27  | Voltage detection 2/comparator A2  | 0: Voltage detection 2/comparator A2 circuit disabled | R/W |
|     |        | enable bit (5)                     | 1: Voltage detection 2/comparator A2 circuit enabled  |     |

### Notes:

- 1. Use the VCA20 bit only when the MCU enters wait mode. To set the VCA20 bit, follow the procedure shown in Figure 9.4 Procedure for Reducing Internal Power Consumption Using VCA20 bit.
- 2. When the VCA20 bit is set to 1 (low consumption enabled), do not set the CM10 bit in the CM1 register to 1 (stop mode).
- 3. To use voltage monitor 0 reset, set the VCA25 bit to 1.
  - After the VCA25 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection circuit starts operation.
- 4. To use the voltage detection 1/comparator A1 interrupt or the VW1C3 bit in the VW1C register, set the VCA26 bit to 1.
  - After the VCA26 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection 1/comparator A1 circuit starts operation.
- 5. To use the voltage detection 2/comparator A2 interrupt or the VCAC13 bit in the VCA1 register, set the VCA27 bit to 1.
  - After the VCA27 bit is set to 1 from 0, allow td(E-A) to elapse before the voltage detection 2/comparator A2 circuit starts operation.

Set the PRC3 bit in the PRCR register to 1 (write enabled) before rewriting the VCA2 register.

#### 30.2.5 **Voltage Monitor 1 Circuit Control Register (VW1C)**



| Bit | Symbol | Bit Name                               | Function                                 | R/W   |
|-----|--------|----------------------------------------|------------------------------------------|-------|
| b0  | VW1C0  | Comparator A1 interrupt enable bit (1) | 0: Disabled                              | R/W   |
|     |        |                                        | 1: Enabled                               |       |
| b1  | VW1C1  | Comparator A1 digital filter           | 0: Digital filter enable mode            | R/W   |
|     |        | disable mode select bit (2)            | (digital filter circuit enabled)         |       |
|     |        |                                        | 1: Digital filter disable mode           |       |
|     |        |                                        | (digital filter circuit disabled)        |       |
| b2  | VW1C2  | Comparator A1 interrupt flag (3, 4)    | [Condition to set this bit to 0]         | R/W   |
|     |        |                                        | 0 is written.                            |       |
|     |        |                                        | [Condition to set this bit to 1]         |       |
|     |        |                                        | When an interrupt request is generated.  |       |
| b3  | VW1C3  | Comparator A1 signal monitor flag (3)  | 0: LVCMP1 < reference voltage            | R     |
|     |        |                                        | 1: LVCMP1 ≥ reference voltage            |       |
|     |        |                                        | or comparator A1 circuit disabled        |       |
| b4  | VW1F0  | Sampling clock select bit              | b5 b4                                    | R/W   |
| b5  | VW1F1  |                                        | 0 0: fOCO-S divided by 1                 | R/W   |
|     |        |                                        | 0 1: fOCO-S divided by 2                 |       |
|     |        |                                        | 1 0: fOCO-S divided by 4                 |       |
|     |        |                                        | 1 1: fOCO-S divided by 8                 | D 444 |
| b6  | _      | Reserved bit                           | Set to 0.                                | R/W   |
| b7  | VW1C7  | Comparator A1 interrupt                | 0: When LVCMP1 reaches reference voltage | R/W   |
|     |        | generation condition select bit (5)    | or above.                                |       |
|     |        |                                        | 1: When LVCMP1 reaches reference voltage |       |
|     |        |                                        | or below.                                |       |

- 1. The VW1C0 is enabled when the VCA26 bit in the VCA2 register is set to 1 (comparator A1 circuit enabled). Set the VW1C0 bit to 0 (disabled) when the VCA26 bit is set to 0 (comparator A1 circuit disabled). To set the VW1C0 bit to 1 (enabled), follow the procedure shown in Table 30.3 Procedure for Setting Bits Associated with Comparator A1 Interrupt.
- 2. To use the comparator A1 interrupt to exit stop mode and to return again, write 0 and then 1 to the VW1C1 bit.
- 3. Bits VW1C2 and VW1C3 are enabled when the VCA26 bit in the VCA2 register is set to 1 (comparator A1 circuit enabled).
- 4. Set the VW1C2 bit to 0 by a program. When 0 is written by a program, this bit is set to 0 (and remains unchanged even if 1 is written to it).
- 5. The VW1C7 bit is enabled when the VCAC1 bit in the VCAC register is set to 0 (one edge). After setting the VCAC1 bit to 0, set the VW1C7 bit.

Set the PRC3 bit in the PRCR register to 1 (write enabled) before rewriting the VW1C register. Rewriting the VW1C register may set the VW1C2 bit to 1. After rewriting this register, set the VW1C2 bit to 0.

#### 30.2.6 **Voltage Monitor 2 Circuit Control Register (VW2C)**



| Bit      | Symbol         | Bit Name                                                               | Function                                                                                                                | R/W        |
|----------|----------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------|
| b0       | VW2C0          | Comparator A2 interrupt enable bit (1)                                 | 0: Disabled<br>1: Enabled                                                                                               | R/W        |
| b1       | VW2C1          | Comparator A2 digital filter disable mode select bit (2)               | (digital filter circuit enabled) 1: Digital filter disable mode (digital filter circuit disabled)                       | R/W        |
| b2       | VW2C2          | Comparator A2 interrupt flag (3, 4)                                    | [Condition to set this bit to 0] 0 is written. [Condition to set this bit to 1] When an interrupt request is generated. | R/W        |
| b3       | VW2C3          | WDT detection monitor flag (4)                                         | 0: Not detected 1: Detected                                                                                             | R/W        |
| b4<br>b5 | VW2F0<br>VW2F1 | Sampling clock select bit                                              | 0 0: fOCO-S divided by 1<br>0 1: fOCO-S divided by 2<br>1 0: fOCO-S divided by 4<br>1 1: fOCO-S divided by 8            | R/W<br>R/W |
| b6       | VW2C6          | Reserved bit                                                           | Set to 0.                                                                                                               | R/W        |
| b7       | VW2C7          | Comparator A2 interrupt generation condition select bit <sup>(5)</sup> | When LVCMP2 reaches reference voltage or above.     When LVCMP2 reaches reference voltage or below.                     | R/W        |

### Notes:

- 1. The VW2C0 is enabled when the VCA27 bit in the VCA2 register is set to 1 (comparator A2 circuit enabled). Set the VW2C0 bit to 0 (disabled) when the VCA27 bit is set to 0 (comparator A2 circuit disabled). To set the VW1C0 bit to 1 (enabled), follow the procedure shown in Table 30.4 Procedure for Setting Bits Associated Comparator A2 Interrupt.
- 2. To use the comparator A2 interrupt to exit stop mode and to return again, write 0 and then 1 to the VW2C1 bit.
- 3. The VW2C2 bit is enabled when the VCA27 bit in the VCA2 register is set to 1 (comparator A2 circuit enabled).
- 4. Set this bit to 0 by a program. When 0 is written by a program, this bit is set to 0 (and remains unchanged even if 1 is written to it).
- 5. The VW2C7 bit is enabled when the VCAC2 bit in the VCAC register is set to 0 (one edge). After setting the VCAC2 bit to 1, set the VW2C7 bit.

Set the PRC3 bit in the PRCR register to 1 (write enabled) before rewriting the VW2C register. Rewriting the VW2C register may set the VW2C2 bit to 1. After rewriting this register, set the VW2C2 bit to 0.

#### 30.3 **Monitoring Comparison Results**

#### 30.3.1 **Monitoring Comparator A1**

Once the following settings are made, the comparison result of comparator A1 can be monitored by the VW1C3 bit in the VW1C register after td(E-A) has elapsed (refer to **34. Electrical Characteristics**).

- (1) Set the VCA21 bit in the VCA2 register to 1 (LVREF pin input voltage).
- (2) Set the VCA22 bit in the VCA2 register to 1 (LVCMP1 pin input voltage).
- (3) Set the VCA26 bit in the VCA2 register to 1 (comparator A1 circuit enabled).

#### 30.3.2 **Monitoring Comparator A2**

Once the following settings are made, the comparison result of comparator A2 can be monitored by the VCA13 bit in the VCA1 register after td(E-A) has elapsed (refer to **34. Electrical Characteristics**).

- (1) Set the VCA23 bit in the VCA2 register to 1 (LVREF pin input voltage).
- (2) Set the VCA24 bit in the VCA2 register to 1 (LVCMP2 pin input voltage).
- (3) Set the VCA27 bit in the VCA2 register to 1 (comparator A2 circuit enabled).

### 30.4 Functional Description

Comparator A1 and comparator A2 operate independently.

The comparison result of the reference input voltage and analog input voltage can be read by software. The result can also be output from the LVCOUTi (i = 1 or 2) pin. An input voltage to the LVREF pin can be used as the reference input voltage. The comparator A1 interrupt or the comparator A2 interrupt can be used by selecting non-maskable or maskable for each interrupt type.

### 30.4.1 Comparator A1

Table 30.3 lists the Procedure for Setting Bits Associated with Comparator A1 Interrupt, Figure 30.2 shows a Comparator A1 Operating Example (Digital Filter Enabled), and Figure 30.3 shows a Comparator A1 Operating Example (Digital Filter Disabled).

Table 30.3 Procedure for Setting Bits Associated with Comparator A1 Interrupt

| Step  | When Using Digital Filter                                                         | When Using No Digital Filter                |  |  |  |
|-------|-----------------------------------------------------------------------------------|---------------------------------------------|--|--|--|
| 1     | Set the COMPSEL bit in the CMPA register to 1 (bits IRQ1SEL and IRQ2SEL enabled). |                                             |  |  |  |
| 2     | Set the VCA21 bit in the VCA2 register to 1 (LV                                   | /REF pin input voltage) and                 |  |  |  |
|       | the VCA22 bit to 1 (LVCMP1 pin input voltage)                                     |                                             |  |  |  |
| 3     | Set the VCA26 bit in the VCA2 register to 1 (co                                   | omparator A1 circuit enabled).              |  |  |  |
| 4     | Wait for td(E-A).                                                                 |                                             |  |  |  |
| 5     | Select the interrupt type by the IRQ1SEL bit in                                   | the CMPA register.                          |  |  |  |
| 6     | Select the sampling clock of the digital filter by                                | Set the VW1C1 bit in the VW1C register to 1 |  |  |  |
|       | bits VW1F0 and VW1F1 in the VW1C register. (digital filter disabled).             |                                             |  |  |  |
| 7 (1) | Set the VW1C1 bit in the VW1C register to 0                                       | -                                           |  |  |  |
|       | (digital filter enabled).                                                         |                                             |  |  |  |
| 8     | Select the interrupt request timing by the VCAC1 bit in the VCAC register and     |                                             |  |  |  |
|       | the VW1C7 bit in the VW1C register.                                               |                                             |  |  |  |
| 9     | Set the VW1C2 bit in the VW1C register to 0.                                      |                                             |  |  |  |
| 10    | Set the CM14 bit in the CM1 register to 0                                         | _                                           |  |  |  |
|       | (low-speed on-chip oscillator on).                                                |                                             |  |  |  |
| 11    | Wait for 2 cycles of the sampling clock of                                        | - (No wait time required)                   |  |  |  |
|       | the digital filter.                                                               |                                             |  |  |  |
| 12    | Set the VW1C0 bit in the VW1C register to 1 (comparator A1 interrupt enabled).    |                                             |  |  |  |

### Note:

1. When the VW1C0 bit is set to 0, steps 6 and 7 can be executed at the same time (with one instruction).



Figure 30.2 Comparator A1 Operating Example (Digital Filter Enabled)



Figure 30.3 Comparator A1 Operating Example (Digital Filter Disabled)

#### 30.4.2 **Comparator A2**

Table 30.4 lists the Procedure for Setting Bits Associated Comparator A2 Interrupt, Figure 30.4 shows a Comparator A2 Operating Example (Digital Filter Enabled), and Figure 30.5 shows a Comparator 2 Operating Example (Digital Filter Disabled).

**Table 30.4 Procedure for Setting Bits Associated Comparator A2 Interrupt** 

| Step    | When Using Digital Filter                                                         | When Using No Digital Filter                |  |  |  |
|---------|-----------------------------------------------------------------------------------|---------------------------------------------|--|--|--|
| 1       | Set the COMPSEL bit in the CMPA register to 1 (bits IRQ1SEL and IRQ2SEL enabled). |                                             |  |  |  |
| 2       | Set the VCA23 bit in the VCA2 register to 1 (LV                                   | /REF pin input voltage) and                 |  |  |  |
|         | the VCA24 bit to 1 (LVCMP2 pin input voltage).                                    |                                             |  |  |  |
| 3       | Set the VCA27 bit in the VCA2 register to 1 (co                                   | mparator A2 circuit enabled).               |  |  |  |
| 4       | Wait for td(E-A).                                                                 |                                             |  |  |  |
| 5       | Select the interrupt type by the IRQ2SEL bit in                                   | the CMPA register.                          |  |  |  |
| 6       | Select the sampling clock of the digital filter by                                | Set the VW2C1 bit in the VW2C register to 1 |  |  |  |
| U       | bits VW2F0 and VW2F1 in the VW2C register.                                        | (digital filter disabled).                  |  |  |  |
| 7 (1)   | Set the VW2C1 bit in the VW2C register to 0                                       | _                                           |  |  |  |
| 7 ( . ) | (digital filter enabled).                                                         |                                             |  |  |  |
| 8       | Select the interrupt request timing by the VCAC2 bit in the VCAC register and     |                                             |  |  |  |
| U       | the VW2C7 bit in the VW2C register.                                               |                                             |  |  |  |
| 9       | Set the VW2C2 bit in the VW2C register to 0.                                      |                                             |  |  |  |
| 10      | Set the CM14 bit in the CM1 register to 0 (low-                                   | _                                           |  |  |  |
| 10      | speed on-chip oscillator on).                                                     |                                             |  |  |  |
| 11      | Wait for 2 cycles of the sampling clock of                                        | - (No wait time required)                   |  |  |  |
| 11      | the digital filter.                                                               |                                             |  |  |  |
| 12      | Set the VW2C0 bit in the VW2C register to 1 (comparator A2 interrupt enabled).    |                                             |  |  |  |

### Note:

1. When the VW2C0 bit is set to 0, steps 6 and 7 can be executed at the same time (with one instruction).



Figure 30.4 Comparator A2 Operating Example (Digital Filter Enabled)

30. Comparator A R8C/35A Group



Figure 30.5 Comparator 2 Operating Example (Digital Filter Disabled)

#### **Comparator A1 and Comparator A2 Interrupts** 30.5

Comparator A generates an interrupt request from two sources, comparator A1 and comparator A2. Non-maskable or maskable can be selected for each interrupt type.

Refer to 11. Interrupts for details of interrupts.

#### 30.5.1 Non-Maskable Interrupts

When the COMPSEL bit in the CMPA register is set to 1 (bits IRQ1SEL and IRQ2SEL enabled) and the IRQiSEL (i = 1 or 2) is set to 0, the comparator Ai interrupt functions as a non-maskable interrupt.

When the selected interrupt request timing occurs, the VWiC2 bit in the VWiC register is set to 1. At this time, a non-maskable interrupt request for comparator Ai is generated.

#### 30.5.2 **Maskable Interrupts**

When the COMPSEL bit in the CMPA register is set to 1 (bits IRQ1SEL and IRQ2SEL enabled) and the IRQiSEL (i = 1 or 2) is set to 1, the comparator Ai interrupt functions as a maskable interrupt.

The comparator Ai interrupt uses the corresponding VCMPiIC register (bits IR and ILVL0 to ILVL2) and a single vector. When the selected interrupt request timing occurs, the VWiC2 bit in the VWiC register is set to 1. At this time, the IR bit in the VCMPiIC register is set to 1 (interrupt requested).

Refer to 11.3 Interrupt Control for the VCMPiIC register and 11.1.5.2 Relocatable Vector Tables for interrupt vectors.

# 31. Comparator B

Comparator B compares a reference input voltage and an analog input voltage. Comparator B1 and comparator B3 are independent of each other.

### 31.1 Overview

The comparison result of the reference input voltage and analog input voltage can be read by software. An input to the IVREFi (i = 1 or 3) pin can be used as the reference input voltage.

Table 31.1 lists the Comparator B Specifications, Figure 31.1 shows a Comparator B Block Diagram, and Table 31.2 lists the I/O Pins.

Table 31.1 Comparator B Specifications

| Item                                | Specification                                                                                                        |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Analog input voltage                | Input voltage to the IVCMPi pin                                                                                      |
| Reference input voltage             | Input voltage to the IVREFi pin                                                                                      |
| Comparison result                   | Read from the INTiCOUT bit in the INTCMP register                                                                    |
| Interrupt request generation timing | When the comparison result changes.                                                                                  |
| Selectable functions                | Digital filter function     Whether the digital filter is applied or not and the sampling frequency can be selected. |

i = 1 or 3



Figure 31.1 Comparator B Block Diagram

#### **Table 31.2** I/O Pins

| Pin Name | I/O   | Function                            |  |
|----------|-------|-------------------------------------|--|
| IVCMP1   | Input | Comparator B1 analog pin            |  |
| IVREF1   | Input | Comparator B1 reference voltage pin |  |
| IVCMP3   | Input | Comparator B3 analog pin            |  |
| IVREF3   | Input | Comparator B3 reference voltage pin |  |

#### 31.2 **Registers**

#### **Comparator B Control Register (INTCMP)** 31.2.1

Address 01F8h

| Bit         | b7       | b6 | b5 | b4      | b3       | b2 | b1 | b0      |
|-------------|----------|----|----|---------|----------|----|----|---------|
| Symbol      | INT3COUT | _  | _  | INT3CP0 | INT1COUT |    | _  | INT1CP0 |
| After Reset | 0        | 0  | 0  | 0       | 0        | 0  | 0  | 0       |

| Bit | Symbol                          | Bit Name                           | Function                            | R/W |
|-----|---------------------------------|------------------------------------|-------------------------------------|-----|
| b0  | INT1CP0                         | Comparator B1 operation enable bit | 0: Comparator B1 operation disabled | R/W |
|     |                                 |                                    | 1: Comparator B1 operation enabled  |     |
| b1  | _                               | Reserved bits                      | Set to 0.                           | R/W |
| b2  | _                               |                                    |                                     |     |
| b3  | INT1COUT                        | Comparator B1 monitor flag         | 0: IVCMP1 < IVREF1                  | R   |
|     |                                 |                                    | or comparator B1 operation disabled |     |
|     |                                 |                                    | 1: IVCMP1 > IVREF1                  |     |
| b4  | INT3CP0                         | Comparator B3 operation enable bit | 0: Comparator B3 operation disabled | R/W |
|     |                                 | ·                                  | 1: Comparator B3 operation enabled  |     |
| b5  | <ul><li>Reserved bits</li></ul> |                                    | Set to 0.                           | R/W |
| b6  | _                               |                                    |                                     |     |
| b7  | INT3COUT                        | Comparator B3 monitor flag         | 0: IVCMP3 < IVREF3                  | R   |
|     |                                 |                                    | or comparator B3 operation disabled |     |
|     |                                 |                                    | 1: IVCMP3 > IVREF3                  |     |

#### **External Input Enable Register 0 (INTEN)** 31.2.2

Address 01FAh

| Bit         | b7     | b6     | b5     | b4     | b3     | b2     | b1     | b0     |
|-------------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol      | INT3PL | INT3EN | INT2PL | INT2EN | INT1PL | INT1EN | INT0PL | INT0EN |
| After Reset | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

| Bit | Symbol | Bit Name                              | Function                     | R/W |
|-----|--------|---------------------------------------|------------------------------|-----|
| b0  | INT0EN | INTO input enable bit                 | 0: Disabled<br>1: Enabled    | R/W |
| b1  | INT0PL | INTO input polarity select bit (1, 2) | 0: One edge<br>1: Both edges | R/W |
| b2  | INT1EN | INT1 input enable bit                 | 0: Disabled<br>1: Enabled    | R/W |
| b3  | INT1PL | INT1 input polarity select bit (1, 2) | 0: One edge<br>1: Both edges | R/W |
| b4  | INT2EN | INT2 input enable bit                 | 0: Disabled<br>1: Enabled    | R/W |
| b5  | INT2PL | INT2 input polarity select bit (1, 2) | 0: One edge<br>1: Both edges | R/W |
| b6  | INT3EN | INT3 input enable bit                 | 0: Disabled<br>1: Enabled    | R/W |
| b7  | INT3PL | INT3 input polarity select bit (1, 2) | 0: One edge<br>1: Both edges | R/W |

- 1. To set the INTiPL bit (i = 0 or 3) to 1 (both edges), set the POL bit in the INTiIC register to 0 (falling edge
- 2. The IR bit in the INTiIC register may be set to 1 (interrupt requested) if the INTiPL bit is rewritten. Refer to 11.8.4 **Changing Interrupt Sources.**

#### 31.2.3 **INT Input Filter Select Register 0 (INTF)**

Address 01FCh Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol INT3F1 INT3F0 INT2F1 INT2F0 INT1F1 INT1F0 INT0F1 INT0F0 After Reset 0 0 0 0 0 0 0

| Bit      | Symbol           | Bit Name                     | Function                                                                                               | R/W        |
|----------|------------------|------------------------------|--------------------------------------------------------------------------------------------------------|------------|
| b0<br>b1 | INTOFO<br>INTOF1 | INTO input filter select bit | 0 0: No filter 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling | R/W<br>R/W |
| b2<br>b3 | INT1F0<br>INT1F1 | INT1 input filter select bit | 0 0: No filter 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling | R/W<br>R/W |
| b4<br>b5 | INT2F0<br>INT2F1 | INT2 input filter select bit | 0 0: No filter 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling | R/W<br>R/W |
| b6<br>b7 | INT3F0<br>INT3F1 | INT3 input filter select bit | 0 0: No filter 0 1: Filter with f1 sampling 1 0: Filter with f8 sampling 1 1: Filter with f32 sampling | R/W<br>R/W |

# 31.3 Functional Description

Comparator B1 and comparator B3 operate independently. Their operations are the same. Table 31.3 lists the Procedure for Setting Registers Associated with Comparator B.

Table 31.3 Procedure for Setting Registers Associated with Comparator B

| Step | Register                                                                             | Bit                   | Setting Value                                                       |  |  |  |
|------|--------------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------------------|--|--|--|
| 1    | Select the function of pins IVCMPi and IVREFi. Refer to <b>7.5 Port Settings</b> .   |                       |                                                                     |  |  |  |
|      | However, set registers and bits other than listed in step 2 and the following steps. |                       |                                                                     |  |  |  |
| 2    | INTF                                                                                 | Select whether to     | enable or disable the filter.                                       |  |  |  |
|      |                                                                                      | Select the sampli     | t the sampling clock.                                               |  |  |  |
| 3    | INTCMP                                                                               | INTiCP0               | 1 (operation enabled)                                               |  |  |  |
| 4    | Wait for com                                                                         | parator stability tin | me (TBD μs max.)                                                    |  |  |  |
| 5    | INTEN                                                                                | INTiEN                | When using an interrupt: 1 (interrupt enabled)                      |  |  |  |
|      |                                                                                      | INTiPL                | When using an interrupt: Select the input polarity.                 |  |  |  |
| 6    | INTiIC                                                                               | ILVL2 to ILVL0        | When using an interrupt: Select the interrupt priority level.       |  |  |  |
|      |                                                                                      | IR                    | When using an interrupt: 0 (no interrupt requested: initialization) |  |  |  |

i = 1 or 3

Figure 31.2 shows an Operating Example of Comparator Bi (i = 1 or 3).

If the analog input voltage is higher than the reference input voltage, the INTiCOUT bit in the INTCMP register is set to 1. If the analog input voltage is lower than the reference input voltage, the INTiCOUT bit is set to 0. To use the comparator Bi interrupt, set the INTiEN bit in the INTEN register to 1 (interrupt enabled). If the comparison result changes at this time, a comparator Bi interrupt request is generated. Refer to 31.4 Comparator B1 and Comparator B3 Interrupts for details of interrupts.



Figure 31.2 Operating Example of Comparator Bi (i = 1 or 3)

#### Comparator Bi Digital Filter (i = 1 or 3) 31.3.1

Comparator Bi can use the same digital filter as the INTi input. The sampling clock can be selected by bits INTiF1 and INTiF0 in the INTF register. The INTiCOUT signal output from comparator Bi is sampled every sampling clock. When the level matches three times, the IR bit in the INTiIC register is set to 1 (interrupt requested).

Figure 31.3 shows a Configuration of Comparator Bi Digital Filter, and Figure 31.4 shows an Operating Example of Comparator Bi Digital Filter.



**Configuration of Comparator Bi Digital Filter** Figure 31.3



Figure 31.4 **Operating Example of Comparator Bi Digital Filter** 

#### 31.4 **Comparator B1 and Comparator B3 Interrupts**

Comparator B generates an interrupt request from two sources, comparator B1 and comparator B3. The comparator Bi (i = 1 or 3) interrupt uses the same INTiIC register (bits IR and ILVL0 to ILVL2) as the INTi (i = 1 or 3) and a single vector.

To use the comparator Bi interrupt, set the INTiEN bit in the INTEN register to 1 (interrupt enabled). In addition, the polarity can be selected by the INTiPL bit in the INTEN register and the POL bit in the INTiIC register.

Inputs can also be passed through the digital filter with three different sampling clocks.

# 32. Flash Memory

The flash memory can perform in the following three rewrite modes: CPU rewrite mode, standard serial I/O mode, and parallel I/O mode.

### 32.1 Overview

Table 32.1 lists the Flash Memory Version Performance. (Refer to **Table 1.1** and **Table 1.2 R8C/35A Group Specifications** for items not listed in Table 32.1.)

**Table 32.1** Flash Memory Version Performance

| I                                     | tem                                | Specification                                                                                                           |  |
|---------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Flash memory operating mode           |                                    | 3 modes (CPU rewrite, standard serial I/O, and parallel I/O)                                                            |  |
| Division of erase block               | <b>KS</b>                          | Refer to Figure 32.1.                                                                                                   |  |
| Programming method                    |                                    | Byte units                                                                                                              |  |
| Erasure method                        |                                    | Block erase                                                                                                             |  |
| Programming and eras                  | sure control method (1)            | Program and erase control by software commands                                                                          |  |
| Rewrite control method                | Blocks 0 to 6<br>(Program ROM)     | Rewrite protect control in block units by the lock bit                                                                  |  |
|                                       | Blocks A, B, C, and D (Data flash) | Individual rewrite protect control on blocks A, B, C, and D by bits FMR14, FMR15, FMR16, and FMR17 in the FMR1 register |  |
| Number of commands                    |                                    | 8 commands                                                                                                              |  |
| Programming and erasure endurance (2) | Blocks 0 to 6<br>(Program ROM)     | 1,000 times                                                                                                             |  |
| Blocks A, B, C, and D (Data flash)    |                                    | 10,000 times                                                                                                            |  |
| ID code check function                | n                                  | Standard serial I/O mode supported                                                                                      |  |
| ROM code protection                   |                                    | Parallel I/O mode supported                                                                                             |  |

#### Notes:

- 1. To perform programming and erasure, use VCC = 2.7 V to 5.5 V as the supply voltage. Do not perform programming and erasure at less than 2.7 V.
- 2. Definition of programming and erasure endurance

The programming and erasure endurance is defined on a per-block basis. If the programming and erasure endurance is n (n = 100 or 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to block A, a 1-Kbyte block, and then the block is erased, the erase count stands at one. When performing 100 or more rewrites, the actual erase count can be reduced by executing program operations in such a way that all blank areas are used before performing an erase operation. Avoid rewriting only particular blocks and try to average out the programming and erasure endurance of the blocks. It is also advisable to retain data on the erase count of each block and limit the number of erase operations to a certain number.

Table 32.2 Flash Memory Rewrite Mode

| Flash Memory<br>Rewrite Mode | CPU Rewrite Mode                                                        | Standard Serial I/O Mode                                        | Parallel I/O Mode                                                 |
|------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|
| Function                     | User ROM area is rewritten by executing software commands from the CPU. | User ROM area is rewritten using a dedicated serial programmer. | User ROM area is rewritten using a dedicated parallel programmer. |
| Rewritable area              | User ROM                                                                | User ROM                                                        | User ROM                                                          |
| Rewrite programs             | User program                                                            | Standard boot program                                           | _                                                                 |

#### 32.2 **Memory Map**

The flash memory contains a user ROM area and a boot ROM area (reserved area).

Figures 32.1 and 32.2 show the R8C/35A Group Flash Memory Block Diagrams.

The user ROM area contains program ROM and data flash.

Program ROM: Flash memory mainly used for storing programs

Flash memory mainly used for storing data to be rewritten Data flash:

The user ROM area is divided into several blocks. The user ROM area can be rewritten in CPU rewrite mode, standard serial I/O mode, or parallel I/O mode.

The rewrite control program (standard boot program) for standard serial I/O mode is stored in the boot ROM area before shipment. The boot ROM area is allocated separately from the user ROM area.



Figure 32.1 R8C/35A Group Flash Memory Block Diagram (1)



Figure 32.2 R8C/35A Group Flash Memory Block Diagram (2)

#### 32.3 **Functions to Prevent Flash Memory from being Rewritten**

Standard serial I/O mode has an ID code check function, and parallel I/O mode has a ROM code protect function to prevent the flash memory from being read or rewritten easily.

#### 32.3.1 **ID Code Check Function**

The ID code check function is used in standard serial I/O mode. Unless 3 bytes (addresses 0FFFCh to 0FFFEh) of the reset vector are set to FFFFFFh, the ID codes sent from the serial programmer or the on-chip debugging emulator and the 7-byte ID codes written in the flash memory are checked to see if they match. If the ID codes do not match, the commands sent from the serial programmer or the on-chip debugging emulator are not accepted. For details of the ID code check function, refer to 12. ID Code Areas.

#### **ROM Code Protect Function** 32.3.2

The ROM protect function prevents the contents of the flash memory from being read, rewritten, or erased using the OFS register in parallel I/O mode.

Refer to 13. Option Function Select Area for details of the OFS register.

The ROM code protect function is enabled by writing 1 to the ROMCR bit and writing 0 to the ROMCP1 bit. This prevents the contents of the on-chip flash memory from being read or rewritten.

Once ROM code protection is enabled, the content of the internal flash memory cannot be rewritten in parallel I/O mode. To disable ROM code protection, erase the block including the OFS register using CPU rewrite mode or standard serial I/O mode.

#### 32.3.3 Option Function Select Register (OFS)



| Bit | Symbol   | Bit Name                                            | Function                                                                                                                             | R/W |
|-----|----------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | WDTON    | Watchdog timer start select bit                     | Watchdog timer automatically starts after reset.     Watchdog timer is stopped after reset.                                          | R/W |
| b1  | _        | Reserved bit                                        | Set to 1.                                                                                                                            | R/W |
| b2  | ROMCR    | ROM code protect disable bit                        | ROM code protect disabled     ROMCP1 bit enabled                                                                                     | R/W |
| b3  | ROMCP1   | ROM code protect bit                                | ROM code protect enabled     ROM code protect disabled                                                                               | R/W |
| b4  | VDSEL0   | Voltage detection 0 level select bit (2)            | b5 b4                                                                                                                                | R/W |
| b5  | VDSEL1   |                                                     | 0 0: 3.80 V selected (Vdet0_3)<br>0 1: 2.85 V selected (Vdet0_2)<br>1 0: 2.35 V selected (Vdet0_1)<br>1 1: 1.90 V selected (Vdet0_0) | R/W |
| b6  | LVDAS    | Voltage detection 0 circuit start bit (3)           | Voltage monitor 0 reset enabled after reset     Voltage monitor 0 reset disabled after reset                                         | R/W |
| b7  | CSPROINI | Count source protection mode after reset select bit | Count source protect mode enabled after reset     Count source protect mode disabled after reset                                     | R/W |

### Notes:

- 1. If the block including the OFS register is erased, the OFS register value is set to FFh.
- 2. The same level of the voltage detection 0 level selected by bits VDSEL0 and VDESL1 is set in both functions of voltage monitor 0 reset and power-on reset.
- 3. To use power-on reset, set the LVDAS bit to 0 (voltage monitor 0 reset enabled after reset).

The OFS register is allocated in the flash memory. Write to this register with a program. After writing, do not write additions to this register.

# LVDAS Bit (Voltage Detection 0 Circuit Start Bit)

The Vdet0 voltage to be monitored by the voltage detection 0 circuit is selected by bits VDSEL0 and VDSEL1.

#### 32.4 **CPU Rewrite Mode**

In CPU rewrite mode, the user ROM area can be rewritten by executing software commands from the CPU. Therefore, the user ROM area can be rewritten directly while the MCU is mounted on a board without using a ROM programmer. Execute the software command only to blocks in the user ROM area.

The flash module has an erase-suspend function which halts the erase operation temporarily during an erase operation in CPU rewrite mode. During erase-suspend, the user ROM area can be read by a program.

Erase-write 0 mode (EW0 mode) and erase-write 1 mode (EW1 mode) are available in CPU rewrite mode.

Table 32.3 lists the Differences between EW0 Mode and EW1 Mode.

**Table 32.3** Differences between EW0 Mode and EW1 Mode

| Item                                           | EW0 Mode                                                                                                                                                                                          | EW1 Mode                                                                                                                                                                                                                                                               |
|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Operating mode                                 | Single-chip mode                                                                                                                                                                                  | Single-chip mode                                                                                                                                                                                                                                                       |
| Rewrite control program allocatable area       | User ROM                                                                                                                                                                                          | User ROM                                                                                                                                                                                                                                                               |
| Rewrite control program executable areas       | RAM (The rewrite control program must be transferred before being executed.) However, the program can be executed in the program ROM area when rewriting the data flash area.                     | User ROM or RAM                                                                                                                                                                                                                                                        |
| Rewritable area                                | User ROM                                                                                                                                                                                          | User ROM However, blocks which contain the rewrite control program are excluded.                                                                                                                                                                                       |
| Software command restrictions                  | Read status register command cannot be executed.                                                                                                                                                  | <ul> <li>Program and block erase commands<br/>cannot be executed to any block which<br/>contains the rewrite control program.</li> <li>Read status register command<br/>cannot be executed.</li> </ul>                                                                 |
| Mode after program or block erase              | Read array mode                                                                                                                                                                                   | Read array mode                                                                                                                                                                                                                                                        |
| CPU state during programming and block erasure | The CPU operates.                                                                                                                                                                                 | <ul> <li>The CPU operates while the data flash area is being programmed or block erased.</li> <li>The CPU is put in a hold state while the program ROM area is being programmed or block erased. (I/O ports retain the state before the command execution).</li> </ul> |
| Flash memory status detection                  | Read bits FST7, FMT5, and FMT4 in the FST register by a program.                                                                                                                                  | Read bits FST7, FMT5, and FMT4 in the FST register by a program.                                                                                                                                                                                                       |
| Conditions for entering program-suspend        | <ul> <li>Set bits FMR20 and FMR21 in the FMR2 register to 1 by a program.</li> <li>Set bits FMR20 and FMR22 in the FMR2 register to 1 and the enabled maskable interrupt is generated.</li> </ul> | <ul> <li>Set bits FMR20 and FMR21 in the FMR2 register to 1 by a program (while rewriting the data flash area).</li> <li>Set bits FMR20 and FMR22 in the FMR2 register to 1 and the enabled maskable interrupt is generated.</li> </ul>                                |
| CPU clock                                      | 20 MHz                                                                                                                                                                                            | 20 MHz                                                                                                                                                                                                                                                                 |

#### Flash Memory Status Register (FST) 32.4.1

| Address     | U1B2n |      |      |      |    |        |        |        |
|-------------|-------|------|------|------|----|--------|--------|--------|
| Bit         | b7    | b6   | b5   | b4   | b3 | b2     | b1     | b0     |
| Symbol      | FST7  | FST6 | FST5 | FST4 | _  | LBDATA | BSYAEI | RDYSTI |
| After Reset | 1     | 0    | 0    | 0    | 0  | Х      | 0      | 0      |

| Bit | Symbol | Bit Name                                 | Function                                   | R/W |
|-----|--------|------------------------------------------|--------------------------------------------|-----|
| b0  | RDYSTI | Flash ready status interrupt request     | 0: No flash ready status interrupt request | R/W |
|     |        | flag (1)                                 | 1: Flash ready status interrupt request    |     |
| b1  | BSYAEI | Flash access error interrupt request     | 0: No flash access error interrupt request | R/W |
|     |        | flag (2)                                 | 1: Flash access error interrupt request    |     |
| b2  | LBDATA | LBDATA monitor flag                      | 0: Locked                                  | R   |
|     |        |                                          | 1: Not locked                              |     |
| b3  | _      | Nothing is assigned. If necessary, set t | o 0. When read, the content is 0.          | _   |
| b4  | FST4   | Program error status flag (3)            | 0: No program error                        | R   |
|     |        |                                          | 1: Program error                           |     |
| b5  | FST5   | Erase error status flag (3)              | 0: No erase error                          | R   |
|     |        |                                          | 1: Erase error                             |     |
| b6  | FST6   | Erase-suspend status flag                | 0: Other than erase-suspend                | R   |
|     |        |                                          | 1: During erase-suspend                    |     |
| b7  | FST7   | Ready/busy status flag                   | 0: Busy                                    | R   |
|     |        |                                          | 1: Ready                                   |     |

#### Notes:

- 1. The RDYSTI bit cannot be set to 1 (flash ready status interrupt request) by a program. In parallel I/O mode, this bit is fixed to 0 (no flash ready status interrupt request).
- 2. The BSYAEI bit cannot be set to 1 (flash access error interrupt request) by a program. In parallel I/O mode, this bit is fixed to 0 (no flash access error interrupt request).
- 3. This bit is also set to 1 (error) when a command error occurs.

### RDYSTI Bit (Flash Ready Status Flag Interrupt Request Flag)

When the RDYSTIE bit in the FMR0 register is set to 1 (flash ready status interrupt enabled) and autoprogramming or auto-erasure completes, or erase-suspend mode is entered, the RDYSTI bit is set to 1 (flash ready status interrupt request).

During interrupt handling, set the RDYSTI bit to 0 (no flash ready status interrupt request).

[Condition for setting to 0]

Set to 0 by an interrupt handling program.

[Condition for setting to 1]

When the flash memory status changes from busy to ready while the RDYSTIE bit in the FRMR0 register is set to 1, the RDYSTI bit is set to 1.

The status is changed from busy to ready by the following operations: erasing/writing to the flash memory, suspend acknowledgement, forcible termination, completion of the lock bit program, and completion of the read lock bit status.

# BYSAEI Bit (Flash Access Error Interrupt Request Flag)

The BYSAEI bit is set to 1 (flash access error interrupt request) when the BSYAEIE bit in the FMR0 register is set to 1 (flash access error interrupt enabled) and the block during auto-programming/auto-erasure is accessed. This bit is also set to 1 if an erase or program error occurs when the CMDERIE bit in the FMR0 register is set to 1 (erase/write error interrupt enabled).

During interrupt handling, set the BSYAEI bit to 0 (no flash access error interrupt request).

[Conditions for setting to 0]

- (1) Set to 0 by an interrupt handling program.
- (2) Execute the status clear instruction.

[Conditions for setting to 1]

- (1) Read or write the area that is being erased/written when the BSYAEIE bit in the FRMR0 register is set to 1 and while the flash memory is busy.
  - Or, read the data flash area while erasing/writing to the program ROM area. (Note that the read value is undefined in both cases. Writing has no effect.)
- (2) If an erase or program error occurs when the CMDERIE bit in the FMR0 register is set to 1 (erase/write error interrupt enabled).

# LBDATA Bit (LBDATA Monitor Flag)

This is a read-only bit indicating the lock bit status. To confirm the lock bit status, execute the read lock bit status command and read the LBDATA bit after the FST7 bit is set to 1 (ready).

The condition for updating this bit is when the program, erase, read lock bit status commands are generated. When the read lock bit status command is input, the FST7 bit is set to 0 (busy). At the time when the FST7 bit is set to 1 (ready), the lock bit status is stored in the LBDATA bit. The data in the LBDATA bit is retained until the next command is input.

# **FST4 Bit (Program Error Status Flag)**

This is a read-only bit indicating the auto-programming status. The bit is set to 1 if a program error occurs; otherwise, it is set to 0. For details, refer to the description in 32.4.17 Full Status Check.

### FST5 Bit (Erase Error Status Flag)

This is a read-only bit indicating the status of auto-programming or the blank check command. The bit is set to 1 if an erase error or blank check error occurs; otherwise, it is set to 0. Refer to 32.4.17 Full Status Check for details.

### FST6 Bit (Erase Suspend Status Flag)

This is a read-only bit indicating the suspend status. The bit is set to 1 when an erase-suspend request is acknowledged and a suspend status is entered; otherwise, it is set to 0.

### FST7 Bit (Ready/Busy Status Flag)

This is a read-only bit indicating the operating status of the flash memory. The bit is set to 0 during program and erase operations; otherwise, it is set to 1.

#### 32.4.2 Flash Memory Control Register 0 (FMR0)

| Address     | Address 01B4h |         |         |        |       |       |       |    |  |
|-------------|---------------|---------|---------|--------|-------|-------|-------|----|--|
| Bit         | b7            | b6      | b5      | b4     | b3    | b2    | b1    | b0 |  |
| Symbol      | RDYSTIE       | BSYAEIE | CMDERIE | CMDRST | FMSTP | FMR02 | FMR01 | _  |  |
| After Reset | 0             | 0       | 0       | 0      | 0     | 0     | 0     | 0  |  |

| Bit | Symbol  | Bit Name                                | Function                                                                                                                                     | R/W |
|-----|---------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|
| b0  | _       | Reserved bit                            | Set to 0.                                                                                                                                    | R/W |
| b1  | FMR01   | CPU rewrite mode select bit (1)         | CPU rewrite mode disabled     CPU rewrite mode enabled                                                                                       | R/W |
| b2  | FMR02   | EW1 mode select bit (1)                 | 0: EW0 mode<br>1: EW1 mode                                                                                                                   | R/W |
| b3  | FMSTP   | Flash memory stop bit (2)               | Flash memory operates     Flash memory stops     (Low-power consumption state, flash memory initialization)                                  | R/W |
| b4  | CMDRST  | Erase/write sequence reset bit (3)      | When the CMDRST bit is set to 1, the erase/write sequence is reset and erasure/writing can be forcibly stopped. When read, the content is 0. | R/W |
| b5  | CMDERIE | Erase/write error interrupt enable bit  | Erase/write error interrupt disabled     Erase/write error interrupt enabled                                                                 | R/W |
| b6  | BSYAEIE | Flash access error interrupt enable bit | Flash access error interrupt disabled     Flash access error interrupt enabled                                                               | R/W |
| b7  | RDYSTIE | Flash ready status interrupt enable bit | Flash ready status interrupt disabled     Flash ready status interrupt enabled                                                               | R/W |

#### Notes:

- 1. To set this bit to 1, first write 0 and then 1 immediately. Do not generate an interrupt between writing 0 and writing 1.
- 2. Write to the FMSTP bit by a program transferred to the RAM. The FMSTP bit is enabled when the FMR01 bit is set to 1 (CPU rewrite mode enabled). To set the FMSTP bit to 1 (flash memory stops), set it when the FST7 bit in the FST register is set to 1 (ready).
- 3. The CMDRST bit is enabled when the FMR01 bit is set to 1 (CPU rewrite mode enabled) and the FST7 bit in the FST register is set to 0 (busy).

### FMR01 Bit (CPU Rewrite Mode Select Bit)

When the FMR01 bit is set to 1 (CPU rewrite mode enabled), the MCU is made ready to accept software commands.

### FMR02 Bit (EW1 Mode Select Bit)

When the FMR02 bit is set to 1 (EW1 mode), EW1 mode is selected.

# **FMSTP Bit (Flash Memory Stop Bit)**

This bit is used to initialize the flash memory control circuits, and also to reduce the amount of current consumed by the flash memory. Access to the flash memory is disabled by setting the FMSTP bit to 1.

Write to the FMSTP bit by a program transferred to the RAM.

To reduce the power consumption further in high-speed on-chip oscillator mode, low-speed on-chip oscillator mode (XIN clock stopped), and low-speed clock mode (XIN clock stopped), set the FMSTP bit to 1. Refer to **33.2.10 Stopping Flash Memory** for details.

When entering stop mode or wait mode while CPU rewrite mode is disabled, the FMR0 register does not need to be set because the power for the flash memory is automatically turned off and is turned back on when exiting stop or wait mode.

### **CMDRST Bit (Erase/Write Sequence Reset Bit)**

This bit is used to initialize the flash memory sequence and forcibly stop a program or erase command. The user ROM area can be read while the flash memory sequence is being initialized.

For addresses and blocks which the program or erase command is forcibly stopped by the CMDRST bit, execute a block erasure again and ensure it completes normally.

The time from when the command is forcibly stopped and until reading is enabled is some hundreds us where the suspend response time is 10 ms.

### CMDERIE Bit (Erase/Write Interrupt Enable Bit)

This bit enables an flash command error interrupt to be generated if a program or block erase error occurs. If the CMDERIE bit is set to 1 (erase/write error interrupt enabled) and erasure/writing is performed, an interrupt is generated if an erase or program error occurs.

If a flash command error interrupt is generated, execute the clear status register command during interrupt handling.

### **BSYAEIE Bit (Flash Access Error Interrupt Enable Bit)**

This bit enables a flash access error interrupt to be generated if the flash memory during rewriting is accessed.

# **RDYSTIE Bit (Flash Ready Status Interrupt Enable Bit)**

This bit enables a flash ready status error interrupt to be generated when the status of the flash memory sequence changes from the busy to ready status.

#### Flash Memory Control Register 1 (FMR1) 32.4.3

| Address     | Address 01B5h |       |       |       |       |       |       |       |  |  |
|-------------|---------------|-------|-------|-------|-------|-------|-------|-------|--|--|
| Bit         | b7            | b6    | b5    | b4    | b3    | b2    | b1    | b0    |  |  |
| Symbol      | FMR17         | FMR16 | FMR15 | FMR14 | FMR13 | FMR12 | FMR11 | FMR10 |  |  |
| After Reset | 0             | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |  |

| Bit | Symbol | Bit Name                          | Function                                              | R/W |
|-----|--------|-----------------------------------|-------------------------------------------------------|-----|
| b0  | FMR10  | Nothing is assigned. If necessary | , set to 0. When read, the content is 0.              | _   |
| b1  | FMR11  |                                   |                                                       | _   |
| b2  | FMR12  |                                   |                                                       | _   |
| b3  | FMR13  | Lock bit disable select bit (1)   | 0: Lock bit enabled                                   | R/W |
|     |        |                                   | 1: Lock bit disabled                                  |     |
| b4  | FMR14  | Data flash block A rewrite        | 0: Rewrite enabled (software command acceptable)      | R/W |
|     |        | disable bit (2)                   | 1: Rewrite disabled (software command not acceptable, |     |
|     |        |                                   | no error occurred)                                    |     |
| b5  | FMR15  | Data flash block B rewrite        | 0: Rewrite enabled (software command acceptable)      | R/W |
|     |        | disable bit (2)                   | 1: Rewrite disabled (software command not acceptable, |     |
|     |        |                                   | no error occurred)                                    |     |
| b6  | FMR16  | Data flash block C rewrite        | 0: Rewrite enabled (software command acceptable)      | R/W |
|     |        | disable bit (2)                   | 1: Rewrite disabled (software command not acceptable, |     |
|     |        |                                   | no error occurred)                                    |     |
| b7  | FMR17  | Data flash block D rewrite        | 0: Rewrite enabled (software command acceptable)      | R/W |
|     |        | disable bit (2)                   | 1: Rewrite disabled (software command not acceptable, |     |
|     |        |                                   | no error occurred)                                    |     |

#### Notes:

- 1. To set the FMR13 bit to 1, first write 0 and then 1 immediately. Do not generate an interrupt between writing 0 and writing 1.
- 2. To set this bit to 0, first write 1 and then 0 immediately. Do not generate an interrupt between writing 1 and writing 0.

### FMR13 Bit (Lock Bit Disable Select Bit)

When the FMR13 bit is set to 1 (lock bit disabled), the lock bit is disabled. When the FMR13 bit is set to 0, the lock bit is enabled. Refer to 32.4.10 Data Protect Function for the details of the lock bit.

The FMR13 bit enables the lock bit function only and the lock bit data does not change. However, when a block erase command is executed while the FMR13 bit is set to 1, the lock bit data set to 0 (locked) changes to 1 (not locked) after erasure completes.

#### [Conditions for setting to 0]

The FMR13 bit is set to 0 when one of the following conditions is met.

- Completion of the program command
- Completion of the erase command
- Generation of a command error
- If the FMR01 bit in the FMR0 register is set to 0 (CPU rewrite mode disabled).
- If the FMSTP bit in the FMR0 register is set to 1 (flash memory stops).
- If the CMDRST bit in the FMR0 register is set to 1 (erasure/writing stopped). [Condition for setting to 1]

Set to 1 by a program.

### FMR14 Bit (Data Flash Block A Rewrite Disable Bit)

When the FMR 14 bit is set to 0, data flash block A accepts program and block erase commands.

### FMR15 Bit (Data Flash Block B Rewrite Disable Bit)

When the FMR 15 bit is set to 0, data flash block B accepts program and block erase commands.

# FMR16 Bit (Data Flash Block C Rewrite Disable Bit)

When the FMR 16 bit is set to 0, data flash block C accepts program and block erase commands.

## FMR17 Bit (Data Flash Block D Rewrite Disable Bit)

When the FMR 17 bit is set to 0, data flash block D accepts program and block erase commands.

# 32.4.4 Flash Memory Control Register 2 (FMR2)

Address 01B6h Bit b7 b6 b5 b4 b3 b2 b1 b0 Symbol FMR27 FMR22 FMR21 FMR20 n 0 O O After Reset 0 0 0 0

| Bit | Symbol   | Bit Name                           | Function                                               | R/W |
|-----|----------|------------------------------------|--------------------------------------------------------|-----|
| b0  | FMR20    | Erase-suspend enable bit (1)       | 0: Erase-suspend disabled                              | R/W |
|     |          | ·                                  | 1: Erase-suspend enabled                               |     |
| b1  | FMR21    | Erase-suspend request bit          | 0: Erase restart                                       | R/W |
|     |          |                                    | 1: Erase-suspend request                               |     |
| b2  | FMR22    | Interrupt request suspend          | 0: Erase-suspend request disabled by interrupt request | R/W |
|     |          | request enable bit (1)             | 1: Erase-suspend request enabled by interrupt request  |     |
| b3  | <u> </u> | Nothing is assigned. If necessary, | set to 0. When read, the content is 0.                 | _   |
| b4  | _        | Reserved bits                      | Set to 0.                                              | R/W |
| b5  | <u> </u> |                                    |                                                        | R/W |
| b6  | _        |                                    |                                                        | R/W |
| b7  | FMR27    | Low-consumption-current            | 0: Low-consumption-current read mode disabled          | R/W |
|     |          | read mode enable bit (1)           | 0: Low-consumption-current read mode enabled           |     |

#### Note:

# FMR20 Bit (Erase-Suspend Enable Bit)

When the FMR20 bit is set to 1 (enabled), the erase-suspend function is enabled.

# FMR21 Bit (Erase-Suspend Request Bit)

When the FMR21 bit is set to 1, erase-suspend mode is entered. If the FMR22 bit is set to 1 (erase-suspend request enabled by interrupt request), the FMR21 bit is automatically set to 1 (erase-suspend request) when an interrupt request for the enabled interrupt is generated, and erase-suspend mode is entered. To restart autoerasure, set the FMR21 bit to 0 (erase restart).

[Condition for setting to 0]

Set to 0 by a program.

[Conditions for setting to 1]

- When the FMR22 bit is set to 1 (erase-suspend request enabled by interrupt request) at the time an interrupt is generated.
- Set to 1 by a program.

### FMR22 Bit (Interrupt Request Suspend-Request Enable Bit)

When the FMR 22 bit is set to 1 (erase-suspend request enabled by interrupt request), the FMR21 bit is automatically set to 1 (erase-suspend request) at the time an interrupt request is generated during auto-erasure. Set the FMR22 bit to 1 when using erase-suspend while rewriting the user ROM area in EW1 mode.

### FMR27 Bit (Low-Power-Current Read Mode Enable Bit)

When the FMR 27 bit is set to 1 (low-consumption-current read mode enabled) in low-speed clock mode (XIN clock stopped) or low-speed on-chip oscillator mode (XIN clock stopped), power consumption when reading the flash memory can be reduced. Refer to **33.2.11 Low-Current-Consumption Read Mode** for details.

<sup>1.</sup> To set this bit to 1, first write 0 and then 1 immediately. Do not generate an interrupt between writing 0 and writing 1.

#### 32.4.5 **EW0 Mode**

When the FMR01 bit in the FMR0 register is set to 1 (CPU rewrite mode enabled), the MCU enters CPU rewrite mode and software commands can be accepted. At this time, the FMR02 bit in the FMR0 register is set to 0 so that EW0 mode is selected.

Software commands are used to control program and erase operations. The FST register or the status register can be used to confirm whether programming or erasure has completed.

To enter erase-suspend during auto-erasure, set the FMR20 bit to 1 (erase-suspend enabled) and the FMR21 bit to 1 (erase-suspend request). Wait for td(SR-SUS) and ensure that the FST6 bit in the FST register is set to 1 (during erase-suspend) before accessing the flash memory. Auto-erasure can be restarted by setting the FMR21 bit in the FMR2 register to 0 (erase restart).

#### 32.4.6 EW1 Mode

After the FMR01 bit in the FMR0 register is set to 1 (CPU rewrite mode enabled), EW1 mode is selected by setting the FMR02 bit is set to 1.

The FST register can be used to confirm whether programming and erasure has completed. Do not execute the read status register command in EW1 mode.

To enable the erase-suspend function during auto-erasure, execute the block erase command after setting the FMR20 bit in the FMR2 register to 1 (suspend enabled). To enter erase-suspend while auto-erasing the user ROM area, set the FMR22 bit in the FMR2 register to 1 (erase-suspend request enabled by interrupt request). Also, the interrupt to enter program-suspend must be enabled beforehand.

When an interrupt request is generated, the FMR21 bit in the FMR2 register is automatically set to 1 (erasesuspend request) and auto-erasure suspends after td(SR-SUS). After interrupt handling completes, set the FMR21 bit to 0 (erase restart) to restart auto-erasure.

#### 32.4.7 **Suspend Operation**

Figure 32.3 shows the Suspend Operation Timing.



Figure 32.3 **Suspend Operation Timing** 

#### How to Set and Exit Each Mode 32.4.8

Figure 32.4 shows How to Set and Exit EW0 Mode and Figure 32.5 shows How to Set and Exit EW0 Mode (When Rewriting Data Flash) and EW1 Mode.



Figure 32.4 How to Set and Exit EW0 Mode



Figure 32.5 How to Set and Exit EW0 Mode (When Rewriting Data Flash) and EW1 Mode

#### **BGO (BackGround Operation) Function** 32.4.9

When the program ROM area is specified while a program or block erase operation to the data flash, array data can be read. This eliminates the need for writing software commands. Access time is the same as for normal read operations.

Figure 32.6 shows the BGO Function.



Figure 32.6 **BGO Function** 

### 32.4.10 Data Protect Function

Each block in the flash memory has a nonvolatile lock bit. The lock bit is enabled by setting the FMR13 bit in the FMR1 register is set to 0 (lock bit enabled). The lock bit can be used to disable (lock) programming or erasing each block. This prevents data from being written or erased inadvertently. A block status changes according to the lock bit as follows:

- When the lock bit data is set to 0: locked (the block cannot be programmed or erased)
- When the lock bit data is set to 1: not locked (the block can be programmed and erased)

The lock bit data is set to 0 (locked) by executing the lock bit program command and to 1 (not locked) by erasing the block. No commands can be used to set only the lock bit data to 1.

The lock bit data can be read using the read lock bit status command.

When the FMR13 bit is set to 1 (lock bit disabled), the lock bit function is disabled and all blocks are not locked (each lock bit data remains unchanged). The lock bit function is enabled by setting the FMR13 bit to 0 (the lock bit data is retained).

When the block erase command is executed while the FMR13 bit is set to 1, the target block is erased regardless of the lock bit status. The lock bit of the erase target block is set to 1 after auto-erasure completes.

Refer to **32.4.11 Software Commands** for the details of individual commands.

The FMR13 bit is set to 0 after auto-erasure completes. This bit is also set to 0 if one of the following conditions is met. To erase or program a different locked block, set the FMR 13 bit to 1 again and execute the block erase or program command.

- If the FST7 bit in the FST register is changed from 0 (busy) to 1 (ready).
- If an incorrect command is input.
- If the FMR01 bit in the FMR0 register is set to 0 (CPU mode disabled).
- If the FMSTP bit in the FM0 register is set to 1 (flash memory stops).

Figure 32.7 shows the FMR13 Bit Operation Timing.



Figure 32.7 **FMR13 Bit Operation Timing** 

### 32.4.11 Software Commands

The software commands are described below. Read or write commands and data in 8-bit units.

**Table 32.4 Software Commands** 

| Command               | F     | First Bus Cycle | е    | Second Bus Cycle |         |      |  |
|-----------------------|-------|-----------------|------|------------------|---------|------|--|
| Command               | Mode  | Address         | Data | Mode             | Address | Data |  |
| Read array            | Write | ×               | FFh  |                  |         |      |  |
| Read status register  | Write | ×               | 70h  | Read             | ×       | SRD  |  |
| Clear status register | Write | ×               | 50h  |                  |         |      |  |
| Program               | Write | WA              | 40h  | Write            | WA      | WD   |  |
| Block erase           | Write | ×               | 20h  | Write            | BA      | D0h  |  |
| Lock bit program      | Write | BT              | 77h  | Write            | BT      | D0h  |  |
| Read lock bit status  | Write | ×               | 71h  | Write            | BT      | D0h  |  |
| Block blank check     | Write | ×               | 25h  | Write            | BA      | D0h  |  |

SRD: Status register data

WA: Write address WD: Write data

BA: Any block address BT: Starting block address

Any address in the user ROM area

# 32.4.11.1 Read Array Command

The read array command is used to read the flash memory.

When FFh is written in the first bus cycle, the MCU enters read array mode. When the read address is input in the following bus cycles, the content of the specified address can be read in 8-bit units.

Since read array mode remains until another command is written, the contents of multiple addresses can be read continuously.

In addition, the MCU enters read array mode after a reset.

### 32.4.11.2 Read Status Register Command

The read status register command is used to read the status register.

When 70h is written in the first bus cycle, the status register can be read in the second bus cycle. When reading the status register, read the same address as the address value in the first bus cycle.

In CPU rewrite mode, do not execute this command.

Read status register mode remains until the next read array command is written.

### 32.4.11.3 Clear Status Register Command

The clear status register command is used to set the status register to 0.

When 50h is written in the first bus cycle, bits FST4 and FST5 in the FST register and bits SR4 and SR5 in the status register are set to 0. If the clear status register is input in read array mode, the MCU enters read array mode after the status register is set to 0.

### 32.4.11.4 Program Command

The program command is used to write data to the flash memory in 1-byte units.

When 40h is written in the first bus cycle and data is written in the second bus cycle to the write address, autoprogramming (data program and verify operation) starts. Make sure the address value specified in the first bus cycle is the same address as the write address specified in the second bus cycle.

The FST7 bit in the FST register can be used to confirm whether auto-programming has completed. The FST7 bit is set to 0 during auto-programming and is set to 1 when auto-programming completes.

After auto-programming has completed, the auto-program result can be confirmed by the FST4 bit in the FST register (refer to 32.4.17 Full Status Check).

Do not write additions to the already programmed addresses.

The program command targeting each block in the program ROM can be disabled using the lock bit. The following commands are not accepted under the following conditions:

- Block erase commands targeting data flash block A when the FMR14 bit in the FMR1 register is set to 1 (rewrite disabled).
- Block erase commands targeting data flash block B when the FMR15 bit is set to 1 (rewrite disabled).
- Block erase commands targeting data flash block C when the FMR16 bit is set to 1 (rewrite disabled).
- Block erase commands targeting data flash block D when the FMR17 bit is set to 1 (rewrite disabled).

Figure 32.8 shows a Program Flowchart (Flash Ready Status Interrupt Disabled) and Figure 32.9 shows a Program Flowchart (Flash Ready Status Interrupt Enabled).

In EW1 mode, do not execute this command to any address where a rewrite control program is allocated.

When RDYSTIE bit in the FMR0 register is set to 1 (flash ready status interrupt enabled), a flash ready status interrupt can be generated upon completion of auto-programming. The auto-program result can be confirmed by reading the FST register during the interrupt routine.



Figure 32.8 Program Flowchart (Flash Ready Status Interrupt Disabled)



Figure 32.9 Program Flowchart (Flash Ready Status Interrupt Enabled)

#### 32.4.11.5 Block Erase Command

When 20h is written in the first bus cycle and then D0h is written in the second bus cycle to any block address, auto-erasure (erase and erase verify operation) starts in the specified block.

The FST7 bit in the FST register can be used to confirm whether auto-erasure has completed. The FST7 bit is set to 0 during auto-erasure and is set to 1 when auto-erasure completes.

After auto-erasure has completed, the auto-erase result can be confirmed by the FST5 bit in the FST register. (Refer to 32.4.17 Full Status Check).

The block erase command targeting each block in the program ROM can be disabled using the lock bit. The following commands are not accepted under the following conditions:

- Block erase commands targeting data flash block A when the FMR14 bit in the FMR1 register is set to 1 (rewrite disabled).
- Block erase commands targeting data flash block B when the FMR15 bit is set to 1 (rewrite disabled).
- Block erase commands targeting data flash block C when the FMR16 bit is set to 1 (rewrite disabled).
- Block erase commands targeting data flash block D when the FMR17 bit is set to 1 (rewrite disabled).

Figure 32.10 shows a Block Erase Flowchart (Flash Ready Status Interrupt Disabled), Figure 32.11 shows a Block Erase Flowchart (Flash Ready Status Interrupt Disabled and Suspend Enabled), and Figure 32.12 shows a Block Erase Flowchart (Flash Ready Status Interrupt Enabled and Suspend Enabled).

In EW1 mode, do not execute this command to any block where a rewrite control program is allocated.

While the RDYSTIE bit in the FMR0 register is set to 1 (flash ready status interrupt enabled), a flash ready status interrupt can be generated upon completion of auto-erasure. While the RDYSTIE bit is set to 1 and the FMR20 bit in the FMR2 register is set to 1 (erase-suspend enabled), a flash ready status interrupt is generated when the FMR21 bit is set to 1 (erase-suspend request) and auto-erasure suspends. The auto-erase result can be confirmed by reading the FST register during the interrupt routine.



Block Erase Flowchart (Flash Ready Status Interrupt Disabled)



Figure 32.11 Block Erase Flowchart (Flash Ready Status Interrupt Disabled and Suspend Enabled)



Figure 32.12 Block Erase Flowchart (Flash Ready Status Interrupt Enabled and Suspend Enabled)

# 32.4.11.6 Lock Bit Program Command

This command is used to set the lock bit of any block in the program ROM area to 0 (locked).

When 77h is written in the first bus cycle and D0h is written in the second bus cycle to the starting block address, 0 is written to the lock bit of the specified block. Make sure the address value in the first bus cycle is the same address as the starting block address specified in the second bus cycle.

Figure 32.13 shows a Lock Bit Program Flowchart. The lock bit status (lock bit data) can be read using the read lock bit status command.

The FST7 bit in the FST register can be used to confirm whether writing to the lock bit has completed.

Refer to **32.4.10 Data Protect Function** for the lock bit function and how to set the lock bit to 1 (not locked).



Figure 32.13 Lock Bit Program Flowchart

### 32.4.11.7 Read Lock Bit Status Command

This command is used to read the lock bit status of any address in the program ROM area.

When 71h written in the first bus cycle and D0h is written in the second cycle to the starting block address, the lock bit status of the specified block is stored in the LBDATA bit in the FST register. After the FST7 bit in the FST register has been set to 1 (ready), read the LBDATA bit.

Figure 32.14 shows a Read Lock Bit Status Flowchart.



Figure 32.14 Read Lock Bit Status Flowchart

### 32.4.11.8 Block Blank Check Command

This command is used to confirm that all addresses in any block are blank data FFh.

When 25h is written in the first bus cycle and D0h is written in the second bus cycle to any block address, blank checking starts in the specified block. The FST7 bit in the FST register can be used to confirm whether blank checking has completed. The FST7 bit is set to 0 during the blank-check period and set to 1 when blank checking completes.

After blank checking has completed, the blank-check result can be confirmed by the FST5 bit in the FST register. (Refer to 32.4.17 Full Status Check.).

Figure 32.15 shows a Block Blank Check Flowchart.



**Figure 32.15 Block Blank Check Flowchart** 

# 32.4.12 Status Register

The status register indicates the operating status of the flash memory and whether erasure or programming has completed normally or terminated in error. The status of the status register can be read by the FST register.

# 32.4.13 Sequence Status

The clear sequence status bit indicates the operating status of the flash memory. This bit is set to 0 (busy) during auto-programming and auto-erasure. It is set to 1 (ready) when these operations complete.

## 32.4.14 Erase Status

Refer to 32.4.17 Full Status Check.

## 32.4.15 Program Status

Refer to 32.4.17 Full Status Check.

# 32.4.16 Suspend Status

The suspend status bit indicates the suspend status of the flash memory commands. This bit is set to 1 (during erase-suspend) while auto-erasure suspends and set to 0 (other than erase-suspend) when auto-erasure restarts. Table 32.5 lists the Status Register.

**Table 32.5 Status Register** 

| Status Register | FST Register | Status Name      | Cor           | ntent         | Value       |
|-----------------|--------------|------------------|---------------|---------------|-------------|
| Bit             | Bit          | Status Ivaille   | 0             | 1             | After Reset |
| SR0 (D0)        | _            | Reserved         | _             | _             | _           |
| SR1 (D1)        | _            | Reserved         | _             | _             | _           |
| SR2 (D2)        | _            | Reserved         | _             | _             | _           |
| SR3 (D3)        | _            | Reserved         | _             | _             | _           |
| SR4 (D4)        | FST4         | Program status   | Completed     | Terminated    | 0           |
|                 |              |                  | normally      | in error      |             |
| SR5 (D5)        | FST5         | Erase status/    | Completed     | Terminated    | 0           |
|                 |              | blank check      | normally      | in error      |             |
| SR6 (D6)        | FST6         | Suspend status   | Other than    | During        | 0           |
|                 |              |                  | erase-suspend | erase-suspend |             |
| SR7 (D7)        | FST7         | Sequencer status | Busy          | Ready         | 1           |

D0 to D7: Indicate the data bus which is read when the read status register command is executed.

Bits FST4 (SR4) and FST5 (SR5) are set to 0 by executing the clear status command.

When the FST4 bit (SR4) or FST5 bit (SR5) is set to 1, the program and block erase commands cannot be accepted.

32. Flash Memory R8C/35A Group

# 32.4.17 Full Status Check

If an error occurs, bits FST4 and FST5 in the FST register are set to 1, indicating the occurrence of an error. The execution result can be confirmed by checking these status bits (full status check).

Table 32.6 lists the Errors and FST Register Status. Figure 32.16 shows the Full Status Check and Handling Procedure for Individual Errors.

**Table 32.6 Errors and FST Register Status** 

| FST R                    | egister    |                        |                                                                                                                                                                 |
|--------------------------|------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (Status Register) Status |            | Error                  | Error Occurrence Condition                                                                                                                                      |
| FST5 (SR5)               | FST4 (SR4) |                        |                                                                                                                                                                 |
| 1                        | 1          | Command sequence error | When a command is not written correctly.  When data other than valid data (i.e., D0h or FFh) is written in the second bus cycle of the block erase command (1). |
| 1                        | 0          | Erase error            | When the block erase command is executed, but auto-<br>erasure does not complete correctly.                                                                     |
|                          |            | Blank check error      | When the blank check command is executed and data other than blank data FFh is read.                                                                            |
| 0                        | 1          | Program error          | When the program command is executed, but auto-programming does not complete correctly.                                                                         |

## Note:

1. When FFh is written in the second bus cycle of these commands, the MCU enters read array mode. At the same time, the command code written in the first bus cycle is invalid.

32. Flash Memory R8C/35A Group



Figure 32.16 Full Status Check and Handling Procedure for Individual Errors

#### 32.5 Standard Serial I/O Mode

In standard serial I/O mode, a serial programmer which supports the MCU can be used to rewrite the user ROM area while the MCU is mounted on-board.

There are three types of standard serial I/O modes:

- Standard serial I/O mode 3 .......Special clock asynchronous serial I/O used to connect to a serial programmer

Standard serial I/O mode 2 and standard serial I/O mode 3 can be used for the MCU.

Refer to Appendix 2. Connection Examples between Serial Writer and On-Chip Debugging Emulator for examples of connecting to a serial programmer. Contact the serial programmer manufacturer for more information. Refer to the user's manual included with your serial programmer for instructions.

Table 32.7 lists the Pin Functions (Flash Memory Standard Serial I/O Mode 2) and Figure 32.17 shows Pin Handling in Standard Serial I/O Mode 2. Table 32.8 lists the Pin Functions (Flash Memory Standard Serial I/O Mode 3) and Figure 32.18 shows Pin Handling in Standard Serial I/O Mode 3.

After handling the pins shown in Table 32.8 and rewriting the flash memory using the programmer, apply a "H" level signal to the MODE pin and reset the hardware to run a program in the flash memory in single-chip mode.

#### 32.5.1 **ID Code Check Function**

The ID code check function determines whether the ID codes sent from the serial programmer and those written in the flash memory match.

Refer to 12. ID Code Areas for details of the ID code check.

Table 32.7 Pin Functions (Flash Memory Standard Serial I/O Mode 2)

| Pin             | Name                    | I/O  | Description                                        |
|-----------------|-------------------------|------|----------------------------------------------------|
| VCC, VSS        | Power supply input      | ., 0 | Apply the guaranteed programming and erasure       |
| ,               |                         |      | voltage to the VCC pin and 0 V to the VSS pin.     |
| RESET           | Reset input             | I    | Reset input pin                                    |
| P4_6/XIN        | P4_6 input/clock input  | I    | Connect a ceramic resonator or crystal oscillator  |
| P4_7/XOUT       | P4_7 input/clock output | I/O  | between pins XIN and XOUT.                         |
| P4_3/XCIN       | P4_3 input/clock input  | ı    | Connect a crystal oscillator between pins XCIN and |
| P4_4/XCOUT      | P4_4 input/clock output | I/O  | XCOUT.                                             |
| P0_0 to P0_7    | Input port P0           | I    | Input a "H" or "L" level signal or leave open.     |
| P1_0 to P1_3,   | Input port P1           | ı    | Input a "H" or "L" level signal or leave open.     |
| P1_6, P1_7      |                         |      |                                                    |
| P2_0 to P2_7    | Input port P2           | I    | Input a "H" or "L" level signal or leave open.     |
| P3_0 to P3_7    | Input port P3           | I    | Input a "H" or "L" level signal or leave open.     |
| P4_2/VREF, P4_5 | Input port P4           | I    | Input a "H" or "L" level signal or leave open.     |
| P5_6, P5_7      | Input port P5           | I    | Input a "H" or "L" level signal or leave open.     |
| MODE            | MODE                    | I/O  | Input a "L" level signal.                          |
| P1_4            | TXD output              | 0    | Serial data output pin                             |
| P1_5            | RXD input               | I    | Serial data input pin                              |



Figure 32.17 Pin Handling in Standard Serial I/O Mode 2

Table 32.8 Pin Functions (Flash Memory Standard Serial I/O Mode 3)

| Pin             | Name                    | I/O | Description                                              |
|-----------------|-------------------------|-----|----------------------------------------------------------|
| VCC, VSS        | Power supply input      |     | Apply the guaranteed programming and erasure             |
|                 |                         |     | voltage to the VCC pin and 0 V to the VSS pin.           |
| RESET           | Reset input             | ı   | Reset input pin                                          |
| P4_6/XIN        | P4_6 input/clock input  | ı   | If an external oscillator is connected, connect a        |
| P4_7/XOUT       | P4_7 input/clock output | I/O | ceramic resonator or crystal oscillator between pins     |
|                 |                         |     | XIN and XOUT.                                            |
|                 |                         |     | To use as an input port, input a "H" or "L" level signal |
|                 |                         |     | or leave the pin open.                                   |
| P4_3/XCIN       | P4_3 input/clock input  | ı   | If an external oscillator is connected, connect a        |
| P4_4/XCOUT      | P4_4 input/clock output | I/O | crystal oscillator between pins XCIN and XCOUT.          |
|                 |                         |     | To use as an input port, input a "H" or "L" level signal |
|                 |                         |     | or leave the pin open.                                   |
| P0_0 to P0_7    | Input port P0           | I   | Input a "H" or "L" level signal or leave open.           |
| P1_0 to P1_7    | Input port P1           | ı   | Input a "H" or "L" level signal or leave open.           |
| P2_0 to P2_7    | Input port P2           | ı   | Input a "H" or "L" level signal or leave open.           |
| P3_0 to P3_7    | Input port P3           | ı   | Input a "H" or "L" level signal or leave open.           |
| P4_2/VREF, P4_5 | Input port P4           | I   | Input a "H" or "L" level signal or leave open.           |
| P5_6, P5_7      | Input port P5           |     | Input a "H" or "L" level signal or leave open.           |
| MODE            | MODE                    | I/O | Serial data I/O pin. Connect the pin to a programmer.    |



Figure 32.18 Pin Handling in Standard Serial I/O Mode 3

#### Parallel I/O Mode 32.6

Parallel I/O mode is used to input and output software commands, addresses and data necessary to control (read, program, and erase) the on-chip flash memory.

Use a parallel programmer which supports the MCU. Contact the parallel programmer manufacturer for more information. Refer to the user's manual included with your parallel programmer for instructions.

In parallel I/O mode, the user ROM areas shown in Figure 32.1 and Figure 32.2 can be rewritten.

#### 32.6.1 **ROM Code Protect Function**

The ROM code protect function prevents the flash memory from being read and rewritten. (Refer to the 32.3.2 **ROM Code Protect Function.**)

#### 32.7 **Notes on Flash Memory**

#### 32.7.1 **CPU Rewrite Mode**

## 32.7.1.1 Prohibited Instructions

The following instructions cannot be used while the program ROM area is being rewritten in EW0 mode because they reference data in the flash memory: UND, INTO, and BRK.

# Non-Maskable Interrupts

Tables 32.9 and 32.10 show CPU Rewrite Mode Interrupts (1) and (2), respectively.

**Table 32.9 CPU Rewrite Mode Interrupts (1)** 

|      | - ,                       |                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | †                                                                                                                                                                       |  |  |  |  |
|------|---------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Mode | Erase/<br>Write<br>Target | Status                                                              | Maskable Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Address Match     Address Break (Note 1)                                                                                                                                |  |  |  |  |
| EWO  | Data<br>flash             | During auto-erasure<br>(suspend enabled)                            | When an interrupt request is acknowledged, interrupt handling is executed. If the FMR22 bit is set to 1 (erase-suspend request enabled by interrupt request), the FMR21 bit is automatically set to 1 (erase-suspend request). The flash memory suspends auto-erasure after td(SR-SUS). If erase-suspend is required while the FMR22 bit is set to 0 (erase-suspend request disabled by interrupt request), set the FMR 21 bit to 1 during interrupt handling. The flamemory suspends auto-erasure after td(SR-SUS). While auto-erasure is being suspended, any block other than the block during auto-erasure execution can be read. Auto-erasure can be restarted by setting the FMR21 bit to 0 (erase restart). |                                                                                                                                                                         |  |  |  |  |
|      |                           | During auto-erasure<br>(suspend disabled<br>or FMR22 = 0)<br>During | Interrupt handling is executed while auto-era performed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | sure or auto-programming is being                                                                                                                                       |  |  |  |  |
|      |                           | auto-programming                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         |  |  |  |  |
|      | Program<br>ROM            | During auto-erasure (suspend enabled)                               | Usable by allocating a vector in RAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Not usable during auto-erasure or auto-programming.                                                                                                                     |  |  |  |  |
|      |                           | During auto-erasure (suspend disabled)                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         |  |  |  |  |
|      |                           | During auto-programming                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         |  |  |  |  |
| EW1  | Data<br>flash             | During auto-erasure<br>(suspend enabled)                            | When an interrupt request is acknowledged, If the FMR22 bit is set to 1, the FMR21 bit is suspends auto-erasure after td(SR-SUS). If erase-suspend is required while the FMR2: interrupt handling. The flash memory susper While auto-erasure is being suspended, any erasure execution can be read. Auto-erasure to 0.                                                                                                                                                                                                                                                                                                                                                                                            | automatically set to 1. The flash memory  2 bit is set to 0, set the FMR 21 bit to 1 during nds auto-erasure after td(SR-SUS).  block other than the block during auto- |  |  |  |  |
|      |                           | During auto-erasure<br>(suspend disabled<br>or FMR22 = 0)           | Interrupt handling is executed while auto-era performed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | sure or auto-programming is being                                                                                                                                       |  |  |  |  |
|      |                           | During auto-programming                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         |  |  |  |  |
|      | Program<br>ROM            | During auto-erasure<br>(suspend enabled)                            | , , , , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                         |  |  |  |  |
|      |                           | During auto-erasure<br>(suspend disabled<br>or FMR22 = 0)           | Auto-erasure and auto-programming have postandby. Interrupt handling is executed after                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                         |  |  |  |  |
|      |                           | During auto-programming                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         |  |  |  |  |

FMR21, FMR22: Bits in FMR2 register

Note:

1. Do not use a non-maskable interrupt while block 0 is being auto-erased because the fixed vector is allocated in block 0.

Table 32.10 CPU Rewrite Mode Interrupts (2)

|       | I          |                                 | Watchdog Timer                                                                                     | I                                    |
|-------|------------|---------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------|
|       | Erase/     |                                 | Oscillation Stop Detection                                                                         | Undefined Instruction                |
| Mode  | Write      | Status                          | Voltage Monitor 2                                                                                  | INTO Instruction                     |
|       | Target     | 0.0.00                          | Voltage Monitor 1                                                                                  | BRK Instruction                      |
|       |            |                                 | • NMI (Note 1)                                                                                     | • Single Step (Note 1)               |
| EW0   | Data flash | During auto-erasure             | When an interrupt request is acknowledged, inter                                                   | rupt handling is executed.           |
|       |            | (suspend enabled)               | If the FMR22 bit is set to 1 (erase-suspend reque                                                  | st enabled by interrupt request),    |
|       |            |                                 | the FMR21 bit is automatically set to 1 (erase-sus                                                 | spend request). The flash memory     |
|       |            |                                 | suspends auto-erasure after td(SR-SUS).                                                            |                                      |
|       |            |                                 | If erase-suspend is required while the FMR22 bit                                                   | `                                    |
|       |            |                                 | disabled by interrupt request), set the FMR 21 bit flash memory suspends auto-erasure after td(SR- |                                      |
|       |            |                                 | While auto-erasure is being suspended, any block                                                   | •                                    |
|       |            |                                 | erasure execution can be read. Auto-erasure can                                                    |                                      |
|       |            |                                 | bit is set to 0 (erase restart).                                                                   | ,                                    |
|       |            | During auto-erasure             | Interrupt handling is executed while auto-erasure                                                  | or auto-programming is being         |
|       |            | (suspend disabled               | performed.                                                                                         |                                      |
|       |            | or $FMR22 = 0$ )                |                                                                                                    |                                      |
|       |            | During                          |                                                                                                    |                                      |
|       |            | auto-programming                |                                                                                                    |                                      |
|       | Program    | During auto-erasure             | When an interrupt request is acknowledged,                                                         | Not usable during auto-erasure or    |
|       | ROM        | (suspend enabled)               | auto-erasure or auto-programming is forcibly                                                       | auto-programming.                    |
|       |            | During auto-erasure             | stopped immediately and the flash memory is reset. Interrupt handling starts when the flash        |                                      |
|       |            | (suspend disabled)              | memory restarts after the fixed period.                                                            |                                      |
|       |            | During                          | Since the block during auto-erasure or the                                                         |                                      |
|       |            | auto-programming                | address during auto-programming is forcibly                                                        |                                      |
|       |            |                                 | stopped, the normal value may not be read. After                                                   |                                      |
|       |            |                                 | the flash memory restarts, execute auto-erasure                                                    |                                      |
|       |            |                                 | again and ensure it completes normally.                                                            |                                      |
|       |            |                                 | The watchdog timer does not stop during the                                                        |                                      |
|       |            |                                 | command operation, so interrupt requests may                                                       |                                      |
|       |            |                                 | be generated. Initialize the watchdog timer regularly using the erase-suspend function.            |                                      |
| EW1   | Data flash | During auto-erasure             | When an interrupt request is acknowledged, inter                                                   | runt handling is executed            |
|       | Data nasn  | (suspend enabled)               | If the FMR22 bit is set to 1, the FMR21 bit is autor                                               |                                      |
|       |            | ,                               | suspends auto-erasure after td(SR-SUS).                                                            | ,                                    |
|       |            |                                 | If erase-suspend is required while the FMR22 bit                                                   | is set to 0, set the FMR 21 bit to 1 |
|       |            |                                 | during interrupt handling. The flash memory suspe                                                  | ends auto-programming after td(SR-   |
|       |            |                                 | SUS).                                                                                              |                                      |
|       |            |                                 | While auto-erasure is being suspended, any block erasure execution can be read. Auto-erasure can   |                                      |
|       |            |                                 | bit is set to 0.                                                                                   | be restarted by setting the FMR21    |
|       |            | During auto-erasure             | Interrupt handling is executed while auto-erasure                                                  | or auto-programming is being         |
|       |            | (suspend disabled               | performed.                                                                                         | s. sate programming to boing         |
|       |            | or FMR22 = 0)                   | i ·                                                                                                |                                      |
|       |            | During                          | 1                                                                                                  |                                      |
|       |            | auto-programming                |                                                                                                    |                                      |
|       | Program    | During auto-erasure             | When an interrupt request is acknowledged,                                                         | Not usable during auto-erasure or    |
|       | ROM        | (suspend enabled)               | auto-erasure or auto-programming is forcibly                                                       | auto-programming.                    |
|       |            |                                 | stopped immediately and the flash memory is                                                        |                                      |
|       |            |                                 | reset. Interrupt handling starts when the flash                                                    |                                      |
|       |            | During outs areas:              | memory restarts after the fixed period.                                                            |                                      |
|       |            | During auto-erasure             | Since the block during auto-erasure or the address during auto-programming is forcibly             |                                      |
|       |            | (suspend disabled or FMR22 = 0) | stopped, the normal value may not be read. After                                                   |                                      |
|       |            | During                          | the flash memory restarts, execute auto-erasure                                                    |                                      |
|       |            | auto-programming                | again and ensure it completes normally.                                                            |                                      |
|       |            | programming                     | The watchdog timer does not stop during the                                                        |                                      |
|       |            |                                 | command operation, so interrupt requests may                                                       |                                      |
|       |            |                                 | be generated. Initialize the watchdog timer                                                        |                                      |
| EMD04 |            | in EMDO noninten                | regularly using the erase-suspend function.                                                        |                                      |

FMR21, FMR22: Bits in FMR2 register Note:

1. Do not use a non-maskable interrupt while block 0 is being auto-erased because the fixed vector is allocated in block 0.

## 32.7.1.3 How to Access

To set one of the following bits to 1, first write 0 and then 1 immediately. Do not generate an interrupt between writing 0 and writing 1.

- The FMR01 bit or FMR02 bit in the FMR0 register
- The FMR13 bit in the FMR1 register
- The FMR20 bit, FMR22 bit, or FMR 27 bit in the FMR2 register

To set one of the following bits to 0, first write 1 and then 0 immediately. Do not generate an interrupt between writing 1 and writing 0.

• The FMR14 bit, FMR15 bit, FMR16 bit, or FMR17 bit in the FMR1 register

# 32.7.1.4 Rewriting User ROM Area

In EW0 Mode, if the supply voltage drops while rewriting any block in which a rewrite control program is stored, it may not be possible to rewrite the flash memory because the rewrite control program cannot be rewritten correctly. In this case, use standard serial I/O mode.

# 32.7.1.5 Programming

Do not write additions to the already programmed address.

# 32.7.1.6 Entering Stop Mode or Wait Mode

Do not enter stop mode or wait mode during erase-suspend.

If the FST7 in the FST register is set to 0 (busy (during programming or erasure execution), do not enter to stop mode or wait mode.

# 32.7.1.7 Programming and Erasure Voltage for Flash Memory

To perform programming and erasure, use VCC = 2.7 V to 5.5 V as the supply voltage. Do not perform programming and erasure at less than 2.7 V.

# 33. Reducing Power Consumption

#### 33.1 Overview

This chapter describes key points and processing methods for reducing power consumption.

#### 33.2 Key Points and Processing Methods for Reducing Power Consumption

Key points for reducing power consumption are shown below. They should be referred to when designing a system or creating a program.

#### 33.2.1 **Voltage Detection Circuit**

If voltage monitor 1 and comparator A1 are not used, set the VCA26 bit in the VCA2 register to 0 (voltage detection 1 circuit disabled). If voltage monitor 2 and comparator A2 are not used, set the VCA27 bit in the VCA2 register to 0 (voltage detection 2 circuit disabled).

If the power-on reset and voltage monitor 0 reset are not used, set the VCA25 bit in the VCA2 register to 0 (voltage detection 0 circuit disabled).

#### 33.2.2 **Ports**

Even after the MCU enters wait mode or stop mode, the states of the I/O ports are retained. Current flows into the output ports in the active state, and shoot-through current flows into the input ports in the high-impedance state. Unnecessary ports should be set to input and fixed to a stable electric potential before the MCU enters wait mode or stop mode.

#### 33.2.3 Clocks

Power consumption generally depends on the number of the operating clocks and their frequencies. The fewer the number of operating clocks or the lower their frequencies, the more power consumption decreases. Unnecessary clocks should be stopped accordingly.

Stopping low-speed on-chip oscillator oscillation: CM14 bit in CM1 register Stopping high-speed on-chip oscillator oscillation: FRA00 bit in FRA0 register

## Wait Mode, Stop Mode

Power consumption can be reduced in wait mode and stop mode. Refer to 9.7 Power Control for details.

#### **Stopping Peripheral Function Clocks** 33.2.5

If the peripheral function f1, f2, f4, f8, and f32 clocks are not necessary in wait mode, set the CM02 bit in the CM0 register to 1 (peripheral function clock stops in wait mode). This will stop the f1, f2, f4, f8, and f32 clocks in wait mode.

#### 33.2.6 **Timers**

If timer RA is not used, set the TCKCUT bit in the TRAMR register to 1 (count source cutoff).

If timer RB is not used, set the TCKCUT bit in the TRBMR register to 1 (count source cutoff).

If timer RC is not used, set the MSTTRC bit in the MSTCR register to 1 (standby).

If timer RD is not used, set the MSTTRD bit in the MSTCR register to 1 (standby).

#### 33.2.7 A/D Converter

When the A/D converter is not used, power consumption can be reduced by setting the ADSTBY bit in the ADCON1 register to 0 (A/D operation stops (standby)) to shut off any analog circuit current flow.

## **Clock Synchronous Serial Interface**

When the SSU or the I<sup>2</sup>C bus is not used, set the MSTIIC bit in the MSTCR register to 1 (standby).

#### 33.2.9 **Reducing Internal Power Consumption**

When the MCU enters wait mode using low-speed clock mode or low-speed on-chip oscillator mode, internal power consumption can be reduced by using the VCA20 bit in the VCA2 register. Figure 33.1 shows the Handling Procedure for Reducing Internal Power Consumption Using VCA20 Bit. To enable reduced internal power consumption by the VCA20 bit, follow Figure 33.1 Handling Procedure for Reducing Internal Power Consumption Using VCA20 Bit.



Figure 33.1 Handling Procedure for Reducing Internal Power Consumption Using VCA20 Bit

# 33.2.10 Stopping Flash Memory

In low-speed on-chip oscillator mode and low-speed clock mode, power consumption can be further reduced by stopping the flash memory using the FMSTP bit in the FMR0 register.

Access to the flash memory is disabled by setting the FMSTP bit to 1 (flash memory stops). The FMSTP bit must be written to by a program transferred to RAM.

When the MUC enters stop mode or wait mode while CPU rewrite mode is disabled, the power for the flash memory is automatically turned off. It is turned back on again after the MCU exit stop mode or wait mode. This eliminates the need to set the FMR0 register.

Figure 33.2 shows the Handling Procedure Example for Reducing Power Consumption Using FMSTP Bit.



Figure 33.2 Handling Procedure Example for Reducing Power Consumption Using FMSTP Bit

# 33.2.11 Low-Current-Consumption Read Mode

In low-speed clock mode and low-speed on-chip oscillator mode, the current consumption when reading the flash memory can be reduced by setting the FMR27 bit in the FMR2 register to 1 (enabled).

Figure 33.3 shows the Handling Procedure Example of Low-Current-Consumption Read Mode.



Figure 33.3 Handling Procedure Example of Low-Current-Consumption Read Mode

# 34. Electrical Characteristics

**Table 34.1 Absolute Maximum Ratings** 

| Symbol   |                   | Parameter                                                                                                               | Condition                                               | Rated Value                                      | Unit |
|----------|-------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------|------|
| Vcc/AVcc | Supply voltage    |                                                                                                                         |                                                         | -0.3 to 6.5                                      | V    |
| Vı       | Input voltage     | P0_0 to P0_7, P1_0 to P1_7,<br>P2_0 to P2_7, P3_0 to P3_7,<br>P4_2 to P4_7, P5_6, P5_7,<br>P6_0 to P6_7,<br>MODE, RESET |                                                         | -0.3 to Vcc + 0.3                                | V    |
|          |                   | XIN, XOUT                                                                                                               | XIN-XOUT oscillation on (oscillation buffer ON) (1)     | -0.3 to 1.65                                     | V    |
|          |                   | XIN, XOUT                                                                                                               | XIN-XOUT oscillation off (oscillation buffer OFF) (1)   | -0.3 to Vcc + 0.3                                | V    |
|          |                   | XCIN                                                                                                                    | XCIN-XCOUT oscillation on (oscillation buffer ON) (1)   | -0.3 to 1.65                                     | V    |
|          |                   | XCIN                                                                                                                    | XCIN-XCOUT oscillation off (oscillation buffer OFF) (1) | -0.3 to Vcc + 0.3                                | V    |
| Vo       | Output voltage    | P0_0 to P0_7, P1_0 to P1_7,<br>P2_0 to P2_7, P3_0 to P3_7,<br>P4_3 to P4_7, P5_6, P5_7,<br>P6_0 to P6_7                 |                                                         | -0.3 to Vcc + 0.3                                | V    |
|          |                   | XOUT                                                                                                                    | XIN-XOUT oscillation on (oscillation buffer ON) (1)     | -0.3 to 1.65                                     | V    |
|          |                   | XOUT                                                                                                                    | XIN-XOUT oscillation off (oscillation buffer OFF) (1)   | -0.3 to Vcc + 0.3                                | V    |
|          |                   | XCOUT                                                                                                                   | XCIN-XCOUT oscillation on (oscillation buffer ON) (1)   | -0.3 to 1.65                                     | V    |
|          |                   | XCOUT                                                                                                                   | XCIN-XCOUT oscillation off (oscillation buffer OFF) (1) | -0.3 to Vcc + 0.3                                | V    |
| Pd       | Power dissipation | 1                                                                                                                       | Topr = 25°C                                             | TBD                                              | mW   |
| Topr     | Operating ambier  | nt temperature                                                                                                          |                                                         | -20 to 85 (N version) /<br>-40 to 85 (D version) | ç    |
| Tstg     | Storage temperat  | ure                                                                                                                     |                                                         | -65 to 150                                       | °C   |

<sup>1.</sup> For the register settings for each operation, refer to 7. I/O Ports and 9. Clock Generation Circuit.

| Symbol    |                               | Parame                    | eter                  |                       | Conditions                                     |          | Standard |            | Unit |
|-----------|-------------------------------|---------------------------|-----------------------|-----------------------|------------------------------------------------|----------|----------|------------|------|
| Symbol    |                               | Faiallit                  | J.G.                  |                       | Conditions                                     | Min.     | Тур.     | Max.       | Oill |
| Vcc/AVcc  | Supply voltage                |                           |                       |                       |                                                | 1.8      |          | 5.5        | V    |
| Vss/AVss  | Supply voltage                |                           |                       |                       |                                                | -        | 0        | _          | V    |
| Vін       | Input "H" voltage             |                           | CMOS                  | Input level selection | 4.0 V ≤ Vcc ≤ 5.5 V                            | 0.45 Vcc | _        | Vcc        | V    |
|           |                               | switching                 | input                 | : 0.35 Vcc            | 2.7 V ≤ Vcc < 4.0 V                            | 0.55 Vcc | -        | Vcc        | V    |
|           |                               | function                  |                       |                       | 1.8 V ≤ Vcc < 2.7 V                            | 0.65 Vcc | _        | Vcc        | V    |
|           |                               | (I/O port)                | Input level selection | 4.0 V ≤ Vcc ≤ 5.5 V   | 0.6 Vcc                                        | _        | Vcc      | V          |      |
|           |                               |                           |                       | : 0.5 Vcc             | 2.7 V ≤ Vcc < 4.0 V                            | 0.7 Vcc  | -        | Vcc        | V    |
|           |                               |                           |                       |                       | 1.8 V ≤ Vcc < 2.7 V                            | 0.8 Vcc  | -        | Vcc        | V    |
|           |                               |                           |                       | Input level selection | 4.0 V ≤ Vcc ≤ 5.5 V                            | 0.85 Vcc | _        | Vcc        | V    |
|           |                               |                           |                       | : 0.7 Vcc             | 2.7 V ≤ Vcc < 4.0 V                            | 0.85 Vcc | -        | Vcc        | V    |
|           |                               |                           |                       |                       | 1.8 V ≤ Vcc < 2.7 V                            | 0.85 Vcc | -        | Vcc        | V    |
| VIL       | Input "L" voltage             | Input level               | CMOS                  | Input level selection | 4.0 V ≤ Vcc ≤ 5.5 V                            | 0        | _        | 0.2 Vcc    | V    |
|           |                               | switching                 | input                 | : 0.35 Vcc            | 2.7 V ≤ Vcc < 4.0 V                            | 0        | _        | 0.2 Vcc    | V    |
|           |                               | function                  |                       |                       | 1.8 V ≤ Vcc < 2.7 V                            | 0        | _        | 0.2 Vcc    | V    |
|           |                               | (I/O port)                |                       | Input level selection | 4.0 V ≤ Vcc ≤ 5.5 V                            | 0        | _        | 0.4 Vcc    | V    |
|           |                               |                           |                       | : 0.5 Vcc             | 2.7 V ≤ Vcc < 4.0 V                            | 0        | _        | 0.3 Vcc    | V    |
|           |                               |                           |                       |                       | 1.8 V ≤ Vcc < 2.7 V                            | 0        | _        | 0.2 Vcc    | V    |
|           |                               |                           |                       | Input level selection | 4.0 V ≤ Vcc ≤ 5.5 V                            | 0        | _        | 0.55 Vcc   | V    |
|           |                               |                           |                       | : 0.7 Vcc             | 2.7 V ≤ Vcc < 4.0 V                            | 0        | _        | 0.45 Vcc   | V    |
|           |                               |                           |                       |                       | 1.8 V ≤ Vcc < 2.7 V                            | 0        | _        | 0.35 Vcc   | V    |
| IOH(sum)  | Peak sum output               | Sum of all pir            | ne lou(no             | 26)                   | 1.0 V \(\frac{1}{2}\) V \(\frac{1}{2}\) V      |          |          | TBD        | mA   |
| IOH(sum)  | Average sum                   | Sum of all pir            |                       |                       |                                                | _        |          | TBD        | mA   |
|           | Peak output "H"               | Drive capacit             |                       | 3)                    |                                                | _        |          | -10        | mA   |
| IOH(peak) | current                       |                           |                       |                       |                                                | =        | _        | -10<br>-40 |      |
| laur s    |                               | Drive capacit             |                       |                       |                                                | _        | _        |            | mA   |
| IOH(avg)  | Average output<br>"H" current | Drive capacity Low        |                       |                       | _                                              |          | -5       | mA         |      |
| 1         |                               |                           | Drive capacity High   |                       |                                                | _        |          | -20<br>TDD | mA   |
| IOL(sum)  | Peak sum output               | Sum of all pir            |                       |                       |                                                | _        | _        | TBD        | mA   |
| IOL(sum)  | Average sum                   | Sum of all pir            |                       | 1)                    |                                                | _        |          | TBD        | mA   |
| IOL(peak) | Peak output "L"               | Drive capacit             |                       |                       |                                                | _        | _        | 10         | mA   |
|           | current                       | Drive capacit             | , ,                   |                       |                                                | =        | _        | 40         | mA   |
| IOL(avg)  | Average output                | Drive capacit             | •                     |                       |                                                | =        | _        | 5          | mA   |
|           | "L" current                   | Drive capacit             |                       |                       |                                                | -        | _        | 20         | mA   |
| f(XIN)    | XIN clock input of            | scillation frequ          | ency                  |                       | 3.0 V ≤ Vcc ≤ 5.5 V                            | 0        | _        | 20         | MH   |
|           |                               |                           |                       |                       | 2.7 V ≤ Vcc < 3.0 V                            | 0        | _        | 10         | MH   |
|           |                               |                           |                       |                       | $2.2 \text{ V} \le \text{Vcc} < 2.7 \text{ V}$ | 0        | -        | 5          | MH   |
|           |                               |                           |                       |                       | 1.8 V ≤ Vcc < 2.2 V                            | 0        | _        | 2          | MH   |
| f(XCIN)   | XCIN clock input              | oscillation freq          | luency                |                       | 1.8 V ≤ Vcc ≤ 5.5 V                            | -        | 32.768   | 50         | kHz  |
|           | fOCO40M operating             | When used a RC or timer F |                       | unt source for timer  | fOCO40M = 40MHz                                | 2.7      | -        | 5.5        | ٧    |
|           | voltage                       | When used as              | the cour              | nt source for fOCO-F  | fOCO40M = 40MHz                                | 1.8      | -        | 5.5        | V    |
| fOCO-F    | fOCO-F frequenc               | у                         |                       |                       | 3.0 V ≤ Vcc ≤ 5.5 V                            | 0        | -        | 20         | MH   |
|           |                               |                           |                       |                       | 2.7 V ≤ Vcc < 3.0 V                            | 0        | -        | 10         | MH:  |
|           |                               |                           |                       |                       | 2.2 V ≤ Vcc < 2.7 V                            | 0        | _        | 5          | MH:  |
| _         | fOCO-S operating              | g voltage                 |                       |                       | fOCO-S = 125kHz                                | 1.8      | _        | 5.5        | V    |
| _         | System clock free             |                           |                       |                       | 3.0 V ≤ Vcc ≤ 5.5 V                            | 0        | _        | 20         | МН   |
|           |                               | . ,                       |                       |                       | 2.7 V ≤ Vcc < 3.0 V                            | 0        | _        | 10         | MH   |
|           |                               |                           |                       |                       | 2.2 V ≤ Vcc < 2.7 V                            | 0        | _        | 5          | MH   |
|           |                               |                           |                       |                       | 1.8 V ≤ Vcc < 2.2 V                            | 0        | _        | 2          | MH   |
|           | CPU clock freque              | encv                      |                       |                       | 3.0 V ≤ Vcc ≤ 5.5 V                            | 0        |          | 20         | MH   |
| t/RCLV\   | I OI O GIOCK HEQUE            | поу                       |                       |                       | 0.0 V ≥ VCC ≥ 0.0 V                            | U        | _        |            |      |
| f(BCLK)   | •                             |                           |                       |                       | 271/<1/00/2011                                 | Λ        |          | 10         |      |
| f(BCLK)   |                               |                           |                       |                       | 2.7 V ≤ Vcc < 3.0 V<br>2.2 V ≤ Vcc < 2.7 V     | 0        | _        | 10<br>5    | MH:  |

- 1. Vcc = 1.8 to 5.5 V at  $T_{opr} = -20$  to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), unless otherwise specified.
- 2. The average output current indicates the average value of current measured during 100 ms.



Ports P0 to P6 Timing Measurement Circuit Figure 34.1

A/D Converter Characteristics (1) **Table 34.3** 

| Symbol  | Parameter                     |             | Con                                                   | ditions                                |      | Standard |      | Unit  |
|---------|-------------------------------|-------------|-------------------------------------------------------|----------------------------------------|------|----------|------|-------|
| Symbol  |                               |             |                                                       |                                        | Min. | Тур.     | Max. | O III |
| _       | Resolution                    |             | Vref = AVCC                                           | _                                      | -    | 10       | Bit  |       |
| INL     | Integral non-linearity error  | 10-bit mode | Vref = AVCC = 5.0V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | _        | ±3   | LSB   |
|         |                               |             | Vref = AVCC = 3.3V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | _        | ±5   | LSB   |
|         |                               |             | Vref = AVCC = 3.0V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | =        | ±5   | LSB   |
|         |                               |             | Vref = AVCC = 2.2V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | -        | ±5   | LSB   |
|         |                               | 8-bit mode  | Vref = AVCC = 5.0V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | -        | ±2   | LSB   |
|         |                               |             | Vref = AVCC = 3.3V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | =    | =        | ±2   | LSB   |
|         |                               |             | Vref = AVCC = 3.0V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | =    | =        | ±2   | LSB   |
|         |                               |             | Vref = AVCC = 2.2V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | _        | ±2   | LSB   |
| -       | Absolute accuracy             | 10-bit mode | Vref = AVCC = 5.0V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | =        | ±3   | LSB   |
|         |                               |             | Vref = AVCC = 3.3V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | _        | ±5   | LSB   |
|         |                               |             | Vref = AVCC = 3.0V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | -    | _        | ±5   | LSB   |
|         |                               |             | Vref = AVCC = 2.2V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | _    | _        | ±5   | LSB   |
|         |                               | 8-bit mode  | Vref = AVCC = 5.0V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | _    | =        | ±2   | LSB   |
|         |                               |             | Vref = AVCC = 3.3V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | _    | =        | ±2   | LSB   |
|         |                               |             | Vref = AVCC = 3.0V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | =    |          | ±2   | LSB   |
|         |                               |             | Vref = AVCC = 2.2V                                    | AN0 to AN7 input,<br>AN8 to AN11 input | =    | _        | ±2   | LSB   |
| -       | Tolerance level impedance     |             |                                                       |                                        | -    | 3        | -    | kΩ    |
| DNL     | Differential non-linearity en | ror         |                                                       |                                        | -    | _        | ±1   | LSB   |
| -       | Offset error                  |             |                                                       |                                        | -    | _        | ±3   | LSB   |
| -       | Gain error                    |             |                                                       |                                        | _    | -        | ±3   | LSB   |
| RLADDER | Ladder resistance             |             | Vref = AVCC                                           |                                        | 10   | _        | 40   | kΩ    |
| tconv   | Conversion time               | 10-bit mode | Vref = AVCC = 5.0V,<br>\$\phi_{AD} = 20 \text{ MHz}\$ |                                        | 2.0  | -        | -    | μS    |
|         |                               | 8-bit mode  | Vref = AVCC = 5.0V,<br>\$\phi_{AD} = 20 \text{ MHz}\$ |                                        | 1.75 | -        | -    | μS    |
| tsamp   | Sampling time                 |             |                                                       |                                        | 0.60 | _        | _    | μS    |
| Vref    | Reference voltage             |             |                                                       |                                        | 2.2  | -        | AVcc | V     |
| VIA     | Analog input voltage (3)      |             |                                                       |                                        | 0    | _        | Vref | V     |

- 1. Vcc/AVcc = Vref = 2.2 to 5.5 V, Vss = 0V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
- 2. Set  $\phi AD$  frequency as follows:

When AVcc = 4.0 to 5.5 V, 2 MHz  $\leq$   $\phi$ AD  $\leq$  20 MHz

When AVcc = 3.2 to 4.0 V, 2 MHz  $\leq$   $\phi$ AD  $\leq$  16 MHz

When AVcc = 3.0 to 3.2 V, 2 MHz  $\leq \phi$ AD  $\leq$  10 MHz

When AVcc = 2.2 to 3.0 V, 2 MHz  $\leq \phi$ AD  $\leq 5$  MHz

3. When the analog input voltage is over the reference voltage, the A/D conversion result will be 3FFh in 10-bit mode and FFh in 8-bit mode.

#### D/A Converter Characteristics (1) **Table 34.4**

| Symbol | Parameter                     | Conditions |   | Unit |      |       |
|--------|-------------------------------|------------|---|------|------|-------|
| Symbol | Farameter                     | Conditions |   | Тур. | Max. | Ullit |
| _      | Resolution                    |            | _ | _    | 8    | Bit   |
| _      | Absolute accuracy             |            | _ | _    | 2.5  | LSB   |
| tsu    | Setup time                    |            | _ | _    | 3    | μS    |
| Ro     | Output resistor               |            | - | 6    | _    | kΩ    |
| lVref  | Reference power input current | (NOTE 2)   | - | _    | 1.5  | mA    |

### Notes:

- 1. Vcc/AVcc = Vref = 2.7 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
- 2. This applies when one D/A converter is used and the value of the DAi register (i = 0 or 1) for the unused D/A converter is 00h. The resistor ladder of the A/D converter is not included. Also, even if the VCUT bit in the ADCON1 register is set to 0 (VREF not connected), Ivref flows into the D/A converters.

#### **Table 34.5 Comparator A Electrical Characteristics**

| Symbol            | Parameter                               | Condition   |      | Unit |           |       |
|-------------------|-----------------------------------------|-------------|------|------|-----------|-------|
| Symbol            | Falanielei                              | Condition   | Min. | Тур. | Max.      | Offic |
| LVREF             | External reference voltage input range  |             | 1.4  | -    | Vcc       | V     |
| LVCMP1,<br>LVCMP2 | External comparison voltage input range |             | -0.3 | _    | Vcc + 0.3 | V     |
| _                 | Offset                                  |             | -    | TBD  | TBD       | mV    |
| -                 | Comparator output delay time (2)        |             | _    | TBD  | TBD       | μS    |
| _                 | Comparator operating current            | Vcc = 5.0 V | =    | TBD  | TBD       | μΑ    |

### Note:

- 1. VCC = 2.7 to 5.5 V,  $T_{OPT} = -20$  to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
- 2. When the digital filter is not selected.

#### **Table 34.6 Comparator B Electrical Characteristics**

| Symbol     | Parameter                              | Condition         |      | Unit |           |       |
|------------|----------------------------------------|-------------------|------|------|-----------|-------|
| Symbol     | Farameter                              | Condition         | Min. | Тур. | Max.      | Ullit |
| Vref       | IVREF1, IVREF3 input reference voltage |                   | 0    | -    | Vcc - 1.4 | V     |
| Vı         | IVCMP1, IVCMP3 input voltage           |                   | -0.3 | -    | Vcc + 0.3 | V     |
| =          | Offset                                 |                   | =    | TBD  | TBD       | mV    |
| <b>t</b> d | Comparator output delay time (2)       | Vı = Vref ± 10 mV | =    | TBD  | TBD       | μS    |
| Ісмр       | Comparator operating current           | Vcc = 5.0 V       | =    | TBD  | TBD       | μΑ    |

- 1. Vcc = 2.7 to 5.5 V, Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
- 2. When the digital filter is not selected.

**Table 34.7** Flash Memory (Program ROM) Electrical Characteristics

| Symbol     | Parameter                                                             | Conditions                 |           | Unit |                           |       |
|------------|-----------------------------------------------------------------------|----------------------------|-----------|------|---------------------------|-------|
| Symbol     | Parameter                                                             | Conditions                 | Min.      | Тур. | Max.                      | Unit  |
| _          | Program/erase endurance (2)                                           |                            | 1,000 (3) | =    | =                         | times |
| _          | Byte program time                                                     |                            | -         | 80   | TBD                       | μS    |
| _          | Block erase time                                                      |                            | _         | 0.3  | TBD                       | S     |
| td(SR-SUS) | Time delay from suspend request until suspend                         |                            | =         | -    | 5+CPU clock<br>× 3 cycles | ms    |
| _          | Interval from erase start/restart until following suspend request (8) |                            | 0         | -    | _                         | μS    |
| _          | Time from suspend until erase restart                                 |                            | -         | -    | 30+CPU clock<br>× 1 cycle | μS    |
| =          | Program, erase voltage                                                |                            | 2.7       | _    | 5.5                       | V     |
| _          | Read voltage                                                          |                            | 1.8       | _    | 5.5                       | V     |
| _          | Program, erase temperature                                            |                            | 0         | -    | 60                        | °C    |
| -          | Data hold time (7)                                                    | Ambient temperature = 55°C | 20        | -    | =                         | year  |

- 1. Vcc = 2.7 to 5.5 V at Topr = 0 to 60°C, unless otherwise specified.
- 2. Definition of programming/erasure endurance
  - The programming and erasure endurance is defined on a per-block basis.

If the programming and erasure endurance is n (n = 100 or 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one.

- However, the same address must not be programmed more than once per erase operation (overwriting prohibited).
- 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed).
- 4. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erase count of each block and limit the number of erase operations to a certain number.
- 5. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur.
- 6. Customers desiring program/erase failure rate information should contact their Renesas technical support representative.
- The data hold time includes time that the power supply is off or the clock is not supplied.
- 8. The erase sequence does not proceed unless the interval of 20 ms or more is allowed from when an erase operation starts/restarts until the following suspend is requested.

| Symbol     | Parameter                                                              | Conditions                  |            | Unit |                           |       |
|------------|------------------------------------------------------------------------|-----------------------------|------------|------|---------------------------|-------|
| Symbol     | Farameter                                                              | Conditions                  | Min.       | Тур. | Max.                      | Ullit |
| =          | Program/erase endurance (2)                                            |                             | 10,000 (3) | =    | =                         | times |
| =          | Byte program time (program/erase endurance ≤ 1,000 times)              |                             | -          | 160  | TBD                       | μS    |
| _          | Byte program time (program/erase endurance > 1,000 times)              |                             | -          | 300  | _                         | μS    |
| =          | Block erase time (program/erase endurance ≤ 1,000 times)               |                             | -          | 0.2  | 1                         | S     |
| _          | Block erase time (program/erase endurance > 1,000 times)               |                             | -          | 0.3  | 1                         | S     |
| td(SR-SUS) | Time delay from suspend request until suspend                          |                             | -          | -    | 5+CPU clock<br>× 3 cycles | ms    |
| -          | Interval from erase start/restart until following suspend request (10) |                             | 0          | -    | _                         | μS    |
| _          | Time from suspend until erase restart                                  |                             | -          | =    | 30+CPU clock<br>× 1 cycle | μS    |
| _          | Program, erase voltage                                                 |                             | 2.7        | -    | 5.5                       | V     |
| -          | Read voltage                                                           |                             | 1.8        | -    | 5.5                       | V     |
| =          | Program, erase temperature                                             |                             | -20 (8)    | -    | 85                        | °C    |
| -          | Data hold time (9)                                                     | Ambient temperature = 55 °C | 20         | -    | =                         | year  |

- Vcc = 2.7 to 5.5 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
- 2. Definition of programming/erasure endurance
  - The programming and erasure endurance is defined on a per-block basis.

If the programming and erasure endurance is n (n = 100 or 10,000), each block can be erased n times. For example, if 1,024 1-byte writes are performed to block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance

However, the same address must not be programmed more than once per erase operation (overwriting prohibited).

- 3. Endurance to guarantee all electrical characteristics after program and erase. (1 to Min. value can be guaranteed).
- 4. Standard of block A to block D when program and erase endurance exceeds 1,000 times. Byte program time to 1,000 times is the same as that in program ROM.
- 5. In a system that executes multiple programming operations, the actual erasure count can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. It is also advisable to retain data on the erase count of each block and limit the number of erase operations to a certain number.
- 6. If an error occurs during block erase, attempt to execute the clear status register command, then execute the block erase command at least three times until the erase error does not occur.
- 7. Customers desiring program/erase failure rate information should contact their Renesas technical support representative.
- -40°C for D version.
- 9. The data hold time includes time that the power supply is off or the clock is not supplied.
- 10. The erase sequence does not proceed unless the interval of 3 ms or more is allowed from when an erase operation starts/restarts until the following suspend is requested.



Time delay until Suspend Figure 34.2

| Symbol   | Parameter                                                         | Condition              |      | Unit |      |       |
|----------|-------------------------------------------------------------------|------------------------|------|------|------|-------|
| Syllibol | Falanetei                                                         | Condition              | Min. | Тур. | Max. | Offic |
| Vdet0    | Voltage detection level Vdet0_0 (2)                               | At the falling of Vcc  | 1.80 | 1.90 | 2.00 | V     |
|          | Voltage detection level Vdet0_1 (2)                               | At the falling of Vcc  | 2.20 | 2.35 | 2.50 | V     |
|          | Voltage detection level Vdet0_2 (2)                               | At the falling of Vcc  | 2.70 | 2.85 | 3.00 | V     |
|          | Voltage detection level Vdet0_3 (2)                               | At the falling of Vcc  | 3.65 | 3.80 | 3.95 | V     |
| -        | Voltage detection circuit self power consumption                  | VCA25 = 1, Vcc = 5.0 V | _    | TBD  | _    | μΑ    |
| td(E-A)  | Waiting time until voltage detection circuit operation starts (3) |                        | =    | =    | TBD  | μS    |
| Vccmin   | MCU operating voltage minimum value                               |                        | 2.2  | =    | _    | V     |

- 1. The measurement condition is Vcc = 1.8 V to 5.5 V and Topr = -20 to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version).
- 2. Select the voltage detection level with bits VDSEL0 and VDSEL1 in the OFS register.
- Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA25 bit in the VCA2 register to 0.

**Table 34.10 Voltage Detection 1 Circuit Electrical Characteristics** 

| Symbol  | Parameter                                                         | Condition              | Standard |      |      | Unit  |
|---------|-------------------------------------------------------------------|------------------------|----------|------|------|-------|
| Symbol  | Farameter                                                         | Condition              | Min.     | Тур. | Max. | Offic |
| Vdet1   | Voltage detection level Vdet1_0 (2)                               | At the falling of Vcc  | 2.05     | 2.20 | 2.35 | V     |
|         | Voltage detection level Vdet1_1 (2)                               | At the falling of Vcc  | 2.20     | 2.35 | 2.50 | V     |
|         | Voltage detection level Vdet1_2 (2)                               | At the falling of Vcc  | 2.35     | 2.50 | 2.65 | V     |
|         | Voltage detection level Vdet1_3 (2)                               | At the falling of Vcc  | 2.50     | 2.65 | 2.80 | V     |
|         | Voltage detection level Vdet1_4 (2)                               | At the falling of Vcc  | 2.65     | 2.80 | 2.95 | V     |
|         | Voltage detection level Vdet1_5 (2)                               | At the falling of Vcc  | 2.80     | 2.95 | 3.10 | V     |
|         | Voltage detection level Vdet1_6 (2)                               | At the falling of Vcc  | 2.90     | 3.10 | 3.30 | V     |
|         | Voltage detection level Vdet1_7 (2)                               | At the falling of Vcc  | 3.05     | 3.25 | 3.45 | V     |
|         | Voltage detection level Vdet1_8 (2)                               | At the falling of Vcc  | 3.20     | 3.40 | 3.60 | V     |
|         | Voltage detection level Vdet1_9 (2)                               | At the falling of Vcc  | 3.35     | 3.55 | 3.75 | V     |
|         | Voltage detection level Vdet1_A (2)                               | At the falling of Vcc  | 3.50     | 3.70 | 3.90 | V     |
|         | Voltage detection level Vdet1_B (2)                               | At the falling of Vcc  | 3.65     | 3.85 | 4.05 | V     |
|         | Voltage detection level Vdet1_C (2)                               | At the falling of Vcc  | 3.80     | 4.00 | 4.20 | V     |
|         | Voltage detection level Vdet1_D (2)                               | At the falling of Vcc  | 3.95     | 4.15 | 4.35 | V     |
|         | Voltage detection level Vdet1_E (2)                               | At the falling of Vcc  | 4.10     | 4.30 | 4.50 | V     |
|         | Voltage detection level Vdet1_F (2)                               | At the falling of Vcc  | 4.25     | 4.45 | 4.65 | V     |
| -       | Voltage monitor 1 interrupt request generation time (3)           |                        | _        | 40   | _    | μS    |
| -       | Voltage detection circuit self power consumption                  | VCA26 = 1, Vcc = 5.0 V | _        | TBD  | _    | μА    |
| td(E-A) | Waiting time until voltage detection circuit operation starts (4) |                        | =        | =    | TBD  | μS    |

- 1. The measurement condition is Vcc = 1.8 V to 5.5 V and  $T_{opr} = -20 \text{ to } 85^{\circ}C$  (N version) /  $-40 \text{ to } 85^{\circ}C$  (D version).
- 2. Select the voltage detection level with bits VD1S0 to VD1S3 in the VD1LS register.
- 3. Time until the voltage monitor 1 interrupt request is generated after the voltage passes Vdet1.
- 4. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0.

Table 34.11 Voltage Detection 2 Circuit Electrical Characteristics

| Symbol  | Parameter                                                                    | Condition                |      | Unit |      |       |
|---------|------------------------------------------------------------------------------|--------------------------|------|------|------|-------|
| Symbol  | Farameter                                                                    | Condition                | Min. | Тур. | Max. | Offic |
| Vdet2   | Voltage detection level Vdet2_0 (2)                                          | At the falling of Vcc    | 3.80 | 4.00 | 4.20 | V     |
|         | Voltage detection level Vdet2_EXT (2)                                        | At the falling of LVCMP2 | 1.24 | 1.34 | 1.44 | V     |
| _       | Voltage monitor 2 interrupt request generation time (3)                      |                          | _    | 40   | _    | μS    |
| =       | Voltage detection circuit self power consumption                             | VCA27 = 1, Vcc = 5.0 V   | =    | TBD  | =    | μΑ    |
| td(E-A) | Waiting time until voltage detection circuit operation starts <sup>(4)</sup> |                          | =    | =    | TBD  | μS    |

- 1. The measurement condition is Vcc = 1.8 V to 5.5 V and  $T_{opr} = -20$  to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version).
- 2. The voltage detection level varies with detection targets. Select the level with the VCA24 bit in the VCA2 register.
- 3. Time until the voltage monitor 2 interrupt request is generated after the voltage passes Vdet2.
- 4. Necessary time until the voltage detection circuit operates after setting to 1 again after setting the VCA27 bit in the VCA2 register to 0.

Table 34.12 Power-on Reset Circuit, Voltage Monitor 0 Reset Electrical Characteristics<sup>(3)</sup>

| Symbol | Parameter                                               | Condition |      | Unit |       |         |
|--------|---------------------------------------------------------|-----------|------|------|-------|---------|
|        | Farameter                                               | Condition | Min. | Тур. | Max.  | Offic   |
| Vpor1  | Power-on reset valid voltage (4)                        |           | -    | -    | 1.0   | V       |
| Vpor2  | Power-on reset or voltage monitor 0 reset valid voltage |           | 0    | -    | Vdet0 | V       |
| trth   | External power Vcc rise gradient (2)                    |           | 20   | -    | _     | mV/msec |

- 1. The measurement condition is Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.
- This condition (external power VCC rise gradient) does not apply if Vcc ≥ 1.0 V.
- To use the power-on reset function, enable voltage monitor 0 reset by setting the LVD0ON bit in the OFS register to 0, the VW0C0 and VW0C6 bits in the VW0C register to 1 respectively, and the VCA25 bit in the VCA2 register to 1.
- 4. tw(por1) indicates the duration the external power Vcc must be held below the effective voltage (Vpor1) to enable a power on reset. When turning on the power for the first time, maintain tw(por1) for 1 ms or more.



- 1. When using the voltage monitor 0 digital filter, ensure that the voltage is within the MCU operation voltage range (1.8 V or above) during the sampling time.
- 2. The sampling clock can be selected. Refer to 6. Voltage Detection Circuit for details.
- Vdeto indicates the voltage detection level of the voltage detection 0 circuit. Refer to 6. Voltage Detection Circuit for details.

**Power-on Reset Circuit Electrical Characteristics** Figure 34.3

**High-speed On-Chip Oscillator Circuit Electrical Characteristics** 

| Symbol  | Parameter                                                                                                                                                                                    | Condition                                                                                 |         | Standard |                    | Unit  |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------|----------|--------------------|-------|
| Symbol  | Faranielei                                                                                                                                                                                   | Condition                                                                                 | Min.    | Тур.     | Max.               | Offic |
| fOCO40M | High-speed on-chip oscillator frequency after reset                                                                                                                                          | Vcc = 5.0 V, Topr = 25°C                                                                  | TBD (3) | 40       | TBD (3)            | MHz   |
|         | High-speed on-chip oscillator frequency when<br>the FRA4 register correction value is written into<br>the FRA1 register and the FRA5 register<br>correction value into the FRA3 register (4) |                                                                                           | TBD (3) | 36.864   | TBD <sup>(3)</sup> | MHz   |
|         | High-speed on-chip oscillator frequency when<br>the FRA6 register correction value is written into<br>the FRA1 register and the FRA7 register<br>correction value into the FRA3 register     |                                                                                           | TBD (3) | 32       | TBD (3)            | MHz   |
|         | High-speed on-chip oscillator frequency temperature • supply voltage dependence (2)                                                                                                          | VCC = 2.7  V to  5.5  V<br>$-20^{\circ}\text{C} \leq \text{Topr} \leq 85^{\circ}\text{C}$ | TBD     | -        | TBD                | %     |
|         |                                                                                                                                                                                              | Vcc = 2.7 V to 5.5 V<br>-40°C ≤ Topr ≤ 85°C                                               | TBD     | -        | TBD                | %     |
|         |                                                                                                                                                                                              | Vcc = 2.2 V to 5.5 V<br>-20°C ≤ Topr ≤ 85°C                                               | TBD     | _        | TBD                | %     |
|         |                                                                                                                                                                                              | Vcc = 2.2 V to 5.5 V<br>-40°C ≤ Topr ≤ 85°C                                               | TBD     | _        | TBD                | %     |
|         |                                                                                                                                                                                              | Vcc = 1.8 V to 5.5 V<br>-20°C ≤ Topr ≤ 85°C                                               | TBD     | =        | TBD                | %     |
|         |                                                                                                                                                                                              | Vcc = 1.8  V to  5.5  V<br>$-40^{\circ}\text{C} \le \text{Topr} \le 85^{\circ}\text{C}$   | TBD     | -        | TBD                | %     |
| _       | Oscillation stability time                                                                                                                                                                   | Vcc = 5.0 V, Topr = 25°C                                                                  | =       | TBD      | TBD                | μS    |
| _       | Self power consumption at oscillation                                                                                                                                                        | Vcc = 5.0 V, Topr = 25°C                                                                  | -       | TBD      | -                  | μА    |

- 1. Vcc = 1.8 to 5.5 V, Topr = -20 to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), unless otherwise specified.
- 2. This indicates the precision error for the frequency set to fOCO40M.
- 3. These values are not guaranteed.
- 4. This enables the setting errors of bit rates such as 9600 bps and 38400 bps to be 0% when the serial interface is used in UART mode.

Table 34.14 Low-speed On-Chip Oscillator Circuit Electrical Characteristics

| Symbol | Parameter                              | Condition                                                |      | Unit |      |       |
|--------|----------------------------------------|----------------------------------------------------------|------|------|------|-------|
| Symbol | r alametei                             | Condition                                                | Min. | Тур. | Max. | Offic |
| fOCO-S | Low-speed on-chip oscillator frequency |                                                          | 60   | 125  | 250  | kHz   |
| _      | Oscillation stability time             | Vcc = 5.0 V, Topr = 25°C                                 | -    | 10   | 100  | μS    |
| _      | Self power consumption at oscillation  | $VCC = 5.0 \text{ V}, \text{ Topr} = 25^{\circ}\text{C}$ | _    | 1    | _    | μА    |

## Note:

1. Vcc = 1.8 to 5.5 V, Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.

## **Table 34.15 Power Supply Circuit Timing Characteristics**

| Symbol  | Parameter                                                                   | Condition | Standard |      |      | Unit  |
|---------|-----------------------------------------------------------------------------|-----------|----------|------|------|-------|
| Symbol  | Farameter                                                                   | Condition | Min.     | Тур. | Max. | Offit |
| td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> |           | =        | =    | TBD  | μS    |
| td(R-S) | STOP exit time <sup>(3)</sup>                                               |           | =        | =    | TBD  | μS    |

- 1. The measurement condition is Vcc = 1.8 to 5.5 V and  $T_{opr}$  = 25°C.
- 2. Waiting time until the internal power supply generation circuit stabilizes during power-on.
- 3. Time until system clock supply starts after the interrupt is acknowledged to exit stop mode.

Table 34.16 Timing Requirements of Clock Synchronous Serial I/O with Chip Select (1)

| Cumbal | Doromote                | Parameter    |                     |            | Stand | ard           | Unit     |  |
|--------|-------------------------|--------------|---------------------|------------|-------|---------------|----------|--|
| Symbol | Parameter               |              | Conditions          | Min.       | Тур.  | Max.          | Unit     |  |
| tsucyc | SSCK clock cycle tim    | е            |                     | 4          | -     | -             | tcyc (2) |  |
| tHI    | SSCK clock "H" width    | 1            |                     | 0.4        | _     | 0.6           | tsucyc   |  |
| tLO    | SSCK clock "L" width    |              |                     | 0.4        | 1     | 0.6           | tsucyc   |  |
| trise  | SSCK clock rising       | Master       |                     | =          | _     | 1             | tcyc (2) |  |
|        | time                    | Slave        |                     | =          | 1     | 1             | μS       |  |
| tfall  | SSCK clock falling time | Master       |                     | =          | _     | 1             | tcyc (2) |  |
|        |                         | Slave        |                     | -          | _     | 1             | μS       |  |
| tsu    | SSO, SSI data input     | setup time   |                     | 100        | 1     | -             | ns       |  |
| tH     | SSO, SSI data input     | nold time    |                     | 1          | _     | =             | tcyc (2) |  |
| tLEAD  | SCS setup time          | Slave        |                     | 1tcyc + 50 | -     | _             | ns       |  |
| tLAG   | SCS hold time           | Slave        |                     | 1tcyc + 50 | =     | =             | ns       |  |
| top    | SSO, SSI data outpu     | t delay time |                     | =          | _     | 1             | tcyc (2) |  |
| tsa    | SSI slave access time   | e            | 2.7 V ≤ Vcc ≤ 5.5 V | -          | 1     | 1.5tcyc + 100 | ns       |  |
|        |                         |              | 1.8 V ≤ Vcc < 2.7 V | -          | _     | 1.5tcyc + 200 | ns       |  |
| tor    | SSI slave out open ti   | me           | 2.7 V ≤ Vcc ≤ 5.5 V | -          | 1     | 1.5tcyc + 100 | ns       |  |
|        |                         |              | 1.8 V ≤ Vcc < 2.7 V | -          | =     | 1.5tcyc + 200 | ns       |  |

<sup>1.</sup> Vcc = 1.8 to 5.5 V, Vss = 0 V at Topr = -20 to 85°C (N version) / -40 to 85°C (D version), unless otherwise specified.

<sup>2.</sup> 1tcyc = 1/f1(s)



Figure 34.4 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Master)



Figure 34.5 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Slave)



Figure 34.6 I/O Timing of Clock Synchronous Serial I/O with Chip Select (Clock Synchronous Communication Mode)

Timing Requirements of I<sup>2</sup>C bus Interface (1)

| Cumbal      | Parameter                                   | Condition | St               | andard |           | Unit |
|-------------|---------------------------------------------|-----------|------------------|--------|-----------|------|
| Symbol      | Parameter                                   | Condition | Min.             | Тур.   | Max.      | Unit |
| tscl        | SCL input cycle time                        |           | 12tcyc + 600 (2) | =      | -         | ns   |
| tsclh       | SCL input "H" width                         |           | 3tcyc + 300 (2)  | =      | -         | ns   |
| tscll       | SCL input "L" width                         |           | 5tcyc + 500 (2)  | =      | -         | ns   |
| <b>t</b> sf | SCL, SDA input fall time                    |           | =                | =      | 300       | ns   |
| tsp         | SCL, SDA input spike pulse rejection time   |           | -                | -      | 1tcyc (2) | ns   |
| tBUF        | SDA input bus-free time                     |           | 5tcyc (2)        | =      | -         | ns   |
| tstah       | Start condition input hold time             |           | 3tcyc (2)        | =      | -         | ns   |
| tstas       | Retransmit start condition input setup time |           | 3tcyc (2)        | =      | -         | ns   |
| tSTOP       | Stop condition input setup time             |           | 3tcyc (2)        | =      | -         | ns   |
| tsdas       | Data input setup time                       |           | 1tcyc + 20 (2)   | =      | -         | ns   |
| tsdah       | Data input hold time                        |           | 0                | -      | -         | ns   |

- 1. Vcc = 1.8 to 5.5 V, Vss = 0 V and  $T_{opr} = -20$  to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), unless otherwise specified.
- 2. 1 tcyc = 1/f1(s)



Figure 34.7 I/O Timing of I<sup>2</sup>C bus Interface

Table 34.18 Electrical Characteristics (1) [Vcc = 5 V]

| Symbol  | Do                  | rameter                                                                                                                            | Condition           |              | Standard  |      |      | Unit |
|---------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------|-----------|------|------|------|
| Symbol  | i didilicici        |                                                                                                                                    | Condition           |              | Min.      | Тур. | Max. | Unit |
| Voн     | Output "H" voltage  |                                                                                                                                    | Drive capacity High | Iон = -20 mA | Vcc - 2.0 | -    | Vcc  | V    |
|         |                     |                                                                                                                                    | Drive capacity Low  | lон = −5 mA  | Vcc - 2.0 | -    | Vcc  | V    |
| Vol     | Output "L" voltage  | Output "L" voltage                                                                                                                 |                     | IoL = 20 mA  | =         | -    | 2.0  | V    |
|         |                     |                                                                                                                                    |                     | IoL = 5 mA   | =         | -    | 2.0  | V    |
| VT+-VT- | Hysteresis          | INTO, INT1, INT2,<br>  INT3, INT4, KI0, KI1,<br>  KI2, KI3, TRAIO,<br>  RXD0, RXD1, CLK0,<br>  CLK1, CLK2, SSI,<br>  SCL, SDA, SSO |                     |              | 0.1       | 0.5  | _    | V    |
|         |                     | RESET                                                                                                                              |                     |              | 0.1       | 1.0  | _    | V    |
| lін     | Input "H" current   |                                                                                                                                    | VI = 5 V            |              | =         | -    | 5.0  | μΑ   |
| lı∟     | Input "L" current   |                                                                                                                                    | VI = 0 V            |              | =         | -    | -5.0 | μΑ   |
| RPULLUP | Pull-up resistance  |                                                                                                                                    | VI = 0 V            |              | 30        | 50   | 167  | kΩ   |
| RfXIN   | Feedback resistance | XIN                                                                                                                                |                     |              | -         | 1.0  | -    | ΜΩ   |
| Rfxcin  | Feedback resistance | XCIN                                                                                                                               |                     |              | =         | 18   | -    | ΜΩ   |
| VRAM    | RAM hold voltage    | •                                                                                                                                  | During stop mode    |              | 1.8       | _    | _    | V    |

<sup>1.</sup> Vcc = 4.2 to 5.5 V at  $T_{opr} = -20$  to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), f(XIN) = 20 MHz, unless otherwise specified.

Table 34.19 Electrical Characteristics (2) [Vcc = 5 V] (Topr = -20 to  $85^{\circ}$ C (N version) / -40 to  $85^{\circ}$ C (D version), unless otherwise specified.)

|        | Б.,                                                                                                                                                                                                   | Condition                         |                                                                                                                                                                                                                    | Condition |      | Standard |      |  |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|----------|------|--|
| Symbol | Parameter                                                                                                                                                                                             |                                   | Condition                                                                                                                                                                                                          | Min.      | Тур. | Max.     | Unit |  |
| Icc    | Power supply<br>current<br>(Vcc = 3.3 to 5.5 V)                                                                                                                                                       | High-speed clock mode             | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                                 | -         | 6.5  | 20       | mA   |  |
|        | Single-chip mode,<br>output pins are<br>open, other pins                                                                                                                                              |                                   | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                                 | _         | 5.3  | 16       | mA   |  |
|        | are Vss                                                                                                                                                                                               |                                   | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                                 | _         | 3.5  | _        | mA   |  |
|        |                                                                                                                                                                                                       |                                   | XIN = 20 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                                 | -         | 2.5  | _        | mA   |  |
|        |                                                                                                                                                                                                       |                                   | XIN = 16 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                                 | _         | 2.1  | _        | mA   |  |
|        |                                                                                                                                                                                                       |                                   | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                                 | -         | 1.5  | _        | mA   |  |
|        | High-speed on-chip oscillator on fOCO = 20 MHz oscillator mode  XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz No division XIN clock off High-speed on-chip oscillator on fOCO = 20 MHz | -                                 | 6.5                                                                                                                                                                                                                | TBD       | mA   |          |      |  |
|        |                                                                                                                                                                                                       |                                   | High-speed on-chip oscillator on fOCO = 20 MHz<br>Low-speed on-chip oscillator on = 125 kHz<br>Divide-by-8                                                                                                         | -         | 2.5  | _        | mA   |  |
|        |                                                                                                                                                                                                       | Low-speed on-chip oscillator mode | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1, VCA20 = 1                                                                                        | -         | 50   | 400      | μА   |  |
|        |                                                                                                                                                                                                       | Low-speed clock mode              | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1, VCA20 = 1                                                                            | -         | 60   | 400      | μА   |  |
|        |                                                                                                                                                                                                       |                                   | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1, VCA20 = 1                                 | _         | 30   | _        | μΑ   |  |
|        |                                                                                                                                                                                                       | Wait mode                         | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                      | -         | 15   | TBD      | μΑ   |  |
|        |                                                                                                                                                                                                       |                                   | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                            | -         | 4    | TBD      | μА   |  |
|        |                                                                                                                                                                                                       |                                   | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (peripheral clock off) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | =         | 3.5  | -        | μА   |  |
|        |                                                                                                                                                                                                       | Stop mode                         | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                              | =         | 2.0  | TBD      | μА   |  |
|        |                                                                                                                                                                                                       |                                   | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                              | _         | 5.0  | _        | μΑ   |  |

# **Timing Requirements**

(Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at  $Topr = 25^{\circ}C$ ) [Vcc = 5 V]

Table 34.20 XIN Input, XCIN Input

| Symbol    | Parameter             |      | Standard |      |  |
|-----------|-----------------------|------|----------|------|--|
| Symbol    | raidilletei           | Min. | Max.     | Unit |  |
| tc(XIN)   | XIN input cycle time  | 50   | -        | ns   |  |
| twh(xin)  | XIN input "H" width   | 24   | =        | ns   |  |
| tWL(XIN)  | XIN input "L" width   | 24   | =        | ns   |  |
| tc(XCIN)  | XCIN input cycle time | 14   | =        | μS   |  |
| twh(xcin) | XCIN input "H" width  | 7    | =        | μS   |  |
| tWL(XCIN) | XCIN input "L" width  | 7    | =        | μS   |  |



XIN Input and XCIN Input Timing Diagram when Vcc = 5 V Figure 34.8

#### **Table 34.21 TRAIO Input**

| Symbol     | Parameter              |     | Standard |      |  |
|------------|------------------------|-----|----------|------|--|
| Syllibol   | raidilletei            |     | Max.     | Unit |  |
| tc(TRAIO)  | TRAIO input cycle time | 100 | -        | ns   |  |
| tWH(TRAIO) | TRAIO input "H" width  | 40  | =        | ns   |  |
| tWL(TRAIO) | TRAIO input "L" width  | 40  | -        | ns   |  |



Figure 34.9 TRAIO Input Timing Diagram when Vcc = 5 V

Table 34.22 Serial Interface

| Symbol   | Parameter              |      | Standard |      |  |
|----------|------------------------|------|----------|------|--|
| Symbol   | raidilletei            | Min. | Max.     | Unit |  |
| tc(CK)   | CLKi input cycle time  | 200  | -        | ns   |  |
| tW(CKH)  | CLKi input "H" width   | 100  | -        | ns   |  |
| tW(CKL)  | CLKi input "L" width   | 100  | -        | ns   |  |
| td(C-Q)  | TXDi output delay time | -    | 50       | ns   |  |
| th(C-Q)  | TXDi hold time         | 0    | =        | ns   |  |
| tsu(D-C) | RXDi input setup time  | 50   | =        | ns   |  |
| th(C-D)  | RXDi input hold time   | 90   | =        | ns   |  |

i = 0 to 2



Figure 34.10 Serial Interface Timing Diagram when Vcc = 5 V

Table 34.23 External Interrupt  $\overline{\text{INTi}}$  (i = 0 to 4) Input, Key Input Interrupt  $\overline{\text{Kli}}$  (i = 0 to 3)

| Symbol  | Parameter                                 |                    | Standard |      |  |
|---------|-------------------------------------------|--------------------|----------|------|--|
|         | Falametei                                 | Min.               | Max.     | Unit |  |
| tW(INH) | INTO input "H" width, Kli input "H" width | 250 (1)            | -        | ns   |  |
| tw(INL) | ĪNTO input "L" width, Kli input "L" width | 250 <sup>(2)</sup> | П        | ns   |  |

- 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater.
- 2. When selecting the digital filter by the  $\overline{\text{INTi}}$  input filter select bit, use an  $\overline{\text{INTi}}$  input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.



Figure 34.11 Input Timing for External Interrupt INTi and Key Input Interrupt Kli when Vcc = 5 V

Table 34.24 Electrical Characteristics (3) [Vcc = 3 V]

| Cumbal  | Doro                | motor                                                                                                | Condition          |              | Standard  |      |      | Unit     |
|---------|---------------------|------------------------------------------------------------------------------------------------------|--------------------|--------------|-----------|------|------|----------|
| Symbol  | Parameter           |                                                                                                      | Condition          |              | Min.      | Тур. | Max. | Onit     |
| Vон     | Output "H" voltage  | Output "H" voltage                                                                                   |                    | IOH = -5  mA | Vcc - 0.5 | =    | Vcc  | V        |
|         |                     |                                                                                                      | Drive capacity Low | IOH = −1 mA  | Vcc - 0.5 | =    | Vcc  | V        |
| Vol     | Output "L" voltage  | Output "L" voltage                                                                                   |                    | IoL = 5 mA   | =         | -    | 0.5  | V        |
|         |                     |                                                                                                      | Drive capacity Low | IoL = 1 mA   | =         | =    | 0.5  | V        |
| VT+-VT- | Hysteresis          | NTO, NT1, NT2, NT3, NT4, KI0, KI1, KI2, KI3, TRAIO, RXD0, RXD1, CLK0, CLK1, CLK2, SSI, SCL, SDA, SSO |                    |              | 0.1       | 0.3  | _    | <b>V</b> |
|         |                     | RESET                                                                                                |                    |              | 0.1       | 0.4  | -    | V        |
| Iн      | Input "H" current   |                                                                                                      | VI = 3 V           |              | =         | -    | 4.0  | μΑ       |
| lı∟     | Input "L" current   |                                                                                                      | VI = 0 V           |              | =         | -    | -4.0 | μΑ       |
| RPULLUP | Pull-up resistance  |                                                                                                      | VI = 0 V           |              | 66        | 160  | 500  | kΩ       |
| RfXIN   | Feedback resistance | XIN                                                                                                  |                    |              | =         | 3.0  | -    | МΩ       |
| RfXCIN  | Feedback resistance | XCIN                                                                                                 |                    |              | =         | 18   | -    | MΩ       |
| VRAM    | RAM hold voltage    |                                                                                                      | During stop mode   |              | 1.8       | =    | -    | V        |

<sup>1.</sup> Vcc = 2.7 to 3.3 V at Topr = -20 to  $85^{\circ}C$  (N version) / -40 to  $85^{\circ}C$  (D version), f(XIN) = 10 MHz, unless otherwise specified.

Table 34.25 Electrical Characteristics (4) [Vcc = 3 V] (Topr = -20 to  $85^{\circ}$ C (N version) / -40 to  $85^{\circ}$ C (D version), unless otherwise specified.)

| Symbol | Parameter                                                                                                                                                                                                                                                                                                                                                                      | Condition                                                                                            |                                                                                                                                                                                                                    | Standard |      |      | Unit |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------|
| 27001  |                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                      |                                                                                                                                                                                                                    | Min.     | Тур. | Max. |      |
| Icc    | Power supply current (Vcc = 2.7 to 3.3 V) Single-chip mode, output pins are open.                                                                                                                                                                                                                                                                                              | High-speed clock mode                                                                                | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                                 | =        | 3.5  | -    | mA   |
|        | other pins are Vss                                                                                                                                                                                                                                                                                                                                                             |                                                                                                      | XIN = 10 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                                 | =        | 1.5  | =    | mA   |
|        |                                                                                                                                                                                                                                                                                                                                                                                | High-speed on-chip oscillator on fOCO = 10 MHz Low-speed on-chip oscillator on = 125 kHz No division | I                                                                                                                                                                                                                  | 5.5      | TBD  | mA   |      |
|        | XIN clock off High-speed on-chip oscillator on fOCO = 10 MH: Low-speed on-chip oscillator on = 125 kHz Divide-by-8  Low-speed on-chip oscillator mode  XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1, VCA20 = 1  XIN clock off High-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1, VCA20 = 1 |                                                                                                      | -                                                                                                                                                                                                                  | 1.5      | -    | mA   |      |
|        |                                                                                                                                                                                                                                                                                                                                                                                | =                                                                                                    | 50                                                                                                                                                                                                                 | 400      | μА   |      |      |
|        |                                                                                                                                                                                                                                                                                                                                                                                | Low-speed clock mode                                                                                 | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1, VCA20 = 1                                                                            | -        | 60   | 400  | μА   |
|        |                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                      | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1, VCA20 = 1                                 | J        | 30   | -    | μА   |
|        |                                                                                                                                                                                                                                                                                                                                                                                | Wait mode                                                                                            | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                      | _        | 15   | TBD  | μА   |
|        |                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                      | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                            | _        | 4    | TBD  | μА   |
|        |                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                      | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (peripheral clock off) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | -        | 3.5  | -    | μА   |
|        |                                                                                                                                                                                                                                                                                                                                                                                | Stop mode                                                                                            | XIN clock off, Topr = 25°C<br>High-speed on-chip oscillator off<br>Low-speed on-chip oscillator off<br>CM10 = 1<br>Peripheral clock off<br>VCA27 = VCA26 = VCA25 = 0                                               | -        | 2.0  | TBD  | μА   |
|        |                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                      | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                              | -        | 5.0  | =    | μА   |

## **Timing requirements**

(Unless Otherwise Specified: Vcc = 3 V, Vss = 0 V at  $Topr = 25^{\circ}C$ ) [Vcc = 3 V]

Table 34.26 XIN Input, XCIN Input

| Symbol    | Parameter             |      | Standard |      |  |
|-----------|-----------------------|------|----------|------|--|
| Symbol    | Falanielei            | Min. | Max.     | Unit |  |
| tc(XIN)   | XIN input cycle time  | 100  | =        | ns   |  |
| twh(xin)  | XIN input "H" width   | 40   | =        | ns   |  |
| tWL(XIN)  | XIN input "L" width   | 40   | =        | ns   |  |
| tc(XCIN)  | XCIN input cycle time | 14   | =        | μS   |  |
| twh(xcin) | XCIN input "H" width  | 7    | =        | μS   |  |
| tWL(XCIN) | XCIN input "L" width  | 7    | -        | μS   |  |



Figure 34.12 XIN Input and XCIN Input Timing Diagram when Vcc = 3 V

# Table 34.27 TRAIO Input

| Symbol     | Parameter              |                       | Standard |    |  |
|------------|------------------------|-----------------------|----------|----|--|
| Symbol     | raidilletei            | Min. Max. 300 – 120 – | Unit     |    |  |
| tc(TRAIO)  | TRAIO input cycle time | 300                   | -        | ns |  |
| twh(traio) | TRAIO input "H" width  | 120                   | =        | ns |  |
| tWL(TRAIO) | TRAIO input "L" width  | 120                   | -        | ns |  |



Figure 34.13 TRAIO Input Timing Diagram when Vcc = 3 V

**Table 34.28 Serial Interface** 

| Symbol   | Parameter              | Stan | Unit |       |
|----------|------------------------|------|------|-------|
|          | Farameter              |      | Max. | Offic |
| tc(CK)   | CLKi input cycle time  | 300  | -    | ns    |
| tW(CKH)  | CLKi input "H" width   | 150  | -    | ns    |
| tW(CKL)  | CLKi Input "L" width   | 150  | -    | ns    |
| td(C-Q)  | TXDi output delay time | =    | 80   | ns    |
| th(C-Q)  | TXDi hold time         | 0    | -    | ns    |
| tsu(D-C) | RXDi input setup time  | 70   | -    | ns    |
| th(C-D)  | RXDi input hold time   | 90   | -    | ns    |

i = 0 to 2



Serial Interface Timing Diagram when Vcc = 3 V **Figure 34.14** 

Table 34.29 External Interrupt  $\overline{\text{INTi}}$  (i = 0 to 4) Input, Key Input Interrupt  $\overline{\text{Kli}}$  (i = 0 to 3)

| Svmbol  | Parameter                                 |         | Standard |      |  |
|---------|-------------------------------------------|---------|----------|------|--|
| Symbol  |                                           |         | Max.     | Unit |  |
| tW(INH) | INTO input "H" width, Kli input "H" width | 380 (1) | -        | ns   |  |
| tW(INL) | INTO input "L" width, Kli input "L" width | 380 (2) | -        | ns   |  |

## Notes:

- 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency  $\times$  3) or the minimum value of standard, whichever is greater.
- 2. When selecting the digital filter by the INTi input filter select bit, use an INTi input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.



Figure 34.15 Input Timing for External Interrupt INTi and Key Input Interrupt Kli when Vcc = 3 V

Table 34.30 Electrical Characteristics (5) [Vcc = 2.2 V]

| Symbol  | Parameter           |                                                                                                           | Condition           |              | Standard  |      |      | Unit   |  |
|---------|---------------------|-----------------------------------------------------------------------------------------------------------|---------------------|--------------|-----------|------|------|--------|--|
| Symbol  | Para                | i alametei                                                                                                |                     | Condition    |           | Тур. | Max. | Uill   |  |
| Vон     | Output "H" voltage  |                                                                                                           | Drive capacity High | IOH = -2  mA | Vcc - 0.5 | -    | Vcc  | V      |  |
|         |                     |                                                                                                           | Drive capacity Low  | Iон = −1 mA  | Vcc - 0.5 | =    | Vcc  | V      |  |
| Vol     | Output "L" voltage  |                                                                                                           | Drive capacity High | IoL = 2 mA   | -         | -    | 0.5  | V      |  |
|         |                     |                                                                                                           | Drive capacity Low  | IOL = 1 mA   | -         | -    | 0.5  | V      |  |
| VT+-VT- | Hysteresis          | INTO, INT1, INT2, INT3, INT4, KI0, KI1, KI2, KI3, TRAIO, RXD0, RXD1, CLK0, CLK1, CLK2, SSI, SCL, SDA, SSO |                     |              | 0.05      | 0.3  | -    | V<br>V |  |
| Іін     | Input "H" current   |                                                                                                           | VI = 1.8 V          |              | -         | _    | 4.0  | μΑ     |  |
| lıL     | Input "L" current   |                                                                                                           | VI = 0 V            |              | -         | -    | -4.0 | μΑ     |  |
| RPULLUP | Pull-up resistance  |                                                                                                           | VI = 0 V            |              | 100       | 200  | 600  | kΩ     |  |
| RfXIN   | Feedback resistance | XIN                                                                                                       |                     |              | -         | 5    | _    | МΩ     |  |
| RfXCIN  | Feedback resistance | XCIN                                                                                                      |                     |              | =         | 35   | _    | MΩ     |  |
| VRAM    | RAM hold voltage    | •                                                                                                         | During stop mode    |              | 1.8       | -    | _    | V      |  |

## Note:

<sup>1.</sup> Vcc = 1.8 V at  $T_{opr} = -20 \text{ to } 85^{\circ}\text{C}$  (N version) /  $-40 \text{ to } 85^{\circ}\text{C}$  (D version), f(XIN) = 5 MHz, unless otherwise specified.

Table 34.31 Electrical Characteristics (6) [Vcc = 2.2 V] (Topr = -20 to  $85^{\circ}$ C (N version) / -40 to  $85^{\circ}$ C (D version), unless otherwise specified.)

| Symbol | Parameter                                                                                  | Condition                                   |                                                                                                                                                                                                                    | Standard |      |      |         |
|--------|--------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|---------|
| Symbol |                                                                                            |                                             | Condition                                                                                                                                                                                                          | Min.     | Тур. | Max. | v. Unit |
| Icc    | Power supply current<br>(Vcc = 1.8 to 2.7 V)<br>Single-chip mode,<br>output pins are open, | High-speed clock mode                       | XIN = 5 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz No division                                                                                                  | -        | 2.2  | =    | mA      |
|        | other pins are Vss                                                                         |                                             | XIN = 5 MHz (square wave) High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                                  | ı        | 0.8  | _    | mΑ      |
|        |                                                                                            | High-speed<br>on-chip<br>oscillator<br>mode | XIN clock off High-speed on-chip oscillator on fOCO = 5 MHz Low-speed on-chip oscillator on = 125 kHz No division                                                                                                  | I        | 4    |      | mΑ      |
|        |                                                                                            | mode                                        | XIN clock off High-speed on-chip oscillator on fOCO = 5 MHz Low-speed on-chip oscillator on = 125 kHz Divide-by-8                                                                                                  | -        | 1.7  |      | mA      |
|        |                                                                                            | Low-speed on-<br>chip oscillator<br>mode    | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz Divide-by-8, FMR47 = 1, VCA20 = 1                                                                                        | -        | 50   | 300  | μА      |
|        |                                                                                            | Low-speed clock mode                        | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz FMR47 = 1, VCA20 = 1                                                                            | =        | 60   | 350  | μА      |
|        |                                                                                            |                                             | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz Program operation on RAM Flash memory off, FMSTP = 1, VCA20 = 1                                 | -        | 30   | _    | μА      |
|        |                                                                                            | Wait mode                                   | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock operation VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                      | =        | 15   | TBD  | μА      |
|        |                                                                                            |                                             | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator on = 125 kHz While a WAIT instruction is executed Peripheral clock off VCA27 = VCA26 = VCA25 = 0 VCA20 = 1                            | -        | 4    | TBD  | μА      |
|        |                                                                                            |                                             | XIN clock off High-speed on-chip oscillator off Low-speed on-chip oscillator off XCIN clock oscillator on = 32 kHz (peripheral clock off) While a WAIT instruction is executed VCA27 = VCA26 = VCA25 = 0 VCA20 = 1 | =        | 3.5  | -    | μА      |
|        |                                                                                            | Stop mode                                   | XIN clock off, Topr = 25°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                              | -        | 2.0  | TBD  | μА      |
|        |                                                                                            |                                             | XIN clock off, Topr = 85°C High-speed on-chip oscillator off Low-speed on-chip oscillator off CM10 = 1 Peripheral clock off VCA27 = VCA26 = VCA25 = 0                                                              | -        | 5.0  | =    | μА      |

## **Timing requirements**

(Unless Otherwise Specified: Vcc = 2.2 V, Vss = 0 V at  $Topr = 25^{\circ}C$ ) [Vcc = 2.2 V]

Table 34.32 XIN Input, XCIN Input

| Symbol    | Parameter             |     | Standard |      |  |
|-----------|-----------------------|-----|----------|------|--|
| Symbol    |                       |     | Max.     | Unit |  |
| tc(XIN)   | XIN input cycle time  | 200 | -        | ns   |  |
| twh(xin)  | XIN input "H" width   | 90  | =        | ns   |  |
| tWL(XIN)  | XIN input "L" width   | 90  | =        | ns   |  |
| tc(XCIN)  | XCIN input cycle time | 14  | =        | μS   |  |
| twh(xcin) | XCIN input "H" width  | 7   | =        | μS   |  |
| tWL(XCIN) | XCIN input "L" width  | 7   | -        | μS   |  |



XIN Input and XCIN Input Timing Diagram when Vcc = 2.2 V **Figure 34.16** 

**Table 34.33** TRAIO Input

| Symbol     | Parameter              |     | Standard |      |  |
|------------|------------------------|-----|----------|------|--|
|            |                        |     | Max.     | Unit |  |
| tc(TRAIO)  | TRAIO input cycle time | 500 | -        | ns   |  |
| twh(traio) | TRAIO input "H" width  | 200 | =        | ns   |  |
| tWL(TRAIO) | TRAIO input "L" width  | 200 | -        | ns   |  |



Figure 34.17 TRAIO Input Timing Diagram when Vcc = 2.2 V

Table 34.34 Serial Interface

| Symbol   | Parameter              | Stan | Unit |       |  |
|----------|------------------------|------|------|-------|--|
| Symbol   | Faranielei             |      | Max. | Offic |  |
| tc(CK)   | CLKi input cycle time  | 800  | -    | ns    |  |
| tW(CKH)  | CLKi input "H" width   | 400  | -    | ns    |  |
| tW(CKL)  | CLKi input "L" width   | 400  | -    | ns    |  |
| td(C-Q)  | TXDi output delay time | -    | 200  | ns    |  |
| th(C-Q)  | TXDi hold time         | 0    | -    | ns    |  |
| tsu(D-C) | RXDi input setup time  | 150  | -    | ns    |  |
| th(C-D)  | RXDi input hold time   | 90   | -    | ns    |  |

i = 0 to 2



Figure 34.18 Serial Interface Timing Diagram when Vcc = 2.2 V

Table 34.35 External Interrupt  $\overline{\text{INTi}}$  (i = 0 to 4) Input, Key Input Interrupt  $\overline{\text{Kli}}$  (i = 0 to 3)

| Symbol  | Parameter                                 |          | Standard |      |  |
|---------|-------------------------------------------|----------|----------|------|--|
| Symbol  |                                           |          | Max.     | Unit |  |
| tW(INH) | INTO input "H" width, Kli input "H" width | 1000 (1) | -        | ns   |  |
| tW(INL) | INTO input "L" width, KIi input "L" width | 1000 (2) | -        | ns   |  |

## Notes:

- 1. When selecting the digital filter by the INTi input filter select bit, use an INTi input HIGH width of either (1/digital filter clock frequency x 3) or the minimum value of standard, whichever is greater.
- 2. When selecting the digital filter by the  $\overline{\text{INTi}}$  input filter select bit, use an  $\overline{\text{INTi}}$  input LOW width of either (1/digital filter clock frequency × 3) or the minimum value of standard, whichever is greater.



Figure 34.19 Input Timing for External Interrupt INTi and Key Input Interrupt Kli when Vcc = 2.2 V

## 35. Usage Notes

#### 35.1 **Notes on Clock Generation Circuit**

#### 35.1.1 Stop Mode

To enter stop mode, set the FMR01 bit in the FMR0 register to 0 (CPU rewrite mode disabled) and then the CM10 bit in the CM1 register to 1 (stop mode). An instruction queue pre-reads 4 bytes from the instruction which sets the CM10 bit to 1 (stop mode) and the program stops.

Insert at least four NOP instructions following the JMP.B instruction after the instruction which sets the CM10 bit to 1.

• Program example to enter stop mode

1,FMR0 ; CPU rewrite mode disabled BCLR **BSET** 0,PRCR ; Protect disabled **FSET** Ι ; Enable interrupt **BSET** 0,CM1 ; Stop mode JMP.B LABEL\_001 LABEL 001: NOP NOP **NOP NOP** 

#### 35.1.2 **Wait Mode**

To enter wait mode with the WAIT instruction, set the FMR01 bit in the FMR0 register to 0 (CPU rewrite mode disabled) and then execute the WAIT instruction. An instruction queue pre-reads 4 bytes from the WAIT instruction and the program stops. Insert at least four NOP instructions after the WAIT instruction.

• Program example to execute the WAIT instruction

; CPU rewrite mode disabled **BCLR** 1,FMR0 **FSET** Ι ; Enable interrupt WAIT ; Wait mode **NOP NOP** NOP **NOP** 

#### 35.1.3 Oscillation Stop Detection Function

Since the oscillation stop detection function cannot be used if the XIN clock frequency is below 2 MHz, set bits OCD1 to OCD0 to 00b.

#### 35.1.4 **Oscillation Circuit Constants**

Consult the oscillator manufacturer to determine the optimal oscillation circuit constants for the user system. To use the MCU with supply voltage below VCC = 2.7 V, it is recommended to set the CM11 bit in the CM1 register to 1 (on-chip feedback resistor disabled) and connect the feedback resistor to the chip externally.

#### 35.2 **Notes on Interrupts**

#### 35.2.1 Reading Address 00000h

Do not read address 00000h by a program. When a maskable interrupt request is acknowledged, the CPU reads interrupt information (interrupt number and interrupt request level) from 00000h in the interrupt sequence. At this time, the IR bit for the acknowledged interrupt is set to 0.

If address 00000h is read by a program, the IR bit for the interrupt which has the highest priority among the enabled interrupts is set to 0. This may cause the interrupt to be canceled, or an unexpected interrupt to be generated.

#### 35.2.2 SP Setting

Set a value in the SP before an interrupt is acknowledged. The SP is set to 0000h after a reset. If an interrupt is acknowledged before setting a value in the SP, the program may run out of control.

#### 35.2.3 **External Interrupt and Key Input Interrupt**

Either the "L" level width or "H" level width shown in the Electrical Characteristics is required for the signal input to pins  $\overline{\text{INT0}}$  to  $\overline{\text{INT4}}$  and pins  $\overline{\text{KI0}}$  to  $\overline{\text{KI3}}$ , regardless of the CPU clock.

For details, refer to **Table 34.23** (VCC = 5V), **Table 34.29** (VCC = 3V), **Table 34.35** (VCC = 2.2V) **External** Interrupt  $\overline{INTi}$  (i = 0 to 4) Input, Key Input Interrupt KIi (i = 0 to 3).

#### 35.2.4 **Changing Interrupt Sources**

The IR bit in the interrupt control register may be set to 1 (interrupt requested) when the interrupt source changes. To use an interrupt, set the IR bit to 0 (no interrupt requested) after changing interrupt sources.

Changing interrupt sources as referred to here includes all factors that change the source, polarity, or timing of the interrupt assigned to a software interrupt number. Therefore, if a mode change of a peripheral function involves the source, polarity, or timing of an interrupt, set the IR bit to 0 (no interrupt requested) after making these changes. Refer to the descriptions of the individual peripheral functions for related interrupts.

Figure 35.1 shows a Procedure Example for Changing Interrupt Sources.



- simultaneously (using one instruction).
- 2. To prevent interrupt requests from being generated disable the peripheral function before changing the interrupt source. In this case, use the I flag if all maskable interrupts can be disabled.
  - If all maskable interrupts cannot be disabled, use bits ILVL0 to ILVL2 for the interrupt whose source is to be changed.
- 3. Refer to 11.8.5 Rewriting Interrupt Control Register for the instructions to use and related notes.

Figure 35.1 **Procedure Example for Changing Interrupt Sources** 

#### 35.2.5 **Rewriting Interrupt Control Register**

- (a) The contents of the interrupt control register can be rewritten only while no interrupt requests corresponding to that register are generated. If an interrupt request may be generated, disable the interrupt before rewriting the contents of the interrupt control register.
- (b) When rewriting the contents of the interrupt control register after disabling the interrupt, be careful to choose appropriate instructions.

## Changing any bit other than the IR bit

If an interrupt request corresponding to the register is generated while executing the instruction, the IR bit may not be set to 1 (interrupt requested), and the interrupt may be ignored. If this causes a problem, use one of the following instructions to rewrite the contents of the register: AND, OR, BCLR, and BSET.

### Changing the IR bit

Depending on the instruction used, the IR bit may not be set to 0 (no interrupt requested). Use the MOV instruction to set the IR bit to 0.

(c) When using the I flag to disable an interrupt, set the I flag as shown in the sample programs below. Refer to (b) regarding rewriting the contents of interrupt control registers using the sample programs.

Examples 1 to 3 shows how to prevent the I flag from being set to 1 (interrupts enabled) before the contents of the interrupt control register are rewritten for the effects of the internal bus and the instruction queue buffer.

## Example 1: Use the NOP instructions to pause program until the interrupt control register is rewritten

INT SWITCH1:

**FCLR** ; Disable interrupts

AND.B #00H,0056H ; Set the TRAIC register to 00h

**NOP** 

**NOP** 

**FSET** Ι ; Enable interrupts

## **Example 2:** Use a dummy read to delay the FSET instruction

INT SWITCH2:

FCLR I ; Disable interrupts

AND.B #00H.0056H ; Set the TRAIC register to 00h

MOV.W MEM,R0 ; Dummy read ; Enable interrupts **FSET** 

## Example 3: Use the POPC instruction to change the I flag

INT\_SWITCH3:

PUSHC FLG

FCLR ; Disable interrupts

AND.B #00H.0056H ; Set the TRAIC register to 00h

POPC FLG; Enable interrupts

#### 35.3 **Notes on ID Code Areas**

#### **Setting Example of ID Code Areas** 35.3.1

As the ID code areas are allocated in the flash memory (not in the SFRs), they cannot be rewritten by executing an instruction. Write appropriate values when creating a program. The following shows a setting example.

• To set 55h in all of the ID code areas

.org 00FFDCH

.lword dummy | (55000000h) ; UND .lword dummy | (55000000h)

.lword dummy; BREAK

.lword dummy | (55000000h) ; ADDRESS MATCH .lword dummy | (55000000h) ; SET SINGLE STEP

.lword dummy | (55000000h) ; WDT

.lword dummy | (55000000h) ; ADDRESS BREAK

.lword dummy | (55000000h) ; RESERVE

(Programming formats vary depending on the compiler. Check the compiler manual.)

#### 35.4 **Notes on Option Function Select Area**

#### 35.4.1 **Setting Example of Option Function Select Area**

As the option function select area is allocated in the flash memory (not in the SFRs), they cannot be rewritten by executing an instruction. Write appropriate values when creating a program. The following shows a setting example.

• To set FFh in the OFS register

.org 00FFFCH

.lword reset | (0FF000000h) ; RESET

(Programming formats vary depending on the compiler. Check the compiler manual.)

## 35.5 Notes on DTC

## 35.5.1 DTC activation source

- Do not generate any DTC activation sources before entering wait mode or during wait mode.
- Do not generate any DTC activation sources before entering stop mode or during stop mode.

## **35.5.2 DTCENi** Registers (i = 0 to 6)

- Modify bits DTCENi0 to DTCENi7 only while an interrupt request corresponding to the bit is not generated.
- When the interrupt source flag in the status register for the peripheral function is 1, do not modify the corresponding activation source bit among bits DTCENi0 to DTCENi7.
- Do not access the DTCENi registers using DTC transfers.

## 35.5.3 Peripheral Modules

- Do not set the status register bit for the peripheral function to 0 using a DTC transfer.
- When the DTC activation source is I<sup>2</sup>C bus/SSU receive data full, read the SSRDR register/the ICDRR register using a DTC transfer.
- When the DTC activation source is I<sup>2</sup>C bus/SSU transmit data empty, write to the SSTDR register/the ICDRT register using a DTC transfer.

## 35.6 Notes on Timer RA

- Timer RA stops counting after a reset. Set the values in the timer RA and timer RA prescalers before the count starts.
- Even if the prescaler and timer RA are read out in 16-bit units, these registers are read 1 byte at a time by the MCU. Consequently, the timer value may be updated during the period when these two registers are being read.
- In pulse period measurement mode, bits TEDGF and TUNDF in the TRACR register can be set to 0 by writing 0 to these bits by a program. However, these bits remain unchanged if 1 is written. When using the READ-MODIFY-WRITE instruction for the TRACR register, the TEDGF or TUNDF bit may be set to 0 although these bits are set to 1 while the instruction is being executed. In this case, write 1 to the TEDGF or TUNDF bit which is not supposed to be set to 0 with the MOV instruction.
- When changing to pulse period measurement mode from another mode, the contents of bits TEDGF and TUNDF are undefined. Write 0 to bits TEDGF and TUNDF before the count starts.
- The TEDGF bit may be set to 1 by the first timer RA prescaler underflow generated after the count starts.
- When using the pulse period measurement mode, leave two or more periods of the timer RA prescaler immediately after the count starts, then set the TEDGF bit to 0.
- The TCSTF bit retains 0 (count stops) for 0 to 1 cycle of the count source after setting the TSTART bit to 1 (count starts) while the count is stopped.
  - During this time, do not access registers associated with timer RA <sup>(1)</sup> other than the TCSTF bit. Timer RA starts counting at the first valid edge of the count source after The TCSTF bit is set to 1 (during count).
  - The TCSTF bit remains 1 for 0 to 1 cycle of the count source after setting the TSTART bit to 0 (count stops) while the count is in progress. Timer RA counting is stopped when the TCSTF bit is set to 0.
  - During this time, do not access registers associated with timer RA (1) other than the TCSTF bit.

### Note:

- 1. Registers associated with timer RA: TRACR, TRAIOC, TRAMR, TRAPRE, and TRA.
- When the TRAPRE register is continuously written during count operation (TCSTF bit is set to 1), allow three or more cycles of the count source clock for each write interval.
- When the TRA register is continuously written during count operation (TCSTF bit is set to 1), allow three or more cycles of the prescaler underflow for each write interval.

## 35.7 Notes on Timer RB

- Timer RB stops counting after a reset. Set the values in the timer RB and timer RB prescalers before the count starts.
- Even if the prescaler and timer RB is read out in 16-bit units, these registers are read 1 byte at a time by the MCU. Consequently, the timer value may be updated during the period when these two registers are being read.
- In programmable one-shot generation mode and programmable wait one-shot generation mode, when setting the TSTART bit in the TRBCR register to 0, 0 (stops counting) or setting the TOSSP bit in the TRBOCR register to 1 (stops one-shot), the timer reloads the value of reload register and stops. Therefore, in programmable one-shot generation mode and programmable wait one-shot generation mode, read the timer count value before the timer stops.
- The TCSTF bit remains 0 (count stops) for 1 to 2 cycles of the count source after setting the TSTART bit to 1 (count starts) while the count is stopped.

During this time, do not access registers associated with timer RB <sup>(1)</sup> other than the TCSTF bit. Timer RB starts counting at the first valid edge of the count source after the TCSTF bit is set to 1 (during count).

The TCSTF bit remains 1 for 1 to 2 cycles of the count source after setting the TSTART bit to 0 (count stops) while the count is in progress. Timer RB counting is stopped when the TCSTF bit is set to 0.

During this time, do not access registers associated with timer RB (1) other than the TCSTF bit.

#### Note:

- 1. Registers associated with timer RB: TRBCR, TRBOCR, TRBIOC, TRBMR, TRBPRE, TRBSC, and TRBPR.
- If the TSTOP bit in the TRBCR register is set to 1 during timer operation, timer RB stops immediately.
- If 1 is written to the TOSST or TOSSP bit in the TRBOCR register, the value of the TOSSTF bit changes after one or two cycles of the count source have elapsed. If the TOSSP bit is written to 1 during the period between when the TOSST bit is written to 1 and when the TOSSTF bit is set to 1, the TOSSTF bit may be set to either 0 or 1 depending on the content state. Likewise, if the TOSST bit is written to 1 during the period between when the TOSSP bit is written to 1 and when the TOSSTF bit is set to 0, the TOSSTF bit may be set to either 0 or 1.

## 35.7.1 Timer Mode

To write to registers TRBPRE and TRBPR during count operation (TCSTF bit in the TRBCR register is set to 1), note the following points:

- When the TRBPRE register is written continuously, allow three or more cycles of the count source for each write interval.
- When the TRBPR register is written continuously, allow three or more cycles of the prescaler underflow for each write interval.

## 35.7.2 Programmable Waveform Generation Mode

To write to registers TRBPRE and TRBPR during count operation (TCSTF bit in the TRBCR register is set to 1), note the following points:

- When the TRBPRE register is written continuously, allow three or more cycles of the count source for each write interval.
- When the TRBPR register is written continuously, allow three or more cycles of the prescaler underflow for each write interval.

## 35.7.3 Programmable One-shot Generation Mode

To write to registers TRBPRE and TRBPR during count operation (TCSTF bit in the TRBCR register is set to 1), note the following points:

- When the TRBPRE register is written continuously during count operation (TCSTF bit is set to 1), allow three or more cycles of the count source for each write interval.
- When the TRBPR register is written continuously during count operation (TCSTF bit is set to 1), allow three or more cycles of the prescaler underflow for each write interval.

## 35.7.4 Programmable Wait One-shot Generation Mode

To write to registers TRBPRE and TRBPR during count operation (TCSTF bit in the TRBCR register is set to 1), note the following points:

- When the TRBPRE register is written continuously, allow three or more cycles of the count source for each write interval.
- When the TRBPR register is written continuously, allow three or more cycles of the prescaler underflow for each write interval.

#### **Notes on Timer RC** 35.8

#### **TRC Register** 35.8.1

• The following note applies when the CCLR bit in the TRCCR1 register is set to 1 (clear TRC register at compare match with TRCGRA register).

When using a program to write a value to the TRC register while the TSTART bit in the TRCMR register is set to 1 (count starts), ensure that the write does not overlap with the timing with which the TRC register is set to 0000h.

If the timing of the write to the TRC register and the setting of the TRC register to 0000h coincide, the write value will not be written to the TRC register and the TRC register will be set to 0000h.

• Reading from the TRC register immediately after writing to it can result in the value previous to the write being read out. To prevent this, execute the JMP.B instruction between the read and the write instructions.

Program Example MOV.W #XXXXh, TRC ;Write

> JMP.B L1 :JMP.B instruction

L1: MOV.W TRC.DATA :Read

#### 35.8.2 TRCSR Register

Reading from the TRCSR register immediately after writing to it can result in the value previous to the write being read out. To prevent this, execute the JMP.B instruction between the read and the write instructions.

Program Example MOV.B #XXh, TRCSR :Write

> JMP.B ;JMP.B instruction I.1

TRCSR,DATA L1: MOV.B :Read

#### 35.8.3 **TRCCR1** Register

To set bits TCK2 to TCK0 in the TRCCR1 register to 111b (fOCO-F), set fOCO-F to the clock frequency higher than the CPU clock frequency.

#### **Count Source Switching** 35.8.4

• Stop the count before switching the count source.

Switching procedure

- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- After switching the count source from fOCO40M to another clock, allow a minimum of two cycles of f1 to elapse after changing the clock setting before stopping fOCO40M.

Switching procedure

- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- (3) Wait for a minimum of two cycles of f1.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).

• After switching the count source from fOCO-F to fOCO40M, allow a minimum of two cycles of fOCO-F to elapse after changing the clock setting before stopping fOCO-F.

## Switching procedure

- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- (3) Wait for a minimum of two cycles of fOCO-F.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).
- After switching the count source from fOCO-F to a clock other than fOCO40M, allow a minimum of one cycle of fOCO-F + fOCO40M to elapse after changing the clock setting before stopping fOCO-F. Switching procedure
- (1) Set the TSTART bit in the TRCMR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRCCR1 register.
- (3) Wait for a minimum of one cycle of fOCO-F + fOCO40M.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).

## 35.8.5 Input Capture Function

- The pulse width of the input capture signal should be three cycles or more of the timer RC operation clock (refer to **Table 19.1 Timer RC Operation Clock**).
- The value of the TRC register is transferred to the TRCGRj register one or two cycles of the timer RC operation clock after the input capture signal is input to the TRCIOj (j = A, B, C, or D) pin (when the digital filter function is not used).

## 35.8.6 TRCMR Register in PWM2 Mode

When the CSEL bit in the TRCCR2 register is set to 1 (count stops at compare match with the TRCGRA register), do not set the TRCMR register at compare match timing of registers TRC and TRCGRA.

## 35.8.7 Count Source fOCO40M

The count source fOCO40M can be used with supply voltage VCC = 2.7 to 5.5 V. For supply voltage other than that, do not set bits TCK2 to TCK0 in the TRCCR1 register to 110b (select fOCO40M as the count source).

#### **Notes on Timer RD** 35.9

#### **TRDSTR Register** 35.9.1

- Set the TRDSTR register using the MOV instruction.
- When the CSELi (i = 0 to 1) is set to 0 (the count stops at compare match of registers TRDi and TRDGRAi), the count does not stop and the TSTARTi bit remains unchanged even if 0 (count stops) is written to the TSTARTi bit.
- Therefore, set the TSTARTi bit to 0 to change other bits without changing the TSTARTi bit when the CSELi bit is se to 0.
- To stop counting by a program, set the TSTARTi bit after setting the CSELi bit to 1. Although the CSELi bit is set to 1 and the TSTARTi bit is set to 0 at the same time (with 1 instruction), the count cannot be stopped.
- Table 35.1 lists the TRDIOji (j = A, B, C, or D) Pin Output Level when Count Stops to use the TRDIOji (j = A, B, C, or D) pin with the timer RD output.

#### **Table 35.1** TRDIOji (j = A, B, C, or D) Pin Output Level when Count Stops

| Count Stop                                                                                      | TRDIOji Pin Output when Count Stops                          |
|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| When the CSELi bit is set to 1, set the TSTARTi bit to 0 and the count stops.                   | Hold the output level immediately before the count stops.    |
| When the CSELi bit is set to 0, the count stops at compare match of registers TRDi and TRDGRAi. | Hold the output level after output changes by compare match. |

#### 35.9.2 TRDi Register (i = 0 or 1)

• When writing the value to the TRDi register by a program while the TSTARTi bit in the TRDSTR register is set to 1 (count starts), avoid overlapping with the timing for setting the TRDi register to 0000h, and then write. If the timing for setting the TRDi register to 0000h overlaps with the timing for writing the value to the TRDi register, the value is not written and the TRDi register is set to 0000h.

These precautions are applicable when selecting the following by bits CCLR2 to CCLR0 in the TRDCRi register.

- 001b (Clear by the TRDi register at compare match with the TRDGRAi register.)
- 010b (Clear by the TRDi register at compare match with the TRDGRBi register.)
- 011b (Synchronous clear)
- 101b (Clear by the TRDi register at compare match with the TRDGRCi register.)
- 110b (Clear by the TRDi register at compare match with the TRDGRDi register.)
- When writing the value to the TRDi register and continuously reading the same register, the value before writing may be read. In this case, execute the JMP.B instruction between the writing and reading.

Program example MOV.W #XXXXh, TRD0 ;Writing JMP.B L1 ;JMP.B L1: MOV.W TRD0,DATA ;Reading

#### 35.9.3 TRDSRi Register (i = 0 or 1)

When writing the value to the TRDSRi register and continuously reading the same register, the value before writing may be read. In this case, execute the JMP.B instruction between the writing and reading.

Program example MOV.B #XXh, TRDSR0 ;Writing **IMP B** ;JMP.B T.1 TRDSR0,DATA L1: MOV.B ;Reading

#### TRDCRi Register (i = 0 or 1) 35.9.4

To set bits TCK2 to TCK0 in the TRDCRi register to 111b (fOCO-F), set fOCO-F to the clock frequency higher than the CPU clock frequency.

#### 35.9.5 **Count Source Switch**

- Switch the count source after the count stops.
- Switching procedure
- (1) Set the TSTARTi (i = 0 or 1) bit in the TRDSTR register to 0 (count stops).
- (2) Change bits TCK2 to TCK0 in the TRDCRi register.
- When changing the count source from fOCO40M to another source and stopping fOCO40M, wait 2 cycles of f1 or more after setting the clock switch, and then stop fOCO40M.
- Switching procedure
- (1) Set the TSTARTi (i = 0 or 1) bit in the TRDSTR register to 0 (count stops).
- (2) Change bits TCK2 to TCK0 in the TRDCRi register.
- (3) Wait 2 or more cycles of f1.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator stops).
- After switching the count source from fOCO-F to fOCO40M, allow a minimum of two cycles of fOCO-F to elapse after changing the clock setting before stopping fOCO-F.
- Switching procedure
- (1) Set the TSTARTi (i = 0 to 1) bit in the TRDSTR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRDCRi register.
- (3) Wait for a minimum of two cycles of fOCO-F.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).
- After switching the count source from fOCO-F to a clock other than fOCO40M, allow a minimum of one cycle of fOCO-F + fOCO40M to elapse after changing the clock setting before stopping fOCO-F.
- Switching procedure
- (1) Set the TSTARTi (i = 0 to 1) bit in the TRDSTR register to 0 (count stops).
- (2) Change the settings of bits TCK2 to TCK0 in the TRDCRi register.
- (3) Wait for a minimum of one cycle of fOCO-F + fOCO40M.
- (4) Set the FRA00 bit in the FRA0 register to 0 (high-speed on-chip oscillator off).

#### 35.9.6 **Input Capture Function**

- Set the pulse width of the input capture signal to 3 or more cycles of the timer RD operation clock (refer to **Table 20.1 Timer RD Operation Clocks**).
- The value in the TRDi register is transferred to the TRDGRji register 2 to 3 cycles of the timer RD operation clock after the input capture signal is applied to the TRDIOji pin (i = 0 or 1, j = either A, B, C, or D) (no digital filter).

#### 35.9.7 **Reset Synchronous PWM Mode**

- When reset synchronous PWM mode is used for motor control, make sure OLS0 = OLS1.
- Set to reset synchronous PWM mode by the following procedure: Switching procedure
- (1) Set the TSTART0 bit in the TRDSTR register to 0 (count stops).
- (2) Set bits CMD1 to CMD0 in the TRDFCR register to 00b (timer mode, PWM mode, and PWM3 mode).
- (3) Set bits CMD1 to CMD0 to 01b (reset synchronous PWM mode).
- (4) Set the other registers associated with timer RD again.

#### 35.9.8 **Complementary PWM Mode**

- When complementary PWM mode is used for motor control, make sure OLS0 = OLS1.
- Change bits CMD1 to CMD0 in the TRDFCR register in the following procedure.

Switching procedure: When setting to complementary PWM mode (including re-set), or changing the transfer timing from the buffer register to the general register in complementary PWM mode.

- (1) Set both the TSTART0 and TSTART1 bits in the TRDSTR register to 0 (count stops).
- (2) Set bits CMD1 to CMD0 in the TRDFCR register to 00b (timer mode, PWM mode, and PWM3 mode).
- (3) Set bits CMD1 to CMD0 to 10b or 11b (complementary PWM mode).
- (4) Set the registers associated with other timer RD again.

Switching procedure: When stopping complementary PWM mode

- (1) Set both the TSTART0 and TSTART1 bits in the TRDSTR register to 0 (count stops).
- (2) Set bits CMD1 to CMD to 00b (timer mode, PWM mode, and PWM3 mode).
- Do not write to TRDGRA0, TRDGRB0, TRDGRA1, or TRDGRB1 register during operation. When changing the PWM waveform, transfer the values written to registers TRDGRD0, TRDGRC1, and TRDGRD1 to registers TRDGRB0, TRDGRA1, and TRDGRB1 using the buffer operation. However, to write data to the TRDGRD0, TRDGRC1, or TRDGRD1 register, set bits BFD0, BFC1, and BFD1 to 0 (general register). After this, bits BFD0, BFC1, and BFD1 may be set to 1 (buffer register). The PWM period cannot be changed.
- If the value in the TRDGRA0 register is assumed to be m, the TRD0 register counts m-1, m, m+1, m, m-1, in that order, when changing from increment to decrement operation.
  - When changing from m to m+1, the IMFA bit is set to 1. Also, bits CMD1 to CMD0 in the TRDFCR register are set to 11b (complementary PWM mode, buffer data transferred at compare match between registers TRD0 and TRDGRA0), the content in the buffer registers (TRDGRD0, TRDGRC1, and TRDGRD1) is transferred to the general registers (TRDGRB0, TRDGRA1, and TRDGRB1).
  - During m+1, m, and m-1 operation, the IMFA bit remains unchanged and data are not transferred to registers such as the TRDGRA0 register.



Figure 35.2 Operation at Compare Match between Registers TRD0 and TRDGRA0 in **Complementary PWM Mode** 

• The TRD1 register counts 1, 0, FFFFh, 0, 1, in that order, when changing from decrement to increment operation.

The UDF bit is set to 1 when changing between 1, 0, and FFFFh operation. Also, when bits CMD1 to CMD0 in the TRDFCR register are set to 10b (complementary PWM mode, buffer data transferred at underflow in the TRD1 register), the content in the buffer registers (TRDGRD0, TRDGRC1, and TRDGRD1) is transferred to the general registers (TRDGRB0, TRDGRA1, and TRDGRB1). During FFFFh, 0, 1 operation, data are not transferred to registers such as the TRDGRB0 register. Also, at this time, the OVF bit remains unchanged.



Figure 35.3 Operation when TRD1 Register Underflows in Complementary PWM Mode

• Select with bits CMD1 to CMD0 the timing of data transfer from the buffer register to the general register. However, transfer takes place with the following timing in spite of the value of bits CMD1 to CMD0 in the following cases:

Value in buffer register ≥ value in TRDGRA0 register:

Transfer take place at underflow of the TRD1 register.

After this, when the buffer register is set to 0001h or above and a smaller value than the value of the TRDGRA0 register, and the TRD1 register underflows for the first time after setting, the value is transferred to the general register. After that, the value is transferred with the timing selected by bits CMD1 to CMD0.



Operation when Value in Buffer Register > Value in TRDGRA0 Register in Figure 35.4 **Complementary PWM Mode** 

When the value in the buffer register is set to 0000h:

Transfer takes place at compare match between registers TRD0 and TRDGRA0.

After this, when the buffer register is set to 0001h or above and a smaller value than the value of the TRDGRA0 register, and a compare match occurs between registers TRD0 and TRDGRA0 for the first time after setting, the value is transferred to the general register. After that, the value is transferred with the timing selected by bits CMD1 to CMD0.



Figure 35.5 Operation when Value in Buffer Register Is Set to 0000h in Complementary PWM Mode

#### 35.9.9 Count Source fOCO40M

• The count source fOCO40M can be used with supply voltage VCC = 2.7 to 5.5 V. For supply voltage other than that, do not set bits TCK2 to TCK0 in registers TRDCR0 and TRDCR to 110b (select fOCO40M as the count source).

## 35.10 Notes on Timer RE

## 35.10.1 Starting and Stopping Count

Timer RE has the TSTART bit for instructing the count to start or stop, and the TCSTF bit, which indicates count start or stop. Bits TSTART and TCSTF are in the TRECR1 register.

Timer RE starts counting and the TCSTF bit is set to 1 (count starts) when the TSTART bit is set to 1 (count starts). It takes up to 2 cycles of the count source until the TCSTF bit is set to 1 after setting the TSTART bit to 1. During this time, do not access registers associated with timer RE (1) other than the TCSTF bit.

Also, timer RE stops counting when setting the TSTART bit to 0 (count stops) and the TCSTF bit is set to 0 (count stops). It takes the time for up to 2 cycles of the count source until the TCSTF bit is set to 0 after setting the TSTART bit to 0. During this time, do not access registers associated with timer RE other than the TCSTF bit.

### Note:

1. Registers associated with timer RE: TRESEC, TREMIN, TREHR, TREWK, TRECR1, TRECR2, and TRECSR.

## 35.10.2 Register Setting

Write to the following registers or bits when timer RE is stopped.

- Registers TRESEC, TREMIN, TREHR, TREWK, and TRECR2
- Bits H12\_H24, PM, and INT in TRECR1 register
- Bits RCS0 to RCS3 in TRECSR register

Timer RE is stopped when bits TSTART and TCSTF in the TRECR1 register are set to 0 (timer RE stopped).

Also, set all above-mentioned registers and bits (immediately before timer RE count starts) before setting the TRECR2 register.

Figure 35.6 shows a Setting Example in Real-Time Clock Mode.



Figure 35.6 **Setting Example in Real-Time Clock Mode** 

## 35.10.3 Time Reading Procedure of Real-Time Clock Mode

In real-time clock mode, read registers TRESEC, TREMIN, TREHR, and TREWK when time data is updated and read the PM bit in the TRECR1 register when the BSY bit is set to 0 (not while data is updated).

Also, when reading several registers, an incorrect time will be read if data is updated before another register is read after reading any register.

In order to prevent this, use the reading procedure shown below.

## • Using an interrupt

Read necessary contents of registers TRESEC, TREMIN, TREHR, and TREWK and the PM bit in the TRECR1 register in the timer RE interrupt routine.

## • Monitoring with a program 1

Monitor the IR bit in the TREIC register with a program and read necessary contents of registers TRESEC, TREMIN, TREHR, and TREWK and the PM bit in the TRECR1 register after the IR bit in the TREIC register is set to 1 (timer RE interrupt request generated).

- Monitoring with a program 2
- (1) Monitor the BSY bit.
- (2) Monitor until the BSY bit is set to 0 after the BSY bit is set to 1 (approximately 62.5 ms while the BSY bit
- (3) Read necessary contents of registers TRESEC, TREMIN, TREHR, and TREWK and the PM bit in the TRECR1 register after the BSY bit is set to 0.
- Using read results if they are the same value twice
- (1) Read necessary contents of registers TRESEC, TREMIN, TREHR, and TREWK and the PM bit in the TRECR1 register.
- (2) Read the same register as (1) and compare the contents.
- (3) Recognize as the correct value if the contents match. If the contents do not match, repeat until the read contents match with the previous contents.

Also, when reading several registers, read them as continuously as possible.

#### Notes on Serial Interface (UARTi (i = 0 or 1)) 35.11

• When reading data from the UiRB (i = 0 or 1) register either in clock synchronous serial I/O mode or in clock asynchronous serial I/O mode, always read data in 16-bit units.

When the high-order byte of the UiRB register is read, bits PER and FER in the UiRB register and the RI bit in the UiC1 register are set to 0.

To check receive errors, read the UiRB register and then use the read data.

Program example to read the receive buffer register:

MOV.W 00A6H,R0 ; Read the U0RB register

• When writing data to the UiTB register in clock asynchronous serial I/O mode with 9-bit transfer data length, write data to the high-order byte first and then the low-order byte, in 8-bit units.

Program example to write to the transmit buffer register:

MOV.B #XXH,00A3H ; Write to the high-order byte of the U0TB register MOV.B #XXH,00A2H ; Write to the low-order byte of the U0TB register

## 35.12 Notes on Serial Interface (UART2)

## 35.12.1 Clock Synchronous Serial I/O Mode

## 35.12.1.1 Transmission/Reception

When the  $\overline{RTS}$  function is used with an external clock, the  $\overline{RTS2}$  pin outputs "L," which informs the transmitting side that the MCU is ready for a receive operation. The  $\overline{RTS2}$  pin outputs "H" when a receive operation starts. Therefore, the transmit timing and receive timing can be synchronized by connecting the  $\overline{RTS2}$  pin to the  $\overline{CTS2}$  pin of the transmitting side. The  $\overline{RTS}$  function is disabled when an internal clock is selected.

## 35.12.1.2 Transmission

If an external clock is selected, the following conditions must be met while the external clock is held high when the CKPOL bit in the U2C0 register is set to 0 (transmit data output at the falling edge and receive data input at the rising edge of the transfer clock), or while the external clock is held low when the CKPOL bit is set to 1 (transmit data output at the rising edge and receive data input at the falling edge of the transfer clock).

- The TE bit in the U2C1 register = 1 (transmission enabled)
- The TI bit in the U2C1 register = 0 (data present in the U2TB register)
- If the  $\overline{\text{CTS}}$  function is selected, input on the  $\overline{\text{CTS2}}$  pin = "L"

## 35.12.1.3 Reception

In clock synchronous serial I/O mode, the shift clock is generated by activating the transmitter. Set the UART2-associated registers for transmit operation even if the MCU is used for receive operation only. Dummy data is output from the TXD2 pin while receiving.

When an internal clock is selected, the shift clock is generated by setting the TE bit in the U2C1 register to 1 (transmission enabled) and placing dummy data in the U2TB register. When an external clock is selected, set the TE bit to 1 (transmission enabled), place dummy data in the U2TB register, and input an external clock to the CLK2 pin to generate the shift clock.

If data is received consecutively, an overrun error occurs when the RE bit in the U2C1 register is set to 1 (data present in the U2RB register) and the next receive data is received in the UART2 receive register. Then, the OER bit in the U2RB register is set to 1 (overrun error). At this time, the U2RB register value is undefined. If an overrun error occurs, the IR bit in the S2RIC register remains unchanged.

To receive data consecutively, set dummy data in the low-order byte in the U2TB register per each receive operation.

If an external clock is selected, the following conditions must be met while the external clock is held high when the CKPOL bit is set to 0, or while the external clock is held low when the CKPOL bit is set to 1.

- The RE bit in the U2C1 register = 1 (reception enabled)
- The TE bit in the U2C1 register = 1 (transmission enabled)
- The TI bit in the U2C1 register = 0 (data present in the U2TB register)

## 35.12.2 Clock Asynchronous Serial I/O (UART) Mode

## 35.12.2.1 Transmission/Reception

When the  $\overline{RTS}$  function is used with an external clock, the  $\overline{RTS2}$  pin outputs "L," which informs the transmitting side that the MCU is ready for a receive operation. The RTS2 pin outputs "H" when a receive operation starts. Therefore, the transmit timing and receive timing can be synchronized by connecting the RTS2 pin to the  $\overline{\text{CTS2}}$  pin of the transmitting side. The  $\overline{\text{RTS}}$  function is disabled when an internal clock is selected.

## 35.12.2.2 Transmission

If an external clock is selected, the following conditions must be met while the external clock is held high when the CKPOL bit in the U2C0 register is set to 0 (transmit data output at the falling edge and receive data input at the rising edge of the transfer clock), or while the external clock is held low when the CKPOL bit is set to 1 (transmit data output at the rising edge and receive data input at the falling edge of the transfer clock).

- The TE bit in the U2C1 register = 1 (transmission enabled)
- The TI bit in the U2C1 register = 0 (data present in the U2TB register)
- If the  $\overline{\text{CTS}}$  function is selected, input on the  $\overline{\text{CTS2}}$  pin = "L"

## 35.12.3 Special Mode 1 (I<sup>2</sup>C Mode)

When generating start, stop, and restart conditions, set the STSPSEL bit in the U2SMR4 register to 0 and wait for more than half cycle of the transfer clock before changing each condition generation bit (STAREQ, RSTAREQ, and STPREQ) from 0 to 1.

## 35.13 Notes on Synchronous Serial Communication Unit

Set the IICSEL bit in the SSUIICSR register to 0 (select SSU function) to use the synchronous serial communication unit function.

## 35.14 Notes on I<sup>2</sup>C bus Interface

To use the I<sup>2</sup>C bus interface, set the IICSEL bit in the SSUIICSR register to 1 (I<sup>2</sup>C bus interface function selected).

### 35.15 Notes on Hardware LIN

For the time-out processing of the header and response fields, use another timer to measure the duration of time with a Synch Break detection interrupt as the starting point.

## 35.16 Notes on A/D Converter

- Write to the ADMOD register, the ADINSEL register, the ADCON0 register (other than ADST bit), the ADCON1 register, the OCVREFCR register when A/D conversion is stopped (before a trigger occurs).
- To use the A/D converter in repeat mode 0, repeat mode 1, or repeat sweep mode, select the frequency of the A/D converter operating clock  $\phi AD$  or more for the CPU clock during A/D conversion. Do not select fOCO-F as \$\phi AD.
- Connect 0.1 µF capacitor between the VREF pin and AVSS pin.
- Do not enter stop mode during A/D conversion.
- Do not enter wait mode during A/D conversion regardless of the state of the CM02 bit in the CM0 register (1: Peripheral function clock stops in wait mode or 0: Peripheral function clock does not stop in wait mode).
- Do not set the FMSTP bit in the FMR0 register to 1 (flash memory stops) during A/D conversion.

## 35.17 Notes on Flash Memory

## 35.17.1 CPU Rewrite Mode

## 35.17.1.1 Prohibited Instructions

The following instructions cannot be used while the program ROM area is being rewritten in EW0 mode because they reference data in the flash memory: UND, INTO, and BRK.

## 35.17.1.2 Non-Maskable Interrupts

Tables 35.2 and 35.3 show CPU Rewrite Mode Interrupts (1) and (2), respectively.

**Table 35.2 CPU Rewrite Mode Interrupts (1)** 

| Mode | Erase/<br>Write<br>Target | Status                                                    | Maskable Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Address Match     Address Break (Note 1)            |  |  |
|------|---------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|
| EWO  | Data<br>flash             | During auto-erasure<br>(suspend enabled)                  | When an interrupt request is acknowledged, interrupt handling is executed. If the FMR22 bit is set to 1 (erase-suspend request enabled by interrupt request), the FMR21 bit is automatically set to 1 (erase-suspend request). The flash memory suspends auto-erasure after td(SR-SUS). If erase-suspend is required while the FMR22 bit is set to 0 (erase-suspend request disabled by interrupt request), set the FMR 21 bit to 1 during interrupt handling. The flash memory suspends auto-erasure after td(SR-SUS). While auto-erasure is being suspended, any block other than the block during auto-erasure execution can be read. Auto-erasure can be restarted by setting the FMR21 bit to 0 (erase restart). |                                                     |  |  |
|      |                           | During auto-erasure<br>(suspend disabled<br>or FMR22 = 0) | Interrupt handling is executed while auto-era performed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | asure or auto-programming is being                  |  |  |
|      |                           | During auto-programming                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                     |  |  |
|      | Program<br>ROM            | During auto-erasure (suspend enabled)                     | Usable by allocating a vector in RAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Not usable during auto-erasure or auto-programming. |  |  |
|      |                           | During auto-erasure (suspend disabled)                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                     |  |  |
|      |                           | During auto-programming                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                     |  |  |
| EW1  | Data<br>flash             | During auto-erasure<br>(suspend enabled)                  | When an interrupt request is acknowledged, interrupt handling is exembled)  If the FMR22 bit is set to 1, the FMR21 bit is automatically set to 1. To suspends auto-erasure after td(SR-SUS).  If erase-suspend is required while the FMR22 bit is set to 0, set the FM interrupt handling. The flash memory suspends auto-erasure after tdi. While auto-erasure is being suspended, any block other than the block erasure execution can be read. Auto-erasure can be restarted by sett.                                                                                                                                                                                                                             |                                                     |  |  |
|      |                           | During auto-erasure<br>(suspend disabled<br>or FMR22 = 0) | to 0.  Interrupt handling is executed while auto-erasure or auto-programming is being performed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                     |  |  |
|      |                           | During auto-programming                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                     |  |  |
|      | Program<br>ROM            | During auto-erasure<br>(suspend enabled)                  | Auto-erasure suspends after td(SR-SUS) and interrupt handling is executed. Auto-erasure can be restarted by setting the FMR21 bit to 0 after interrupt handling completes. While auto-erasure is being suspended, any block other than the block during auto-erasure execution can be read.                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                     |  |  |
|      |                           | During auto-erasure<br>(suspend disabled<br>or FMR22 = 0) | Auto-erasure and auto-programming have p standby. Interrupt handling is executed after                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                     |  |  |
|      |                           | During auto-programming                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                     |  |  |

FMR21, FMR22: Bits in FMR2 register

Note:

1. Do not use a non-maskable interrupt while block 0 is being auto-erased because the fixed vector is allocated in block 0.



**Table 35.3 CPU Rewrite Mode Interrupts (2)** 

| T                                                                                                                                |             |                                       | Watchdog Timer                                                                                                                                   | T                                    |  |  |
|----------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|--|
|                                                                                                                                  | Erase/      |                                       | Oscillation Stop Detection                                                                                                                       | Undefined Instruction                |  |  |
| Mode                                                                                                                             | Write       | Status                                | Voltage Monitor 2                                                                                                                                | INTO Instruction                     |  |  |
|                                                                                                                                  | Target      | O.C.C.C                               | Voltage Monitor 1                                                                                                                                | BRK Instruction                      |  |  |
|                                                                                                                                  |             |                                       | • NMI (Note 1)                                                                                                                                   | • Single Step (Note 1)               |  |  |
| EW0                                                                                                                              | Data flash  | During auto-erasure (suspend enabled) | When an interrupt request is acknowledged, inter If the FMR22 bit is set to 1 (erase-suspend reque                                               | . •                                  |  |  |
|                                                                                                                                  |             | (0.00)                                | the FMR21 bit is automatically set to 1 (erase-sus                                                                                               |                                      |  |  |
|                                                                                                                                  |             |                                       | suspends auto-erasure after td(SR-SUS).                                                                                                          |                                      |  |  |
|                                                                                                                                  |             |                                       | If erase-suspend is required while the FMR22 bit                                                                                                 | is set to 0 (erase-suspend request   |  |  |
| disabled by interrupt request), set the FMR 21 bit to 1 during interrupt he flash memory suspends auto-erasure after td(SR-SUS). |             |                                       |                                                                                                                                                  |                                      |  |  |
|                                                                                                                                  |             |                                       |                                                                                                                                                  |                                      |  |  |
|                                                                                                                                  |             |                                       | While auto-erasure is being suspended, any block other than the block of erasure execution can be read. Auto-erasure can be restarted by setting |                                      |  |  |
|                                                                                                                                  |             |                                       | bit is set to 0 (erase restart).                                                                                                                 | be restarted by setting the FMR21    |  |  |
|                                                                                                                                  |             | During auto-erasure                   | Interrupt handling is executed while auto-erasure                                                                                                | or auto-programming is being         |  |  |
|                                                                                                                                  |             | (suspend disabled                     | performed.                                                                                                                                       | or auto-programming is being         |  |  |
|                                                                                                                                  |             | or FMR22 = 0)                         | ponomiou.                                                                                                                                        |                                      |  |  |
|                                                                                                                                  |             | During                                | -                                                                                                                                                |                                      |  |  |
|                                                                                                                                  |             | auto-programming                      |                                                                                                                                                  |                                      |  |  |
|                                                                                                                                  | Program     | During auto-erasure                   | When an interrupt request is acknowledged,                                                                                                       | Not usable during auto-erasure or    |  |  |
|                                                                                                                                  | ROM         | (suspend enabled)                     | auto-erasure or auto-programming is forcibly                                                                                                     | auto-programming.                    |  |  |
|                                                                                                                                  |             | During auto-erasure                   | stopped immediately and the flash memory is                                                                                                      |                                      |  |  |
|                                                                                                                                  |             | (suspend disabled)                    | reset. Interrupt handling starts when the flash                                                                                                  |                                      |  |  |
|                                                                                                                                  |             | During                                | memory restarts after the fixed period.                                                                                                          |                                      |  |  |
|                                                                                                                                  |             | auto-programming                      | Since the block during auto-erasure or the address during auto-programming is forcibly                                                           |                                      |  |  |
|                                                                                                                                  |             |                                       | stopped, the normal value may not be read. After                                                                                                 |                                      |  |  |
|                                                                                                                                  |             |                                       | the flash memory restarts, execute auto-erasure                                                                                                  |                                      |  |  |
|                                                                                                                                  |             |                                       | again and ensure it completes normally.                                                                                                          |                                      |  |  |
|                                                                                                                                  |             |                                       | The watchdog timer does not stop during the                                                                                                      |                                      |  |  |
|                                                                                                                                  |             |                                       | command operation, so interrupt requests may                                                                                                     |                                      |  |  |
|                                                                                                                                  |             |                                       | be generated. Initialize the watchdog timer                                                                                                      |                                      |  |  |
|                                                                                                                                  |             |                                       | regularly using the erase-suspend function.                                                                                                      |                                      |  |  |
| EW1                                                                                                                              | Data flash  | During auto-erasure (suspend enabled) | When an interrupt request is acknowledged, inter If the FMR22 bit is set to 1, the FMR21 bit is autor                                            |                                      |  |  |
|                                                                                                                                  |             | (Suspend enabled)                     | suspends auto-erasure after td(SR-SUS).                                                                                                          | natically set to 1. The hash memory  |  |  |
|                                                                                                                                  |             |                                       | If erase-suspend is required while the FMR22 bit                                                                                                 | is set to 0, set the FMR 21 bit to 1 |  |  |
|                                                                                                                                  |             |                                       | during interrupt handling. The flash memory susp                                                                                                 |                                      |  |  |
|                                                                                                                                  |             |                                       | td(SR-SUS).                                                                                                                                      |                                      |  |  |
|                                                                                                                                  |             |                                       | While auto-erasure is being suspended, any block                                                                                                 |                                      |  |  |
|                                                                                                                                  |             |                                       | erasure execution can be read. Auto-erasure can                                                                                                  | be restarted by setting the FMR21    |  |  |
|                                                                                                                                  |             |                                       | bit is set to 0.                                                                                                                                 |                                      |  |  |
|                                                                                                                                  |             | During auto-erasure                   | Interrupt handling is executed while auto-erasure                                                                                                | or auto-programming is being         |  |  |
|                                                                                                                                  |             | (suspend disabled or FMR22 = 0)       | performed.                                                                                                                                       |                                      |  |  |
|                                                                                                                                  |             | During                                | -                                                                                                                                                |                                      |  |  |
|                                                                                                                                  |             | auto-programming                      |                                                                                                                                                  |                                      |  |  |
|                                                                                                                                  | Program     | During auto-erasure                   | When an interrupt request is acknowledged,                                                                                                       | Not usable during auto-erasure or    |  |  |
|                                                                                                                                  | ROM         | (suspend enabled)                     | auto-erasure or auto-programming is forcibly                                                                                                     | auto-programming.                    |  |  |
|                                                                                                                                  |             | ' '                                   | stopped immediately and the flash memory is                                                                                                      |                                      |  |  |
|                                                                                                                                  |             |                                       | reset. Interrupt handling starts when the flash                                                                                                  |                                      |  |  |
|                                                                                                                                  |             |                                       | memory restarts after the fixed period.                                                                                                          |                                      |  |  |
|                                                                                                                                  |             | During auto-erasure                   | Since the block during auto-erasure or the                                                                                                       |                                      |  |  |
|                                                                                                                                  |             | (suspend disabled                     | address during auto-programming is forcibly                                                                                                      |                                      |  |  |
|                                                                                                                                  |             | or FMR22 = 0)                         | stopped, the normal value may not be read. After                                                                                                 |                                      |  |  |
|                                                                                                                                  |             | During                                | the flash memory restarts, execute auto-erasure again and ensure it completes normally.                                                          |                                      |  |  |
|                                                                                                                                  |             | auto-programming                      | The watchdog timer does not stop during the                                                                                                      |                                      |  |  |
|                                                                                                                                  |             |                                       | command operation, so interrupt requests may                                                                                                     |                                      |  |  |
|                                                                                                                                  |             |                                       | be generated. Initialize the watchdog timer                                                                                                      |                                      |  |  |
| <u></u>                                                                                                                          |             |                                       | regularly using the erase-suspend function.                                                                                                      |                                      |  |  |
| ENADO4                                                                                                                           | EMPOO. Dite | •                                     |                                                                                                                                                  |                                      |  |  |

FMR21, FMR22: Bits in FMR2 register

Note:

1. Do not use a non-maskable interrupt while block 0 is being auto-erased because the fixed vector is allocated in block 0.



## 35.17.1.3 How to Access

To set one of the following bits to 1, first write 0 and then 1 immediately. Do not generate an interrupt between writing 0 and writing 1.

- The FMR01 bit or FMR02 bit in the FMR0 register
- The FMR13 bit in the FMR1 register
- The FMR20 bit, FMR22 bit, or FMR 27 bit in the FMR2 register

To set one of the following bits to 0, first write 1 and then 0 immediately. Do not generate an interrupt between writing 1 and writing 0.

• The FMR14 bit, FMR15 bit, FMR16 bit, or FMR17 bit in the FMR1 register

## 35.17.1.4 Rewriting User ROM Area

In EW0 Mode, if the supply voltage drops while rewriting any block in which a rewrite control program is stored, it may not be possible to rewrite the flash memory because the rewrite control program cannot be rewritten correctly. In this case, use standard serial I/O mode.

## **35.17.1.5 Programming**

Do not write additions to the already programmed address.

## 35.17.1.6 Entering Stop Mode or Wait Mode

Do not enter stop mode or wait mode during erase-suspend.

If the FST7 in the FST register is set to 0 (busy (during programming or erasure execution), do not enter to stop mode or wait mode.

## 35.17.1.7 Programming and Erasure Voltage for Flash Memory

To perform programming and erasure, use VCC = 2.7 V to 5.5 V as the supply voltage. Do not perform programming and erasure at less than 2.7 V.

35. Usage Notes R8C/35A Group

## 35.18 Notes on Noise

## 35.18.1 Inserting a Bypass Capacitor between VCC and VSS Pins as a Countermeasure against Noise and Latch-up

Connect a bypass capacitor (at least  $0.1~\mu F$ ) using the shortest and thickest write possible.

## 35.18.2 Countermeasures against Noise Error of Port Control Registers

During rigorous noise testing or the like, external noise (mainly power supply system noise) can exceed the capacity of the MCU's internal noise control circuitry. In such cases the contents of the port related registers may be changed.

As a firmware countermeasure, it is recommended that the port registers, port direction registers, and pull-up control registers be reset periodically. However, examine the control processing fully before introducing the reset routine as conflicts may be created between the reset routine and interrupt routines.

## 36. Notes on On-Chip Debugger

When using the on-chip debugger to develop and debug programs for the R8C/35A Group take note of the following.

- (1) Some of the user flash memory and RAM areas are used by the on-ship debugger. These areas cannot be accessed by the user.
  - Refer to the on-chip debugger manual for which areas are used.
- (2) Do not set the address match interrupt (registers AIER, RMAD0, and RMAD1 and fixed vector tables) in a user system.
- (3) Do not use the BRK instruction in a user system.
- (4) Debugging is available under the condition of supply voltage VCC = 2.7 to 5.5 V. Debugging with the on-chip debugger under less than 2.7 V is not allowed.

Connecting and using the on-chip debugger has some special restrictions. Refer to the on-chip debugger manual for details.

## **Appendix 1. Package Dimensions**

Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website.



# Appendix 2. Connection Examples between Serial Writer and On-Chip Debugging Emulator

Appendix Figure 2.1 shows a Connection Example with M16C Flash Starter (M3A-0806) and Appendix Figure 2.2 shows a Connection Example with E8a Emulator (R0E00008AKCE00).



Appendix Figure 2.1 Connection Example with M16C Flash Starter (M3A-0806)



Appendix Figure 2.2 Connection Example with E8a Emulator (R0E00008AKCE00)

## **Appendix 3. Example of Oscillation Evaluation Circuit**

Appendix Figure 3.1 shows an Example of Oscillation Evaluation Circuit.



**Appendix Figure 3.1 Example of Oscillation Evaluation Circuit** 

R8C/35A Group Index

## Index

| [A]                 |           | [K]             |                                     |
|---------------------|-----------|-----------------|-------------------------------------|
| ADCON0              | 583       | KIEN            | 170                                 |
|                     |           | =               | •                                   |
| ADCON1              |           | KUPIC           | 155                                 |
| ADi (i = 0 to 7)    | 580       |                 |                                     |
| ADIC                | 155       |                 |                                     |
| ADINSEL             | 582       | [L]             |                                     |
| ADMOD               |           | LINCR           |                                     |
|                     |           |                 |                                     |
| AIERi (i = 0 or 1)  | 172       |                 | 564                                 |
|                     |           | LINST           | 565                                 |
|                     |           |                 |                                     |
| [C]                 |           |                 |                                     |
| CM0                 | 120       | [ M ]           |                                     |
| CM1                 |           | MSTCR 254 310   | , 325, 345, 360, 374, 390, 498, 530 |
|                     |           | 11101011        | , 020, 010, 000, 011, 000, 100, 000 |
| CM3                 | 122       |                 |                                     |
| CMPA                | . 42, 607 | 101             |                                     |
| CPSRF               | 125       | [0]             |                                     |
| CSPR                |           | OCD             | 123                                 |
| OOI IX              | 100       | OCVREFCR        | 579                                 |
|                     |           | OFS             | 30, 49, 183, 190, 631               |
|                     |           |                 |                                     |
| [D]                 |           | UF32            | 31, 184, 191                        |
| DACON               | 604       |                 |                                     |
| DAi (i = 0 or 1)    | 604       |                 |                                     |
| DRR0                |           | [P]             |                                     |
|                     |           | P1DRR           | 86                                  |
| DRR1                |           |                 | 86                                  |
| DTBLS               | 197       |                 |                                     |
| DTCCR               | 197       |                 | 74                                  |
| DTCCT               |           | Pi (i = 0 to 6) | 75                                  |
|                     |           | PINSR           |                                     |
| DTCENi (i = 0 to 6) |           |                 | 29                                  |
| DTCTL               | 200       |                 |                                     |
| DTDAR               | 198       |                 |                                     |
| DTRLD               | 198       | PRCR            | 149                                 |
| DTSAR               |           | PUR0            | 85                                  |
| DISAR               | 190       | PUR1            | 85                                  |
| FMR0FMR1            | 637       |                 | 172<br>29                           |
| FMR2                | 639       | 1.01111         |                                     |
| FMRDYIC             | 156       |                 |                                     |
| FRA0                | 124       | [8]             |                                     |
| FRA1                | 124       | • •             |                                     |
| FRA2                |           | S0RIC           | 155                                 |
|                     | _         | S0TIC           |                                     |
| FRA3                |           | S1RIC           |                                     |
| FRA4                | 126       | SITIC           |                                     |
| FRA5                | 126       |                 |                                     |
| FRA6                | 126       |                 |                                     |
| FRA7                |           |                 | 155                                 |
|                     |           | SAR             | 538                                 |
| FST                 | 633       | SSBR            | 500                                 |
|                     |           |                 | 501                                 |
|                     |           |                 | 502                                 |
| [1]                 |           |                 |                                     |
| ICCR1               | 533       |                 | 504                                 |
| ICCR2               |           | SSMR            | 503                                 |
| ICDRR               |           | SSMR2           | 506                                 |
|                     |           |                 | 501                                 |
| ICDRS               |           |                 | 505                                 |
| ICDRT               | 532       |                 |                                     |
| ICIER               |           |                 | 500                                 |
| ICMR                |           | SSUIC/IICIC     | 156                                 |
|                     |           | SSUIICSR        | 83, 499, 531                        |
| ICSR                |           |                 | . ,                                 |
| INTCMP              |           |                 |                                     |
| INTEN               | 166, 622  | [T]             |                                     |
| INTEN1              | 166       | • •             | 00 440 405                          |
| INTF                |           |                 | 80, 419, 425                        |
| INTF1               | •         |                 | 217                                 |
|                     |           | TRACR           | 215                                 |
| INTIC (i = 0 to 4)  |           | TRAIC           | 155                                 |
| INTSR               | . 84, 165 |                 | 215, 218, 221, 223, 225, 228        |
|                     |           |                 |                                     |
|                     |           | I NAIVIN        | 216                                 |

R8C/35A Group Index

| TRAPRE                 |          |        |      |      | 216 |
|------------------------|----------|--------|------|------|-----|
| TRASR                  |          |        |      |      |     |
| TRBCR                  |          |        |      |      | 232 |
| TRBIC                  |          |        |      |      |     |
| TRBIOC                 |          |        |      |      |     |
| TRBMR                  |          |        |      |      |     |
| TRBOCR                 |          |        |      |      | 232 |
| TRBPR                  |          |        |      |      |     |
| TRBPRE                 |          |        |      |      |     |
| TRBRCSR                |          |        |      |      |     |
| TRBSC                  |          |        |      |      |     |
| TRC                    |          |        |      |      |     |
| TRCADCR                |          |        |      |      |     |
| TRCCR1                 |          |        |      |      |     |
| TRCCR2                 |          |        | 259, | 285, | 292 |
| TRCDF                  |          |        |      |      |     |
| TRCGRA                 |          |        |      |      |     |
| TRCGRB                 |          |        |      |      |     |
| TRCGRC                 |          |        |      |      |     |
| TRCGRD                 |          |        |      |      |     |
| TRCIC                  |          |        |      |      |     |
| TRCIER                 |          |        |      |      |     |
| TRCIOR0                |          |        |      |      |     |
| TRCIOR1                |          |        |      |      |     |
| TRCMR                  |          |        |      |      |     |
| TRCOER                 |          |        |      |      |     |
| TRCPSR0                |          |        |      |      |     |
| TRCPSR1                |          |        |      |      |     |
| TRCSR                  |          |        |      |      |     |
| TRD0                   |          |        |      |      |     |
| TRD0IC                 |          |        |      |      | 156 |
| TRD1                   |          |        |      |      |     |
| TRD1IC                 |          |        |      |      |     |
| TRDADCR                |          |        |      |      |     |
| TRDCR0                 |          |        |      |      |     |
| TRDCRi (i = 0 or 1)    |          | . 314, | 332, | 350, | 378 |
| TRDDFi (i = 0 or 1)    |          |        |      |      |     |
| TRDECR                 |          |        |      |      |     |
| TRDFCR                 |          |        |      |      |     |
| TRDGRAi (i = 0 or 1)   | 319, 337 | , 353, | 368, | 382, | 399 |
| TRDGRBi (i = 0 or 1)   | 319, 337 | , 353, | 368, | 382, | 399 |
| TRDGRC1                |          |        |      |      | 382 |
| TRDGRCi (i = 0 or 1)   |          |        |      |      |     |
| TRDGRDi (i = 0 or 1)   |          |        |      |      |     |
| TRDi (i = 0 or 1)      |          |        | 318, | 336, | 353 |
| TRDIERi (i = 0 or 1)   |          |        |      |      |     |
| TRDIORAi) (i = 0 or 1) |          |        |      |      |     |
| TRDIORCi (i = 0 or 1)  |          |        |      |      |     |
| TRDMR                  |          |        |      |      |     |
| TRDOCR                 |          |        | 331, | 350, | 395 |
| TRDOER1                |          |        |      |      |     |
| TRDOER2                |          |        |      |      |     |
| TRDPMR                 |          |        |      |      |     |
| TRDPOCRi (i = 0 or 1)  |          |        |      |      |     |
| TRDPSR0                |          |        |      |      |     |
| TRDPSR1                |          |        |      |      |     |
| TRDSRi (i = 0 or 1)    |          |        |      |      |     |
| TRDSTR                 |          |        |      |      |     |
| TRECR1                 |          |        |      |      |     |
| TRECR2                 |          |        |      |      |     |
| TRECSR                 |          |        |      | ,    |     |
| TREHR                  |          |        |      |      |     |
| TREIC                  |          |        |      |      |     |
| TREMIN                 |          |        |      |      |     |
| TRESEC                 |          |        |      |      |     |
| TREWK                  |          |        |      |      | 416 |

| [U]                |     |     |
|--------------------|-----|-----|
| U0SR               | 81  | 436 |
| U1SR               |     |     |
| U2BCNIC            | ,   |     |
| U2BRG              |     |     |
| U2C0               |     |     |
| U2C1               |     |     |
| U2MR               |     | 452 |
| U2RB               |     | 456 |
| U2SMR              |     |     |
| U2SMR2             |     |     |
| U2SMR3             |     | 458 |
| U2SMR4             |     |     |
| U2SMR5             |     |     |
| U2SR0              | 82, | 460 |
| U2SR1              | 82, | 460 |
| U2TB               |     |     |
| UiBRG (i = 0 or 1) |     | 432 |
| UiC0 (i = 0 or 1)  |     | 434 |
| UiC1 (i = 0 or 1)  |     | 434 |
| UiMR (i = 0 or 1)  |     |     |
| UiRB (i = 0 or 1)  |     | 435 |
| UiTB (i = 0 or 1)  |     | 433 |
| URXDF              |     | 457 |
|                    |     |     |
| [V]                |     |     |
| VCA1               | 40  | 000 |
|                    |     |     |
| VCA2 4             |     |     |
| VCAC<br>VCMP1IC    |     |     |
| VCMP2IC            |     |     |
| VD1LS              |     |     |
| VDTLSVLT0          |     |     |
| VLT1               |     |     |
| VW0C               |     |     |
| VW1C               |     |     |
| VW2C               |     |     |
| V V V Z C          | 40, | 011 |
| F.W.1              |     |     |
| [W]                |     | 400 |
| WDTC               |     |     |
| WDTR<br>WDTS       |     |     |
| WDTS               |     | TXX |

## REVISION HISTORY

| Davi | Data         |      | Description                                                                                                                                                                                                                                                                                                                                                                            |
|------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page | Summary                                                                                                                                                                                                                                                                                                                                                                                |
| 0.00 | Sep 28, 2007 | _    | First Edition issued                                                                                                                                                                                                                                                                                                                                                                   |
| 0.01 | Oct 12, 2007 | -    | "Module Operation Enable Register" → "Module Standby Control Register" "A/D Input Select Register 2 (VREFMON)" → "On-Chip Reference Voltage Control Register (OCVREFCR)" "Timer RE Pin Select Register (TREPSR)" → "Timer Pin Select Register (TIMSR)" "High-Speed On-Chip Oscillator Control Register 3 (FRA3)" added "High-Speed On-Chip Oscillator Control Register 7 (FRA7)" added |
|      |              | 2    | Table 1.1 CPU Specification:  "200 ns (f(XIN) = 5 MHz, VCC = 1.8 to 5.5 V)" →  "200 ns (f(XIN) = 5 MHz, VCC = 2.2 to 5.5 V)"  "500 ns (f(XIN) = 2 MHz, VCC = 1.8 to 5.5 V)" added  I/O Ports: High current drive ports: "45" → "47"                                                                                                                                                    |
|      |              | 3    | Table 1.2 Operating Frequency/Supply Voltage:  "f(XIN) = 5 MHz (VCC = 1.8 to 5.5 V)" →  "f(XIN) = 5 MHz (VCC = 2.2 to 5.5 V)"  "f(XIN) = 2 MHz (VCC = 1.8 to 5.5 V)" added                                                                                                                                                                                                             |
|      |              | 4    | Table 1.3 revised Figure 1.1 revised                                                                                                                                                                                                                                                                                                                                                   |
|      |              | 5    | Figure 1.5 revised                                                                                                                                                                                                                                                                                                                                                                     |
|      |              | 9    | Table 1.6 Description:  "To use to the XCIN pin and leave the XCOUT pin open." →  "To use to the XOUT pin and connect the XIN pin to VCC."                                                                                                                                                                                                                                             |
|      |              | 10   | Table 1.7 I/O port: Pin Name; "P6_0 to P6_7" added                                                                                                                                                                                                                                                                                                                                     |
|      |              | 14   | Figure 3.1 revised                                                                                                                                                                                                                                                                                                                                                                     |
|      |              | 35   | Figure 5.7 added                                                                                                                                                                                                                                                                                                                                                                       |
|      |              | 67   | Figure 7.10 revised                                                                                                                                                                                                                                                                                                                                                                    |
|      |              | 69   | Figure 7.12 revised                                                                                                                                                                                                                                                                                                                                                                    |
|      |              | 96   | Table 7.17 "RXD1 input" → "RXD0 input"                                                                                                                                                                                                                                                                                                                                                 |
|      |              | 104  | Table 7.37, Table 7.38 revised                                                                                                                                                                                                                                                                                                                                                         |
|      |              | 105  | Table 7.40 revised                                                                                                                                                                                                                                                                                                                                                                     |
|      |              | 106  | Table 7.41 revised                                                                                                                                                                                                                                                                                                                                                                     |
|      |              | 121  | 9.2.2 Note5 deleted                                                                                                                                                                                                                                                                                                                                                                    |
|      |              | 124  | 9.2.7 revised                                                                                                                                                                                                                                                                                                                                                                          |
|      |              | 126  | 9.2.12 revised                                                                                                                                                                                                                                                                                                                                                                         |
|      |              | 130  | 9.3 "The XIN clock oscillation circuit may to the XOUT pin." → "The XIN clock oscillation circuit may to the XIN pin." Figure 9.5 revised                                                                                                                                                                                                                                              |
|      |              | 131  | 9.4.2 "The frequency can high-speed on-chip oscillator clock will be 40 MHz or less." deleted                                                                                                                                                                                                                                                                                          |
|      |              | 132  | Figure 9.6 revised                                                                                                                                                                                                                                                                                                                                                                     |

| Rev. Date |              | Description                                             |                                                                                                                                                                                                                                                                                                                                   |  |
|-----------|--------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Rev.      | Nev. Date    |                                                         | Summary                                                                                                                                                                                                                                                                                                                           |  |
| 0.01      | Oct 12, 2007 | 201                                                     | 15.3.2 "After one data transfer is source is set to 0 (activation disabled)." → "After one data transfer is in the DTCENi register."  Figure 15.2 revised                                                                                                                                                                         |  |
|           |              | 202                                                     | Table 15.4 added                                                                                                                                                                                                                                                                                                                  |  |
|           |              | 203                                                     | Table 15.5 revised                                                                                                                                                                                                                                                                                                                |  |
|           |              | 205                                                     | Figure 15.3 revised                                                                                                                                                                                                                                                                                                               |  |
|           |              | 209                                                     | Figure 15.7 revised                                                                                                                                                                                                                                                                                                               |  |
|           |              | 254, 307,<br>322, 342,<br>357, 371,<br>387, 506,<br>538 | 19.2.1, 20.3.1, 20.4.1, 20.5.1, 20.6.1, 20.7.1, 20.8.1, 25.2.1, 26.2.1                                                                                                                                                                                                                                                            |  |
|           |              | 495                                                     | Figure 23.27 "MPB" → "MPRB"                                                                                                                                                                                                                                                                                                       |  |
|           |              | 563                                                     | Figure 26.15 "•Set the MSTIIC bit in the MSTCR register to 1." $\rightarrow$ "•Set the MSTIIC bit in the MSTCR register to 0."                                                                                                                                                                                                    |  |
|           |              | 586                                                     | Figure 28.1 revised                                                                                                                                                                                                                                                                                                               |  |
|           |              | 591                                                     | 28.2.6 revised                                                                                                                                                                                                                                                                                                                    |  |
|           |              | 596                                                     | 28.3.6 "(tentative)" $\rightarrow$ "(OCVREF)" "the VREFMON bit in the VREFMON register" $\rightarrow$ "the OCVREFAN bit in the OCVREFCR register"                                                                                                                                                                                 |  |
|           |              | 597 to 599                                              | "VREFMON (tentative)" $\rightarrow$ "OCVREF"                                                                                                                                                                                                                                                                                      |  |
|           |              | 606                                                     | " $0.25 \times 10^{-6}$ ", " $6.0 \times 10^{-12}$ ", " $2.8 \times 10^{3}$ ", " $1.7 \times 10^{3}$ " $\rightarrow$ "TBD"                                                                                                                                                                                                        |  |
|           |              | 634                                                     | 32.2 "Program ROM: Flash memory programs",<br>"Data flash: Flash memory to be rewritten" added<br>Figure 32.1 deleted                                                                                                                                                                                                             |  |
|           |              | 635                                                     | Figure 32.2 Note1 deleted                                                                                                                                                                                                                                                                                                         |  |
|           |              | 649                                                     | Figure 32.7 "1 is set the FST7 bit." $ ightarrow$ "0 is set the FST7 bit."                                                                                                                                                                                                                                                        |  |
|           |              | 670                                                     | 33.2.6 "If timer RC is not used, to 0 (timer RC operation disabled)."  "If timer RC is not used, to 1 (standby)."  "If timer RD is not used, to 0 (timer RD operation disabled)."  "If timer RD is not used, to 1 (standby)."  33.2.8 "When the SSU or to 0 (SSU, I2C bus operation disabled)."  "When the SSU or to 1 (standby). |  |
| 0.10      | Jan 16, 2008 | -                                                       | VCA2 register: bit b4 revised                                                                                                                                                                                                                                                                                                     |  |
|           |              | _                                                       | OFS register: bit b4, b5 revised                                                                                                                                                                                                                                                                                                  |  |
|           |              | 2                                                       | Table 1.1 Clock, Interrupts, Watchdog Timer: Specification revised                                                                                                                                                                                                                                                                |  |
|           |              | 3                                                       | Table 1.2 Serial Interface: Specification revised, Note1 deleted                                                                                                                                                                                                                                                                  |  |
|           |              | 5                                                       | Figure 1.2 revised                                                                                                                                                                                                                                                                                                                |  |
|           |              | 6                                                       | Figure 1.3 revised                                                                                                                                                                                                                                                                                                                |  |
|           |              | 7                                                       | Table 1.4 Pin Number: 13, 35 revised                                                                                                                                                                                                                                                                                              |  |

| REVISION | <b>HISTORY</b> |
|----------|----------------|
|----------|----------------|

| Day  | Data         |            | Description                                                                                                                                               |
|------|--------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page       | Summary                                                                                                                                                   |
| 0.10 | Jan 16, 2008 | 9          | Table 1.6 XIN clock input, XIN clock output: I/O Type, Description revised Note1 added                                                                    |
|      |              | 14         | Figure 3.1 "Expanded area" deleted, Note1 revised                                                                                                         |
|      |              | 28         | Figure 5.3 "(CPU clock $\times$ 108 to 178 cycles)" $\rightarrow$ "(CPU clock $\times$ 178 cycles)" revised                                               |
|      |              | 29         | 5.1.2 Note1 revised                                                                                                                                       |
|      |              | 37         | 5.7 revised                                                                                                                                               |
|      |              | 88         | 7.4.22 DRR11 Bit: "two pins" $\rightarrow$ "four pins"                                                                                                    |
|      |              | 99         | Table 7.28 "TRAO input $^{(1)}$ " $\rightarrow$ "TRAO output $^{(2)}$ "                                                                                   |
|      |              | 103        | Table 7.35 revised                                                                                                                                        |
|      |              | 110        | Table 7.53 revised                                                                                                                                        |
|      |              | 113        | Table 7.65 "VREF" → "Port P4_2/VREF" Figure 7.18 revised                                                                                                  |
|      |              | 116        | Table 9.1 Note3 revised                                                                                                                                   |
|      |              | 117, 118   | Figure 9.1, Figure 9.2 revised                                                                                                                            |
|      |              | 119        | Figure 9.3 revised                                                                                                                                        |
|      |              | 120        | 9.2.1 bit b7, Note3 revised                                                                                                                               |
|      |              | 121        | 9.2.2 bit b3, b4 revised                                                                                                                                  |
|      |              | 124        | 9.2.6 bit b3, b4 revised                                                                                                                                  |
|      |              | 130        | Figure 9.5 revised                                                                                                                                        |
|      |              | 131        | 9.4.2 "This enables the setting errors (refer to Table 22.8 and Table 23.8 Bit Rate Setting Example in UART Mode)." added                                 |
|      |              | 133        | 9.6.6 revised                                                                                                                                             |
|      |              | 134        | 9.6.8 revised                                                                                                                                             |
|      |              | 139, 140   | Figure 9.7, Figure 9.8 revised                                                                                                                            |
|      |              | 142        | Figure 9.9 revised                                                                                                                                        |
|      |              | 149        | 10.1.1 bit b2 "PM0 register" → "PD0 register"                                                                                                             |
|      |              | 154        | Table 11.2 revised                                                                                                                                        |
|      |              | 196        | Figure 15.1 revised                                                                                                                                       |
|      |              | 213        | Table 16.1 Count sources: "• fOCO-F" added                                                                                                                |
|      |              | 214        | Figure 17.1 revised                                                                                                                                       |
|      |              | 251 to 403 | fOCO-F added                                                                                                                                              |
|      |              | 257        | 19.2.6 bit: b3 revised, Note3 added                                                                                                                       |
|      |              | 270        | 19.4 "The TRCGRA register can input-capture trigger input." added Table 19.7 Interrupt request generation timing, Select functions: Specification revised |
|      |              | 271        | Figure 19.7 revised                                                                                                                                       |
|      |              | 272        | 19.4.1 bit: b3 revised, Note3 added                                                                                                                       |
|      |              | 278        | 19.5.2 bit: b3 revised added                                                                                                                              |

| Rev. Date |              | Description |                                                                                                                                                                                                                                     |
|-----------|--------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.      | Rev. Date    | Page        | Summary                                                                                                                                                                                                                             |
| 0.10      | Jan 16, 2008 | 283         | Table 19.11 Interrupt request generation timing: Specification " and TRCGRj match)" → " and TRCGRh match)"  "h = A, B, C, or D" added                                                                                               |
|           |              | 290         | Table 19.13 " j = A, B, C, or D" $\rightarrow$ " j = A, B, or C"                                                                                                                                                                    |
|           |              | 292         | 19.7.2, 19.7.3 added                                                                                                                                                                                                                |
|           |              | 298         | 19.9.3 added                                                                                                                                                                                                                        |
|           |              | 299         | 19.9.4 "• After switching the count source from fOCO-F to fOCO40M, before stopping fOCO-F.", "• After switching the count source from fOCO-F to a clock before stopping fOCO-F." added 19.9.7 added                                 |
|           |              | 308         | Figure 20.7 revised                                                                                                                                                                                                                 |
|           |              | 406         | 20.10.4 added                                                                                                                                                                                                                       |
|           |              | 407         | 20.10.5 "• After switching the count source from fOCO-F to fOCO40M, before stopping fOCO-F.", "• After switching the count source from fOCO-F to a clock before stopping fOCO-F." added                                             |
|           |              | 411         | 20.10.9 " VCC = 3.0 to 5.5 V." $\rightarrow$ " VCC = 2.7 to 5.5 V."                                                                                                                                                                 |
|           |              | 448         | Table 22.8 revised                                                                                                                                                                                                                  |
|           |              | 450         | 23.1 "• Special mode 2", "• Special mode 3 (bus collision detection function, IE mode)", "• Special mode 4 (SIM mode)" deleted "• Special mode 5 (multiprocessor communication function)" → "multiprocessor communication function" |
|           |              | 473         | Table 23.8 revised                                                                                                                                                                                                                  |
|           |              | 487         | The last 23.6, 23.7, 23.8 deleted 23.6 The title revised Figure 23.18 revised                                                                                                                                                       |
|           |              | 494         | 23.7.3 The title revised 23.7.4 deleted                                                                                                                                                                                             |
|           |              | 500         | 25.2.3 "To set the SSBR register, set the RE bit in the SSER register to 0 and the TE bit to 0." added                                                                                                                              |
|           |              | 520         | Figure 25.10 revised                                                                                                                                                                                                                |
|           |              | 562         | Figure 27.1 revised                                                                                                                                                                                                                 |
|           |              | 563         | Table 27.1 revised                                                                                                                                                                                                                  |
|           |              | 567         | Figure 27.3 revised                                                                                                                                                                                                                 |
|           |              | 570         | Figure 27.6 revised                                                                                                                                                                                                                 |
|           |              | 572         | Figure 27.8 revised                                                                                                                                                                                                                 |
|           |              | 577         | Table 28.1 Absolute accuracy: Performance, Note2 revised                                                                                                                                                                            |
|           |              | 578         | Figure 28.1 revised                                                                                                                                                                                                                 |
|           |              | 584         | 28.2.6 bit: b6, b7, Note4 revised                                                                                                                                                                                                   |
|           |              | 589         | 28.3.7 added                                                                                                                                                                                                                        |
|           |              | 590         | Figure 28.5, 28.6 added                                                                                                                                                                                                             |
|           |              | 620         | Figure 31.1 revised                                                                                                                                                                                                                 |

| REVISION HISTORY | R8C/35A Group Hardware Manual |
|------------------|-------------------------------|
|------------------|-------------------------------|

| Pov  | Rev. Date    |            | Description                                                                                                                                                                                         |  |
|------|--------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Nev. | Date         | Page       | Summary                                                                                                                                                                                             |  |
| 0.10 | Jan 16, 2008 | 668 to 694 | Electrical Characteristics added                                                                                                                                                                    |  |
|      |              | 704        | 35.8.3 added                                                                                                                                                                                        |  |
|      |              | 705        | 35.8.4 "• After switching the count source from fOCO-F to fOCO40M, before stopping fOCO-F.", "• After switching the count source from fOCO-F to a clock before stopping fOCO-F." added 35.8.7 added |  |
|      |              | 706        | 35.9.4 added                                                                                                                                                                                        |  |
|      |              | 707        | 35.9.5 "• After switching the count source from fOCO-F to fOCO40M, before stopping fOCO-F.", "• After switching the count source from fOCO-F to a clock before stopping fOCO-F." added              |  |
|      |              | 711        | 35.9.9 " VCC = 3.0 to 5.5 V." $\rightarrow$ " VCC = 2.7 to 5.5 V."                                                                                                                                  |  |
|      |              |            |                                                                                                                                                                                                     |  |

Publication Date: Rev.0.00 Sep 28, 2007

Rev.0.10 Jan 16, 2008

Published by: Sales Strategic Planning Div.

Renesas Technology Corp.

 $\hbox{@}$  2008. Renesas Technology Corp., All rights reserved. Printed in Japan

