# 74LVT245

# 3.3 V octal transceiver with direction pin (3-state) Rev. 03 — 8 May 2008 Prod

**Product data sheet** 

#### **General description** 1.

The 74LVT245 is a high-performance BiCMOS product designed for V<sub>CC</sub> operation at 3.3 V.

This device is an octal transceiver featuring non-inverting 3-state bus compatible outputs in both send and receive directions. The control function implementation minimizes external timing requirements. It features an output enable (OE) input for easy cascading and a direction (DIR) input for direction control.

#### **Features** 2.

- 3-state buffers
- Octal bidirectional bus interface
- Input and output interface capability to systems at 5 V supply
- TTL input and output switching levels
- Output capability: +64 mA/–32 mA
- Latch-up protection exceeds 500 mA per JESD78 class II level A
- ESD protection:
  - ◆ HBM JESD22-A114E exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V
- Bus-hold data inputs eliminate the need for external pull-up resistors for unused inputs
- Live insertion/extraction permitted
- Power-up 3-state
- No bus current loading when output is tied to 5 V bus

#### 3. Ordering information

Table 1. **Ordering information** 

| Type number | Package           |          |                                                                                                                                            |          |  |  |  |  |
|-------------|-------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|             | Temperature range | Name     | Description                                                                                                                                | Version  |  |  |  |  |
| 74LVT245D   | –40 °C to +85 °C  | SO20     | plastic small outline package; 20 leads;<br>body width 7.5 mm                                                                              | SOT163-1 |  |  |  |  |
| 74LVT245DB  | –40 °C to +85 °C  | SSOP20   | plastic shrink small outline package; 20 leads;<br>body width 5.3 mm                                                                       | SOT339-1 |  |  |  |  |
| 74LVT245PW  | –40 °C to +85 °C  | TSSOP20  | plastic thin shrink small outline package; 20 leads; body width 4.4 mm                                                                     | SOT360-1 |  |  |  |  |
| 74LVT245BQ  | –40 °C to +85 °C  | DHVQFN20 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 20 terminals; body $2.5 \times 4.5 \times 0.85$ mm | SOT764-1 |  |  |  |  |



3.3 V octal transceiver with direction pin (3-state)

# 4. Functional diagram



### 3.3 V octal transceiver with direction pin (3-state)

## 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

Table 2. Pin description

| Symbol   | Pin                            | Description                      |
|----------|--------------------------------|----------------------------------|
| DIR      | 1                              | direction control                |
| A0 to A7 | 2, 3, 4, 5, 6, 7, 8, 9         | data input/output                |
| GND      | 10                             | ground (0 V)                     |
| B0 to B7 | 18, 17, 16, 15, 14, 13, 12, 11 | data input/output                |
| ŌĒ       | 19                             | output enable input (active LOW) |
| $V_{CC}$ | 20                             | supply voltage                   |

### 3.3 V octal transceiver with direction pin (3-state)

### 6. Functional description

Table 3. Function selection

|    |     | Inputs/outputs |         |  |
|----|-----|----------------|---------|--|
| OE | DIR | An             | Bn      |  |
| L  | L   | An = Bn        | inputs  |  |
| L  | Н   | inputs         | Bn = An |  |
| Н  | X   | Z              | Z       |  |

<sup>[1]</sup> H = HIGH voltage level;

L = LOW voltage level;

### 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).[1][2]

| Symbol           | Parameter               | Conditions                                                          | Min          | Max  | Unit |
|------------------|-------------------------|---------------------------------------------------------------------|--------------|------|------|
| $V_{CC}$         | supply voltage          |                                                                     | -0.5         | +4.6 | V    |
| VI               | input voltage           |                                                                     | [3] -0.5     | 7.0  | V    |
| Vo               | output voltage          | output in OFF or HIGH state                                         | [3] -0.5     | +7   | V    |
| I <sub>IK</sub>  | input clamping current  | V <sub>I</sub> < 0 V                                                | -50          | -    | mA   |
| I <sub>OK</sub>  | output clamping current | V <sub>O</sub> < 0 V                                                | -50          | -    | mA   |
| I <sub>O</sub>   | output current          | output in LOW state                                                 | -            | 128  | mA   |
|                  |                         | output in HIGH state                                                | -64          | -    | mA   |
| T <sub>stg</sub> | storage temperature     |                                                                     | -65          | +150 | °C   |
| Tj               | junction temperature    |                                                                     | -            | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ | <u>[4]</u> _ | 500  | mW   |

<sup>[1]</sup> Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 8. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol          | Parameter                 | Conditions | Min | Max | Unit |
|-----------------|---------------------------|------------|-----|-----|------|
| $V_{CC}$        | supply voltage            |            | 2.7 | 3.6 | V    |
| $V_{I}$         | input voltage             |            | 0   | 5.5 | V    |
| I <sub>OH</sub> | HIGH-level output current |            | -   | -32 | mA   |

© NXP B.V. 2008. All rights reserved.

X = don't care:

Z = high impedance OFF-state.

<sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

<sup>[3]</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

<sup>[4]</sup> For SO20 packages: above 70 °C derate linearly with 8 mW/K.
For SSOP20 and TSSOP20 packages: above 60 °C derate linearly with 5.5 mW/K.
For DHVQFN20 packages: above 60 °C derate linearly with 4.5 mW/K.

### 3.3 V octal transceiver with direction pin (3-state)

 Table 5.
 Recommended operating conditions ...continued

| Symbol              | Parameter                           | Conditions                                       | Min | Max | Unit |
|---------------------|-------------------------------------|--------------------------------------------------|-----|-----|------|
| $I_{OL}$            | LOW-level output current            |                                                  | -   | 32  | mA   |
|                     |                                     | current duty cycle $\leq$ 50 %; $f_i \geq$ 1 kHz | -   | 64  | mA   |
| T <sub>amb</sub>    | ambient temperature                 | in free air                                      | -40 | +85 | °C   |
| $\Delta t/\Delta V$ | input transition rise and fall rate | output enabled                                   | -   | 10  | ns/V |

### 9. Static characteristics

### Table 6. Static characteristics

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol                | Parameter                          | Conditions                                                                                                                      |            | -40                   | °C to +85 °  | С    | Unit |
|-----------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|--------------|------|------|
|                       |                                    |                                                                                                                                 |            | Min                   | Typ[1]       | Max  |      |
| $V_{IK}$              | input clamping voltage             | $V_{CC} = 2.7 \text{ V}; I_{IK} = -18 \text{ mA}$                                                                               |            | -1.2                  | -0.9         | -    | V    |
| $V_{IH}$              | HIGH-level input voltage           |                                                                                                                                 |            | 2.0                   | -            | -    | V    |
| V <sub>IL</sub>       | LOW-level input voltage            |                                                                                                                                 |            | -                     | -            | 8.0  |      |
| $V_{OH}$              | HIGH-level output voltage          | $V_{CC}$ = 2.7 V to 3.6 V; $I_{OH}$ = -100 $\mu A$                                                                              |            | V <sub>CC</sub> – 0.2 | $V_{CC}-0.1$ | -    | V    |
|                       |                                    | $V_{CC} = 2.7 \text{ V}; I_{OH} = -8 \text{ mA}$                                                                                |            | 2.4                   | 2.5          | -    |      |
|                       |                                    | $V_{CC} = 3.0 \text{ V}; I_{OH} = -32 \text{ mA}$                                                                               |            | 2.0                   | 2.2          | -    | V    |
| $V_{OL}$              | LOW-level output voltage           | $V_{CC} = 2.7 \text{ V}; I_{OL} = 100 \mu\text{A}$                                                                              |            |                       | 0.1          | 0.2  | V    |
|                       |                                    | $V_{CC} = 2.7 \text{ V}; I_{OL} = 24 \text{ mA}$                                                                                |            | -                     | 0.3          | 0.5  | V    |
|                       |                                    | $V_{CC} = 3.0 \text{ V}; I_{OL} = 16 \text{ mA}$                                                                                |            | -                     | 0.25         | 0.4  | V    |
|                       |                                    | $V_{CC} = 3.0 \text{ V}; I_{OL} = 32 \text{ mA}$                                                                                |            | -                     | 0.3          | 0.5  | V    |
|                       |                                    | $V_{CC} = 3.0 \text{ V}; I_{OL} = 64 \text{ mA}$                                                                                |            | -                     | 0.4          | 0.55 | V    |
| I                     | input leakage current              | control pins                                                                                                                    |            |                       |              |      |      |
|                       |                                    | $V_{CC} = 0 \text{ V or } 3.6 \text{ V; } V_{I} = 5.5 \text{ V}$                                                                |            | -                     | 1            | 10   | μΑ   |
|                       |                                    | $V_{CC}$ = 3.6 V; $V_I$ = $V_{CC}$ or GND                                                                                       |            | -                     | ±0.1         | ±1   | μΑ   |
|                       |                                    | I/O data pins                                                                                                                   | [2]        |                       |              |      |      |
|                       |                                    | $V_{CC} = 3.6 \text{ V}; V_I = 5.5 \text{ V}$                                                                                   |            | -                     | 1            | 20   | μΑ   |
|                       |                                    | $V_{CC} = 3.6 \text{ V}; V_{I} = V_{CC}$                                                                                        |            | -                     | 0.1          | 1    | μΑ   |
|                       |                                    | $V_{CC} = 3.6 \text{ V}; V_I = 0 \text{ V}$                                                                                     |            | -5                    | -1           | -    | μΑ   |
| I <sub>OFF</sub>      | power-off leakage current          | $V_{CC} = 0 \text{ V}$ ; $V_I \text{ or } V_O = 0 \text{ V to } 4.5 \text{ V}$                                                  |            | -                     | 1            | ±100 | μΑ   |
| I <sub>LO</sub>       | output leakage current             | $V_O = 5.5 \text{ V}$ ; $V_{CC} = 3.6 \text{ V}$ ; output HIGH                                                                  |            | -                     | 60           | 125  | μΑ   |
| I <sub>O(pu/pd)</sub> | power-up/power-down output current | $V_{CC} \le 1.2 \text{ V } V_O = 0.5 \text{ V to } V_{CC};$<br>$V_I = \text{GND or } V_{CC}; \overline{OE} = \text{don't care}$ | [3]        | -                     | 15           | ±100 | μΑ   |
| I <sub>BHL</sub>      | bus hold LOW current               | $V_{CC} = 3.0 \text{ V}; V_I = 0.8 \text{ V}$                                                                                   |            | 75                    | 150          | -    | μΑ   |
| I <sub>BHH</sub>      | bus hold HIGH current              | $V_{CC} = 3.0 \text{ V}; V_I = 2.0 \text{ V}$                                                                                   |            | -150                  | -75          | -    | μΑ   |
| I <sub>BHLO</sub>     | bus hold LOW overdrive current     | $V_{CC} = 0 \text{ V to } 3.0 \text{ V}; V_I = 3.6 \text{ V}$                                                                   | <u>[4]</u> | 500                   | -            | -    | μΑ   |
| I <sub>BHHO</sub>     | bus hold HIGH overdrive current    | $V_{CC} = 0 \text{ V to } 3.0 \text{ V}; V_{I} = 3.6 \text{ V}$                                                                 | <u>[4]</u> | -                     | -            | -500 | μΑ   |

### 3.3 V octal transceiver with direction pin (3-state)

 Table 6.
 Static characteristics ...continued

At recommended operating conditions. Voltages are referenced to GND (ground = 0 V).

| Symbol           | Parameter                 | Conditions                                                                                                                     |            | –40 °C to +85 °C |        | C    | Unit |
|------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------|------------------|--------|------|------|
|                  |                           |                                                                                                                                |            | Min              | Typ[1] | Max  |      |
| $I_{CC}$         | supply current            | $V_{CC} = 3.6 \text{ V}$ ; $V_I = V_{CC} \text{ or GND}$ ; $I_O = 0 \text{ A}$                                                 | ·          |                  |        |      |      |
|                  |                           | outputs HIGH                                                                                                                   |            | -                | 0.13   | 0.19 | mA   |
|                  |                           | outputs LOW                                                                                                                    |            | -                | 3      | 12   | mA   |
|                  |                           | outputs disabled                                                                                                               |            | -                | 0.13   | 0.19 | mA   |
| $\Delta I_{CC}$  | additional supply current | per input pin; $V_{CC} = 3.0 \text{ V}$ to 3.6 V;<br>one input = $V_{CC} - 0.6 \text{ V}$ ;<br>other inputs at $V_{CC}$ or GND | <u>[5]</u> | -                | 0.1    | 0.2  | mA   |
| Cı               | input capacitance         | DIR and $\overline{\text{OE}}$ inputs; outputs disabled; $V_I = 0 \text{ V or } 3.0 \text{ V}$                                 |            | -                | 4      | -    | pF   |
| C <sub>I/O</sub> | input/output capacitance  | at input/output data pins, outputs disabled; $V_{I/O} = 0 \text{ V or } 3.0 \text{ V}$                                         |            | -                | 10     | -    | pF   |

<sup>[1]</sup> All typical values are measured at  $V_{CC}$  = 3.3 V (unless stated otherwise) and  $T_{amb}$  = 25 °C.

### 10. Dynamic characteristics

Table 7. Dynamic characteristics

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 7.

| Symbol           | Parameter                           | Conditions                   | -40 | °C to +85 | 5 °C | Unit |
|------------------|-------------------------------------|------------------------------|-----|-----------|------|------|
|                  |                                     |                              | Min | Typ[1]    | Max  |      |
| t <sub>PLH</sub> | LOW to HIGH propagation delay       | An to Bn or Bn to An         | •   |           |      |      |
|                  |                                     | $V_{CC} = 2.7 \text{ V}$     | -   | -         | 4.7  | ns   |
|                  |                                     | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | 1.0 | 2.4       | 4.0  | ns   |
| t <sub>PHL</sub> | HIGH to LOW propagation delay       | An to Bn or Bn to An         |     |           |      |      |
|                  |                                     | $V_{CC} = 2.7 \text{ V}$     | -   | -         | 4.6  | ns   |
|                  |                                     | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | 1.0 | 2.4       | 4.0  | ns   |
| $t_{PZH}$        | OFF-state to HIGH propagation delay | see Figure 6                 |     |           |      |      |
|                  |                                     | $V_{CC} = 2.7 \text{ V}$     | -   | -         | 7.1  | ns   |
|                  |                                     | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | 1.1 | 3.3       | 5.5  | ns   |
| $t_{PZL}$        | OFF-state to LOW propagation delay  | see Figure 6                 |     |           |      |      |
|                  |                                     | $V_{CC} = 2.7 \text{ V}$     | -   | -         | 6.5  | ns   |
|                  |                                     | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | 1.1 | 3.3       | 5.5  | ns   |
| t <sub>PHZ</sub> | HIGH to OFF-state propagation delay | see Figure 6                 |     |           |      |      |
|                  |                                     | V <sub>CC</sub> = 2.7 V      | -   | -         | 6.5  | ns   |
|                  |                                     | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | 2.2 | 3.6       | 5.9  | ns   |

<sup>[2]</sup> Unused pins at V<sub>CC</sub> or GND.

<sup>[3]</sup> This parameter is valid for any  $V_{CC}$  between 0 V and 1.2 V with a transition time of up to 10 ms. From  $V_{CC}$  = 1.2 V to  $V_{CC}$  = 3.3 V  $\pm$  0.3 V a transition time of 100 ms is permitted. This parameter is valid for  $T_{amb}$  = +25 °C only.

<sup>[4]</sup> This is the bus hold overdrive current required to force the input to the opposite logic state.

<sup>[5]</sup> This is the increase in supply current for each input at the specified voltage level other than V<sub>CC</sub> or GND.

74LVT245 **NXP Semiconductors** 

### 3.3 V octal transceiver with direction pin (3-state)

**Dynamic characteristics** ...continued Table 7.

Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 7.

| Symbol    | Parameter                          | Conditions                                 | –40 °C to +85 °C |        | Unit |    |
|-----------|------------------------------------|--------------------------------------------|------------------|--------|------|----|
|           |                                    |                                            | Min              | Typ[1] | Max  |    |
| $t_{PLZ}$ | LOW to OFF-state propagation delay | see Figure 6                               |                  |        |      |    |
|           |                                    | $V_{CC} = 2.7 \text{ V}$                   | -                | -      | 4.8  | ns |
|           |                                    | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$ | 2.0              | 3.4    | 4.8  | ns |

<sup>[1]</sup> Typical values are measured at  $T_{amb}$  = 25 °C and  $V_{CC}$  = 3.3 V.

### 11. Waveforms



Fig 5. Input (An, Bn) to output (Bn, An) propagation delays and output transition times



74LVT245\_3 © NXP B.V. 2008. All rights reserved.

### 3.3 V octal transceiver with direction pin (3-state)

Table 8. Measurement points

| V <sub>CC</sub> | Input        |                | Output         |                         |                  |  |
|-----------------|--------------|----------------|----------------|-------------------------|------------------|--|
|                 | VI           | V <sub>M</sub> | V <sub>M</sub> | V <sub>X</sub>          | V <sub>Y</sub>   |  |
| 2.7 V to 3.6 V  | GND to 2.7 V | 1.5 V          | 1.5 V          | V <sub>OL</sub> + 0.3 V | $V_{OH} - 0.3 V$ |  |



Test data is given in Table 9.

Definitions test circuit:

R<sub>L</sub> = Load resistance.

C<sub>L</sub> = Load capacitance including jig and probe capacitance.

 $R_T$  = Termination resistance should be equal to output impedance  $Z_o$  of the pulse generator.

 $V_{\text{EXT}}$  = External voltage for measuring switching times.

Fig 7. Test circuit for switching times

Table 9. Test data

| Input   |                | Load V <sub>EXT</sub> |                                 |              |                                                                                                        |     |                                     |      |
|---------|----------------|-----------------------|---------------------------------|--------------|--------------------------------------------------------------------------------------------------------|-----|-------------------------------------|------|
| $V_{I}$ | f <sub>i</sub> | t <sub>W</sub>        | t <sub>r</sub> , t <sub>f</sub> | $R_L$        | C <sub>L</sub> t <sub>PHZ</sub> , t <sub>PZH</sub> t <sub>PLZ</sub> , t <sub>PZL</sub> t <sub>Pl</sub> |     | t <sub>PLH</sub> , t <sub>PHL</sub> |      |
| 2.7 V   | ≤ 10 MHz       | 500 ns                | ≤ 2.5 ns                        | $500 \Omega$ | 50 pF                                                                                                  | GND | 6 V                                 | open |

### 3.3 V octal transceiver with direction pin (3-state)

### 12. Package outline

### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | IOOUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT163-1 | 075E04 | MS-013 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 8. Package outline SOT163-1 (SO20)

74LVT245\_3 © NXP B.V. 2008. All rights reserved.

### 3.3 V octal transceiver with direction pin (3-state)

SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm

SOT339-1



Note
1. Plastic or metal protrusions of 0.2 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | 1350E DATE                      |  |
| SOT339-1 |     | MO-150 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 9. Package outline SOT339-1 (SSOP20)

74LVT245\_3 © NXP B.V. 2008. All rights reserved.

74LVT245 **NXP Semiconductors** 

### 3.3 V octal transceiver with direction pin (3-state)

TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

| JEDEC  | JEITA  |        | PROJECTION | ISSUE DATE                      |  |
|--------|--------|--------|------------|---------------------------------|--|
|        |        |        |            | ISSUE DATE                      |  |
| MO-153 |        |        |            | <del>99-12-27</del><br>03-02-19 |  |
| _      | MO-153 | MO-153 | MO-153     | MO-153                          |  |

Fig 10. Package outline SOT360-1 (TSSOP20)

74LVT245\_3 © NXP B.V. 2008. All rights reserved.

3.3 V octal transceiver with direction pin (3-state)

DHVQFN20: plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 20 terminals; body 2.5 x 4.5 x 0.85 mm SOT764-1



Fig 11. Package outline SOT764-1 (DHVQFN20)

74LVT245\_3 © NXP B.V. 2008. All rights reserved.

3.3 V octal transceiver with direction pin (3-state)

### 13. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                                     |
|---------|-------------------------------------------------|
| BiCMOS  | Bipolar Complementary Metal Oxide Semiconductor |
| DUT     | Device Under Test                               |
| ESD     | ElectroStatic Discharge                         |
| НВМ     | Human Body Model                                |
| MM      | Machine Model                                   |
| TTL     | Transistor-Transistor Logic                     |

# 14. Revision history

### Table 11. Revision history

| Document ID    | Release date                                                                                                                                | Data sheet status            | Change notice          | Supersedes                    |  |  |  |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------|-------------------------------|--|--|--|--|
| 74LVT245_3     | 20080508                                                                                                                                    | Product data sheet           | ECN07_046              | 74LVT245_2                    |  |  |  |  |
| Modifications: | <ul> <li>The format of this data sheet has been redesigned to comply with the new identity guidelines of<br/>NXP Semiconductors.</li> </ul> |                              |                        |                               |  |  |  |  |
|                | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul>                                                |                              |                        |                               |  |  |  |  |
|                | <ul> <li>Section 3 "</li> </ul>                                                                                                             | Ordering information" and Se | ection 12 "Package out | line" DHVQFN20 package added. |  |  |  |  |
| 74LVT245_2     | 19980219                                                                                                                                    | Product specification        | -                      | 74LVT245_1                    |  |  |  |  |
| 74LVT245_1     | 19940520                                                                                                                                    | Product specification        | -                      | -                             |  |  |  |  |
|                |                                                                                                                                             |                              |                        |                               |  |  |  |  |

#### 3.3 V octal transceiver with direction pin (3-state)

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

### 15.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

### 3.3 V octal transceiver with direction pin (3-state)

### 17. Contents

| 1    | General description                |
|------|------------------------------------|
| 2    | Features                           |
| 3    | Ordering information               |
| 4    | Functional diagram 2               |
| 5    | Pinning information 3              |
| 5.1  | Pinning                            |
| 5.2  | Pin description                    |
| 6    | Functional description 4           |
| 7    | Limiting values 4                  |
| 8    | Recommended operating conditions 4 |
| 9    | Static characteristics 5           |
| 10   | Dynamic characteristics 6          |
| 11   | Waveforms                          |
| 12   | Package outline 9                  |
| 13   | Abbreviations                      |
| 14   | Revision history                   |
| 15   | Legal information 14               |
| 15.1 | Data sheet status                  |
| 15.2 | Definitions14                      |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks14                       |
| 16   | Contact information 14             |
| 17   | Contents 15                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.



© NXP B.V. 2008. All rights reserved.

Document identifier: 74LVT245\_3