# Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010: MPC5604BxMG products in 208 MAPBGA packages # **Freescale Semiconductor** Data Sheet: Advance Information # **MPC5604B/C** Document Number: MPC5604BC Rev. 4, 08/2009 208 MAPBGA (17 x 17 x 1.7 mm) 144 LQFP (20 x 20 x 1.4 mm) 100 LQFP (14 x 14 x 1.4 mm) MPC5604B/C Microcontroller Data Sheet 32-bit MCU family built on the Power Architecture<sup>TM</sup> for automotive body electronics applications ### Features: - Single issue, 32-bit CPU core complex (e200z0) - Compliant with the Power Architecture<sup>TM</sup> embedded category - Includes an instruction set enhancement allowing variable length encoding (VLE) for code size footprint reduction. With the optional encoding of mixed 16-bit and 32-bit instructions, it is possible to achieve significant code size footprint reduction. - Up to 512 Kbytes on-chip flash supported with the flash controller - Up to 48 Kbytes on-chip SRAM - Memory protection unit (MPU) with 8 region descriptors and 32-byte region granularity - Interrupt controller (INTC) with 148 interrupt vectors, including 16 external interrupt sources and 18 external interrupt/wakeup sources - Frequency modulated phase-locked loop (FMPLL) - Crossbar switch architecture for concurrent access to peripherals, flash, or RAM from multiple bus masters - Boot assist module (BAM) supports internal flash programming via a serial link (CAN or SCI) - Timer supports input/output channels providing a range of 16-bit input capture, output compare, and pulse width modulation functions (eMIOS-lite) - 10-bit analog-to-digital converter (ADC) - 3 serial peripheral interface (DSPI) modules - Up to 4 serial communication interface (LINFlex) modules - Up to 6 enhanced full CAN (FlexCAN) modules with configurable buffers - 1 inter IC communication interface (I2C) module - Up to 123 configurable general purpose pins supporting input and output operations (package dependent) - Real Time Counter (RTC) with clock source from 128 kHz or 16 MHz internal RC oscillator supporting autonomous wakeup with 1 ms resolution with max timeout of 2 seconds - Up to 6 periodic interrupt timers (PIT) with 32-bit counter resolution - 1 System Module Timer (STM) - Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class Two Plus standard - Device/board boundary Scan testing supported with per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1) - On-chip voltage regulator (VREG) for regulation of input supply for all internal levels This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice. # **Table of Contents** | 1 | Gene | ral description | |---|-------|-------------------------------------------------------| | | 1.1 | Introduction | | 2 | Devic | e blocks | | | 2.1 | Block diagram | | | 2.2 | Device block summary | | 3 | Pack | ge pinouts | | 4 | Elect | ical characteristics10 | | | 4.1 | Introduction | | | 4.2 | Parameter classification | | | 4.3 | NVUSRO register | | | | 4.3.1 NVUSRO[PAD3V5V] field description | | | | 4.3.2 NVUSRO[OSCILLATOR_MARGIN] field descriptio | | | | 12 | | | 4.4 | Absolute maximum ratings | | | 4.5 | Recommended operating conditions | | | 4.6 | Thermal characteristics | | | | 4.6.1 Package thermal characteristics | | | | 4.6.2 Power considerations | | | 4.7 | I/O pad electrical characteristics | | | | 4.7.1 I/O pad types | | | | 4.7.2 I/O input DC characteristics17 | | | | 4.7.3 I/O output DC characteristics | | | | 4.7.4 Output pin transition times20 | | | | 4.7.5 I/O pad current specification | | | 4.8 | nRSTIN electrical characteristics | | | 4.9 | Power management electrical characteristics25 | | | | 4.9.1 Voltage regulator electrical characteristics 25 | | | | 4.9.2 Voltage monitor electrical characteristics 27 | | | 4.10 | Low voltage domain power consumption | | | 4.11 | Flash memory electrical characteristics | | | | 4.11.1 Program/Erase characteristics | |-----|-------|------------------------------------------------------------| | | | 4.11.2 Flash power supply DC characteristics 31 | | | | 4.11.3 Start-up/Switch-off timings | | | 4.12 | Electromagnetic compatibility (EMC) characteristics 32 | | | | 4.12.1 Designing hardened software to avoid noise | | | | problems | | | | 4.12.2 Electromagnetic interference (EMI) 32 | | | | 4.12.3 Absolute maximum ratings (electrical sensitivity)33 | | | 4.13 | Fast external crystal oscillator (4 to 16 MHz) electrical | | | | characteristics | | | 4.14 | | | | | characteristics | | | 4.15 | FMPLL electrical characteristics | | | 4.16 | Fast internal RC oscillator (16 MHz) electrical | | | | characteristics | | | 4.17 | Slow internal RC oscillator (128 kHz) electrical | | | | characteristics | | | 4.18 | On-chip peripherals | | | | 4.18.1 Current consumption | | | | 4.18.2 DSPI characteristics | | | | 4.18.3 Nexus characteristics 50 | | | | 4.18.4 JTAG characteristics | | | | 4.18.5 ADC electrical characteristics 52 | | 5 | Packa | age characteristics 60 | | | 5.1 | Package mechanical data 60 | | 6 | Orde | ring information | | 7 | Docu | ment revision history | | App | endix | A | | | Abbre | eviations | | | | | # 1 General description # 1.1 Introduction The MPC5604B/C is a family of next generation microcontrollers built on the Power Architecture<sup>TM</sup> embedded category. This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the device<sup>1</sup>. The MPC5604B/C family of 32-bit microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding family of automotive-focused products designed to address the next wave of body electronics applications within the vehicle. The advanced and cost-efficient host processor core of the MPC5604B/C automotive controller family complies with the Power Architecture embedded category and only implements the VLE (variable-length encoding) APU, providing improved code density. It operates at speeds of up to 64 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations. Table 1. MPC5604B/C device comparison<sup>1</sup> | | | | | | Dev | vice | | | | | | | |------------------------------------|------------------|------------------|-----------------|-----------------|------------------|------------------|------------------|------------------|------------------|------------------|--|--| | Feature | MPC560<br>2BxLL | MPC560<br>2BxLQ | MPC560<br>2CxLL | MPC560<br>3BxLL | MPC560<br>3BxLQ | MPC560<br>3CxLL | MPC560<br>4BxLL | MPC560<br>4BxLQ | MPC560<br>4BxMG | MPC560<br>4CxLL | | | | CPU | | l . | | | e200 | 0z0h | | | | | | | | Execution speed <sup>2</sup> | | Static - 64 MHz | | | | | | | | | | | | Code Flash | | 256 KB | | | 384 KB | | | 512 | KB | | | | | Data Flash | | | | • | 64 KB (4 | × 16 KB) | • | | | | | | | RAM | 24 | KB | 32 KB | 28 | KB | 40 KB | 32 | KB | 48 KB | | | | | MPU | | | | | 8-e | ntry | | | | | | | | ADC | 28 ch,<br>10-bit | 36 ch,<br>10-bit | 28 ch, | 10-bit | 36 ch,<br>10-bit | 28 ch,<br>10-bit | 28 ch,<br>10-bit | 36 ch,<br>10-bit | 36 ch,<br>10-bit | 28 ch,<br>10-bit | | | | СТИ | | | | | Ye | es | | | | | | | | Total timer I/O <sup>3</sup> eMIOS | 28 ch,<br>16-bit | 56 ch,<br>16-bit | 28 ch, | 16-bit | 56ch,<br>16-bit | 28 ch, | 16-bit | 56 ch, | 16-bit | 28 ch,<br>16-bit | | | | • PWM + MC<br>+ IC/OC <sup>4</sup> | 5 ch | 10 ch | 5 ch | 5 ch | 10 ch | 5 ch | 5 ch | 10 ch | 10 ch | 5 ch | | | | • PWM + IC/OC <sup>4</sup> | 20 ch | 40 ch | 20 ch | 20 ch | 40 ch | 20 ch | 20 ch | 40 ch | 40 ch | 20 ch | | | | • IC/OC <sup>4</sup> | 3 ch | 6 ch | 3 ch | 3 ch | 6 ch | 3 ch | 3 ch | 6 ch | 6 ch | 3 ch | | | | SCI (LINFlex) | ; | 3 | 4 | 4 | 1 | 4 | 4 | | | 4 | | | | SPI (DSPI) | | | | | ( | 3 | | | | | | | | CAN<br>(FlexCAN) | 2 | 2 | 6 | ( | 3 | 6 | 3 | 3 | 6 | 6 | | | <sup>1.</sup> For a correct use of the datasheet, it's recommended of referring to the errata sheet. MPC5604B/C Microcontroller Data Sheet, Rev. 4 ### **General description** Table 1. MPC5604B/C device comparison<sup>1</sup> (continued) | Feature | Device | | | | | | | | | | | | | |----------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------------------|-----------------|--|--|--| | | MPC560<br>2BxLL | MPC560<br>2BxLQ | MPC560<br>2CxLL | MPC560<br>3BxLL | MPC560<br>3BxLQ | MPC560<br>3CxLL | MPC560<br>4BxLL | MPC560<br>4BxLQ | MPC560<br>4BxMG | MPC560<br>4CxLL | | | | | I <sup>2</sup> C | | 1 | | | | | | | | | | | | | 32 kHz<br>oscillator | | | | | Ye | es | | | | | | | | | GPIO <sup>5</sup> | 79 | 123 | 79 | 79 | 123 | 79 | 79 | 123 | 123 | 79 | | | | | Debug | | l | | JT | AG | | | | Nexus2+ | JTAG | | | | | Package | 100<br>LQFP | 144<br>LQFP | 100<br>LQFP | 100<br>LQFP | 144<br>LQFP | 100<br>LQFP | 100<br>LQFP | 144<br>LQFP | 208 MA<br>PBGA <sup>6</sup> | 100<br>LQFP | | | | <sup>&</sup>lt;sup>1</sup> Feature set dependent on selected peripheral multiplexing—table shows example implementation <sup>&</sup>lt;sup>2</sup> Based on 105 °C ambient operating temperature <sup>&</sup>lt;sup>3</sup> Refer to eMIOS section of device reference manual for information on the channel configuration and functions <sup>&</sup>lt;sup>4</sup> IC - Input Capture; OC - Output Compare; PWM - Pulse Width Modulation; MC - Modulus counter <sup>&</sup>lt;sup>5</sup> I/O count based on multiplexing with peripherals <sup>&</sup>lt;sup>6</sup> 208 MAPBGA available only as development package for Nexus2+ # 2 Device blocks # 2.1 Block diagram Figure 1 shows a top-level block diagram of the MPC5604B/C device series. MPC5604B/C Microcontroller Data Sheet, Rev. 4 # 2.2 Device block summary Table 2 summarizes the functions of all blocks present in the MPC5604B/C series of microcontrollers. Please note that the presence and number of blocks varies by device and package. Table 2. MPC5604B/C series block summary | Block | Function | |--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Crossbar (XBAR) switch | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width | | Analog-to-digital converter (ADC) | Multi-channel, 10-bit analog-to digital-converter | | Boot assist module (BAM) | A block of read-only memory containing VLE code which is executed according to the boot mode of the device | | Clock generation module (CGM) | Provides logic and control required for the generation of system and peripheral clocks | | Clock monitor unit (CMU) | Monitors clock source (internal and external) integrity | | Cross triggering unit (CTU) | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT | | Deserial serial peripheral interface (DSPI) | Provides a synchronous serial interface for communication with external devices | | Enhanced modular input output system (eMIOS) | Provides the functionality to generate or measure events | | Flash memory | Provides non-volatile storage for program code, constants and variables | | FlexCAN (controller area network) | Supports the standard CAN communications protocol | | FMPLL (frequency-modulated phase-locked loop) | Generates high-speed system clocks and supports programmable frequency modulation | | Internal multiplexer (IMUX) SIU subblock | Allows flexible mapping of peripheral interface on the different pins of the device | | Inter-integrated circuit (I <sup>2</sup> C™) bus | A two wire bidirectional serial bus that provides a simple and efficient method of data exchange between devices | | Interrupt controller (INTC) | Provides priority-based preemptive scheduling of interrupt requests | | JTAG controller | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode | | LINflex controller | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load | | Memory protection unit (MPU) | Provides hardware access control for all memory references generated in a device | | Mode entry module (MC_ME) | Provides a mechanism for controlling the device operational mode and mode transition sequences in all functional states; also manages the power control unit, reset generation module and clock generation module, and holds the configuration, control and status registers accessible for applications | | Non-Maskable Interrupt (NMI) | Handles external events that must produce an immediate response, such as power down detection | | Nexus development interface (NDI) | Provides real-time development support capabilities in compliance with the IEEE-ISTO 5001-2003 standard | Table 2. MPC5604B/C series block summary (continued) | Block | Function | |-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Periodic interrupt timer (PIT) | Produces periodic interrupts and triggers | | Power control unit (PCU) | Reduces the overall power consumption by disconnecting parts of the device from the power supply via a power switching device; device components are grouped into sections called "power domains" which are controlled by the PCU | | Real-time counter (RTC) | A free running counter used for time keeping applications, the RTC can be configured to generate an interrupt at a predefined interval independent of the mode of operation (run mode or low-power mode) | | Reset generation module (RGM) | Centralizes reset sources and manages the device reset sequence of the device | | Static random-access memory (SRAM) | Provides storage for program code, constants, and variables | | System integration unit (SIU) | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration | | System status configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable | | System timer module (STM) | Provides a set of output compare events to support AUTOSAR and operating system tasks | | System watchdog timer (SWT) | Provides protection from runaway code | | Test control unit (TCU) | An extension of the JTAG controller module, the TCU provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode. | ### 3 Package pinouts The available LQFP pinouts and the 208 MAPBGA ballmap are provided in the following figures. For pin signal descriptions, please refer to the device reference manual. Figure 2. LQFP 144-pin configuration (top view) MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 Figure 3. LQFP 100-pin configuration (top view) | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | |-----|----------|--------|----------|----------|--------|--------|----------|-----------|------------------|--------|-------|--------|--------|----------------|----------------|---------|----| | Α | PC[8] | PC[13] | NC | NC | PH[8] | PH[4] | PC[5] | PC[0] | NC | NC | PC[2] | NC | PE[15] | NC | NC | NC | Α | | В | PC[9] | PB[2] | NC | PC[12] | PE[6] | PH[5] | PC[4] | PH[9] | PH[10] | NC | PC[3] | PG[11] | PG[15] | PG[14] | PA[11] | PA[10] | В | | С | PC[14] | VDD_HV | PB[3] | PE[7] | PH[7] | PE[5] | PE[3] | VSS_LV | PC[1] | NC | PA[5] | NC | PE[14] | PE[12] | PA[9] | PA[8] | С | | D | NC | NC | PC[15] | NC | PH[6] | PE[4] | PE[2] | VDD_LV | VDD_HV | NC | PA[6] | NC | PG[10] | PF[14] | PE[13] | PA[7] | D | | E | PG[4] | PG[5] | PG[3] | PG[2] | | | • | | | | | | PG[1] | PG[0] | PF[15] | VDD_HV | Е | | F | PE[0] | PA[2] | PA[1] | PE[1] | | | | | | | | | PH[0] | PH[1] | PH[3] | PH[2] | F | | G | PE[9] | PE[8] | PE[10] | PA[0] | | | VSS_HV | VSS_HV | VSS_HV | VSS_HV | | | VDD_HV | NC | NC | MSEO | G | | Н | VSS_HV | PE[11] | VDD_HV | NC | | | VSS_HV | VSS_HV | VSS_HV | VSS_HV | | | MDO3 | MDO2 | MDO0 | MDO1 | Н | | J | RESET | VSS_LV | NC | NC | | | VSS_HV | VSS_HV | VSS_HV | VSS_HV | | | NC | NC | NC | NC | J | | K | EVTI | NC | VDD_BV | VDD_LV | | | VSS_HV | VSS_HV | VSS_HV | VSS_HV | | | NC | PG[12] | PA[3] | PG[13] | K | | L | PG[9] | PG[8] | NC | EVTO | | | | | | | | | PB[15] | PD[15] | PD[14] | PB[14] | L | | М | PG[7] | PG[6] | PC[10] | PC[11] | | | | | | | | | PB[13] | PD[13] | PD[12] | PB[12] | М | | N | PB[1] | PF[9] | PB[0] | NC | NC | PA[4] | VSS_LV | EXTAL | VDD_HV | PF[0] | PF[4] | NC | PB[11] | PD[10] | PD[9] | PD[11] | N | | Р | PF[8] | NC | PC[7] | NC | NC | PA[14] | VDD_LV | XTAL | PB[10] | PF[1] | PF[5] | PD[0] | PD[3] | VDD_HV<br>_ADC | PB[6] | PB[7] | Р | | R | PF[12] | PC[6] | PF[10] | PF[11] | VDD_HV | PA[15] | PA[13] | NC | OSC32K<br>_XTAL | PF[3] | PF[7] | PD[2] | PD[4] | PD[7] | VSS_HV<br>_ADC | PB[5] | R | | Т | NC | NC | NC | мско | NC | PF[13] | PA[12] | NC | OSC32K<br>_EXTAL | PF[2] | PF[6] | PD[1] | PD[5] | PD[6] | PD[8] | PB[4] | Т | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | | | Not | e: 208 M | MAPBG | A availa | ble only | as dev | elopme | nt packa | age for N | Nexus 2 | +. | | | | NC | = Not c | onnecte | ed | Figure 4. 208 MAPBGA configuration # 4 Electrical characteristics # 4.1 Introduction This section contains electrical characteristics of the device as well as temperature and power considerations. This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages. To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$ or $V_{SS}$ ). This could be done by the internal pull-up and pull-down, which is provided by the product for most general purpose pins. The parameters listed in the following tables represent the characteristics of the device and its demands on the system. In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column. In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column. ### **CAUTION** All of the following figures are indicative and must be confirmed during either silicon validation, silicon characterization or silicon reliability trial. ### 4.2 Parameter classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in Table 3 are used and the parameters are tagged accordingly in the tables where appropriate. **Table 3. Parameter classifications** | Classification tag | Tag description | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Р | Those parameters are guaranteed during production testing on each individual device. | | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | ### NOTE The classification is shown in the column labeled "C" in the parameter tables where appropriate. # 4.3 NVUSRO register Portions of the device configuration, such as high voltage supply, oscillator margin, and watchdog enable/disable after reset are controlled via bit values in the Non-Volatile User Options Register (NVUSRO) register. # 4.3.1 NVUSRO[PAD3V5V] field description Table 4 shows how NVUSRO[PAD3V5V] controls the device configuration. Table 4. PAD3V5V field description<sup>1</sup> | Value <sup>2</sup> | Description | |--------------------|------------------------------| | 0 | High voltage supply is 5.0 V | | 1 | High voltage supply is 3.3 V | <sup>&</sup>lt;sup>1</sup> See the device reference manual for more information on the NVUSRO register. The DC electrical characteristics are dependent on the PAD3V5V bit value. <sup>&</sup>lt;sup>2</sup> '1' is delivery value. It is part of shadow Flash, thus programmable by customer. # 4.3.2 NVUSRO[OSCILLATOR\_MARGIN] field description Table 5 shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration. Table 5. OSCILLATOR\_MARGIN field description<sup>1</sup> | Value <sup>2</sup> | Description | |--------------------|---------------------------------------------| | 0 | Low consumption configuration (4 MHz/8 MHz) | | 1 | High margin configuration (4 MHz/16 MHz) | See the device reference manual for more information on the NVUSRO register. The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. # 4.4 Absolute maximum ratings Table 6. Absolute maximum ratings | Symbol | | Parameter | Conditions | Val | Unit | | |----------------------|----|-----------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------|----------------------|------| | Symbo | )1 | Parameter | Conditions | Min | Max | Unit | | V <sub>SS</sub> | SR | Digital ground on VSS_HV pins | _ | 0 | 0 | ٧ | | $V_{DD}$ | SR | Voltage on VDD_HV pins with respect to ground ( $V_{SS}$ ) | _ | -0.3 | 6.0 | V | | V <sub>SS_LV</sub> | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | V <sub>DD_BV</sub> | SR | Voltage on VDD_BV pin (regulator | _ | -0.3 | 5.5 | V | | | | supply) with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | -0.3 | V <sub>DD</sub> +0.3 | | | V <sub>SS_ADC</sub> | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | V <sub>DD_ADC</sub> | SR | Voltage on VDD_HV_ADC pin (ADC | _ | -0.3 | 5.5 | V | | | | reference) with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.3 | V <sub>DD</sub> +0.3 | | | V <sub>IN</sub> | SR | Voltage on any GPIO pin with respect to | _ | -0.3 | 5.5 | V | | | | ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.3 | V <sub>DD</sub> +0.3 | | | I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition | _ | -10 | 10 | mA | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | | | I <sub>AVGSEG</sub> | SR | Sum of all the static I/O current within a | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | 70 | mA | | | | supply segment | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | 64 | | | I <sub>CORELV</sub> | SR | Low voltage static current sink through VDD_BV | _ | _ | 150 | mA | | T <sub>STORAGE</sub> | SR | Storage temperature | _ | -55 | 150 | °C | $<sup>^{2}\,\,</sup>$ '1' is delivery value. It is part of shadow Flash, thus programmable by customer. ### NOTE Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$ or $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values. # 4.5 Recommended operating conditions Table 7. Recommended operating conditions (3.3 V) | Symbol | | Parameter | Conditions | Va | Unit | | |----------------------------------|----|---------------------------------------------------------------------------------------|-----------------------------|----------------------|----------------------|------| | Symbo | ı | Parameter | Conditions | Min | Max | Unit | | V <sub>SS</sub> | SR | Digital ground on VSS_HV pins | _ | 0 | 0 | ٧ | | V <sub>DD</sub> <sup>1</sup> | SR | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> ) | _ | 3.0 | 3.6 | V | | V <sub>SS_LV</sub> <sup>2</sup> | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground $(V_{SS})$ | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | V <sub>DD_BV</sub> <sup>3</sup> | SR | = ( 3 | _ | 3.0 | 3.6 | V | | | | supply) with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 | | | V <sub>SS_ADC</sub> | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (V <sub>SS</sub> ) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | V <sub>DD_ADC</sub> <sup>4</sup> | SR | ` ` | _ | 3.0 <sup>5</sup> | 3.6 | V | | | | reference) with respect to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 | | | V <sub>IN</sub> | SR | Voltage on any GPIO pin with respect | _ | V <sub>SS</sub> -0.1 | | ٧ | | | | to ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | _ | V <sub>DD</sub> +0.1 | | | I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition | _ | -5 | 5 | mA | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | | | TV <sub>DD</sub> | SR | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup> | _ | _ | 0.25 | V/µs | | | | | _ | 3 | _ | V/s | | T <sub>A</sub> | SR | Ambient temperature under bias | f <sub>CPU</sub> < 64 MHz | -40 | 125 | °C | | T <sub>J</sub> | SR | Junction temperature under bias | _ | -40 | 150 | | $<sup>^{1}</sup>$ 100 nF capacitance needs to be provided between each $V_{DD}/V_{SS}$ pair $<sup>^2~</sup>$ 330 nF capacitance needs to be provided between each $\rm V_{DD\_LV}/\rm V_{SS\_LV}$ supply pair. <sup>&</sup>lt;sup>3</sup> 100 nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). $<sup>^4</sup>$ 100 nF capacitance needs to be provided between $\rm V_{DD\_ADC}/\rm V_{SS\_ADC}$ pair. - Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub>, device is reset. - <sup>6</sup> Guaranteed by device validation Table 8. Recommended operating conditions (5.0 V) | Complete | | Davamatav | Conditions | Va | lue | I I m ! A | |----------------------------------|----|----------------------------------------------------------------------------------|-----------------------------|----------------------|----------------------|-----------| | Symbol | | Parameter | Conditions | Min | Max | Unit | | V <sub>SS</sub> | SR | Digital ground on VSS_HV pins | _ | 0 | 0 | ٧ | | V <sub>DD</sub> <sup>1</sup> | SR | | _ | 4.5 | 5.5 | V | | | | ground (V <sub>SS</sub> ) | Voltage drop <sup>2</sup> | 3.0 | 5.5 | | | V <sub>SS_LV</sub> <sup>3</sup> | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (VSS) | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | $V_{DD\_BV}^4$ | SR | | _ | 4.5 | 5.5 | V | | | | supply) with respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>(2)</sup> | 3.0 | 5.5 | | | | | | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 | | | V <sub>SS_ADC</sub> | SR | Voltage on VSS_HV_ADC (ADC reference) pin with respect to ground (VSS | _ | V <sub>SS</sub> -0.1 | V <sub>SS</sub> +0.1 | V | | V <sub>DD_ADC</sub> <sup>5</sup> | SR | | _ | 4.5 | 5.5 | V | | | | reference) with respect to ground (V <sub>SS</sub> ) | Voltage drop <sup>(2)</sup> | 3.0 | 5.5 | - | | | | | Relative to V <sub>DD</sub> | V <sub>DD</sub> -0.1 | V <sub>DD</sub> +0.1 | | | V <sub>IN</sub> | SR | ,g , , | _ | V <sub>SS</sub> -0.1 | _ | ٧ | | | | ground (V <sub>SS</sub> ) | Relative to V <sub>DD</sub> | _ | V <sub>DD</sub> +0.1 | | | I <sub>INJPAD</sub> | SR | Injected input current on any pin during overload condition | _ | -5 | 5 | mA | | I <sub>INJSUM</sub> | SR | Absolute sum of all injected input currents during overload condition | _ | -50 | 50 | • | | $TV_DD$ | SR | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup> | _ | _ | 0.25 | V/µs | | | | | _ | 3 | _ | V/s | | T <sub>A C-Grade Part</sub> | SR | Ambient temperature under bias | f <sub>CPU</sub> < 64 MHz | -40 | 85 | °C | | T <sub>J C-Grade Part</sub> | SR | Junction temperature under bias | _ | -40 | 110 | | | T <sub>A V-Grade Part</sub> | SR | Ambient temperature under bias | f <sub>CPU</sub> < 64 MHz | -40 | 105 | | | T <sub>J V-Grade Part</sub> | SR | Junction temperature under bias | _ | -40 | 130 | | | T <sub>A M-Grade Part</sub> | SR | Ambient temperature under bias | f <sub>CPU</sub> < 60 MHz | -40 | 125 | | | T <sub>J M-Grade Part</sub> | SR | Junction temperature under bias | _ | -40 | 150 | | $<sup>^{1}</sup>$ 100 nF capacitance needs to be provided between each $V_{DD}/V_{SS}$ pair. ### MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 <sup>&</sup>lt;sup>2</sup> Full device operation is guaranteed by design when the voltage drops below 4.5V down to 3.6V. However, certain analog electrical characteristics will not be guaranteed to stay within the stated limits. $<sup>^3</sup>$ 330 nF capacitance needs to be provided between each $\rm V_{DD\_LV}/\rm V_{SS\_LV}$ supply pair. ### NOTE RAM data retention is guaranteed with V<sub>DD IV</sub> not below 1.08 V. # 4.6 Thermal characteristics # 4.6.1 Package thermal characteristics Table 9. LQFP thermal characteristics<sup>1</sup> | Sym | Symbol | С | Parameter | Conditions <sup>2</sup> | Pin | Value <sup>3</sup> | | | Unit | |-----------------|--------------------------|---|-----------------------------------------------------|-------------------------|-------|--------------------|-------------|------|-------| | Jynn | | | Faranietei | Conditions | count | Min | Min Typ Max | | Oiiit | | $R_{\theta JA}$ | CC D Thermal resistance, | | | Single-layer board—1s | 100 | _ | | 64 | °C/W | | | | | junction-to-ambient natural convection <sup>4</sup> | | 144 | _ | _ | 64 | | | | | | | Four-layer board—2s2p | 100 | _ | _ | 50.8 | | | | | | | | 144 | _ | _ | 49.4 | | <sup>&</sup>lt;sup>1</sup> Thermal characteristics are targets based on simulation that are subject to change per device characterization. Table 10. 208 MAPBGA thermal characteristics<sup>1</sup> | Syı | mbo | ol | С | Parameter | Conditions | Value | Unit | |----------------|-----|----|---|-------------------------------------------------|-----------------------|-------|------| | $R_{\theta J}$ | Α ( | СС | | Thermal resistance, junction-to-ambient natural | Single-layer board—1s | TBD | °C/W | | | | | | convection <sup>2</sup> | Four-layer board—2s2p | | | <sup>&</sup>lt;sup>1</sup> Thermal characteristics are targets based on simulation that are subject to change per device characterization. ### 4.6.2 Power considerations The average chip-junction temperature, T<sub>J</sub>, in degrees Celsius, may be calculated using Equation 1: $$T_J = T_A + (P_D \times R_{\theta,JA})$$ Eqn. 1 Where: $T_A$ is the ambient temperature in °C. $R_{\theta JA}$ is the package junction-to-ambient thermal resistance, in ${}^{\circ}\text{C/W}.$ $P_D$ is the sum of $P_{INT}$ and $P_{I/O}$ ( $P_D = P_{INT} + P_{I/O}$ ). ### MPC5604B/C Microcontroller Data Sheet, Rev. 4 <sup>&</sup>lt;sup>4</sup> 470 nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). $<sup>^{5}</sup>$ 100 nF capacitance needs to be provided between $V_{DD\ ADC}/V_{SS\ ADC}$ pair. <sup>&</sup>lt;sup>6</sup> Guaranteed by device validation $<sup>^{2}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C. <sup>&</sup>lt;sup>3</sup> All values need to be confirmed during device validation. Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as R<sub>thJA</sub> and R<sub>thJMA</sub>. Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as R<sub>thJA</sub> and R<sub>thJMA</sub>. $P_{INT}$ is the product of $I_{DD}$ and $V_{DD}$ , expressed in watts. This is the chip internal power. P<sub>I/O</sub> represents the power dissipation on input and output pins; user determined. Most of the time for the applications, $P_{I/O} < P_{INT}$ and may be neglected. On the other hand, $P_{I/O}$ may be significant, if the device is configured to continuously drive external modules and/or memories. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is given by: $$P_D = K / (T_J + 273 \,^{\circ}C)$$ Eqn. 2 Therefore, solving equations 1 and 2: $$K = P_D x (T_A + 273 °C) + R_{\theta JA} x P_D^2$$ Eqn. 3 Where: K is a constant for the particular part, which may be determined from Equation 3 by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ may be obtained by solving equations 1 and 2 iteratively for any value of $T_A$ . # 4.7 I/O pad electrical characteristics # 4.7.1 I/O pad types The device provides four main I/O pad types depending on the associated alternate functions: - Slow pads—These pads are the most common pads, providing a good compromise between transition time and low electromagnetic emission. - Medium pads—These pads provide transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission. - Fast pads—These pads provide maximum speed. There are used for improved Nexus debugging capability. - Input only pads—These pads are associated to ADC channels and 32 kHz slow external crystal oscillator providing low input leakage. Medium and Fast pads can use slow configuration to reduce electromagnetic emission, at the cost of reducing AC performance. # 4.7.2 I/O input DC characteristics Table 11 provides input DC electrical characteristics as described in Figure 5. Figure 5. I/O input DC electrical characteristics definition Table 11. I/O input DC electrical characteristics | Symb | nol | С | Parameter | Condi | tions <sup>1</sup> | | Unit | | | |------------------|-----|---|-----------------------------------------|--------------------|-------------------------|---------------------|------|----------------------|------| | - Cynns | , , | • | T didinotor | Contain | | Min | Тур | Max | O.m. | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | _ | - | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | Р | Input low level CMOS (Schmitt Trigger) | _ | - | -0.4 | 1 | 0.35V <sub>DD</sub> | | | V <sub>HYS</sub> | CC | О | Input hysteresis CMOS (Schmitt Trigger) | _ | - | 0.1V <sub>DD</sub> | _ | | | | I <sub>LKG</sub> | СС | Р | Digital input leakage | No injection | T <sub>A</sub> = -40 °C | _ | 2 | _ | nA | | | | Р | | on adjacent<br>pin | T <sub>A</sub> = 25 °C | _ | 2 | | | | | | D | | | T <sub>A</sub> = 105 °C | _ | 12 | 500 | | | | | Р | | | T <sub>A</sub> = 125 °C | _ | 70 | 1000 | | | W <sub>FI</sub> | SR | Р | Digital input filtered pulse | | | _ | _ | 40 | ns | | W <sub>NFI</sub> | SR | Р | Digital input not filtered pulse | _ | _ | 1000 | _ | _ | ns | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = –40 to 125 °C, unless otherwise specified # 4.7.3 I/O output DC characteristics The following tables provide DC characteristics for bidirectional pads: - Table 12 provides weak pull figures. Both pull-up and pull-down resistances are supported. - Table 13 provides output driver characteristics for I/O pads when in SLOW configuration. ### MPC5604B/C Microcontroller Data Sheet, Rev. 4 <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. - Table 14 provides output driver characteristics for I/O pads when in MEDIUM configuration. - Table 15 provides output driver characteristics for I/O pads when in FAST configuration. Table 12. I/O pull-up/pull-down DC electrical characteristics | Symb | a a l | С | Parameter | Conditions <sup>1</sup> | Conditions <sup>1</sup> | | | Value | | | | |---------------------|-------|---|------------------------|----------------------------------------------------|-------------------------|----|---|-------|------|--|--| | Syllik | JOI | C | raiametei | Min Typ Max | | | | Max | Unit | | | | II <sub>WPU</sub> I | CC | Р | | $V_{IN} = V_{IL}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | PAD3V5V = 0 | 10 | _ | 150 | μΑ | | | | | • | С | absolute value | | $PAD3V5V = 1^2$ | 10 | _ | 250 | | | | | | | Р | | $V_{IN} = V_{IL}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1 | 10 | _ | 150 | | | | | II <sub>WPD</sub> I | СС | Р | Weak pull-down current | $V_{IN} = V_{IH}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | PAD3V5V = 0 | 10 | _ | 150 | μΑ | | | | | • | С | absolute value | | PAD3V5V = 1 | 10 | _ | 250 | | | | | | • | Р | | $V_{IN} = V_{IH}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1 | 10 | _ | 150 | | | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. Table 13. SLOW configuration output buffer electrical characteristics | Sym | bol | С | Parameter | | Conditions <sup>1</sup> | | Value | | Unit | |-----------------|-----|---|-----------------------------------------|-----------|------------------------------------------------------------------------------------------|----------------------|-------|--------------------|-------| | Jyiii | | Ü | i arameter | | Conditions | Min | Тур | Max | Oille | | V <sub>OH</sub> | CC | Р | Output high level<br>SLOW configuration | Push Pull | $I_{OH}$ = -2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub> | _ | _ | V | | | | С | | | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$ | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | | $I_{OH}$ = -1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> -0.8 | _ | _ | | | V <sub>OL</sub> | СС | Р | Output low level<br>SLOW configuration | Push Pull | $I_{OL}$ = 2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | С | | | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$ | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | | $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. <sup>&</sup>lt;sup>2</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. Table 14. MEDIUM configuration output buffer electrical characteristics | Sym | nbol | С | Parameter | | Conditions <sup>1</sup> | | Value | | Unit | |-----------------|------|---|------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------|----------------------|-------|--------------------|-------| | Jyli | iboi | Ü | Farameter | | Conditions | Min | Тур | Max | Oiiii | | V <sub>OH</sub> | СС | С | Output high level MEDIUM configuration | Push Pull | $I_{OH} = -3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | 0.8V <sub>DD</sub> | _ | _ | V | | | | Р | | | $I_{OH}$ = -2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | | $I_{OH} = -1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$ | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | | $I_{OH}$ = -1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> -0.8 | _ | _ | | | | | С | | | $I_{OH} = -100 \mu A,$<br>$V_{DD} = 5.0 V \pm 10\%, PAD3V5V = 0$ | 0.8V <sub>DD</sub> | _ | _ | | | V <sub>OL</sub> | СС | С | Output low level<br>MEDIUM configuration | Push Pull | $I_{OL} = 3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 0.2V <sub>DD</sub> | ٧ | | | | Р | | | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$ | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$<br>(recommended) | _ | _ | 0.5 | | | | | С | | | $I_{OH} = 100 \mu A,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 0.1V <sub>DD</sub> | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified $^{2}$ The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. Table 15. FAST configuration output buffer electrical characteristics | Sym | bol | C | Parameter | | Conditions <sup>1</sup> | | Value | | Unit | |-----------------|-----|---|--------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------|-------|--------------------|------| | J Sym | | • | i didiliotoi | | Min Typ Max | | | O.I.I. | | | V <sub>OH</sub> | СС | Р | Output high level FAST configuration | Push $I_{OH} = -14\text{mA}$ , $V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 0 (recommended) | | 0.8V <sub>DD</sub> | _ | _ | V | | | | С | | | $I_{OH} = -7\text{mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$ | 0.8V <sub>DD</sub> | _ | _ | | | | | С | | | $I_{OH} = -11$ mA,<br>$V_{DD} = 3.3$ V ± 10%, PAD3V5V = 1<br>(recommended) | V <sub>DD</sub> -0.8 | _ | _ | | | V <sub>OL</sub> | СС | Р | Output low level FAST configuration | Push<br>Pull | $I_{OL} = 14$ mA,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | С | | | $I_{OL} = 7mA,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^{(2)}$ | _ | _ | 0.1V <sub>DD</sub> | | | | | С | | | $I_{OL}$ = 11mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended) | _ | | 0.5 | | $<sup>^{1}~~</sup>V_{DD}$ = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = –40 to 125 $^{\circ}C$ , unless otherwise specified # 4.7.4 Output pin transition times Table 16. Output pin transition times | Sym | hol | С | Parameter | C | onditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |-----------------|-----|---|--------------------------------------------------|-------------------------|------------------------------------|-----|--------------------|-----|------| | Jyiii | DOI | Ü | i didilictei | | Siluitions | Min | Тур | Max | | | T <sub>tr</sub> | СС | D | Output transition time output pin <sup>3</sup> | C <sub>L</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _ | _ | 50 | ns | | | | Т | SLOW configuration | C <sub>L</sub> = 50 pF | PAD3V5V = 0 | _ | _ | 100 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 125 | | | | | D | | | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _ | _ | 50 | | | | | Т | | C <sub>L</sub> = 50 pF | PAD3V5V = 1 | _ | _ | 100 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 125 | | | T <sub>tr</sub> | CC | D | Output transition time output pin <sup>(3)</sup> | | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _ | _ | 10 | ns | | | | Т | MEDIUM configuration | C <sub>L</sub> = 50 pF | PAD3V5V = 0<br>SIUL.PCRx.SRC = 1 | _ | _ | 20 | | | | | D | | C <sub>L</sub> = 100 pF | | _ | _ | 40 | | | | | D | | C <sub>L</sub> = 25 pF | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _ | _ | 12 | | | | | T | | C <sub>L</sub> = 50 pF | PAD3V5V = 1<br>SIUL.PCRx.SRC = 1 | _ | _ | 25 | | | | | D | | $C_L = 100 \text{ pF}$ | | _ | _ | 40 | | The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. | Sum | hal | С | Parameter | C | onditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |-----------------|------|---|--------------------------------------------------|-------------------------|------------------------------------|-----|--------------------|-----|-------| | Sym | iboi | C | Farameter | | onditions | Min | Тур | Max | Ullit | | T <sub>tr</sub> | CC | | Output transition time output pin <sup>(3)</sup> | C <sub>L</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _ | _ | 4 | ns | | | | | FAST configuration | C <sub>L</sub> = 50 pF | PAD3V5V = 0 | _ | _ | 6 | | | | | | | C <sub>L</sub> = 100 pF | | _ | _ | 12 | | | | | | | C <sub>L</sub> = 25 pF | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _ | _ | 4 | | | | | | | C <sub>L</sub> = 50 pF | PAD3V5V = 1 | _ | _ | 7 | | | | | | | C <sub>L</sub> = 100 pF | | _ | _ | 12 | | Table 16. Output pin transition times (continued) # 4.7.5 I/O pad current specification The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a $V_{DD}/V_{SS}$ supply pair as described in Table 17. Table 18 provides I/O consumption figures. In order to ensure device reliability, the average current of the I/O on a single segment should remain below the $I_{AVGSEG}$ maximum value. In order to ensure device functionality, the sum of the dynamic and static current of the I/O on a single segment should remain below the $I_{DYNSEG}$ maximum value. Table 17. I/O supply segment | Package | Supply segment | | | | | | | | | | |-------------------------|----------------|-----------------|-----------------|---------------|------|-----------|--|--|--|--| | 1 ackage | 1 | 2 | 3 | 4 | 5 | 6 | | | | | | 208 MAPBGA <sup>1</sup> | Equivale | ent to 144 LQFP | segment pad dis | tribution | MCKO | MDOn/MSEO | | | | | | 144 LQFP | pin20-pin49 | pin51-pin99 | pin100-pin122 | pin 123-pin19 | _ | _ | | | | | | 100 LQFP | pin16-pin35 | pin37-pin69 | pin70-pin83 | pin 84-pin15 | _ | _ | | | | | <sup>1 208</sup> MAPBGA available only as development package for Nexus2+ $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. $<sup>^3</sup>$ C<sub>L</sub> includes device and package capacitances (C<sub>PKG</sub> < 5 pF). Table 18. I/O consumption | Symbol | | С | Dovemeter | Condi | *i-m-1 | | Value <sup>2</sup> | | Unit | |------------------------------------|----|---|--------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------|-----|--------------------|------|------| | Symbol | | C | Parameter | Condi | uons | Min | Тур | Max | Unit | | I <sub>DYNSEG</sub> | SR | D | Sum of all the | $V_{DD} = 5.0 \text{ V} \pm 10\%, P_{DD}$ | AD3V5V = 0 | _ | _ | 110 | mA | | | | | dynamic and static<br>I/O current within a<br>supply segment | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ P}_{OD}$ | AD3V5V = 1 | _ | _ | 65 | | | I <sub>SWTSLW</sub> ,3 | CC | D | Dynamic I/O current for SLOW configuration | C <sub>L</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | - | _ | 20 | mA | | | | | Comiguration | | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | _ | 16 | | | I <sub>SWTMED</sub> <sup>(3)</sup> | CC | D | Dynamic I/O current for MEDIUM | $C_L = 25 \text{ pF}$ | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _ | _ | 29 | mA | | | | | configuration | | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | | _ | 17 | | | I <sub>SWTFST</sub> <sup>(3)</sup> | CC | D | for FAST | C <sub>L</sub> = 25 pF | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | | _ | 110 | mA | | | | | configuration | | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | _ | 50 | | | I <sub>RMSSLW</sub> | СС | D | Root medium square | C <sub>L</sub> = 25 pF, 2 MHz | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | - | _ | 2.3 | mA | | | | | I/O current for SLOW configuration | C <sub>L</sub> = 25 pF, 4 MHz | PAD3V5V = 0 | _ | _ | 3.2 | | | | | | | C <sub>L</sub> = 100 pF, 2 MHz | | | _ | 6.6 | | | | | | | $C_L = 25 \text{ pF}, 2 \text{ MHz}$ | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | 1 | _ | 1.6 | | | | | | | C <sub>L</sub> = 25 pF, 4 MHz | PAD3V5V = 1 | _ | _ | 2.3 | | | | | | | C <sub>L</sub> = 100 pF, 2 MHz | | | _ | 4.7 | | | I <sub>RMSMED</sub> | CC | D | | $C_L = 25 \text{ pF}, 13 \text{ MHz}$ | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | 1 | _ | 6.6 | mA | | | | | I/O current for MEDIUM | $C_L = 25 \text{ pF}, 40 \text{ MHz}$ | PAD3V5V = 0 | | _ | 13.4 | | | | | | configuration | C <sub>L</sub> = 100 pF, 13 MHz | | | | 18.3 | | | | | | | $C_L = 25 \text{ pF}, 13 \text{ MHz}$ | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | | 5 | | | | | | | $C_L = 25 \text{ pF}, 40 \text{ MHz}$ | PADSVSV = 1 | | _ | 8.5 | | | | | | | C <sub>L</sub> = 100 pF, 13 MHz | | _ | _ | 11 | | | $I_{RMSFST}$ | CC | D | Root medium square I/O current for FAST | $C_L = 25 \text{ pF}, 40 \text{ MHz}$ | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _ | _ | 22 | mA | | | | | configuration | $C_L = 25 \text{ pF}, 64 \text{ MHz}$ | PAD3V3V = 0 | | _ | 33 | | | | | | | C <sub>L</sub> = 100 pF, 40 MHz | | | _ | 56 | | | | | | | $C_L = 25 \text{ pF}, 40 \text{ MHz}$ | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _ | _ | 14 | | | | | | | C <sub>L</sub> = 25 pF, 64 MHz | 1 403434 = 1 | _ | _ | 20 | | | | | | | C <sub>L</sub> = 100 pF, 40 MHz | | _ | _ | 35 | | | I <sub>AVGSEG</sub> | SR | D | Sum of all the static I/O current within a | $V_{DD} = 5.0 \text{ V} \pm 10\%, P_{DD}$ | AD3V5V = 0 | _ | _ | 70 | mA | | | | | supply segment | $V_{DD} = 3.3 \text{ V} \pm 10\%, P_{DD}$ | AD3V5V = 1 | _ | _ | 65 | | ### MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 - $^{1}~V_{DD}$ = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = –40 to125 °C, unless otherwise specified - <sup>2</sup> All values need to be confirmed during device validation. - <sup>3</sup> Stated maximum values represent peak consumption that lasts only a few ns during I/O transition. # 4.8 nRSTIN electrical characteristics The device implements a dedicated bidirectional RESET pin. Figure 6. Start-up reset requirements Figure 7. Noise filtering on reset signal Table 19. Reset electrical characteristics | Cumb | | _ | Doromotor | Conditions <sup>1</sup> | Value <sup>2</sup> | | | V V V | |---------------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------|----------------------|---------------------|-------| | Symb | OI | C | Parameter | Conditions | Min | Тур | Max | Unii | | V <sub>IH</sub> | SR | C Parameter R P Input High Level CMOS (Schmitt Trigger) R P Input low Level CMOS (Schmitt Trigger) C C Input hysteresis CMOS (Schmitt Trigger) C P Output low level C D Output transition time output pin <sup>4</sup> MEDIUM configuration | _ | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | | V <sub>IL</sub> | SR | Р | | _ | -0.4 | _ | 0.35V <sub>DD</sub> | ٧ | | V <sub>HYS</sub> | СС | С | | _ | 0.1V <sub>DD</sub> | _ | _ | ٧ | | V <sub>OL</sub> | CC | Р | Output low level | Push Pull, $I_{OL}$ = 2mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended) | _ | _ | 0.1V <sub>DD</sub> | V | | | | | | Push Pull, $I_{OL} = 1mA$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = $1^3$ | _ | _ | 0.1V <sub>DD</sub> | | | | | | | Push Pull, $I_{OL} = 1$ mA,<br>$V_{DD} = 3.3 \text{ V} \pm 10\%$ , PAD3V5V = 1<br>(recommended) | _ | _ | 0.5 | | | T <sub>tr</sub> | CC | D | output pin <sup>4</sup> $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | | _ | 10 | ns | | | | | | MEDIUM configuration | $C_L = 50pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 20 | | | | | | | $C_L = 100pF,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | _ | _ | 40 | | | | | | | $C_L = 25pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 12 | | | | | | | $C_L = 50pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 25 | | | | | | | $C_L = 100pF,$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | _ | _ | 40 | | | W <sub>FRST</sub> | SR | Р | nRSTIN input filtered pulse | _ | _ | _ | 40 | ns | | N <sub>NFRST</sub> | SR | Р | nRSTIN input not filtered pulse | _ | 1000 | _ | _ | ns | | II <sub>WPU</sub> I | СС | Р | Weak pull-up current | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$ | 10 | | 150 | μΑ | | | | | absolute value | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$ | 10 | _ | 150 | | | | | | | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^5$ | 10 | _ | 250 | | $<sup>\</sup>overline{}^1$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of the device reference manual). $<sup>^4~</sup>$ $C_L$ includes device and package capacitance (C $_{PKG}$ < 5 pF). The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state. # 4.9 Power management electrical characteristics # 4.9.1 Voltage regulator electrical characteristics The device implements an internal voltage regulator to generate the low voltage core supply $V_{DD\_LV}$ from the high voltage ballast supply $V_{DD\_BV}$ . The regulator itself is supplied by the common I/O supply $V_{DD}$ . The following supplies are involved: - HV—High voltage external power supply for voltage regulator module. This must be provided externally through V<sub>DD</sub> power pin. - BV—High voltage external power supply for internal ballast module. This must be provided externally through V<sub>DD\_BV</sub> power pin. Voltage values should be aligned with V<sub>DD</sub>. - LV—Low voltage internal power supply for core, FMPLL and flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability capacitor. It is further split into four main domains to ensure noise isolation between critical LV modules within the device: - LV\_COR—Low voltage supply for the core. It is also used to provide supply for FMPLL through double bonding. - LV\_CFLA—Low voltage supply for code flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding. - LV\_DFLA—Low voltage supply for data flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding. - LV\_PLL—Low voltage supply for FMPLL. It is shorted to LV\_COR through double bonding. The internal voltage regulator requires external capacitance ( $C_{REGn}$ ) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH. Each decoupling capacitor must be placed between each of the three $V_{DD\_LV}/V_{SS\_LV}$ supply pairs to ensure stable voltage (see Section 4.5, "Recommended operating conditions). Table 20. Voltage regulator electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Mnit nF Ω nF nF V mA V mA μA V | |------------------------|----|---|-----------------------------------------------------------------------------------------|-------------------------------------------------------|-----|--------------------|------------------|------------------------------------------| | Symbol | | C | Farameter | Conditions | Min | Тур | Max | Offic | | C <sub>REGn</sub> | SR | _ | Internal voltage regulator external capacitance | _ | 200 | _ | 330 | nF | | R <sub>REG</sub> | SR | | Stability capacitor equivalent serial resistance | _ | _ | _ | 0.2 | Ω | | C <sub>DEC1</sub> | SR | _ | Decoupling capacitance <sup>3</sup> ballast | V <sub>DD_BV</sub> /V <sub>SS_LV</sub> pair | 400 | 470 <sup>4</sup> | _ | nF | | C <sub>DEC2</sub> | SR | | Decoupling capacitance regulator supply | V <sub>DD</sub> /V <sub>SS</sub> pair | 10 | 100 | _ | nF | | V <sub>MREG</sub> | CC | Р | Main regulator output voltage | Before trimming | _ | 1.32 | _ | ٧ | | | | | | After trimming | _ | 1.28 | _ | | | I <sub>MREG</sub> | SR | | Main regulator current provided to $V_{DD\_LV}$ domain | _ | _ | _ | 150 | mA | | I <sub>MREGINT</sub> | CC | D | Main regulator module current | I <sub>MREG</sub> = 200 mA | _ | _ | 2 | mA | | | | | consumption | I <sub>MREG</sub> = 0 mA | _ | _ | 1 | | | V <sub>LPREG</sub> | CC | Р | Low power regulator output voltage | After trimming | _ | 1.23 | | V | | I <sub>LPREG</sub> | SR | | Low power regulator current provided to V <sub>DD_LV</sub> domain | _ | _ | _ | 15 | mA | | I <sub>LPREGINT</sub> | CC | D | Low power regulator module current consumption | I <sub>LPREG</sub> = 15 mA;<br>T <sub>A</sub> = 55 °C | _ | _ | 600 | μA | | | | | | I <sub>LPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C | _ | 5 | TBD | | | V <sub>ULPREG</sub> | CC | Р | Ultra low power regulator output voltage | Post trimming | _ | 1.23 | _ | V | | I <sub>ULPREG</sub> | SR | | Ultra low power regulator current provided to V <sub>DD_LV</sub> domain | _ | _ | _ | 5 | mA | | I <sub>ULPREGINT</sub> | CC | D | Ultra low power regulator module current consumption | I <sub>ULPREG</sub> = 5 mA;<br>T <sub>A</sub> = 55 °C | _ | _ | 100 | μΑ | | | | | | I <sub>ULPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C | _ | 2 | TBD | - | | I <sub>VREGREF</sub> | CC | D | Main LVDs and reference current consumption (low power and main regulator switched off) | T <sub>A</sub> = 55 °C | _ | 17 | _ | μΑ | | I <sub>VREDLVD12</sub> | CC | D | Main LVD current consumption (switch-off during standby) | T <sub>A</sub> = 55 °C | _ | 2 | TBD | μΑ | | I <sub>DD_BV</sub> | CC | D | In-rush current on V <sub>DD_BV</sub> during power-up | _ | _ | _ | 400 <sup>5</sup> | mA | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified ### MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. - This capacitance value is driven by the constraints of the external voltage regulator supplying the V<sub>DD\_BV</sub> voltage. A typical value is in the range of 470 nF. - External regulator and capacitance circuitry must be capable of providing I<sub>DD\_BV</sub> while maintaining supply V<sub>DD\_BV</sub> in operating range. - In-rush current is seen only for short time during power-up and on standby exit (max 20µs, depending on external capacitances to be load) # 4.9.2 Voltage monitor electrical characteristics The device implements a Power-on Reset (POR) module to ensure correct power-up initialization, as well as four low voltage detectors (LVDs) to monitor the $V_{DD}$ and the $V_{DD}$ LV voltage while device is supplied: - POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state - LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply - LVDHV5 monitors $V_{DD}$ when application uses device in the 5.0 V $\pm$ 10% range - LVDLVCOR monitors power domain No. 1 - LVDLVBKP monitors power domain No. 0 ### **NOTE** When enabled, power domain No. 2 is monitored through LVD\_DIGBKP. Table 21. Low voltage monitor electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | | |------------------------|----|---|---------------------------------------------|-------------------------|-------------|--------------------|------|------|--| | Cymbol | | | i didiletei | Conditions | Min Typ Max | | | Max | | | V <sub>PORUP</sub> | SR | Р | Supply for functional POR module | T <sub>A</sub> = 25 °C, | 1.0 | _ | 5.5 | V | | | V <sub>PORH</sub> | СС | Р | Power-on reset threshold | after trimming | 1.5 | _ | 2.6 | | | | V <sub>LVDHV3H</sub> | СС | Т | LVDHV3 low voltage detector high threshold | | _ | _ | 2.95 | | | | V <sub>LVDHV3L</sub> | СС | Р | LVDHV3 low voltage detector low threshold | ] | 2.7 | | 2.9 | | | | V <sub>LVDHV5H</sub> | СС | Т | LVDHV5 low voltage detector high threshold | | _ | _ | 4.5 | | | | V <sub>LVDHV5L</sub> | СС | Р | LVDHV5 low voltage detector low threshold | | 3.8 | _ | 4.4 | | | | V <sub>LVDLVCORL</sub> | СС | Р | LVDLVCOR low voltage detector low threshold | ] | 1.07 | _ | 1.11 | | | | V <sub>LVDLVBKPL</sub> | CC | Р | LVDLVBKP low voltage detector low threshold | | 1.07 | _ | 1.11 | | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified # 4.10 Low voltage domain power consumption Table 22 provides DC electrical characteristics for significant application modes. These values are indicative values; actual consumption depends on the application. Table 22. Low voltage power domain electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | | Value | ı | Unit | |---------------------------------|----|---|------------------------------------|-------------------------|-------------------------|-----|-------|--------------------|------| | Cymbol | | Ū | rarameter | Conditions | | Min | Тур | Max | | | I <sub>DDMAX</sub> <sup>2</sup> | CC | D | RUN mode maximum average current | _ | | _ | 115 | 140 <sup>3</sup> | mA | | I <sub>DDRUN</sub> <sup>4</sup> | СС | Т | RUN mode typical average | е — | | _ | 60 | 80 | mA | | | | Р | current <sup>5</sup> | _ | | | TBD | TBD | 1 | | I <sub>DDHALT</sub> | СС | Р | HALT mode current <sup>6</sup> | _ | | | 8 | TBD | mA | | I <sub>DDSTOP</sub> | СС | Р | STOP mode current <sup>7</sup> | | T <sub>A</sub> = 25 °C | | 180 | 700 <sup>8</sup> | μΑ | | | | D | | (128 kHz) running | T <sub>A</sub> = 55 °C | | 500 | _ | | | | | D | | | T <sub>A</sub> = 85 °C | | 1 | _ | mA | | | | D | | | T <sub>A</sub> = 105 °C | _ | 2 | _ | | | | | Р | | | T <sub>A</sub> = 125 °C | | 4.5 | TBD <sup>(8)</sup> | 1 | | I <sub>DDSTDBY2</sub> | СС | Р | STANDBY2 mode current <sup>9</sup> | | T <sub>A</sub> = 25 °C | | 30 | 100 | μΑ | | | | D | | (128 kHz) running | T <sub>A</sub> = 55 °C | | TBD | _ | 1 | | | | D | | | T <sub>A</sub> = 85 °C | | | _ | 1 | | | | D | | | T <sub>A</sub> = 105 °C | _ | | _ | | | | | Р | | | T <sub>A</sub> = 125 °C | | | TBD | | <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. | Symbol | Symbol | С | Parameter | Conditions <sup>1</sup> | | | Value | | Unit | | | | | | | | | |-----------------------|--------|---|---------------|-----------------------------|-------------------------|-----|-------|-----|------|---|-----------------------|-------------------|------------------------|---|-----|---|--| | Symbol | | | raiametei | Conditions | | Min | Тур | Max | | | | | | | | | | | I <sub>DDSTDBY1</sub> | CC | | STANDBY1 mode | Slow internal RC oscillator | T <sub>A</sub> = 25 °C | _ | 20 | 60 | μΑ | | | | | | | | | | | | | | | D | D | D | D | D | Ы | current <sup>10</sup> | (128 kHz) running | T <sub>A</sub> = 55 °C | _ | TBD | _ | | | | | D | | | T <sub>A</sub> = 85 °C | _ | | _ | | | | | | | | | | | | | D | | | T <sub>A</sub> = 105 °C | _ | | _ | | | | | | | | | | | | | D | | | T <sub>A</sub> = 125 °C | _ | 280 | TBD | | | | | | | | | | Table 22. Low voltage power domain electrical characteristics (continued) - <sup>3</sup> Higher current may be sinked by device during power-up and standby exit. please refer to in rush current on Table 20. - <sup>4</sup> RUN current measured with typical application with accesses on both flash and RAM. - Only for the "P" classification: Code fetched from RAM: Serial IPs CAN and LIN in loop back mode, DSPi as Master, PLL as system Clock (4 x Multiplier) peripherals on (eMIOS/CTU/ADC) and running at max frequency, periodic SW/WDG timer reset enabled. - Data Flash Power Down. Code Flash in Low Power. RC-osc128kHz & RC-OSC 16MHz on. 10MHz XTAL clock. FlexCAN: instances: 0, 1, 2 ON (clocked but not reception or transmission), instances: 4, 5, 6 clock gated. LINFlex: instances: 0, 1, 2 ON (clocked but not reception or transmission), instance: 3 clock gated. eMIOS: instance: 0 ON (16 channels on PA[0]-PA[11] and PC[12]-PC[15]) with PWM 20KHz, instance: 1 clock gated. DSPI: instance: 0 (clocked but no communication). RTC/API ON.PIT ON. STM ON. ADC ON but not conversion except 2 analogue watchdog - Only for the "P" classification: No clock, RC 16MHz off, RC128kHz on, PLL off, HPvreg off, ULPVreg/LPVreg on. All possible peripherals off and clock gated. Flash in power down mode. - When going from RUN to STOP mode and the core consumption is > 6 mA, it is normal operation for the main regulator module to be kept on by the on-chip current monitoring circuit. This is most likely to occur with junction temperatures exceeding 125 °C and under these circumstances, it is possible for the current to initially exceed the maximum STOP specification by up to 2 mA. After entering stop, the application junction temperature will reduce to the ambient level and the main regulator will be automatically switched off when the load current is below 6 mA. - Only for the "P" classification: ULPreg on, HP/LPVreg off, 32kB RAM on, device configured for minimum consumption, all possible modules switched-off. - <sup>10</sup> ULPreg on, HP/LPVreg off, 8kB RAM on, device configured for minimum consumption, all possible modules switched-off. # 4.11 Flash memory electrical characteristics # 4.11.1 Program/Erase characteristics Table 23 shows the program and erase characteristics. $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = -40 to 125 °C, unless otherwise specified Running consumption is given on voltage regulator supply (V<sub>DDREG</sub>). It does not include consumption linked to I/Os toggling. This value is **highly** dependent on the application. The given value is thought to be a **worst case value** with all peripherals running, and code fetched from code flash while modify operation on-going on data flash. It is to be noticed that this value can be significantly reduced by application: switch-off not used peripherals (default), reduce peripheral frequency through internal prescaler, fetch from RAM most used functions, use low power mode when possible. Table 23. Program and erase specifications | | | | | | Va | lue | | | |--------------------------|----|---|-------------------------------------------------|-----|------------------|-----------------------------|------------------|------| | Symbol | | С | Parameter | Min | Typ <sup>1</sup> | Initial<br>max <sup>2</sup> | Max <sup>3</sup> | Unit | | T <sub>dwprogram</sub> | CC | С | Double word (64 bits) program time <sup>4</sup> | _ | 22 | TBD | 500 | μs | | T <sub>16Kpperase</sub> | | | 16 KB block pre-program and erase time | _ | 300 | 500 | 5000 | ms | | T <sub>32Kpperase</sub> | | | 32 KB block pre-program and erase time | _ | 400 | 600 | 5000 | ms | | T <sub>128Kpperase</sub> | | | 128 KB block pre-program and erase time | _ | 800 | 1300 | 7500 | ms | <sup>&</sup>lt;sup>1</sup> Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization. Table 24. Flash module life | Symbo | ı | С | Parameter | Conditions | Va | lue | Unit | |-----------|----|---|----------------------------------------------------------------------------------------------------------------------|--------------------------------|---------|------------------------|--------| | Зушьо | ' | | raiametei | Conditions | Min | Тур | Oille | | P/E | CC | С | Number of program/erase cycles per block for 16 Kbyte blocks over the operating temperature range (T <sub>J</sub> ) | _ | 100,000 | _ | cycles | | P/E | CC | С | Number of program/erase cycles per block for 32 Kbyte blocks over the operating temperature range (T <sub>J</sub> ) | _ | 10,000 | 100,000 <sup>1</sup> | cycles | | P/E | CC | С | Number of program/erase cycles per block for 128 Kbyte blocks over the operating temperature range (T <sub>J</sub> ) | _ | 1,000 | 100,000 <sup>(1)</sup> | cycles | | Retention | СС | С | Minimum data retention at 85 °C average ambient temperature <sup>2</sup> | Blocks with 0–1,000 P/E cycles | 20 | _ | years | | | | | | Blocks with 10,000 P/E cycles | 10 | _ | years | | | | | | Blocks with 100,000 P/E cycles | 1–5 | _ | years | To be confirmed ECC circuitry provides correction of single bit faults and is used to improve further automotive reliability results. Some units will experience single bit corrections throughout the life of the product with no impact to product reliability. <sup>&</sup>lt;sup>2</sup> Initial factory condition: < 100 program/erase cycles, 25 °C, typical supply voltage. The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed. <sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead. <sup>&</sup>lt;sup>2</sup> Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range. Table 25. Flash read access timing | Symb | H | | Parameter | Conditions <sup>1</sup> | Max | Unit | |-------------------|----|---|-------------------------------------|-------------------------|-----|------| | f <sub>READ</sub> | СС | Р | Maximum frequency for Flash reading | 2 wait states | 64 | MHz | | | | С | | 1 wait state | 40 | | | | | O | | 0 wait states | 20 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified # 4.11.2 Flash power supply DC characteristics Table 26 shows the power supply DC characteristics on external supply. Table 26. Flash power supply DC electrical characteristics | Symbo | Symbol | С | Parameter | Conditions <sup>1</sup> | | ! | Unit | | |--------------------|--------|---|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---|-------------|------|-------| | Symbo | 01 | | i diametei | Conditions | | Min Typ Max | | Oille | | I <sub>FREAD</sub> | СС | D | Sum of the current consumption on $V_{DDHV}$ and $V_{DDBV}$ on read access | Flash module read $f_{CPU} = 64 \; \text{MHz}^3$ | _ | _ | 33 | mA | | I <sub>FMOD</sub> | СС | D | and V <sub>DDBV</sub> on matrix modification | Program/Erase on-going<br>while reading Flash registers<br>f <sub>CPU</sub> = 64 MHz <sup>(3)</sup> | _ | _ | 33 | mA | | I <sub>FLPW</sub> | СС | D | Sum of the current consumption on $V_{\rm DDHV}$ and $V_{\rm DDBV}$ during Flash low-power mode | | _ | _ | 900 | μΑ | | I <sub>FPWD</sub> | CC | D | Sum of the current consumption on $V_{\rm DDHV}$ and $V_{\rm DDBV}$ during Flash powe-down mode | | _ | _ | 150 | μΑ | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified # 4.11.3 Start-up/Switch-off timings Table 27. Start-up time/Switch-off time | Symbol | С | Parameter | Conditions <sup>1</sup> | | Value | | Unit | | |-------------------------|---------------|-----------|-------------------------------------------------|------------|-------|-----|------|----| | Cymbol | or randingtor | | T di differen | Conditions | Min | Тур | Max | | | T <sub>FLARSTEXIT</sub> | CC | Т | Delay for Flash module to exit reset mode | _ | _ | _ | 125 | μs | | T <sub>FLALPEXIT</sub> | CC | Т | Delay for Flash module to exit low-power mode | _ | _ | _ | 0.5 | | | T <sub>FLAPDEXIT</sub> | CC | Т | Delay for Flash module to exit power-down mode | _ | _ | _ | 30 | | | T <sub>FLALPENTRY</sub> | СС | Т | Delay for Flash module to enter low-power mode | _ | _ | _ | 0.5 | | | T <sub>FLAPDENTRY</sub> | CC | Т | Delay for Flash module to enter power-down mode | _ | _ | _ | 1.5 | | <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. $<sup>^3</sup>$ f<sub>CPU</sub> 64 MHz can be achieved only at up to 105 $^{\circ}$ C # 4.12 Electromagnetic compatibility (EMC) characteristics Susceptibility tests are performed on a sample basis during product characterization. # 4.12.1 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user apply EMC software optimization and prequalification tests in relation with the EMC level requested for his application. - Software recommendations The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical data corruption (control registers...) - Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second. - To complete these trials, ESD stress can be applied directly on the device. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring. # 4.12.2 Electromagnetic interference (EMI) The product is monitored in terms of emission based on a typical application. This emission test conforms to the IEC 61967-1 standard, which specifies the general conditions for EMI measurements. Table 28. EMI radiated emission measurement 1,2 | Symb | ol | С | Parameter | Conditions | | | | Unit | | |-------------------|----------|---|-----------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------|---|------|-----------------|----------| | Cymb | <b>.</b> | | i didiliotoi | | | | Тур | Max | | | _ | S<br>R | | Scan range | _ | | | | 1000 | MHz | | f <sub>CPU</sub> | S<br>R | | Operating frequency | _ | | | 64 | _ | MHz | | V <sub>DD_L</sub> | S<br>R | | LV operating voltages | _ | | _ | 1.28 | _ | V | | S <sub>EMI</sub> | СС | Т | Peak level | V <sub>DD</sub> = 5 V, T <sub>A</sub> = 25 °C,<br>LQFP144 package | No PLL frequency modulation | _ | _ | 18 | dBµ<br>V | | | | | | Test conforming to IEC 61967-2,<br>f <sub>OSC</sub> = 8 MHz/f <sub>CPU</sub> = 64 MHz<br>frequency modulation | | _ | _ | 14 <sup>3</sup> | dBµ<br>V | <sup>&</sup>lt;sup>1</sup> EMI testing and I/O port waveforms per IEC 61967-1, -2, -4 $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> For information on conducted emission and susceptibility measurement (norm IEC 61967-4), please contact your local marketing representative. <sup>&</sup>lt;sup>3</sup> All values need to be confirmed during device validation # 4.12.3 Absolute maximum ratings (electrical sensitivity) Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. # 4.12.3.1 Electrostatic discharge (ESD) Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard. Table 29. ESD absolute maximum ratings 1 2 | Symbo | l | С | Ratings | Conditions | Class | Max value | Unit | |-----------------------|----|---|----------------------------------------------------|---------------------------------------------------|-------|---------------|------| | V <sub>ESD(HBM)</sub> | CC | | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-002 | H1C | 2000 | V | | V <sub>ESD(MM)</sub> | CC | | Electrostatic discharge voltage (Machine Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-003 | M2 | 200 | | | V <sub>ESD(CDM)</sub> | СС | | | T <sub>A</sub> = 25 °C | СЗА | 500 | | | | | | (Charged Device Model) | conforming to AEC-Q100-011 | | 750 (corners) | | All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits # 4.12.3.2 Static latch-up (LU) Two complementary static tests are required on six parts to assess the latch-up performance: - A supply overvoltage is applied to each power supply pin. - A current injection is applied to each input, output and configurable I/O pin. These tests are compliant with the EIA/JESD 78 IC latch-up standard. Table 30. Latch-up results | Syr | | nbol | С | Parameter | Conditions | Class | | |-----|----|------|---|-----------|--------------------------------------------------|------------|--| | | LU | СС | Т | • | T <sub>A</sub> = 125 °C<br>conforming to JESD 78 | II level A | | # 4.13 Fast external crystal oscillator (4 to 16 MHz) electrical characteristics The device provides an oscillator/resonator driver. Figure 10 describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator. A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification. Table 31 provides the parameter description of 4 MHz to 16 MHz crystals used for the design simulations. EXTAL EXTAL XTAL **DEVICE** EXTAL XTAL **DEVICE** Resonator XTAL **DEVICE** Figure 10. Crystal oscillator and resonator connection scheme # **NOTE** XTAL/EXTAL must not be directly used to drive external circuits. | Table | 31. | Cry | stal | descri | ption | |-------|-----|-----|------|--------|-------| |-------|-----|-----|------|--------|-------| | Nominal<br>frequency<br>(MHz) | NDK crystal<br>reference | Crystal<br>equivalent<br>series<br>resistance<br>ESR Ω | Crystal<br>motional<br>capacitance<br>(C <sub>m</sub> ) fF | Crystal<br>motional<br>inductance<br>(L <sub>m</sub> ) mH | Load on<br>xtalin/xtalout<br>C1 = C2<br>(pF) <sup>1</sup> | Shunt<br>capacitance<br>between<br>xtalout<br>and xtalin<br>C0 <sup>2</sup> (pF) | |-------------------------------|--------------------------|--------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------| | 4 | NX8045GB | 300 | 2.68 | 591.0 | 21 | 2.93 | | 8 | NX5032GA | 300 | 2.46 | 160.7 | 17 | 3.01 | | 10 | | 150 | 2.93 | 86.6 | 15 | 2.91 | | 12 | | 120 | 3.11 | 56.5 | 15 | 2.93 | | 16 | | 120 | 3.90 | 25.3 | 10 | 3.00 | The values specified for C1 and C2 are the same as used in simulations. It should be ensured that the testing includes all the parasitics (from the board, probe, crystal, etc.) as the AC / transient behavior depends upon them. Figure 11. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics <sup>&</sup>lt;sup>2</sup> The value of C0 specified here includes 2 pF additional capacitance for parasitics (to be seen with bond-pads, package, etc.). Table 32. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics | Symbol | | С | Parameter | Parameter Conditions <sup>1</sup> | Value <sup>2</sup> | | | Unit | |-----------------------|------------------------------------------------------|------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------|---------------------|------|----------------------|-------| | Symbol | | | Parameter Conditions | Conditions | Min | Тур | Max | Oiiit | | f <sub>FXOSC</sub> | XOSC SR — Fast external crystal oscillator frequency | | | _ | 4.0 | _ | 16.0 | MHz | | 9 <sub>mFXOSC</sub> | CC | С | Fast external crystal oscillator transconductance | $V_{DD}$ = 3.3 V ± 10%,<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 0 | 2.2 | _ | 8.2 | mA/V | | | СС | Р | | $V_{DD}$ = 5.0 V ± 10%,<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 0 | 2.0 | _ | 7.4 | | | | CC | С | | $V_{DD}$ = 3.3 V ± 10%,<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 1 | 2.7 | _ | 9.7 | | | | CC | С | | $V_{DD}$ = 5.0 V ± 10%,<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 1 | 2.5 | _ | 9.2 | | | V <sub>FXOSC</sub> | СС | Т | Oscillation amplitude at EXTAL | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | 1.3 | _ | _ | V | | | | | | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | 1.3 | _ | _ | | | V <sub>FXOSCOP</sub> | CC | Р | Oscillation operating point | _ | _ | 0.95 | | V | | I <sub>FXOSC</sub> ,3 | СС | Т | Fast external crystal oscillator consumption | _ | _ | 2 | 3 | mA | | T <sub>FXOSCSU</sub> | СС | Т | Fast external crystal oscillator start-up time | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0 | _ | _ | 6 | ms | | | | | | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | _ | _ | 1.8 | | | V <sub>IH</sub> | SR | Р | Input high level CMOS (Schmitt Trigger) | Oscillator bypass mode | 0.65V <sub>DD</sub> | _ | V <sub>DD</sub> +0.4 | V | | V <sub>IL</sub> | SR | P Input low level CMOS (Schmitt Trigger) | | Oscillator bypass mode | -0.4 | | 0.35V <sub>DD</sub> | V | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. Stated values take into account only analog module consumption but not the digital contributor (clock tree and enabled peripherals) # 4.14 Slow external crystal oscillator (32 kHz) electrical characteristics The device provides a low power oscillator/resonator driver. Figure 12. Crystal oscillator and resonator connection scheme ## **NOTE** OSC32K\_XTAL/OSC32K\_EXTAL must not be directly used to drive external circuits. Figure 13. Equivalent circuit of a quartz crystal Table 33. Crystal motional characteristics<sup>1</sup> | Cumbal | Parameter | Conditions | | Unit | | | |-----------------------------|--------------------------------------------------------------------------------------|------------------------------------------|-----|--------|-----|-------| | Symbol | Parameter | Conditions | Min | Тур | Max | Offic | | L <sub>m</sub> | Motional inductance | _ | _ | 11.796 | _ | KH | | C <sub>m</sub> | Motional capacitance | _ | _ | 2 | _ | fF | | C1/C2 | Load capacitance at OSC32K_XTAL and OSC32K_EXTAL with respect to ground <sup>2</sup> | _ | 18 | _ | 28 | pF | | R <sub>m</sub> <sup>3</sup> | Motional resistance | AC coupled @ $C0 = 2.85 \text{ pF}^4$ | _ | _ | 65 | kW | | | | AC coupled @ $C0 = 4.9 \text{ pF}^{(4)}$ | _ | _ | 50 | | | | | AC coupled @ $C0 = 7.0 \text{ pF}^{(4)}$ | _ | _ | 35 | | | | | AC coupled @ $C0 = 9.0 \text{ pF}^{(4)}$ | _ | _ | 30 | | <sup>&</sup>lt;sup>1</sup> The crystal used is Epson Toyocom MC306. Figure 14. Slow external crystal oscillator (32 kHz) electrical characteristics <sup>&</sup>lt;sup>2</sup> This is the recommended range of load capacitance at OSC32K\_XTAL and OSC32K\_EXTAL with respect to ground. It includes all the parasitics due to board traces, crystal and package. $<sup>^3</sup>$ Maximum ESR (R<sub>m</sub>) of the crystal is 50 k $\Omega$ <sup>&</sup>lt;sup>4</sup> C0 Includes a parasitic capacitance of 2.0 pF between OSC32K\_XTAL and OSC32K\_EXTAL pins | Tabl | е 3 | 4. Slow external | crystal osci | llator (32 kHz) | ) electrica | I characterist | ICS | |------|-----|------------------|--------------|-----------------|-------------|----------------|-----| | | | | | | | | | | Symbol | | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |------------------------|----|---|---------------------------------------------------|-----------------------------------------------|-----|--------------------|----------------|-------| | Symbol | | O | Faiametei | Conditions | Min | Тур | Max | Oiiit | | fsxosc | SR | | Slow external crystal oscillator frequency | _ | 32 | 32.768 | 40 | kHz | | 9 <sub>mSXOSC</sub> | СС | | Slow external crystal oscillator transconductance | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | | TBD | | mA/V | | | | | | V <sub>DD</sub> = 5.0 V ± 10%<br>PAD3V5V = 0 | TBD | | | | | | | | | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1 | | TBD | | | | | | | | V <sub>DD</sub> = 5.0 V ± 10%,<br>PAD3V5V = 0 | | TBD | | | | V <sub>SXOSC</sub> | СС | Т | Oscillation amplitude | _ | _ | 2.1 | _ | V | | I <sub>SXOSCBIAS</sub> | CC | Т | Oscillation bias current | _ | | TBD | | μΑ | | I <sub>sxosc</sub> | CC | Т | Slow external crystal oscillator consumption | _ | _ | _ | 8 | μΑ | | T <sub>SXOSCSU</sub> | CC | T | Slow external crystal oscillator start-up time | _ | | _ | 2 <sup>3</sup> | S | $<sup>10^{-1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified # 4.15 FMPLL electrical characteristics The device provides a frequency-modulated phase-locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver. **Table 35. FMPLL electrical characteristics** | Symbo | \<br>\ | С | Parameter | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |---------------------|--------|---|-------------------------------------------------|---------------------------------------------------------------------------------------|-----|--------------------|-----------------|------| | Cymb | , | • | Talameter | Conditions | Min | Тур | Max | | | f <sub>PLLIN</sub> | SR | _ | FMPLL reference clock <sup>3</sup> | _ | 4 | _ | 64 | MHz | | $\Delta_{PLLIN}$ | SR | | FMPLL reference clock duty cycle <sup>(3)</sup> | _ | 40 | _ | 60 | % | | f <sub>PLLOUT</sub> | СС | Р | FMPLL output clock frequency | _ | 16 | _ | 64 | MHz | | f <sub>CPU</sub> | SR | _ | System clock frequency | _ | _ | _ | 64 <sup>4</sup> | MHz | | f <sub>FREE</sub> | СС | Р | Free-running frequency | _ | 20 | _ | 150 | MHz | | t <sub>LOCK</sub> | СС | Р | FMPLL lock time | Stable oscillator (f <sub>PLLIN</sub> = 16 MHz) | | 40 | 100 | μs | | $\Delta t_{LTJIT}$ | СС | | FMPLL long term jitter | f <sub>PLLIN</sub> = 16 MHz (resonator),<br>f <sub>PLLCLK</sub> @ 64 MHz, 4000 cycles | _ | _ | 10 | ns | | I <sub>PLL</sub> | CC | С | FMPLL consumption | T <sub>A</sub> = 25 °C | | _ | 4 | mA | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. # MPC5604B/C Microcontroller Data Sheet, Rev. 4 <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>&</sup>lt;sup>3</sup> Start-up time has been measured with EPSON TOYOCOM MC306 crystal. Variation may be seen with other crystal - <sup>2</sup> All values need to be confirmed during device validation. - PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify f<sub>PLLIN</sub> and Δ<sub>PLLIN</sub>. - $^4~{\rm f_{CPU}}$ 64 MHz can be achieved only at up to 105 $^{\circ}{\rm C}$ # 4.16 Fast internal RC oscillator (16 MHz) electrical characteristics The device provides a 16 MHz fast internal RC oscillator. This is used as the default clock at the power-up of the device. Table 36. Fast internal RC oscillator (16 MHz) electrical characteristics | Symbol | ı | С | Parameter | C | Conditions <sup>1</sup> | | Value <sup>2</sup> | | Unit | |------------------------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------------------|-----|--------------------|-----|-------| | Syllibol | | | Farameter | | onditions | Min | Тур | Max | Oilit | | f <sub>FIRC</sub> | СС | Р | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C, | trimmed | _ | 16 | _ | MHz | | | SR | | frequency | _ | | 12 | | 20 | - | | I <sub>FIRCRUN</sub> <sup>3,</sup> | СС | Т | Fast internal RC oscillator high frequency current in running mode | T <sub>A</sub> = 25 °C, | trimmed | _ | _ | 200 | μА | | I <sub>FIRCPWD</sub> | СС | D | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C | | _ | TBD | 10 | μΑ | | | | | frequency current in power down mode | T <sub>A</sub> = 55 °C | | _ | TBD | TBD | | | I <sub>FIRCSTOP</sub> | СС | Т | Fast internal RC oscillator high | T <sub>A</sub> = 25 °C | sysclk = off | _ | 500 | _ | μΑ | | | | | frequency and system clock current in stop mode | | sysclk = 2 MHz | _ | 600 | _ | | | | | | | | sysclk = 4 MHz | _ | 700 | _ | 1 | | | | | | | sysclk = 8 MHz | | 900 | _ | 1 | | | | | | | sysclk = 16 MHz | | 1250 | _ | ] | | T <sub>FIRCSU</sub> | СС | С | Fast internal RC oscillator | T <sub>A</sub> = 55 °C | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | - | 1.1 | 2.0 | μs | | | | | start-up time | | $V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | 1.2 | TBD | | | | | | | T <sub>A</sub> = 125 °C | $V_{DD} = 5.0 \text{ V} \pm 10\%$ | _ | _ | 2.0 | - | | | | | | | $V_{DD} = 3.3 \text{ V} \pm 10\%$ | _ | _ | TBD | | | $\Delta$ FIRCPRE | СС | С | Fast internal RC oscillator precision after software trimming of f <sub>FIRC</sub> | T <sub>A</sub> = 25 °C | | -1 | _ | +1 | % | | $\Delta_{FIRCTRIM}$ | СС | С | Fast internal RC oscillator trimming step | T <sub>A</sub> = 25 °C | | _ | 1.6 | | % | | $\Delta$ FIRCVAR | СС | С | Fast internal RC oscillator variation in temperature and supply with respect to $f_{FIRC}$ at $T_A = 55$ °C in high-frequency configuration | | _ | -5 | _ | +5 | % | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 # 4.17 Slow internal RC oscillator (128 kHz) electrical characteristics The device provides a 128 kHz slow internal RC oscillator. This can be used as the reference clock for the RTC module. Table 37. Slow internal RC oscillator (128 kHz) electrical characteristics | Symbol | | С | Parameter | Conditions <sup>1</sup> | | | Unit | | |------------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-------------|------|-----| | Cymbol | | | Tarameter | | | Min Typ Max | | | | f <sub>SIRC</sub> | CC | Р | Slow internal RC oscillator low | T <sub>A</sub> = 25 °C, trimmed | _ | 128 | _ | kHz | | | SR | _ | frequency | _ | 100 | | 150 | | | I <sub>SIRC</sub> 3, | CC | С | Slow internal RC oscillator low frequency current | T <sub>A</sub> = 25 °C, trimmed | | | 5 | μΑ | | T <sub>SIRCSU</sub> | CC | Р | Slow internal RC oscillator start-up time | $T_A = 25 ^{\circ}\text{C}, V_{DD} = 5.0 ^{\circ}\text{V} \pm 10\%$ | _ | 8 | 12 | μs | | $\Delta_{SIRCPRE}$ | CC | С | Slow internal RC oscillator precision after software trimming of f <sub>SIRC</sub> | T <sub>A</sub> = 25 °C | -2 | _ | +2 | % | | $\Delta_{SIRCTRIM}$ | CC | С | Slow internal RC oscillator trimming step | _ | _ | 2.7 | _ | | | $\Delta_{\sf SIRCVAR}$ | СС | С | Slow internal RC oscillator variation in temperature and supply with respect to $f_{SIRC}$ at $T_A = 55$ °C in high frequency configuration | High frequency configuration | -10 | _ | +10 | % | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = –40 to 125 °C, unless otherwise specified. <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. <sup>3</sup> This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON. <sup>&</sup>lt;sup>2</sup> All values need to be confirmed during device validation. This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON # 4.18 On-chip peripherals # 4.18.1 Current consumption Table 38. On-chip peripherals current consumption<sup>1</sup> | Symbol | | С | Parameter | | Conditions | | Value | | Unit | |---------------------------|----|---|----------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|--------|-------| | Symbol | | | Farameter | | Conditions | Min | Тур | Max | Oilit | | I <sub>DD_BV(CAN)</sub> | СС | Т | CAN (FlexCAN) supply | 500 Kbps Total (static + dynamic) 7.652 * f <sub>perip</sub> | | * f <sub>periph</sub> + | 84.73 | μΑ | | | | | | current on V <sub>DD_BV</sub> | 125 Kbps | consumption: • FlexCAN in loop-back mode • XTAL@8MHz used as CAN engine clock source • Message sending period is 580 µs | 8.0743 | * f <sub>periph</sub> + 5 | 26.757 | | | I <sub>DD_BV(eMIOS)</sub> | СС | Т | eMIOS supply current<br>on V <sub>DD_BV</sub> | Static consu eMIOS c Global pr | 2 | 8.7 * f <sub>perip</sub> | h | | | | | | | | | nsumption:<br>ot change varying the<br>y (0.003 mA) | | 3 | | | | I <sub>DD_BV(SCI)</sub> | СС | Т | SCI (LINFlex) supply current on V <sub>DD_BV</sub> | Total (static LIN mode Baudrate | - | 4.7804 | * f <sub>periph</sub> + ; | 30.946 | | | I <sub>DD_BV(SPI)</sub> | СС | Т | SPI (DSPI) supply current on V <sub>DD_BV</sub> | Ballast stat clocked) | ic consumption (only | | 1 | | | | | | | | (continuus o | ion every 8 μs | 1 | 6.3 * f <sub>perip</sub> | h | | Table 38. On-chip peripherals current consumption<sup>1</sup> (continued) | Symbol | | С | Parameter | | Conditions | Value | | | Unit | |-----------------------------|----|---|----------------------------------------------------------------|-------------------------|----------------------------------------------------|-------------------------------------|------------------------------|-----|-------| | Symbol | | | raiailletei | Conditions | | | Тур | Max | Oiiii | | I <sub>DD_BV(ADC)</sub> | СС | Т | ADC supply current on $V_{DD\_BV}$ | $V_{DD} = 5.5 V$ | Ballast static consumption (no conversion) | 0.0 | 0.0409 * f <sub>periph</sub> | | mA | | | | | | V <sub>DD</sub> = 5.5 V | Ballast dynamic consumption (continuus conversion) | 0.0 | 0.0049 * f <sub>periph</sub> | | | | I <sub>DD_HV_ADC(ADC)</sub> | СС | T | ADC supply current on V <sub>DD_HV_ADC</sub> | $V_{DD} = 5.5 V$ | Analog static consumption (no conversion) | 0.0017 * f <sub>periph</sub> | | | | | | | | | V <sub>DD</sub> =5.5 V | Analog dynamic consumption (continuus conversion) | 0.075 * f <sub>periph</sub> + 0.032 | | | | | I <sub>DD_HV</sub> (FLASH) | СС | Т | CFlash + DFlash<br>supply current on<br>V <sub>DD_HV_ADC</sub> | V <sub>DD</sub> = 5.5 V | - | 8.21 (4.14 + 4.07) | | | | | I <sub>DD_HV(PLL)</sub> | CC | Т | PLL supply current on V <sub>DD_HV</sub> | $V_{DD} = 5.5 V$ | - | 0.0031 * f <sub>periph</sub> | | | | $<sup>^{1}</sup>$ Operating conditions: $T_A = 25$ °C, $f_{periph} = 8$ MHz to 64 MHz # 4.18.2 DSPI characteristics Table 39. DSPI characteristics | No | Cumb | -1 | С | Paramete | | V | alue | | Unit | |-----|----------------------------------|----|---|------------------------------------------------------------|-------------------|----------------------------|-----------------------|------------------|------| | No. | Symb | OI | C | Paramete | er | Min | Тур | Max | Unit | | 1 | t <sub>SCK</sub> | SR | D | SCK cycle time | | 64 | _ | _ | ns | | _ | f <sub>DSPI</sub> | SR | D | DSPI digital controller frequence | су | _ | _ | f <sub>CPU</sub> | MHz | | _ | $\Delta t_{CSC}$ | СС | D | Internal delay between pad as pad associated to CSn in mas | | _ | _ | 120 <sup>1</sup> | ns | | 2 | t <sub>CSCext</sub> <sup>2</sup> | CC | D | CS to SCK delay Master mode | | t <sub>CSCext</sub> = | t <sub>CSC</sub> + ∆t | CSC | ns | | | | SR | D | | Slave mode | 32 | _ | _ | | | 3 | t <sub>ASCext</sub> <sup>3</sup> | СС | D | After SCK delay | Master mode | t <sub>ASCext</sub> = | t <sub>ASC</sub> + Δt | CSC | ns | | | | SR | D | | Slave mode | 1/f <sub>DSPI</sub> + 5 ns | _ | _ | ns | | 4 | t <sub>SDC</sub> | СС | D | SCK duty cycle | Master mode | _ | t <sub>SCK/2</sub> | _ | ns | | | | SR | D | | Slave mode | t <sub>SCK/2</sub> | _ | _ | | | 5 | t <sub>A</sub> | SR | D | Slave access time | _ | 27 | _ | _ | ns | | 6 | t <sub>DI</sub> | SR | D | Slave SOUT disable time | _ | 0 | _ | _ | ns | | 7 | t <sub>SUI</sub> | SR | D | Data setup time for inputs | Master (MTFE = 0) | 35 | _ | _ | ns | | | | | | | Slave | 5 | _ | _ | | | | | | | | Master (MTFE = 1) | 35 | _ | _ | | | 8 | t <sub>HI</sub> | SR | D | Data hold time for inputs | Master (MTFE = 0) | 0 | _ | _ | ns | | | | | | | Slave | 2 <sup>4</sup> | _ | _ | | | | | | | | Master (MTFE = 1) | 0 | _ | _ | | | 9 | t <sub>SUO</sub> <sup>5</sup> | СС | D | Data valid after SCK edge | Master (MTFE = 0) | _ | _ | 32 | ns | | | | | | | Slave | _ | _ | 34 | | | | | | | | Master (MTFE = 1) | _ | _ | 32 | | | 10 | t <sub>HO</sub> <sup>(5)</sup> | CC | D | Data hold time for outputs | Master (MTFE = 0) | 2 | _ | _ | ns | | | | | | | Slave | 5.5 | _ | _ | 1 | | | | | | | Master (MTFE = 1) | 2 | _ | _ | 1 | <sup>&</sup>lt;sup>1</sup> Maximum is reached when CSn pad is configured as SLOW pad while SCK pad is configured as MEDIUM pad. The t<sub>CSC</sub> delay value is configurable through a register. When configuring t<sub>CSC</sub> (using PCSSCK and CSSCK fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>CSC</sub> to ensure positive t<sub>CSCext</sub>. The t<sub>ASC</sub> delay value is configurable through a register. When configuring t<sub>ASC</sub> (using PASC and ASC fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>ASC</sub> to ensure positive t<sub>ASCext</sub>. $<sup>^4</sup>$ This delay value corresponds to SMPL\_PT = 00b which is bit field 9 and 8 of DSPL\_MCR register. <sup>&</sup>lt;sup>5</sup> SCK and SOUT configured as MEDIUM pad 2 3 **PCSx** SCK Output (CPOL = 0) 4 SCK Output (CPOL = 1)10 9 Last Data Data SIN First Data First Data Data SOUT Last Data Note: Numbers shown reference Table 39. Figure 15. DSPI classic SPI timing – master, CPHA = 0 ## MPC5604B/C Microcontroller Data Sheet, Rev. 4 Figure 17. DSPI classic SPI timing – slave, CPHA = 0 Figure 18. DSPI classic SPI timing - slave, CPHA = 1 MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 3 **PCSx** 1 **SCK Output** (CPOL = 0)SCK Output (CPOL = 1)9 (10)SIN First Data Data Last Data (12)(11)First Data SOUT Last Data Data Note: Numbers shown reference Table 39. Figure 19. DSPI modified transfer format timing – master, CPHA = 0 Figure 21. DSPI modified transfer format timing – slave, CPHA = 0 Figure 22. DSPI modified transfer format timing – slave, CPHA = 1 MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 Figure 23. DSPI PCS strobe (PCSS) timing # 4.18.3 Nexus characteristics **Table 40. Nexus characteristics** | No. | Cumb | al | С | Parameter | | Value | | Unit | |-----|--------------------|------|---|-------------------------------|-----|-------|-----|---------| | NO. | Symb | OI . | C | Farameter | Min | Тур | Max | - Offic | | 1 | t <sub>TCYC</sub> | CC | D | TCK cycle time | 64 | _ | _ | ns | | 2 | t <sub>MCYC</sub> | CC | D | MCKO cycle time | 32 | _ | _ | ns | | 3 | t <sub>MDOV</sub> | CC | D | MCKO low to MDO data valid | _ | _ | 8 | ns | | 4 | t <sub>MSEOV</sub> | CC | D | MCKO low to MSEO_b data valid | _ | _ | 8 | ns | | 5 | t <sub>EVTOV</sub> | CC | D | MCKO low to EVTO data valid | _ | _ | 8 | ns | | 10 | t <sub>NTDIS</sub> | CC | D | TDI data setup time | 15 | _ | _ | ns | | | t <sub>NTMSS</sub> | CC | D | TMS data setup time | 15 | _ | _ | ns | | 11 | t <sub>NTDIH</sub> | CC | D | TDI data hold time | 5 | _ | _ | ns | | | t <sub>NTMSH</sub> | CC | D | TMS data hold time | 5 | _ | _ | ns | | 12 | t <sub>TDOV</sub> | CC | D | TCK low to TDO data valid | 35 | _ | _ | ns | | 13 | t <sub>TDOI</sub> | CC | D | TCK low to TDO data invalid | 6 | _ | _ | ns | Figure 24. Nexus TDI, TMS, TDO timing # 4.18.4 JTAG characteristics **Table 41. JTAG characteristics** | No. | Symb | ol. | С | Parameter | | | Unit | | |-----|-------------------|-----|---|------------------------|-----|-----|------|-------| | NO. | Syllic | iOi | | Faranteter | Min | Тур | Max | Oilit | | 1 | t <sub>JCYC</sub> | СС | D | TCK cycle time | 64 | _ | _ | ns | | 2 | t <sub>TDIS</sub> | СС | D | TDI setup time | 15 | _ | _ | ns | | 3 | t <sub>TDIH</sub> | СС | D | TDI hold time | 5 | _ | _ | ns | | 4 | t <sub>TMSS</sub> | СС | D | TMS setup time | 15 | _ | _ | ns | | 5 | t <sub>TMSH</sub> | СС | D | TMS hold time | 5 | _ | _ | ns | | 6 | t <sub>TDOV</sub> | СС | D | TCK low to TDO valid | | _ | 33 | ns | | 7 | t <sub>TDOI</sub> | СС | D | TCK low to TDO invalid | 6 | _ | _ | ns | Figure 25. Timing diagram – JTAG boundary scan # 4.18.5 ADC electrical characteristics # 4.18.5.1 Introduction The device provides a 10-bit Successive Approximation Register (SAR) analog-to-digital converter. Figure 26. ADC characteristic and error definitions # 4.18.5.2 Input impedance and ADC accuracy In the following analysis, the input circuit corresponding to the precise channels is considered. To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source. MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 Because of an order from the United States International Trade Commission, BGA-packaged product lines and part numbers indicated here currently are not available rom Freescale for import or sale in the United States prior to September 2010: MPC5604BxMG products in 208 MAPBGA packages A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself. In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: $C_S$ being substantially a switched capacitance, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with $C_S$ equal to 3 pF, a resistance of 330 k $\Omega$ is obtained ( $R_{EQ} = 1 / (f_c * C_S)$ ), where $f_c$ represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on $C_S$ ) and the sum of $R_S + R_F + R_L + R_{SW} + R_{AD}$ , the external circuit must be designed to respect the Equation 4: Eqn. 4 $$V_A \bullet \frac{R_S + R_F + R_L + R_{SW} + R_{AD}}{R_{EQ}} < \frac{1}{2}LSB$$ Equation 4 generates a constraint for external network design, in particular on a resistive path. Internal switch resistances ( $R_{SW}$ and $R_{AD}$ ) can be neglected with respect to external resistances. Figure 27. Input equivalent circuit (precise channels) Figure 28. Input equivalent circuit (extended channels) Eqn. 6 A second aspect involving the capacitance network shall be considered. Assuming the three capacitances $C_F$ , $C_{P1}$ and $C_{P2}$ are initially charged at the source voltage $V_A$ (refer to the equivalent circuit in Figure 27): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close). In particular two different transient periods can be distinguished: 1. A first and quick charge transfer from the internal capacitance $C_{P1}$ and $C_{P2}$ to the sampling capacitance $C_S$ occurs ( $C_S$ is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which $C_{P2}$ is reported in parallel to $C_{P1}$ (call $C_P = C_{P1} + C_{P2}$ ), the two capacitances $C_P$ and $C_S$ are in series, and the time constant is $$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$ Eqn. 5 Equation 5 can again be simplified considering only $C_S$ as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time $T_S$ is always much longer than the internal time constant: $$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll T_S$$ The charge of $C_{P1}$ and $C_{P2}$ is redistributed also on $C_S$ , determining a new value of the voltage $V_{A1}$ on the capacitance according to Equation 7: Eqn. 7 $$V_{A1} \bullet (C_S + C_{P1} + C_{P2}) = V_A \bullet (C_{P1} + C_{P2})$$ 2. A second charge transfer involves also $C_F$ (that is typically bigger than the on-chip capacitance) through the resistance $R_L$ : again considering the worst case in which $C_{P2}$ and $C_S$ were in parallel to $C_{P1}$ (since the time constant in reality would be faster), the time constant is: ## MPC5604B/C Microcontroller Data Sheet, Rev. 4 Eqn. 8 $$\tau_2 < R_L \bullet (C_S + C_{P1} + C_{P2})$$ In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time $T_S$ , a constraints on $R_L$ sizing is obtained: Egn. 9 $$10 \bullet \tau_2 = 10 \bullet R_L \bullet (\mathsf{C}_{\mathsf{S}} + \mathsf{C}_{\mathsf{P}1} + \mathsf{C}_{\mathsf{P}2}) < \mathsf{T}_{\mathsf{S}}$$ Of course, $R_L$ shall be sized also according to the current limitation constraints, in combination with $R_S$ (source impedance) and $R_F$ (filter resistance). Being $C_F$ definitively bigger than $C_{P1}$ , $C_{P2}$ and $C_S$ , then the final voltage $V_{A2}$ (at the end of the charge transfer transient) will be much higher than $V_{A1}$ . Equation 10 must be respected (charge balance assuming now $C_S$ already charged at $V_{A1}$ ): Eqn. 10 $${\rm V}_{\rm A2} \bullet ({\rm C}_{\rm S} + {\rm C}_{\rm P1} + {\rm C}_{\rm P2} + {\rm C}_{\rm F}) = {\rm V}_{\rm A} \bullet {\rm C}_{\rm F} + {\rm V}_{\rm A1} \bullet ({\rm C}_{\rm P1} + {\rm C}_{\rm P2} + {\rm C}_{\rm S})$$ The two transients above are not influenced by the voltage source that, due to the presence of the $R_FC_F$ filter, is not able to provide the extra charge to compensate the voltage drop on $C_S$ with respect to the ideal source $V_A$ ; the time constant $R_FC_F$ of the filter is very high with respect to the sampling time $(T_S)$ . The filter is typically designed to act as anti-aliasing. Figure 30. Spectral representation of input signal Calling $f_0$ the bandwidth of the source signal (and as a consequence the cut-off frequency of the anti-aliasing filter, $f_F$ ), according to the Nyquist theorem the conversion rate $f_C$ must be at least $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period $(T_C)$ . Again the conversion period $T_C$ is longer than the sampling time $T_S$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter $R_F C_F$ is definitively much higher than the sampling time $T_S$ , so the charge level on $T_S$ cannot be modified by the analog signal source during the time in which the sampling switch is closed. The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on $C_S$ ; from the two charge balance equations above, it is simple to derive Equation 11 between the ideal and real sampled voltage on $C_S$ : $$\frac{v_A}{v_{A2}} = \frac{c_{P1} + c_{P2} + c_F}{c_{P1} + c_{P2} + c_F + c_S}$$ From this formula, in the worst case (when $V_A$ is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on $C_F$ value: Eqn. 12 $$C_F > 2048 \cdot C_S$$ # 4.18.5.3 ADC electrical characteristics Table 42. ADC input leakage current | Sym | Symbol C Parameter | | | Conditions | | | Unit | | | |-----------|--------------------|---|-----------------------|-------------------------|--------------------------------------|-------------|------|-----|----| | J. | 1001 | | i didiliotoi | | Conditions | Min Typ Max | | | | | $I_{LKG}$ | CC | С | Input leakage current | $T_A = -40 ^{\circ}C$ | No current injection on adjacent pin | _ | 1 | _ | nA | | | | С | | T <sub>A</sub> = 25 °C | | _ | 1 | _ | | | | | С | | T <sub>A</sub> = 105 °C | | _ | 8 | 200 | | | | | Р | | T <sub>A</sub> = 125 °C | | 1 | 45 | 400 | | Table 43. ADC conversion characteristics | Symbol | | С | ( | ( | ( | ٠ | Parameter | Conditions <sup>1</sup> | | Value | | Uni | |---------------------|--------|---|------------------------------------------------------------------------------------------------------|---------------------------|--------------------------|---------|-------------------------|-------------------------|--|-------|--|-----| | Зушьо | • | O | Farameter | Conditions | Min | Тур Мах | | t | | | | | | V <sub>SS_ADC</sub> | S<br>R | _ | Voltage on<br>VSS_HV_ADC (ADC<br>reference) pin with<br>respect to ground<br>$\left(V_{SS}\right)^2$ | _ | -0.1 | | 0.1 | V | | | | | | V <sub>DD_ADC</sub> | S<br>R | _ | Voltage on<br>VDD_HV_ADC pin<br>(ADC reference) with<br>respect to ground<br>(V <sub>SS</sub> ) | _ | V <sub>DD</sub> -0.1 | | V <sub>DD</sub> +0.1 | V | | | | | | V <sub>AINx</sub> | S<br>R | _ | Analog input voltage <sup>3</sup> | _ | V <sub>SS_ADC</sub> -0.1 | _ | V <sub>DD_ADC</sub> +0. | V | | | | | | f <sub>ADC</sub> | S<br>R | _ | ADC analog frequency | _ | 6 | _ | 32 + 4% | MH<br>z | | | | | | $\Delta_{ADC\_SY}$ | S<br>R | _ | ADC digital clock duty cycle (ipg_clk) | ADCLKSEL = 1 <sup>4</sup> | 45 | _ | 55 | % | | | | | | t <sub>ADC_PU</sub> | S<br>R | _ | ADC power up delay | _ | _ | _ | 1.5 | μs | | | | | Table 43. ADC conversion characteristics (continued) | Symbol | | _ | Donomotor | Conditions <sup>1</sup> | | | Value | | Uni | |--------------------|--------|---|----------------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------|----------|-------|--------|-----| | Symbo | )I | С | Parameter | Condi | tions. | Min | Тур | Max | t | | t <sub>ADC_S</sub> | СС | Т | Sample time <sup>5</sup> | f <sub>ADC</sub> = 32 MHz,<br>ADC_conf_sam | f <sub>ADC</sub> = 32 MHz,<br>ADC_conf_sample_input = 17 | | | | μs | | | | | | f <sub>ADC</sub> = 6 MHz,<br>INPSAMP = 25 | 5 | | - | 42 | | | t <sub>ADC_C</sub> | СС | Р | Conversion time <sup>6</sup> | f <sub>ADC</sub> = 32 MHz,<br>ADC_conf_com | ıp = 2 | 0.625 | _ | | μs | | C <sub>S</sub> | СС | D | ADC input sampling capacitance | - | | _ | _ | 3 | pF | | C <sub>P1</sub> | СС | D | ADC input pin capacitance 1 | _ | _ | _ | _ | 3 | pF | | C <sub>P2</sub> | СС | D | ADC input pin capacitance 2 | _ | _ | _ | _ | 1 | pF | | C <sub>P3</sub> | СС | D | ADC input pin capacitance 3 | _ | _ | _ | _ | 1 | pF | | R <sub>SW1</sub> | СС | D | Internal resistance of analog source | _ | | _ | _ | 3 | kΩ | | R <sub>SW2</sub> | СС | D | Internal resistance of analog source | _ | _ | _ | _ | 2 | kΩ | | R <sub>AD</sub> | СС | D | Internal resistance of analog source | _ | | _ | _ | 0.1 | kΩ | | I <sub>INJ</sub> | S<br>R | _ | Input current Injection | Current<br>injection on<br>one ADC input,<br>different from<br>the converted | $V_{DD} = 3.3 V \pm 10\%$ $V_{DD} = 5.0 V \pm 10\%$ | -5<br>-5 | _ | 5<br>5 | mA | | IINLI | СС | Т | Absolute value for integral non-linearity | No overload | | | 0.5 | 1.5 | LSB | | DNL | СС | Т | Absolute differential non-linearity | No overload | | _ | 0.5 | 1.0 | LSB | | OFS | СС | Т | Absolute offset error | _ | | _ | 0.5 | _ | LSB | | GNE | C | Т | Absolute gain error | _ | | _ | 0.6 | _ | LSB | | TUEp | С | Р | Total unadjusted | Without current | injection | -2 | 0.6 | 2 | LSB | | | С | Т | error <sup>7</sup> for precise<br>channels, input only<br>pins | With current injection | | -3 | | 3 | | | TUEx | С | Т | Total unadjusted | Without current | injection | -3 | 1 | 3 | LSB | | | С | Т | error <sup>(7)</sup> for extended<br>channel | With current inje | ection | -4 | | 4 | | $<sup>^{1}</sup>$ V<sub>DD</sub> = 3.3 V $\pm$ 10% / 5.0 V $\pm$ 10%, $T_{A}$ = –40 to 125 °C, unless otherwise specified. # MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 - $^{2}\,$ Analog and digital $V_{SS}$ must be common (to be tied together externally). - <sup>3</sup> V<sub>AINx</sub> may exceed V<sub>SS\_ADC</sub> and V<sub>DD\_ADC</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0x3FF. - <sup>4</sup> Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2. - During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>ADC\_S</sub>. After the end of the sample time t<sub>ADC\_S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>ADC\_S</sub> depend on programming. - <sup>6</sup> This parameter does not include the sample time t<sub>ADC\_S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result. - Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors. # 5 Package characteristics # 5.1 Package mechanical data Figure 31. 144 LQFP package mechanical drawing ## Package characteristics Figure 32. 100 LQFP package mechanical drawing ## MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 63 #### Package characteristics | * Augusta and a | MECHANICAL OUTLINES | DOCUMENT NO | : 98ASS23308W | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|---------------| | freescale* | DICTIONARY | PAGE: | 983 | | FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. RONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED FROM THE DOCUMENT CONTROL REPOSITORY, PRINTED VERSIONS CONTROLLED EXCEPT WHEN STAMPED "CONTROLLED COPY" IN RED. | DO NOT SCALE THIS DRAWING | REV: | Н | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. $\sqrt{3}$ . Datums b, c and d to be determined at datum plane H. 4\text{THE TOP PACKAGE BODY SIZE MAY BE SMALLER THAN THE BOTTOM PACKAGE SIZE BY A MAXIMUM OF 0.1 MM. 5. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSIONS. THE MAXIMUM ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THE DIMENSIONS ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. 6. DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION. PROTRUSIONS SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.35. MINIMUM SPACE BETWEEN PROTRUSION AND AN ADJACENT LEAD SHALL BE 0.07 MM. 7. DIMENSIONS ARE DETERMINED AT THE SEATING PLANE, DATUM A. 100 LEAD LQFP 14 X 14, 0.5 PITCH, 1.4 THICK CASE NUMBER: 983-02 STANDARD: NON-JEDEC STANDARD: NON-JEDEC PACKAGE CODE: 8264 SHEET: 3 LASER MARK FOR PIN A1 IDENTIFICATION IN THIS AREA 17.00 Y 17.00 **X** △ 0.2 4X 15X 1.00 0.50 -METALIZED MARK FOR PIN A1 IDENTIFICATION IN THIS AREA 15X 1.00 0.50 VIEW M-M MECHANICAL OUTLINE PRINT VERSION NOT TO SCALE TITLE: DOCUMENT NO: 98ARS23882W REV: E 208 I/O MAP BGA, 17 X 17 PKG, 1-MM PITCH CASE NUMBER: 1159A-01 28 MAR 2007 STANDARD: JEDEC MO-151 AAF-1 Figure 33. 208 MAPBGA package mechanical drawing ## Package characteristics # 6 Ordering information **Table 44. Orderable Part Number Summary** | Orderable Part<br>Number | СРИ | Code Flash /<br>SRAM<br>(Kbytes) | Package | Operating temp. | Speed<br>(MHz) | Data<br>Flash | Voltage | Packing | |--------------------------|---------|----------------------------------|----------|-----------------|----------------|---------------|---------|-------------| | MPC5602BEMLL | e200z0h | 256 / 24 | 100 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5602BEMLLR | | | | | | | | Tape & Reel | | MPC5602BEMLQ | e200z0h | 256 / 24 | 144 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5602BEMLQR | | | | | | | | Tape & Reel | | MPC5602CEMLL | e200z0h | 256 / 32 | 100 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5602CEMLLR | | | | | | | | Tape & Reel | | MPC5603BEMLL | e200z0h | 384 / 28 | 100 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5603BEMLLR | | | | | | | | Tape & Reel | | MPC5603BEMLQ | e200z0h | 384 / 28 | 144 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5603BEMLQR | | | | | | | | Tape & Reel | | MPC5603CEMLL | e200z0h | 384 / 40 | 100 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5603CEMLLR | | | | | | | | Tape & Reel | | MPC5602BEVLL | e200z0h | 256 / 24 | 100 LQFP | -40 to 105 | 64 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5602BEVLLR | | | | | | | | Tape & Reel | | MPC5602BEVLQ | e200z0h | 256 / 24 | 144 LQFP | -40 to 105 | 64 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5602BEVLQR | | | | | | | | Tape & Reel | | MPC5602CEVLL | e200z0h | 256 / 32 | 100 LQFP | -40 to 105 | 64 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5602CEVLLR | | | | | | | | Tape & Reel | | MPC5603BEVLL | e200z0h | 384 / 28 | 100 LQFP | -40 to 105 | 64 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5603BEVLLR | | | | | | | | Tape & Reel | | MPC5603BEVLQ | e200z0h | 384 / 28 | 144 LQFP | -40 to 105 | 64 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5603BEVLQR | | | | | | | | Tape & Reel | | MPC5603CEVLL | e200z0h | 384 / 40 | 100 LQFP | -40 to 105 | 64 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5603CEVLLR | | | | | | | | Tape & Reel | | MPC5604BEMLL | e200z0h | 512 / 32 | 100 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5604BEMLLR | | | | | | | | Tape & Reel | | MPC5604BEMLQ | e200z0h | 512 / 32 | 144 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5604BEMLQR | ] | | | | | | | Tape & Reel | | MPC5604BEVLL | e200z0h | 512 / 32 | 100 LQFP | -40 to 105 | 64 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5604BEVLLR | | | | | | | | Tape & Reel | ## **Document revision history** **Table 44. Orderable Part Number Summary (continued)** | Orderable Part<br>Number | CPU | Code Flash /<br>SRAM<br>(Kbytes) | Package | Operating temp. | Speed<br>(MHz) | Data<br>Flash | Voltage | Packing | |--------------------------|---------|----------------------------------|-----------------------------|-----------------|----------------|---------------|---------|-------------| | MPC5604BEVLQ | e200z0h | 512 / 32 | 144 LQFP | -40 to 105 | 64 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5604BEVLQR | | | | | | | | Tape & Reel | | MPC5604CEMLL | e200z0h | 512 / 48 | 100 LQFP | -40 to 125 | 60 | 4 x 16 KB | 3.3/5 V | Tray | | MPC5604CEMLLR | | | | | | | | Tape & Reel | | MPC5604BEMMG | e200z0h | 512 / 48 | 208 MAP<br>BGA <sup>1</sup> | -40 to 125 | 64 | 4 x 16 KB | 3.3/5 V | Tray | <sup>1 208</sup> MAPBGA available only as development package for Nexus2+ Figure 34. Commercial product code structure <sup>1 208</sup> MAPBGA available only as development package for Nexus2+ # 7 Document revision history Table 45 summarizes revisions to this document. **Table 45. Revision history** | Re | evision | Date | Description of Changes | |----|---------|-------------|------------------------| | | 1 | 04-Apr-2008 | Initial release. | MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 Table 45. Revision history (continued) | Revision | Date | Description of Changes | |----------|-------------|-----------------------------------------------------------------------------------------| | 2 | 06-Mar-2009 | Made minor editing and formatting changes to improve readability | | r | | Harmonized oscillator naming throughout document | | | | Features: —Replaced 32 KB with 48 KB as max SRAM size | | | | —Updated descripiton of INTC | | | | —Changed max number of GPIO pins from 121 to 123 | | | | Updated Section 1.1, "Introduction | | | | Updated Table 2 | | | | Added Section 2, "Device blocks | | | | Section 3, "Package pinouts: Removed signal descriptions (these are found in the device | | | | reference manual) | | | | Updated Figure 2: | | | | —Replaced VPP with VSS_HV on pin 18 | | | | —Added MA[1] as AF3 for PC[10] (pin 28) | | | | —Added MA[0] as AF2 for PC[3] (pin 116) | | | | —Changed description for pin 120 to PH[10] / GPIO[122] / TMS | | | | —Changed description for pin 127 to PH[9] / GPIO[121] / TCK | | | | —Replaced NMI[0] with NMI on pin 11 | | | | Updated Figure 3: | | | | —Replaced VPP with VSS_HV on pin 14 | | | | —Added MA[1] as AF3 for PC[10] (pin 22) | | | | —Added MA[0] as AF2 for PC[3] (pin 77) | | | | —Changed description for pin 81 to PH[10] / GPIO[122] / TMS | | | | —Changed description for pin 88 to PH[9] / GPIO[121] / TCK | | | | —Removed E1UC[19] from pin 76 | | | | —Replaced [11] with WKUP[11] for PB[3] (pin 1) | | | | —Replaced NMI[0] with NMI on pin 7 | | | | Updated Figure 4: | | | | —Changed description for ball B8 from TCK to PH[9] | | | | —Changed description for ball B9 from TMS to PH[10] | | | | —Updated descriptions for balls R9 and T9 | | | | Added Section 3.2, "Parameter classification and tagged parameters in tables where | | | | appropriate | | | | Added Section 3.3, "NVUSRO register Updated Table 7 | | | | Section 3.5, "Recommended operating conditions: Added note on RAM data retention to | | | | lend of section | | | | Updated Table 8 and Table 9 | | | | Added Section 3.6.1, "Package thermal characteristics | | | | Updated Section 3.6.2, "Power considerations | | | | Updated Section 5.5.2, 1 ower considerations Updated Figure 6 | | | | Updated Table 12, Table 13, Table 14, Table 15 and Table 16 | ## **Document revision history** Table 45. Revision history (continued) | Revision | Date | Description of Changes | |----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | 06-Mar-2009 | Added Section 3.7.4, "Output pin transition times Updated Table 19 Updated Figure 7 Updated Table 20 Section 3.9.1, "Voltage regulator electrical characteristics: Amended description of LV_PLL | | | | Figure 9: Exchanged position of symbols C <sub>DEC1</sub> and C <sub>DEC2</sub> Updated Table 21 Added Figure 10 Updated Table 22 and Table 23 Updated Section 3.11, "Flash memory electrical characteristics Added Section 3.12, "Electromagnetic compatibility (EMC) characteristics Updated Section 3.13, "Fast external crystal oscillator (4 to 16 MHz) electrical characteristics Updated Section 3.14, "Slow external crystal oscillator (32 kHz) electrical characteristics | | | | Updated Table 37, Table 38 and Table 39 Added Section 3.18, "On-chip peripherals Added Table 44 Updated Table 45 Updated Table 49 Added Section Appendix A, "Abbreviations | | 4 | 06-Aug-2009 | Updated Figure 4 Table 7 • V <sub>DD_ADC</sub> : changed min value for "relative to V <sub>DD</sub> " condition • V <sub>IN</sub> : changed min value for "relative to V <sub>DD</sub> " condition • I <sub>CORELV</sub> : added new row Table 9 • T <sub>A C-Grade Part,</sub> T <sub>J C-Grade Part,</sub> T <sub>A V-Grade Part,</sub> T <sub>J V-Grade Part,</sub> T <sub>A M-Grade Part,</sub> T <sub>J M-Grade Part</sub> : added new rows • Changed capacitance value in footnote Table 17 • MEDIUM configuration: added condition for PAD3V5V = 0 Updated Figure 9 Table 21 • C <sub>DEC1</sub> : changed min value • I <sub>MREG</sub> : changed max value • I <sub>DD_BV</sub> : added max value footnote | | | | Table 22 • V <sub>LVDHV3H</sub> : changed max value • V <sub>LVDHV3L</sub> : added max value • V <sub>LVDHV5H</sub> : changed max value • V <sub>LVDHV5L</sub> : added max value • V <sub>LVDHV5L</sub> : added max value Updated Table 23 Table 26 • Retention: deleted min value footnote for "Blocks with 100,000 P/E cycles" Table 34 • I <sub>FXOSC</sub> : added typ value Table 36 • V <sub>SXOSC</sub> : changed typ value • T <sub>SXOSCSU</sub> : added max value footnote Table 37 • Δt <sub>LTJIT</sub> : added max value Updated Figure 33 | # MPC5604B/C Microcontroller Data Sheet Data Sheet, Rev. 4 # **Appendix A Abbreviations** Table 46 lists abbreviations used but not defined elsewhere in this document. **Table 46. Abbreviations** | Abbreviation | Meaning | |--------------|-----------------------------------------| | CMOS | Complementary metal-oxide-semiconductor | | СРНА | Clock phase | | CPOL | Clock polarity | | CS | Peripheral chip select | | EVTO | Event out | | LED | Light emitting diode | | МСКО | Message clock out | | MDO | Message data out | | MSEO | Message start/end out | | MTFE | Modified timing format enable | | SCK | Serial communications clock | | SOUT | Serial data out | | TBD | To be defined | | TCK | Test clock input | | TDI | Test data input | | TDO | Test data output | | TMS | Test mode select | #### How to Reach Us: #### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support ## USA/Europe or Locations Not Listed: Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2009. All rights reserved. MPC5604BC Rev. 4 08/2009