128 Megabit (8 M x 16-Bit), 64 Megabit (4 M x 16-Bit), 32 Megabit (2 M x 16-Bit), and 16 Megabit (1 M x 16 Bit), 110 nm CMOS 1.8-Volt only Simultaneous Read/Write, Burst Mode Flash Memories Data Sheet **Notice to Readers:** This document states the current technical specifications regarding the Spansion product(s) described herein. Each product described herein may be designated as Advance Information, Preliminary, or Full Production. See *Notice On Data Sheet Designations* for definitions. ### **Notice On Data Sheet Designations** Spansion Inc. issues data sheets with Advance Information or Preliminary designations to advise readers of product information or intended specifications throughout the product life cycle, including development, qualification, initial production, and full production. In all cases, however, readers are encouraged to verify that they have the latest information before finalizing their design. The following descriptions of Spansion data sheet designations are presented here to highlight their presence and definitions. #### **Advance Information** The Advance Information designation indicates that Spansion Inc. is developing one or more specific products, but has not committed any design to production. Information presented in a document with this designation is likely to change, and in some cases, development on the product may discontinue. Spansion Inc. therefore places the following conditions upon Advance Information content: "This document contains information on one or more products under development at Spansion Inc. The information is intended to help you evaluate this product. Do not design in this product without contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed product without notice." #### **Preliminary** The Preliminary designation indicates that the product development has progressed such that a commitment to production has taken place. This designation covers several aspects of the product life cycle, including product qualification, initial production, and the subsequent phases in the manufacturing process that occur before full production is achieved. Changes to the technical specifications presented in a Preliminary document should be expected while keeping these aspects of production under consideration. Spansion places the following conditions upon Preliminary content: "This document states the current technical specifications regarding the Spansion product(s) described herein. The Preliminary status of this document indicates that product qualification has been completed, and that initial production has begun. Due to the phases of the manufacturing process that require maintaining efficiency and quality, this document may be revised by subsequent versions or modifications due to changes in technical specifications." #### Combination Some data sheets contain a combination of products with different designations (Advance Information, Preliminary, or Full Production). This type of document distinguishes these products and their designations wherever necessary, typically on the first page, the ordering information page, and pages with the DC Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first page refers the reader to the notice on this page. #### Full Production (No Designation on Document) When a product has been in production for a period of time such that no changes or only nominal changes are expected, the Preliminary designation is removed from the data sheet. Nominal changes may include those affecting the number of ordering part numbers available, such as the addition or deletion of a speed option, temperature range, package type, or $V_{IO}$ range. Changes may also include those needed to clarify a description or to correct a typographical error or incorrect specification. Spansion Inc. applies the following conditions to documents in this category: "This document states the current technical specifications regarding the Spansion product(s) described herein. Spansion Inc. deems the products to have been in sufficient production volume such that subsequent versions of this document are not expected to change. However, typographical or specification corrections, or modifications to the valid combinations offered may occur." Questions regarding these document designations may be directed to your local sales office. 128 Megabit (8 M x 16-Bit), 64 Megabit (4 M x 16-Bit), 32 Megabit (2 M x 16-Bit), and 16 Megabit (1 M x 16 Bit), 110 nm CMOS 1.8-Volt only Simultaneous Read/Write, Burst Mode Flash Memories Data Sheet #### **Features** - Single 1.8 volt read, program and erase (1.7 to 1.95 V) - Multiplexed Data and Address for reduced I/O count - A15-A0 multiplexed as DQ15-DQ0 - Addresses are latched by AVD# control input when CE# low - Simultaneous Read/Write operation - Data can be continuously read from one bank while executing erase/program functions in other bank - Zero latency between read and write operations - Read access times at 54 MHz (C<sub>1</sub> =30 pF) - Burst access times of 11/13.5 ns at industrial temperature range - Asynchronous random access times of 65/70 ns - Synchronous random access times of 71/87.5 ns #### ■ Burst Modes - Continuous linear burst - 8/16/32 word linear burst with wrap around - 8/16/32 word linear burst without wrap around - Power dissipation (typical values, 8 bits switching, C<sub>L</sub> = 30 pF) - Burst Mode Read: 25 mA - Simultaneous Operation: 40 mA - Program/Erase: 15 mA - Standby mode: 9 μA #### ■ Sector Architecture - Four 8 Kword sectors - Two hundred fifty-five (S29NS128J), one hundred twenty-seven (S29NS064J),sixty-three (S29NS032J), or thirty-one (S29NS016J) 32 Kword sectors - Four banks (see next page for sector count and size) #### ■ Sector Protection - Software command sector locking - WP# protects the two highest sectors - All sectors locked when A<sub>cc</sub> = V<sub>IL</sub> #### ■ Handshaking feature - Provides host system with minimum possible latency by monitoring BDY - Supports Common Flash Memory Interface (CFI) - Software command set compatible with JEDEC 42.4 standards - Backwards compatible with Am29F and Am29LV families - Manufactured on 110 nm process technology #### ■ Embedded Algorithms - Embedded Erase algorithm automatically preprograms and erases the entire chip or any combination of designated sectors - Embedded Program algorithm automatically writes and verifies data at specified addresses #### ■ Data# Polling Provides a software method of detecting program and erase operation completion #### ■ Erase Suspend/Resume Suspends an erase operation to read data from, or program data to, a sector that is not being erased, then resumes the erase operation #### ■ Hardware reset input (RESET#) - Hardware method to reset the device for reading array data - CMOS compatible inputs and outputs #### ■ Package - 48-ball Very Thin FBGA (S29NS128J) - 44-ball Very Thin FBGA (S29NS064J, S29NS032J, S29NS016J) - Cycling Endurance: 1 million cycles per sector typical - Data Retention: 20 years typical # **General Description** The S29NS128J, S29NS064J, S29NS032J and S29NS016J are 128 Mbit, 64 Mbit, 32 Mbit and 16 Mbit 1.8 Volt-only, Simultaneous Read/Write, Burst Mode Flash memory devices, organized as 8,388,608, 4,194,304, 2,097,152 and 1,048,576. words of 16 bits each. These devices use a single $V_{CC}$ of 1.7 to 1.95 V to read, program, and erase the memory array. A 12.0-volt $A_{CC}$ may be used for faster program performance if desired. These devices can also be programmed in standard EPROM programmers. The devices are offered at the following speeds: | Clock Speed | Burst Access (ns) | Synch. Initial Access (ns) | Asynchronous Initial Access (ns) | Output Loading | |-------------|-------------------|----------------------------|----------------------------------|----------------| | 54 MHz | 13.5 | 87.5 | 70 | 30 pF | The devices operate within the temperature range of –25 °C to +85 °C, and are offered Very Thin FBGA packages. #### Simultaneous Read/Write Operations with Zero Latency The Simultaneous Read/Write architecture divides the memory space into four banks. The device allows a host system to program or erase in one bank, then immediately and simultaneously read from another bank, with zero latency. This releases the system from waiting for the completion of program or erase operations. The devices are structured as shown in the following tables: | S29NS128J | | | | | |--------------------------------------|-----------|----------|------------|--| | Bank A Sectors Bank B, C & D Sectors | | | | | | Quantity Size | | Quantity | Size | | | 4 | 8 Kwords | 0.4 | 20 Kuyarda | | | 63 | 32 Kwords | 64 | 32 Kwords | | | 32 Mbits total | | 96 M | bits total | | | | S29NS064J | | | | |----------------|-----------|-----------|-------------|--| | Bank A | A Sectors | Bank B, C | & D Sectors | | | Quantity Size | | Quantity | Size | | | 4 | 8 Kwords | 20 | 20 Kwarda | | | 31 | 32 Kwords | 32 | 32 Kwords | | | 16 Mbits total | | 48 M | bits total | | | S29NS032J | | | | | |--------------------------------------|-----------|----------|------------|--| | Bank A Sectors Bank B, C & D Sectors | | | | | | Quantity Size | | Quantity | Size | | | 4 | 8 Kwords | 16 | 20 Kuranda | | | 15 | 32 Kwords | 16 | 32 Kwords | | | 8 Mbits total | | 24 Mbit | s total | | | S29NS016J | | | | |---------------|-----------|-----------------------|-----------| | Bank | A Sectors | Bank B, C & D Sectors | | | Quantity Size | | Quantity | Size | | 4 | 8 Kwords | 0 | 20 Kwarda | | 7 | 32 Kwords | 8 32 Kwords | | | 4 Mbits total | | 12 Mbi | ts total | The devices use Chip Enable (CE#), Write Enable (WE#), Address Valid (AVD#) and Output Enable (OE#) to control asynchronous read and write operations. For burst operations, the devices additionally require Ready (RDY) and Clock (CLK). This implementation allows easy interface with minimal glue logic to microprocessors/microcontrollers for high performance read operations. The devices offer complete compatibility with the **JEDEC 42.4 single-power-supply Flash command set standard**. Commands are written to the command register using standard microprocessor write timings. Reading data out of the device are similar to reading from other Flash or EPROM devices. The host system can detect whether a program or erase operation is complete by using the device **status bit** DQ7 (Data# Polling). After a program or erase cycle has been completed, the device automatically returns to reading array data. The **sector erase architecture** allows memory sectors to be erased and reprogrammed without affecting the data contents of other sectors. The devices are fully erased when shipped from the factory. **Hardware data protection** measures include a low V<sub>CC</sub> detector that automatically inhibits write operations during power transitions. The devices also offer three types of data protection at the sector level. The **sector** #### Data Sheet **lock/unlock command sequence** disables or re-enables both program and erase operations in any sector. When at $V_{IL}$ , **WP#** locks the highest two sectors. Finally, when $\mathbf{A_{cc}}$ is at $V_{IL}$ , all sectors are locked. The devices offer two power-saving features. When addresses have been stable for a specified amount of time, the device enters the **automatic sleep mode**. The system can also place the device into the **standby mode**. Power consumption is greatly reduced in both modes. # **Table of Contents** | rea | ures | | . 3 | |-----|------------------------|----------------------------------------------------------|-----| | Gen | eral Des | cription | . 3 | | 1. | Produc | t Selector Guide | 10 | | 2. | Block D | Diagram | | | | 2.1 | Block Diagram of Simultaneous Operation Circuit | 11 | | 3. | Connec | etion Diagrams | 12 | | 4. | Input/O | utput Descriptions | 16 | | 5. | Logic S | Symbol | 17 | | 6. | Orderin | g Information | 18 | | 7. | Device | Bus Operations | 19 | | | 7.1 | Requirements for Asynchronous Read Operation (Non-Burst) | 19 | | | 7.2 | Requirements for Synchronous (Burst) Read Operation | | | | 7.3 | Programmable Wait State | | | | 7.4 | Simultaneous Read/Write Operations with Zero Latency | | | | 7. <del>4</del><br>7.5 | Writing Commands/Command Sequences | | | | | | | | | 7.6 | Standby Mode | | | | 7.7 | Automatic Sleep Mode | | | | 7.8 | RESET#: Hardware Reset Input | | | | 7.9 | Output Disable Mode | 22 | | | 7.10 | Hardware Data Protection | 22 | | | 7.11 | WP# Boot Sector Protection | 23 | | _ | 0 | Floris Marrows Interfere (OFI) | 0.4 | | 8. | | on Flash Memory Interface (CFI) | | | | 8.1 | Command Definitions | | | | 8.2 | Reading Array Data | 36 | | | 8.3 | Set Configuration Register Command Sequence | 36 | | | 8.4 | Sector Lock/Unlock Command Sequence | 37 | | | 8.5 | Reset Command | | | | 8.6 | Autoselect Command Sequence | | | | 8.7 | Program Command Sequence | | | | 8.8 | Chip Erase Command Sequence | | | | | | | | | 8.9 | Sector Erase Command Sequence | | | | 8.10 | Erase Suspend/Erase Resume Commands | | | 9. | Write O | peration Status | 45 | | | 9.1 | DQ7: Data# Polling | 45 | | | 9.2 | RDY: Ready | 46 | | | 9.3 | DQ6: Toggle Bit I | 47 | | | 9.4 | DQ2: Toggle Bit II | | | | 9.5 | Reading Toggle Bits DQ6/DQ2 | | | | 9.6 | DQ5: Exceeded Timing Limits | | | | 9.7 | DQ3: Sector Erase Timer. | | | | 9.7 | DQ3. Sector Erase Tiller | 45 | | 10. | Absolu | te Maximum Ratings | 50 | | | 10.1 | Operating Ranges | 51 | | | DO 01 | | | | 11. | | racteristics | | | | 11.1 | CMOS Compatible | 51 | | 12. | Test Co | onditions | 52 | | 13. | Key to | Switching Waveforms | 52 | | 13. | - | | | | | 13.1 | Switching Waveforms | 52 | | 14. | AC Cha | racteristics | 53 | | | 14.1 | V <sub>CC</sub> Power-up | 53 | | | 14.2 | CLK Characterization | | | | 14.3 | Synchronous/Burst Read | | | | | -, | | #### Data Sheet | | 14.4 | Asynchronous Read | 55 | |-----|---------|--------------------------------|----| | | 14.5 | Hardware Reset (RESET#) | 56 | | | 14.6 | Erase/Program Operations | 57 | | 15. | Erase a | and Programming Performance | 63 | | 16. | BGA B | all Capacitance | 63 | | 17. | Physica | al Dimensions | 64 | | | 17.1 | S29NS128J | 64 | | | | S29NS064J | | | | 17.3 | S29NS032J and S29NS016J | 66 | | 18. | Append | dix A: Daisy Chain Information | 67 | | 19. | Append | dix B: Daisy Chain Information | 68 | | 20. | Append | dix C: Daisy Chain Information | 69 | | 21. | Revisio | n History | 70 | # **Figures** | Figure 3.1 | S29NS128J—48-Ball Very Thin FBGA (VDC048) | 12 | |--------------|-------------------------------------------------------------|----| | Figure 3.2 | S29NS064J—44-Ball Very Thin FBGA (VDD044) | 13 | | Figure 3.3 | S29NS032J—44-Ball Very Thin FBGA (VDE044) | 14 | | Figure 3.4 | S29NS016J—44-Ball Very Thin FBGA (VDE044) | 15 | | Figure 8.1 | Program Operation | 40 | | Figure 8.2 | Erase Operation | 43 | | Figure 9.1 | Data# Polling Algorithm | 46 | | Figure 9.2 | Toggle Bit Algorithm | 48 | | Figure 10.1 | Maximum Negative Overshoot Waveform | 50 | | Figure 10.2 | Maximum Positive Overshoot Waveform | 51 | | Figure 12.1 | Test Setup | 52 | | Figure 13.1 | Input Waveforms and Measurement Levels | 52 | | Figure 14.1 | V <sub>CC</sub> Power-up Diagram | 53 | | Figure 14.2 | CLK Characterization | 53 | | Figure 14.3 | Burst Mode Read (54 MHz) | 54 | | Figure 14.4 | Burst Mode Read (40 MHz) | 55 | | Figure 14.5 | Asynchronous Mode Read | 56 | | Figure 14.6 | Reset Timings | 57 | | Figure 14.7 | Program Operation Timings | 58 | | Figure 14.8 | Chip/Sector Erase Operations | 58 | | Figure 14.9 | Accelerated Unlock Bypass Programming Timing | 59 | | Figure 14.10 | Data# Polling Timings (During Embedded Algorithm) | 59 | | Figure 14.11 | Toggle Bit Timings (During Embedded Algorithm) | 59 | | Figure 14.12 | 8-, 16-, and 32-Word Linear Burst Address Wrap Around | 60 | | Figure 14.13 | Latency with Boundary Crossing | 60 | | Figure 14.14 | Initial Access at 3Eh with Address Boundary Latency | 61 | | Figure 14.15 | Example of Extended Valid Address Reducing Wait State Usage | 61 | | Figure 14.16 | Back-to-Back Read/Write Cycle Timings | 62 | | Figure 18.1 | VDC048 Daisy Chain Layout (Top View, Balls Facing Down) | 67 | | Figure 19.1 | VDD044 Daisy Chain Layout (Top View, Balls Facing Down) | 68 | | Figure 20.1 | VDF044 Daisy Chain Layout(Top View, Balls Facing Down) | 69 | #### Data Sheet # **Tables** | Table 7.1 | Davida Bus Operations | 4.0 | |------------|----------------------------------------------------------------------------------|-----| | | Device Bus Operations | | | Table 7.2 | Burst Address Groups | | | Table 8.1 | CFI Query Identification String | | | Table 8.2 | System Interface String | | | Table 8.3 | Device Geometry Definition | | | Table 8.4 | Primary Vendor-Specific Extended Query | | | Table 8.5 | Sector Address Table, S29NS128J | | | Table 8.6 | Sector Address Table, S29NS064J | 30 | | Table 8.7 | Sector Address Table, S29NS032J | 34 | | Table 8.8 | Sector Address Table, S29NS016J | 35 | | Table 8.9 | Burst Modes | 36 | | Table 8.10 | Wait States for Handshaking | 37 | | Table 8.11 | Autoselect Device ID | 38 | | Table 8.12 | Accelerated Sector Erase Groups, S29NS128J | 41 | | Table 8.13 | Accelerated Sector Erase Groups, S29NS064J | 42 | | Table 8.14 | Accelerated Sector Erase Groups, S29NS032J | 42 | | Table 8.15 | Accelerated Sector Erase Groups, S29NS016J | 42 | | Table 8.16 | Command Definitions | 43 | | Table 9.1 | DQ6 and DQ2 Indications | 49 | | Table 9.2 | Write Operation Status | 50 | | Table 12.1 | Test Specifications | 52 | | Table 18.1 | Daisy Chain Part for 128Mbit 110 nm Flash Products (VDC048, 10 x 11 mm) | | | Table 18.2 | VDC048 Package Information | | | Table 18.3 | VDC048 Connections | | | Table 19.1 | Daisy Chain Part for 64Mbit 110 nm Flash Products (VDD044, 9.2 x 8 mm) | 68 | | Table 19.2 | VDD044 Package Information | | | Table 19.3 | VDD044 Connections | | | Table 20.1 | Daisy Chain Part for 32 and 16 Mbit 110 nm Flash Products (VDE044, 7.7 x 6.2 mm) | | | Table 20.2 | VDE044 Package Information | | | Table 20.3 | VDE044 Connections | | # 1. Product Selector Guide | Part Number | S29NS128J, S29NS064J, S29N032J, 29NS016J | |--------------------------------------------------------------|------------------------------------------| | Burst Frequency | 54 MHz | | Speed Option | 0L | | Max Initial Synchronous Access Time, ns (t <sub>IACC</sub> ) | 87.5 | | Max Burst Access Time, ns (t <sub>BACC</sub> ) | 13.5 | | Max Asynchronous Access Time, ns (t <sub>ACC</sub> ) | 70 | | Max CE# Access Time, ns (t <sub>CE</sub> ) | 70 | | Max OE# Access Time, ns (t <sub>OE</sub> ) | 13.5 | # 2. Block Diagram #### Note: 1. $A_{max}$ indicates the highest order address bit. # 2.1 Block Diagram of Simultaneous Operation Circuit #### Notes: - 1. A15-A0 are multiplexed with DQ15-DQ0. - 2. Amax indicates the highest order address bit. # 3. Connection Diagrams Figure 3.1 S29NS128J—48-Ball Very Thin FBGA (VDC048) Figure 3.2 S29NS064J—44-Ball Very Thin FBGA (VDD044) Figure 3.3 S29NS032J—44-Ball Very Thin FBGA (VDE044) Figure 3.4 S29NS016J—44-Ball Very Thin FBGA (VDE044) # 4. Input/Output Descriptions | Signal | Description | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A22-A16 | Address Inputs, S29NS128J | | A21-A16 | Address Inputs, S29NS064J | | A20-A16 | Address Inputs, S29NS032J | | A19–A16 | Address Inputs, S29NS016J | | A/DQ15-A/DQ0 | Multiplexed Address/Data input/output | | CE# | Chip Enable Input. Asynchronous relative to CLK for the Burst mode. | | OE# | Output Enable Input. Asynchronous relative to CLK for the Burst mode. | | WE# | Write Enable Input. | | V <sub>CC</sub> | Device Power Supply (1.7 V–1.95 V). | | GND | Ground | | NC | No Connect; not connected internally | | RDY | Ready output; indicates the status of the Burst read. V <sub>OL</sub> = data invalid. V <sub>OH</sub> = data valid. | | CLK | The first rising edge of CLK in conjunction with AVD# low latches address input and activates burst mode operation. After the initial word is output, subsequent rising edges of CLK increment the internal address counter. CLK should remain low during asynchronous access. | | AVD# | Address Valid input. Indicates to device that the valid address is present on the address inputs (address bits A15–A0 are multiplexed, address bits A22–A16 are address only). V <sub>IL</sub> = for asynchronous mode, indicates valid address; for burst mode, causes starting address to be latched on rising edge of CLK. V <sub>IH</sub> = device ignores address inputs | | RESET# | Hardware reset input. V <sub>IL</sub> = device resets and returns to reading array data | | WP# | Hardware write protect input. $V_{IL}$ = disables writes to SA257–258 (S29NS128J), SA129–130 (S29NS064J), SA65–66 (S29NS032J), or SA33-34 (S29NS016J). Should be at $V_{IH}$ for all other conditions. | | A <sub>cc</sub> | At 12 V, accelerates programming; automatically places device in unlock bypass mode. At $V_{IL}$ , disables program and erase functions. Should be at $V_{IH}$ for all other conditions. | # 5. Logic Symbol # 6. Ordering Information The ordering part number is formed by a valid combination of the following: #### **Valid Combinations** The following configurations are planned to be supported for this device. Contact your local Spansion sales office to confirm availability of specific valid combinations and to check on newly released combinations. | Valid Combinations BGA Package | | | | | | |--------------------------------|--------------|-----------------|-------------------|---------|-----------| | Order Number | Packing Type | Package Marking | Package | Density | Speed | | S29NS128J0LBAW00 | 0, 2 or 3 | NS128J0LBAW00 | Pb-Free Compliant | | | | S29NS128J0LBJW00 | 0, 2 or 3 | NS128J0LBJW00 | Pb-free, LF35 | 128 | | | S29NS128J0LBFW00 | 0, 2 or 3 | NS128J0LBFW00 | Pb-free | | | | S29NS064J0LBAW00 | 0, 2 or 3 | NS064J0LBAW00 | Pb-Free Compliant | | | | S29NS064J0LBJW00 | 0, 2 or 3 | NS064J0LBJW00 | Pb-free, LF35 | 64 | 54 MHz | | S29NS064J0LBFW00 | 0, 2 or 3 | NS064J0LBFW00 | Pb-free | | 54 IVITIZ | | S29NS032J0LBJW00 | 0, 2 or 3 | NS032J0LBJW00 | Pb-free, LF35 | 32 | | | S29NS032J0LBFW00 | 0, 2 or 3 | NS032J0LBFW00 | Pb-free | 32 | | | S29NS016J0LBJW00 | 0, 2 or 3 | NS016J0LBJW00 | Pb-free, LF35 | 16 | | | S29NS016J0LBFW00 | 0, 2 or 3 | NS016J0LBFW00 | Pb-free | 10 | | #### Note For industrial temperature range, contact your local sales office. ### 7. Device Bus Operations This section describes the requirements and use of the device bus operations, which are initiated through the internal command register. The command register itself does not occupy any addressable memory location. The register is composed of latches that store the commands, along with the address and data information needed to execute the command. The contents of the register serve as inputs to the internal state machine. The state machine outputs dictate the function of the device. Table 7.1 lists the device bus operations, the inputs and control levels they require, and the resulting output. The following subsections describe each of these operations in further detail. CF# OF# WE# A/DQ15-0 RESET# CLK AVD# Operation A<sub>max</sub>-16 Н I/O Н Asynchronous Read L Addr In Н Write L Н Addr In I/O H/L ı Standby (CE#) Н Х Х Х HIGH Z Н H/L Х HIGH Z Hardware Reset Χ Χ Χ Χ Χ Х L **Burst Read Operations** Load Starting Burst Address L Н Н Addr In Addr In Н Advance Burst to next address with appropriate Burst L L Н Н Х Н Data presented on the Data Bus Data Out Terminate current Burst read cycle Н Χ Н Х HIGH Z Н Χ Terminate current Burst read cycle via RESET# Χ Х Н Χ HIGH Z L Х Χ Terminate current Burst read cycle and start new L Н Н Х I/O Н Burst read cycle Table 7.1 Device Bus Operations Legend L = Logic 0, H = Logic 1, X = Don't Care. ### 7.1 Requirements for Asynchronous Read Operation (Non-Burst) To read data from the memory array, the system must assert a valid address on A/DQ15–A/DQ0 and $A_{max}$ –A16, while AVD# and CE# are at $V_{IL}$ . WE# should remain at $V_{IH}$ . Note that CLK must remain at $V_{IL}$ during asynchronous read operations. The rising edge of AVD# latches the address, after which the system can drive OE# to $V_{IL}$ . The data will appear on A/DQ15–A/DQ0. (See Figure 14.5.) Since the memory array is divided into four banks, each bank remains enabled for read access until the command register contents are altered. Address access time ( $t_{ACC}$ ) is equal to the delay from stable addresses to valid output data. The chip enable access time ( $t_{CE}$ ) is the delay from the stable addresses and stable CE# to valid data at the outputs. The output enable access time ( $t_{CE}$ ) is the delay from the falling edge of OE# to valid data at the output. The internal state machine is set for reading array data upon device power-up, or after a hardware reset. This ensures that no spurious alteration of the memory content occurs during the power transition. # 7.2 Requirements for Synchronous (Burst) Read Operation The device is capable of seven different burst read modes (see Table 8.9): continuous burst read; 8-, 16-, and 32-word linear burst reads with wrap around; and 8-, 16-, and 32-word linear burst reads without wrap around. #### 7.2.1 Continuous Burst When the device first powers up, it is enabled for asynchronous read operation. The device will automatically be enabled for burst mode and addresses will be latched on the first rising edge on the CLK input, while AVD# is held low for one clock cycle. Prior to activating the clock signal, the system should determine how many wait states are desired for the initial word $(t_{IACC})$ of each burst session. The system would then write the Set Configuration Register command sequence. The initial word is output $t_{IACC}$ after the rising edge of the first CLK cycle. Subsequent words are output $t_{BACC}$ after the rising edge of each successive clock cycle, which automatically increments the internal address counter. Note that the device has a fixed internal address boundary that occurs every 64 words, starting at address 00003Fh. The transition from the highest address to 000000h is also a boundary **crossing**. During a boundary crossing, there is a two-cycle latency between the valid read at address 00003Eh and the valid read at address 00003Fh (or between addresses offset from these values by the same multiple of 64 words). RDY is deasserted during the two-cycle latency, and it is reasserted in the third cycle to indicate that the data at address 00003Fh (or offset from 3Fh by a multiple of 64 words) is ready. See Figure 14.13. The device will continue to output continuous, sequential burst data, wrapping around to address 000000h after it reaches the highest addressable memory location, until the system asserts CE# high, RESET# low, or AVD# low in conjunction with a new address. See Table 7.1. The reset command does *not* terminate the burst read operation. If the host system crosses the bank boundary while reading in burst mode, and the device is not programming or erasing, a two-cycle latency will occur as described above. If the host system crosses the bank boundary while the device is programming or erasing, the device will provide asynchronous read status information. The clock will be ignored. After the host has completed status reads, or the device has completed the program or erase operation, the host can restart a burst operation using a new address and AVD# pulse. If the clock frequency is less than 6 MHz during a burst mode operation, additional latencies will occur. RDY indicates the length of the latency by pulsing low. ### 7.2.2 8-, 16-, and 32-Word Linear Burst with Wrap Around These three modes are of the linear wrap around design, in which a fixed number of words are read from consecutive addresses. In each of these modes, the burst addresses read are determined by the group within which the starting address falls. The groups are sized according to the number of words read in a single burst sequence for a given mode (see Table 7.2.) | Mode | Group Size | Group Address Ranges | |---------|------------|--------------------------------| | 8-word | 8 words | 0-7h, 8-Fh, 10-17h, 18-1Fh | | 16-word | 16 words | 0-Fh, 10-1Fh, 20-2Fh, 30-3Fh | | 32-word | 32 words | 00-1Fh, 20-3Fh, 40-5Fh, 60-7Fh | Table 7.2 Burst Address Groups As an example: if the starting address in the 8-word mode is 39h, the address range to be read would be 38-3Fh, and the burst sequence would be 39-3A-3B-3C-3D-3E-3F-38h. The burst sequence begins with the starting address written to the device, but wraps back to the first address in the selected group. In a similar fashion, the 16-word and 32-word Linear Wrap modes begin their burst sequence on the starting address written to the device, and then wrap back to the first address in the selected address group. Note that in these three burst read modes the address pointer does not cross the boundary that occurs every 64 words; thus, no wait states are inserted (except during the initial access). ### 7.2.3 8-, 16-, and 32-Word Linear Burst without Wrap Around In these modes, a fixed number of words (predefined as 8,16,or 32 words) are read from consecutive addresses starting with the initial word, which is written to the device. When the number of words has been read completely, the burst read operation stops and the RDY output goes low. There is no group limitation and is different from the Linear Burst with Wrap Around. See Table 8.9 and Table 8.16 for the command of setting the 8-, 16-, and 32- Word Burst without Wrap Around. As an example, for 8-word length Burst Read, if the starting address written to the device is 39h, the burst sequence would be 39-3A-3B-3C-3D-3E-3F-40h, and the read operation will be terminated at 40h. In a similar fashion, the 16-word and 32-word modes begin their burst sequence on the starting address written to the device, and Continuously Read to the predefined word length, 16 or 32 words. The operation is similar to the Continuous Burst, but will stop the operation at fixed word length. It is possible the device crosses the fixed internal address boundary that occurs every 64 words during burst read; a latency occurs before data appears for the next address and RDY is pulsing low. If the host system crosses the bank boundary, the device will react in the same manner as in the Continuous Burst. If the clock frequency is less than 6 MHz during a burst mode operation, additional latencies will occur. RDY indicates the length of the latency by pulsing low. ### 7.3 Programmable Wait State The programmable wait state feature indicates to the device the number of additional clock cycles that must elapse after AVD# is driven active before data will be available. Upon power up, the device defaults to the maximum of seven total cycles. The total number of wait states is programmable from two to seven cycles. The wait state command sequence requires three cycles; after the two unlock cycles, the third cycle address should be written according to the desired wait state as shown in Table 8.9. Address bits A11-A0 should be set to 555h, while addresses bits A17-A12 set the wait state. For further details, see Section 8.3, Set Configuration Register Command Sequence on page 36. ### 7.3.1 Handshaking Feature The handshaking feature allows the host system to simply monitor the RDY signal from the device to determine when the initial word of burst data is ready to be read. The host system should use the wait state command sequence to set the number of wait states for optimal burst mode operation (03h for 54 MHz clock). The initial word of burst data is indicated by the rising edge of RDY after OE# goes low. ### 7.4 Simultaneous Read/Write Operations with Zero Latency This device is capable of reading data from one bank of memory while programming or erasing in one of the other three banks of memory. An erase operation may also be suspended to read from or program to another location within the same bank (except the sector being erased). Figure 14.16 shows how read and write cycles may be initiated for simultaneous operation with zero latency. Refer to the Section 11., DC Characteristics on page 51 table for read-while-program and read-while-erase current specifications. ### 7.5 Writing Commands/Command Sequences The device has inputs/outputs that accept both address and data information. To write a command or command sequence (which includes programming data to the device and erasing sectors of memory), the system must drive AVD# and CE# to $V_{IL}$ , and OE# to $V_{IH}$ when providing an address to the device, and drive WE# and CE# to $V_{IH}$ , and OE# to $V_{IH}$ . when writing commands or data. The device features an **Unlock Bypass** mode to facilitate faster programming. Once the device enters the Unlock Bypass mode, only two write cycles are required to program a word, instead of four. An erase operation can erase one sector, multiple sectors, or the entire device. Table 7 indicates the address space that each sector occupies. The device address space is divided into four banks: Bank A contains both 8 Kword boot sectors in addition to 32 Kword sectors, while Banks B, C, and D contain only 32 Kword sectors. A "bank address" is the address bits required to uniquely select a bank. Similarly, a "sector address" is the address bits required to uniquely select a sector. Refer to the DC Characteristics table for write mode current specifications. The *AC Characteristics* section contains timing specification tables and timing diagrams for write operations. ### 7.5.1 Accelerated Program Operation The device offers accelerated program operations through the $A_{cc}$ input. This function is primarily intended to allow faster manufacturing throughput at the factory. If the system asserts $V_{ID}$ on this input, the device automatically enters the aforementioned Unlock Bypass mode and uses the higher voltage on the input to reduce the time required for program operations. The system would use a two-cycle program command sequence as required by the Unlock Bypass mode. Removing $V_{ID}$ from the $A_{cc}$ input returns the device to normal operation. #### 7.5.2 Autoselect Functions If the system writes the autoselect command sequence, the device enters the autoselect mode. The system can then read autoselect codes from the internal register (which is separate from the memory array) on DQ7–DQ0. Standard read cycle timings apply in this mode. See Section 7.5.2, *Autoselect Functions* on page 21 and Section 8.6, *Autoselect Command Sequence* on page 38 for more information. ### 7.6 Standby Mode When the system is not reading or writing to the device, it can place the device in the standby mode. In this mode, current consumption is greatly reduced, and the outputs are placed in the high impedance state, independent of the OE# input. The device enters the CMOS standby mode when the CE# and RESET# inputs are both held at $V_{CC} \pm 0.2 \text{ V}$ . The device requires standard access time ( $t_{CE}$ ) for read access when the device is in either of these standby modes, before it is ready to read data. If the device is deselected during erasure or programming, the device draws active current until the operation is completed. I<sub>CC3</sub> in *DC Characteristics* represents the standby current specification. ## 7.7 Automatic Sleep Mode The automatic sleep mode minimizes Flash device energy consumption. The device automatically enters this mode when addresses remain stable for $t_{ACC}$ + 60 ns. The automatic sleep mode is independent of the CE#, WE#, and OE# control signals. Standard address access timings provide new data when addresses are changed. While in sleep mode, output data is latched and always available to the system. $I_{CC4}$ in DC Characteristics represents the automatic sleep mode current specification. ### 7.8 RESET#: Hardware Reset Input The RESET# input provides a hardware method of resetting the device to reading array data. When RESET# is driven low for at least a period of t<sub>RP</sub>, the device immediately terminates any operation in progress, tristates all outputs, and ignores all read/write commands for the duration of the RESET# pulse. The device also resets the internal state machine to reading array data. The operation that was interrupted should be reinitiated once the device is ready to accept another command sequence, to ensure data integrity. Current is reduced for the duration of the RESET# pulse. When RESET# is held at $V_{SS}\pm0.2$ V, the device draws CMOS standby current ( $I_{CC4}$ ). If RESET# is held at $V_{IL}$ but not within $V_{SS}\pm0.2$ V, the standby current will be greater. RESET# may be tied to the system reset circuitry. A system reset would thus also reset the Flash memory, enabling the system to read the boot-up firmware from the Flash memory. If RESET# is asserted during a program or erase operation, the device requires a time of $t_{READYW}$ (during Embedded Algorithms) before the device is ready to read data again. If RESET# is asserted when a program or erase operation is not executing, the reset operation is completed within a time of $t_{READY}$ (not during Embedded Algorithms). The system can read data $t_{RH}$ after RESET# returns to $V_{IH}$ . Refer to the AC Characteristics tables for RESET# parameters and to Figure 14.6 for the timing diagram. ### 7.8.1 V<sub>CC</sub> Power-up and Power-down Sequencing The device imposes no restrictions on $V_{CC}$ power-up or power-down sequencing. Asserting RESET# to $V_{IL}$ is required during the entire $V_{CC}$ power sequence until the respective supplies reach their operating voltages. Once $V_{CC}$ attains its operating voltage, de-assertion of RESET# to $V_{IH}$ is permitted. ## 7.9 Output Disable Mode When the OE# input is at $V_{IH}$ , output from the device is disabled. The outputs are placed in the high impedance state. #### 7.10 Hardware Data Protection The command sequence requirement of unlock cycles for programming or erasing provides data protection against inadvertent writes (refer to Table 8.16 for command definitions). The device offers three types of data protection at the sector level: The sector lock/unlock command sequence disables or re-enables both program and erase operations in any sector. - When WP# is at V<sub>II</sub>, - SA257 and SA258 are locked (S29NS128J) - SA129 and SA130 are locked (S29NS064J) - SA65 and SA66 are locked (S29NS032J) - SA33 and SA34 are locked (S29NS016J) - When A<sub>cc</sub> is at V<sub>II</sub>, all sectors are locked. #### 7.11 WP# Boot Sector Protection The WP# signal will be latched at a specific time in the embedded program or erase sequence. To prevent a write to the top two sectors, WP# must be asserted (WP#= $V_{\rm IL}$ ) on the last write cycle of the embedded sequence (i.e., 4th write cycle in embedded program, 6th write cycle in embedded erase). If using the Unlock Bypass feature: on the 2nd program cycle, after the Unlock Bypass command is written, the WP# signal must be asserted on the 2nd cycle. If selecting multiple sectors for erasure: The WP# protection status is latched only on the 6th write cycle of the embedded sector erase command sequence when the first sector is selected. If additional sectors are selected for erasure, they are subject to the WP# status that was latched on the 6th write cycle of the command sequence. The following hardware data protection measures prevent accidental erasure or programming, which might otherwise be caused by spurious system level signals during $V_{CC}$ power-up and power-down transitions, or from system noise. ### 7.11.1 Low V<sub>CC</sub> Write Inhibit When $V_{CC}$ is less than $V_{LKO}$ , the device does not accept any write cycles. This protects data during $V_{CC}$ power-up and power-down. The command register and all internal program/erase circuits are disabled, and the device resets to reading array data. Subsequent writes are ignored until $V_{CC}$ is greater than $V_{LKO}$ . The system must provide the proper signals to the control inputs to prevent unintentional writes when $V_{CC}$ is greater than $V_{LKO}$ . #### 7.11.2 Write Pulse "Glitch" Protection Noise pulses of less than 5 ns (typical) on OE#, CE# or WE# do not initiate a write cycle. #### 7.11.3 Logical Inhibit Write cycles are inhibited by holding any one of $OE\# = V_{IL}$ , $CE\# = V_{IH}$ or $WE\# = V_{IH}$ . To initiate a write cycle, CE# and WE# must be a logical zero while OE# is a logical one. # 8. Common Flash Memory Interface (CFI) The Common Flash Interface (CFI) specification outlines device and host system software interrogation handshake, which allows specific vendor-specified software algorithms to be used for entire families of devices. Software support can then be device-independent, JEDEC ID-independent, and forward- and backward-compatible for the specified flash device families. Flash vendors can standardize their existing interfaces for long-term compatibility. This device enters the CFI Query mode when the system writes the CFI Query command, 98h, to address 55h any time the device is ready to read array data. The system can read CFI information at the addresses given in Tables 8.1–8.4. To terminate reading CFI data, the system must write the reset command. The system can also write the CFI query command when the device is in the autoselect mode. The device enters the CFI query mode, and the system can read CFI data at the addresses given in Tables 8.1–8.4. The system must write the reset command to return the device to the autoselect mode. For further information, please refer to the CFI Specification and CFI Publication 100, available through the World Wide Web at http://www.amd.com/flash/cfi. Alternatively, Contact your local Spansion sales office for copies of these documents. | Addresses | Data | | | | Description | |-------------------|-------------------------|-----------|-----------|--------------------------------------------------------------|---------------------------------| | | S29NS128J | S29NS064J | S29NS032J | S29NS016J | Description | | 10h<br>11h<br>12h | 0051h<br>0052h<br>0059h | | | | Query Unique ASCII string "QRY" | | 13h<br>14h | 0002h<br>0000h | | | Primary OEM Command Set | | | 15h<br>16h | 0040h<br>0000h | | | Address for Primary Extended Table | | | 17h<br>18h | 0000h<br>0000h | | | Alternate OEM Command Set (00h = none exists) | | | 19h<br>1Ah | 0000h<br>0000h | | | Address for Alternate OEM Extended Table (00h = none exists) | | Table 8.1 CFI Query Identification String Table 8.2 System Interface String | A -1-1 | Data | | | | Dona sindian | |-----------|-----------|-----------|-----------|-----------|-------------------------------------------------------------------------------------| | Addresses | S29NS128J | S29NS064J | S29NS032J | S29NS016J | Description | | 1Bh | | 00 | )17h | | V <sub>CC</sub> Min. (write/erase)<br>D7–D4: volt, D3–D0: 100 millivolt | | 1Ch | | 00 | )19h | | V <sub>CC</sub> Max. (write/erase)<br>D7–D4: volt, D3–D0: 100 millivolt | | 1Dh | | 00 | 000h | | A <sub>cc</sub> Min. voltage (00h = no A <sub>cc</sub> pin present)<br>Refer to 4Dh | | 1Eh | 0000h | | | | A <sub>cc</sub> Max. voltage (00h = no A <sub>cc</sub> pin present)<br>Refer to 4Eh | | 1Fh | | 00 | 003h | | Typical timeout per single byte/word write 2 <sup>N</sup> μs | | 20h | 0000h | | | | Typical timeout for Min. size buffer write $2^N \mu s$ (00h = not supported) | | 21h | 0009h | | | | Typical timeout per individual block erase 2 <sup>N</sup> ms | | 22h | 0000h | | | | Typical timeout for full chip erase 2 <sup>N</sup> ms (00h = not supported) | | 23h | 0005h | | | | Max. timeout for byte/word write 2 <sup>N</sup> times typical | | 24h | 0000h | | | | Max. timeout for buffer write 2 <sup>N</sup> times typical | | 25h | 0004h | | | | Max. timeout per individual block erase 2 <sup>N</sup> times typical | | 26h | | 00 | 000h | | Max. timeout for full chip erase 2 <sup>N</sup> times typical (00h = not supported) | Table 8.3 Device Geometry Definition | Addussess | | Da | ıta | | December 1 | |--------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------| | Addresses | S29NS128J | S29NS064J | S29NS032J | S29NS016J | Description | | 27h | 0018h | 0017h | 0016h | 0015h | Device Size = 2 <sup>N</sup> byte | | 28h<br>29h | | 000 | | | Flash Device Interface description (refer to CFI publication 100) | | 2Ah<br>2Bh | | 000 | | | Max. number of bytes in multi-byte write = 2 <sup>N</sup> (00h = not supported) | | 2Ch | | 000 | )2h | | Number of Erase Block Regions within device | | 2Dh<br>2Eh<br>2Fh<br>30h | 00FEh<br>0000h<br>0000h<br>0001h | 007Eh<br>0000h<br>0000h<br>0001h | 003Eh<br>0000h<br>0000h<br>0001h | 001Eh<br>0000h<br>0000h<br>0001h | Erase Block Region 1 Information (refer to the CFI specification or CFI publication 100) | | 31h<br>32h<br>33h<br>34h | | 000<br>000<br>004<br>000 | 00h<br>10h | | Erase Block Region 2 Information | | 35h<br>36h<br>37h<br>38h | | 000<br>000<br>000 | 00h<br>00h | | Erase Block Region 3 Information | | 39h<br>3Ah<br>3Bh<br>3Ch | | 000<br>000<br>000 | 00h<br>00h | | Erase Block Region 4 Information | Table 8.4 Primary Vendor-Specific Extended Query (Sheet 1 of 2) | Addresses | | Da | ta | | Description | |-------------------|-----------------------------------------------|-------------------|-------|-----------|---------------------------------------------------------------------------------------------------------------| | Addresses | S29NS128J S29NS064J S29NS032J S29NS016J | | | S29NS016J | Description | | 40h<br>41h<br>42h | | 005<br>005<br>004 | 52h | | Query-unique ASCII string "PRI" | | 43h | | 003 | 31h | | Major version number, ASCII | | 44h | | 003 | 33h | | Minor version number, ASCII | | 45h | | 000 | 00h | | Address Sensitive Unlock (Bits 1-0) 0 = Required, 1 = Not Required Silicon Revision Number (Bits 7-2) | | 46h | | 000 | )2h | | Erase Suspend<br>0 = Not Supported, 1 = To Read Only, 2 = To Read & Write | | 47h | | 000 | )1h | | Sector Protect 0 = Not Supported, X = Number of sectors in per group | | 48h | 0000h | | | | Sector Temporary Unprotect<br>00 = Not Supported, 01 = Supported | | 49h | | 000 | )5h | | Sector Protect/Unprotect scheme<br>05 = 29BDS/N128 mode | | 4Ah | 00C0h | 0060h | 0030h | 0018h | Simultaneous Operation Number of Sectors in all banks except boot bank | | 4Bh | | 000 | )1h | | Burst Mode Type<br>00 = Not Supported, 01 = Supported | | 4Ch | | 000 | 00h | | Page Mode Type<br>00 = Not Supported, 01 = 4 Word Page, 02 = 8 Word Page | | 4Dh | 00B5h | | | | ACC (Acceleration) Supply Minimum 00h = Not Supported, D7-D4: Volt, D3-D0: 100 mV | | 4Eh | 00C5h | | | | ACC (Acceleration) Supply Maximum 00h = Not Supported, D7-D4: Volt, D3-D0: 100 mV | | 4Fh | | 000 | 03h | | Top/Bottom Boot Sector Flag 0001h = Top/Middle Boot Device, 0002h = Bottom Boot Device, 03h = Top Boot Device | | 50h | | 000 | 00h | | Program Suspend. 00h = not supported | | 57h | | 000 | )4h | | Bank Organization: X = Number of banks | Table 8.4 Primary Vendor-Specific Extended Query (Sheet 2 of 2) | Addresses | Data | | | | Description | |-----------|-----------|-----------|-----------|-----------|---------------------------------------------------------------------| | Addresses | S29NS128J | S29NS064J | S29NS032J | S29NS016J | Description | | 58h | 0040h | 0020h | 0010h | 0008h | Bank D Region Information. X = Number of sectors in bank | | 59h | 0040h | 0020h | 0010h | 0008h | Bank C Region Information. X = Number of sectors in bank | | 5Ah | 0040h | 0020h | 0010h | 0008h | Bank B Region Information. X = Number of sectors in bank | | 5Bh | 0043h | 0023h | 0013h | 0008h | Bank A Region Information. X = Number of sectors in bank | | 5Ch | 0002h | | | | Process Technology. 00h = 230 nm, 01h = 170 nm, 02h = 130 nm/110 nm | Table 8.5 Sector Address Table, S29NS128J (Sheet 1 of 4) | | Sector | Sector Size | Address Range | |--------|--------|-------------|-----------------| | | SA0 | 32 Kwords | 000000h-007FFFh | | | SA1 | 32 Kwords | 008000h-00FFFFh | | | SA2 | 32 Kwords | 010000h-017FFFh | | | SA3 | 32 Kwords | 018000h-01FFFFh | | | SA4 | 32 Kwords | 020000h-027FFFh | | | SA5 | 32 Kwords | 028000h-02FFFFh | | | SA6 | 32 Kwords | 030000h-037FFFh | | | SA7 | 32 Kwords | 038000h-03FFFFh | | | SA8 | 32 Kwords | 040000h-047FFFh | | | SA9 | 32 Kwords | 048000h-04FFFFh | | | SA10 | 32 Kwords | 050000h-057FFFh | | | SA11 | 32 Kwords | 058000h-05FFFFh | | | SA12 | 32 Kwords | 060000h-067FFFh | | | SA13 | 32 Kwords | 068000h-06FFFFh | | | SA14 | 32 Kwords | 070000h-077FFFh | | Bank D | SA15 | 32 Kwords | 078000h-07FFFFh | | Bar | SA16 | 32 Kwords | 080000h-087FFFh | | | SA17 | 32 Kwords | 088000h-08FFFFh | | | SA18 | 32 Kwords | 090000h-097FFFh | | | SA19 | 32 Kwords | 098000h-09FFFFh | | | SA20 | 32 Kwords | 0A0000h-0A7FFFh | | | SA21 | 32 Kwords | 0A8000h-0AFFFFh | | | SA22 | 32 Kwords | 0B0000h-0B7FFFh | | | SA23 | 32 Kwords | 0B8000h-0BFFFFh | | | SA24 | 32 Kwords | 0C0000h-0C7FFFh | | | SA25 | 32 Kwords | 0C8000h-0CFFFFh | | | SA26 | 32 Kwords | 0D0000h-0D7FFFh | | | SA27 | 32 Kwords | 0D8000h-0DFFFFh | | | SA28 | 32 Kwords | 0E0000h-0E7FFh | | | SA29 | 32 Kwords | 0E8000h-0EFFFFh | | | SA30 | 32 Kwords | 0F0000h-0F7FFh | | | SA31 | 32 Kwords | 0F8000h-0FFFFh | | Sector | Sector Size | Address Range | |--------|-------------|-----------------| | SA32 | 32 Kwords | 100000h-107FFFh | | SA33 | 32 Kwords | 108000h-10FFFFh | | SA34 | 32 Kwords | 110000h-117FFFh | | SA35 | 32 Kwords | 118000h-11FFFFh | | SA36 | 32 Kwords | 120000h-127FFFh | | SA37 | 32 Kwords | 128000h-12FFFFh | | SA38 | 32 Kwords | 130000h-137FFFh | | SA39 | 32 Kwords | 138000h-13FFFFh | | SA40 | 32 Kwords | 140000h-147FFFh | | SA41 | 32 Kwords | 148000h-14FFFFh | | SA42 | 32 Kwords | 150000h-157FFFh | | SA43 | 32 Kwords | 158000h-15FFFFh | | SA44 | 32 Kwords | 160000h-167FFFh | | SA45 | 32 Kwords | 168000h-16FFFFh | | SA46 | 32 Kwords | 170000h-177FFFh | | SA47 | 32 Kwords | 178000h-17FFFFh | | SA48 | 32 Kwords | 180000h-187FFFh | | SA49 | 32 Kwords | 188000h-18FFFFh | | SA50 | 32 Kwords | 190000h-197FFFh | | SA51 | 32 Kwords | 198000h-19FFFFh | | SA52 | 32 Kwords | 1A0000h-1A7FFFh | | SA53 | 32 Kwords | 1A8000h-1AFFFFh | | SA54 | 32 Kwords | 1B0000h-1B7FFFh | | SA55 | 32 Kwords | 1B8000h-1BFFFFh | | SA56 | 32 Kwords | 1C0000h-1C7FFFh | | SA57 | 32 Kwords | 1C8000h-1CFFFFh | | SA58 | 32 Kwords | 1D0000h-1D7FFFh | | SA59 | 32 Kwords | 1D8000h-1DFFFFh | | SA60 | 32 Kwords | 1E0000h-1E7FFFh | | SA61 | 32 Kwords | 1E8000h-1EFFFFh | | SA62 | 32 Kwords | 1F0000h-1F7FFFh | | SA63 | 32 Kwords | 1F8000h-1FFFFFh | Table 8.5 Sector Address Table, S29NS128J (Sheet 2 of 4) | | Sector | Sector Size | Address Range | |--------|--------|-------------|-----------------| | | SA64 | 32 Kwords | 200000h-207FFFh | | Ī | SA65 | 32 Kwords | 208000h-20FFFFh | | Ī | SA66 | 32 Kwords | 210000h-217FFFh | | | SA67 | 32 Kwords | 218000h-21FFFFh | | | SA68 | 32 Kwords | 220000h-227FFFh | | | SA69 | 32 Kwords | 228000h-22FFFFh | | | SA70 | 32 Kwords | 230000h-237FFFh | | | SA71 | 32 Kwords | 238000h-23FFFFh | | | SA72 | 32 Kwords | 240000h-247FFFh | | | SA73 | 32 Kwords | 248000h-24FFFFh | | | SA74 | 32 Kwords | 250000h-257FFFh | | | SA75 | 32 Kwords | 258000h-25FFFFh | | | SA76 | 32 Kwords | 260000h-267FFFh | | | SA77 | 32 Kwords | 268000h-26FFFFh | | | SA78 | 32 Kwords | 270000h-277FFFh | | кС | SA79 | 32 Kwords | 278000h-27FFFh | | Bank C | SA80 | 32 Kwords | 280000h-287FFFh | | | SA81 | 32 Kwords | 288000h-28FFFFh | | | SA82 | 32 Kwords | 290000h-297FFFh | | | SA83 | 32 Kwords | 298000h-29FFFFh | | | SA84 | 32 Kwords | 2A0000h-2A7FFFh | | | SA85 | 32 Kwords | 2A8000h-2AFFFFh | | | SA86 | 32 Kwords | 2B0000h-2B7FFFh | | | SA87 | 32 Kwords | 2B8000h-2BFFFFh | | | SA88 | 32 Kwords | 2C0000h-2C7FFFh | | | SA89 | 32 Kwords | 2C8000h-2CFFFFh | | | SA90 | 32 Kwords | 2D0000h-2D7FFFh | | | SA91 | 32 Kwords | 2D8000h-2DFFFFh | | ſ | SA92 | 32 Kwords | 2E0000h-2E7FFh | | Ī | SA93 | 32 Kwords | 2E8000h-2EFFFFh | | Ī | SA94 | 32 Kwords | 2F0000h-2F7FFFh | | Ī | SA95 | 32 Kwords | 2F8000h-2FFFFFh | | Sector Size | Address Range | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 32 Kwords | 300000h-307FFFh | | 32 Kwords | 308000h-30FFFFh | | 32 Kwords | 310000h-317FFFh | | 32 Kwords | 318000h-31FFFFh | | 32 Kwords | 320000h-327FFFh | | 32 Kwords | 328000h-32FFFFh | | 32 Kwords | 330000h-337FFFh | | 32 Kwords | 338000h-33FFFFh | | 32 Kwords | 340000h-347FFFh | | 32 Kwords | 348000h-34FFFFh | | 32 Kwords | 350000h-357FFFh | | 32 Kwords | 358000h-35FFFFh | | 32 Kwords | 360000h-367FFFh | | 32 Kwords | 368000h-36FFFFh | | 32 Kwords | 370000h-377FFFh | | 32 Kwords | 378000h-37FFFFh | | 32 Kwords | 380000h-387FFFh | | 32 Kwords | 388000h-38FFFFh | | 32 Kwords | 390000h-397FFFh | | 32 Kwords | 398000h-39FFFFh | | 32 Kwords | 3A0000h-3A7FFFh | | 32 Kwords | 3A8000h-3AFFFFh | | 32 Kwords | 3B0000h-3B7FFFh | | 32 Kwords | 3B8000h-3BFFFFh | | 32 Kwords | 3C0000h-3C7FFFh | | 32 Kwords | 3C8000h-3CFFFFh | | 32 Kwords | 3D0000h-3D7FFFh | | 32 Kwords | 3D8000h-3DFFFFh | | 32 Kwords | 3E0000h-3E7FFFh | | 32 Kwords | 3E8000h-3EFFFFh | | 32 Kwords | 3F0000h-3F7FFFh | | 32 Kwords | 3F8000h-3FFFFFh | | | 32 Kwords | Table 8.5 Sector Address Table, S29NS128J (Sheet 3 of 4) | | Sector | Sector Size | Address Range | |--------|--------|-------------|-----------------| | | SA128 | 32 Kwords | 400000h-407FFFh | | | SA129 | 32 Kwords | 408000h-40FFFFh | | | SA130 | 32 Kwords | 410000h-417FFFh | | | SA131 | 32 Kwords | 418000h-41FFFFh | | | SA132 | 32 Kwords | 420000h-427FFFh | | | SA133 | 32 Kwords | 428000h-42FFFFh | | | SA134 | 32 Kwords | 420000h-427FFFh | | | SA135 | 32 Kwords | 438000h-43FFFFh | | | SA136 | 32 Kwords | 430000h-437FFFh | | | SA137 | 32 Kwords | 448000h-44FFFFh | | | SA138 | 32 Kwords | 450000h-457FFFh | | | SA139 | 32 Kwords | 458000h-45FFFFh | | | SA140 | 32 Kwords | 460000h-467FFFh | | | SA141 | 32 Kwords | 468000h-46FFFFh | | | SA142 | 32 Kwords | 470000h-477FFFh | | kВ | SA143 | 32 Kwords | 478000h-47FFFh | | Bank B | SA144 | 32 Kwords | 480000h-487FFFh | | | SA145 | 32 Kwords | 488000h-48FFFFh | | | SA146 | 32 Kwords | 490000h-497FFFh | | | SA147 | 32 Kwords | 498000h-49FFFFh | | | SA148 | 32 Kwords | 4A0000h-4A7FFFh | | | SA149 | 32 Kwords | 4A8000h-4AFFFFh | | | SA150 | 32 Kwords | 4B0000h-4B7FFFh | | | SA151 | 32 Kwords | 4B8000h-4BFFFFh | | | SA152 | 32 Kwords | 4C0000h-4C7FFFh | | | SA153 | 32 Kwords | 4C8000h-4CFFFFh | | | SA154 | 32 Kwords | 4D0000h-4D7FFFh | | | SA155 | 32 Kwords | 4D8000h-4DFFFFh | | | SA156 | 32 Kwords | 4E0000h-4E7FFFh | | | SA157 | 32 Kwords | 4E8000h-4EFFFFh | | | SA158 | 32 Kwords | 4F0000h-4F7FFFh | | | SA159 | 32 Kwords | 4F8000h-4FFFFFh | | Sector | Sector Size | Address Range | |--------|-------------|-----------------| | SA160 | 32 Kwords | 500000h-507FFFh | | SA161 | 32 Kwords | 508000h-50FFFFh | | SA162 | 32 Kwords | 510000h-517FFFh | | SA163 | 32 Kwords | 518000h-51FFFFh | | SA164 | 32 Kwords | 520000h-527FFFh | | SA165 | 32 Kwords | 528000h-52FFFFh | | SA166 | 32 Kwords | 530000h-537FFFh | | SA167 | 32 Kwords | 538000h-53FFFFh | | SA168 | 32 Kwords | 540000h-547FFFh | | SA169 | 32 Kwords | 548000h-54FFFFh | | SA170 | 32 Kwords | 550000h-557FFFh | | SA171 | 32 Kwords | 558000h-55FFFFh | | SA172 | 32 Kwords | 560000h-567FFFh | | SA173 | 32 Kwords | 568000h-56FFFFh | | SA174 | 32 Kwords | 570000h-577FFFh | | SA175 | 32 Kwords | 578000h-57FFFh | | SA176 | 32 Kwords | 580000h-587FFFh | | SA177 | 32 Kwords | 588000h-58FFFFh | | SA178 | 32 Kwords | 590000h-597FFFh | | SA179 | 32 Kwords | 598000h-59FFFFh | | SA180 | 32 Kwords | 5A0000h-5A7FFFh | | SA181 | 32 Kwords | 5A8000h-5AFFFFh | | SA182 | 32 Kwords | 5B0000h-5B7FFFh | | SA183 | 32 Kwords | 5B8000h-5BFFFFh | | SA184 | 32 Kwords | 5C0000h-5C7FFFh | | SA185 | 32 Kwords | 5C8000h-5CFFFFh | | SA186 | 32 Kwords | 5D0000h-5D7FFFh | | SA187 | 32 Kwords | 5D8000h-5DFFFFh | | SA188 | 32 Kwords | 5E0000h-5E7FFFh | | SA189 | 32 Kwords | 5E8000h-5EFFFFh | | SA190 | 32 Kwords | 5F0000h-5F7FFFh | | SA191 | 32 Kwords | 5F8000h-5FFFFFh | Table 8.5 Sector Address Table, S29NS128J (Sheet 4 of 4) | | Sector | Sector Size | Address Range | | |--------|--------|-------------|-----------------|--| | | SA192 | 32 Kwords | 600000h-607FFFh | | | | SA193 | 32 Kwords | 608000h-60FFFFh | | | | SA194 | 32 Kwords | 610000h-617FFFh | | | | SA195 | 32 Kwords | 618000h-61FFFFh | | | | SA196 | 32 Kwords | 620000h-627FFFh | | | | SA197 | 32 Kwords | 628000h-62FFFFh | | | | SA198 | 32 Kwords | 630000h-637FFFh | | | | SA199 | 32 Kwords | 638000h-63FFFFh | | | | SA200 | 32 Kwords | 640000h-647FFFh | | | | SA201 | 32 Kwords | 648000h-64FFFFh | | | | SA202 | 32 Kwords | 650000h-657FFFh | | | | SA203 | 32 Kwords | 658000h-65FFFFh | | | | SA204 | 32 Kwords | 660000h-667FFFh | | | | SA205 | 32 Kwords | 668000h-66FFFFh | | | | SA206 | 32 Kwords | 670000h-677FFFh | | | | SA207 | 32 Kwords | 678000h-67FFFh | | | 4 | SA208 | 32 Kwords | 680000h-687FFFh | | | Bank A | SA209 | 32 Kwords | 688000h-68FFFFh | | | ä | SA210 | 32 Kwords | 690000h-697FFFh | | | | SA211 | 32 Kwords | 698000h-69FFFFh | | | | SA212 | 32 Kwords | 6A0000h-6A7FFFh | | | | SA213 | 32 Kwords | 6A8000h-6AFFFFh | | | | SA214 | 32 Kwords | 6B0000h-6B7FFFh | | | | SA215 | 32 Kwords | 6B8000h-6BFFFFh | | | | SA216 | 32 Kwords | 6C0000h-6C7FFFh | | | | SA217 | 32 Kwords | 6C8000h-6CFFFFh | | | | SA218 | 32 Kwords | 6D0000h-6D7FFFh | | | | SA219 | 32 Kwords | 6D8000h-6DFFFFh | | | | SA220 | 32 Kwords | 6E0000h-6E7FFh | | | | SA221 | 32 Kwords | 6E8000h-6EFFFFh | | | | SA222 | 32 Kwords | 6F0000h-6F7FFFh | | | | SA223 | 32 Kwords | 6F8000h-6FFFFFh | | | Sector | Sector Size | Address Range | |--------|-------------|-----------------| | SA224 | 32 Kwords | 700000h-707FFFh | | SA225 | 32 Kwords | 708000h-70FFFFh | | SA226 | 32 Kwords | 710000h-717FFFh | | SA227 | 32 Kwords | 718000h-71FFFFh | | SA228 | 32 Kwords | 720000h-727FFFh | | SA229 | 32 Kwords | 728000h-72FFFFh | | SA230 | 32 Kwords | 730000h-737FFFh | | SA231 | 32 Kwords | 738000h-73FFFFh | | SA232 | 32 Kwords | 740000h-747FFFh | | SA233 | 32 Kwords | 748000h-74FFFFh | | SA234 | 32 Kwords | 750000h-757FFFh | | SA235 | 32 Kwords | 758000h-75FFFFh | | SA236 | 32 Kwords | 760000h-767FFFh | | SA237 | 32 Kwords | 768000h-76FFFh | | SA238 | 32 Kwords | 770000h-777FFFh | | SA239 | 32 Kwords | 778000h-77FFFFh | | SA240 | 32 Kwords | 780000h-787FFFh | | SA241 | 32 Kwords | 788000h-78FFFFh | | SA242 | 32 Kwords | 790000h-797FFFh | | SA243 | 32 Kwords | 798000h-79FFFFh | | SA244 | 32 Kwords | 7A0000h-7A7FFFh | | SA245 | 32 Kwords | 7A8000h-7AFFFFh | | SA246 | 32 Kwords | 7B0000h-7B7FFFh | | SA247 | 32 Kwords | 7B8000h-7BFFFFh | | SA248 | 32 Kwords | 7C0000h-7C7FFFh | | SA249 | 32 Kwords | 7C8000h-7CFFFFh | | SA250 | 32 Kwords | 7D0000h-7D7FFFh | | SA251 | 32 Kwords | 7D8000h-7DFFFFh | | SA252 | 32 Kwords | 7E0000h-7E7FFFh | | SA253 | 32 Kwords | 7E8000h-7EFFFFh | | SA254 | 32 Kwords | 7F0000h-7F7FFFh | | SA255 | 8 Kwords | 7F8000h-7F9FFFh | | SA256 | 8 Kwords | 7FA000h-7FBFFFh | | SA257 | 8 Kwords | 7FC000h-7FDFFFh | | SA258 | 8 Kwords | 7FE000h-7FFFFFh | | - | | | Table 8.6 Sector Address Table, S29NS064J (Sheet 1 of 4) | | Sector | Sector Size | Address Range | | |--------|--------|-------------|-----------------|--| | | SA0 | 32 Kwords | 000000h-007FFFh | | | | SA1 | 32 Kwords | 008000h-00FFFFh | | | | SA2 | 32 Kwords | 010000h-017FFFh | | | | SA3 | 32 Kwords | 018000h-01FFFFh | | | | SA4 | 32 Kwords | 020000h-027FFFh | | | | SA5 | 32 Kwords | 028000h-02FFFFh | | | | SA6 | 32 Kwords | 030000h-037FFFh | | | | SA7 | 32 Kwords | 038000h-03FFFFh | | | | SA8 | 32 Kwords | 040000h-047FFh | | | | SA9 | 32 Kwords | 048000h-04FFFFh | | | | SA10 | 32 Kwords | 050000h-057FFh | | | | SA11 | 32 Kwords | 058000h-05FFFFh | | | | SA12 | 32 Kwords | 060000h-067FFh | | | | SA13 | 32 Kwords | 068000h-06FFFh | | | | SA14 | 32 Kwords | 070000h-077FFFh | | | ā<br>D | SA15 | 32 Kwords | 078000h-07FFFFh | | | Bank | SA16 | 32 Kwords | 080000h-087FFFh | | | | SA17 | 32 Kwords | 088000h-08FFFFh | | | | SA18 | 32 Kwords | 090000h-097FFh | | | | SA19 | 32 Kwords | 098000h-09FFFFh | | | | SA20 | 32 Kwords | 0A0000h-0A7FFFh | | | | SA21 | 32 Kwords | 0A8000h-0AFFFFh | | | | SA22 | 32 Kwords | 0B0000h-0B7FFh | | | | SA23 | 32 Kwords | 0B8000h-0BFFFFh | | | | SA24 | 32 Kwords | 0C0000h-0C7FFFh | | | | SA25 | 32 Kwords | 0C8000h-0CFFFFh | | | | SA26 | 32 Kwords | 0D0000h-0D7FFh | | | | SA27 | 32 Kwords | 0D8000h-0DFFFFh | | | | SA28 | 32 Kwords | 0E0000h-0E7FFh | | | | SA29 | 32 Kwords | 0E8000h-0EFFFFh | | | | SA30 | 32 Kwords | 0F0000h-0F7FFh | | | | SA31 | 32 Kwords | 0F8000h-0FFFFh | | | | | | | | Table 8.6 Sector Address Table, S29NS064J (Sheet 2 of 4) | SA32 32 Kwords 10000h-107FFFh SA33 32 Kwords 108000h-10FFFFh SA34 32 Kwords 110000h-117FFFh SA35 32 Kwords 118000h-11FFFFh SA36 32 Kwords 120000h-12FFFFh SA37 32 Kwords 128000h-12FFFFh SA38 32 Kwords 130000h-137FFFh SA39 32 Kwords 138000h-13FFFFh SA40 32 Kwords 140000h-147FFFh SA41 32 Kwords 150000h-157FFFh SA42 32 Kwords 158000h-15FFFFh SA43 32 Kwords 158000h-15FFFFh SA44 32 Kwords 160000h-167FFFh SA45 32 Kwords 168000h-16FFFFh | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SA34 32 Kwords 110000h-117FFFh SA35 32 Kwords 118000h-11FFFFh SA36 32 Kwords 120000h-127FFFh SA37 32 Kwords 128000h-12FFFFh SA38 32 Kwords 130000h-137FFFh SA39 32 Kwords 138000h-13FFFFh SA40 32 Kwords 140000h-147FFFh SA41 32 Kwords 150000h-157FFFh SA42 32 Kwords 158000h-157FFFh SA43 32 Kwords 158000h-15FFFFh SA44 32 Kwords 160000h-167FFFh | | SA35 32 Kwords 118000h-11FFFFh SA36 32 Kwords 120000h-127FFFh SA37 32 Kwords 128000h-12FFFFh SA38 32 Kwords 130000h-137FFFh SA39 32 Kwords 138000h-13FFFFh SA40 32 Kwords 140000h-147FFFh SA41 32 Kwords 148000h-14FFFFh SA42 32 Kwords 150000h-157FFFh SA43 32 Kwords 158000h-15FFFFh SA44 32 Kwords 160000h-167FFFFh | | SA36 32 Kwords 120000h-127FFFh SA37 32 Kwords 128000h-12FFFh SA38 32 Kwords 130000h-137FFFh SA39 32 Kwords 138000h-13FFFh SA40 32 Kwords 140000h-147FFFh SA41 32 Kwords 148000h-14FFFFh SA42 32 Kwords 150000h-157FFFh SA43 32 Kwords 158000h-15FFFFh SA44 32 Kwords 160000h-167FFFh | | SA37 32 Kwords 128000h–12FFFFh SA38 32 Kwords 130000h–137FFFh SA39 32 Kwords 138000h–13FFFFh SA40 32 Kwords 140000h–147FFFh SA41 32 Kwords 148000h–14FFFFh SA42 32 Kwords 150000h–157FFFh SA43 32 Kwords 158000h–15FFFFh SA44 32 Kwords 160000h–167FFFh | | SA38 32 Kwords 130000h–137FFFh SA39 32 Kwords 138000h–13FFFh SA40 32 Kwords 140000h–147FFFh SA41 32 Kwords 148000h–14FFFFh SA42 32 Kwords 150000h–157FFFh SA43 32 Kwords 158000h–15FFFFh SA44 32 Kwords 160000h–167FFFh | | SA39 32 Kwords 138000h–13FFFFh SA40 32 Kwords 140000h–147FFFh SA41 32 Kwords 148000h–14FFFFh SA42 32 Kwords 150000h–157FFFh SA43 32 Kwords 158000h–15FFFFh SA44 32 Kwords 160000h–167FFFh | | SA40 32 Kwords 14000h-147FFh SA41 32 Kwords 148000h-14FFFh SA42 32 Kwords 150000h-157FFh SA43 32 Kwords 158000h-15FFFFh SA44 32 Kwords 160000h-167FFFh | | SA41 32 Kwords 148000h–14FFFFh SA42 32 Kwords 150000h–157FFFh SA43 32 Kwords 158000h–15FFFFh SA44 32 Kwords 160000h–167FFFh | | SA42 32 Kwords 150000h-157FFFh SA43 32 Kwords 158000h-15FFFFh SA44 32 Kwords 160000h-167FFFh | | SA43 32 Kwords 158000h-15FFFFh SA44 32 Kwords 160000h-167FFFh | | SA44 32 Kwords 160000h–167FFFh | | | | SA45 32 Kwords 168000h–16FFFFh | | | | SA46 32 Kwords 170000h–177FFFh | | O SA47 32 Kwords 178000h–17FFFFh | | SA47 32 KWords 1760001-17FFFFH SA48 32 Kwords 180000h-187FFFh | | SA49 32 Kwords 188000h–18FFFFh | | SA50 32 Kwords 190000h–197FFFh | | SA51 32 Kwords 198000h–19FFFFh | | SA52 32 Kwords 1A0000h–1A7FFFh | | SA53 32 Kwords 1A8000h–1AFFFFh | | SA54 32 Kwords 1B0000h–1B7FFFh | | SA55 32 Kwords 1B8000h–1BFFFFh | | SA56 32 Kwords 1C0000h–1C7FFFh | | SA57 32 Kwords 1C8000h–1CFFFFh | | SA58 32 Kwords 1D0000h–1D7FFFh | | SA59 32 Kwords 1D8000h–1DFFFFh | | SA60 32 Kwords 1E0000h–1E7FFFh | | SA61 32 Kwords 1E8000h–1EFFFFh | | SA62 32 Kwords 1F0000h-1F7FFFh | | SA63 32 Kwords 1F8000h–1FFFFFh | Table 8.6 Sector Address Table, S29NS064J (Sheet 3 of 4) | | Sector | Sector Size | Address Range | | |--------|--------|-------------|-----------------|--| | | SA64 | 32 Kwords | 200000h-207FFh | | | | SA65 | 32 Kwords | 208000h-20FFFh | | | | SA66 | 32 Kwords | 210000h-217FFFh | | | | SA67 | 32 Kwords | 218000h-21FFFFh | | | | SA68 | 32 Kwords | 220000h-227FFFh | | | | SA69 | 32 Kwords | 228000h-22FFFFh | | | | SA70 | 32 Kwords | 230000h-237FFFh | | | | SA71 | 32 Kwords | 238000h-23FFFFh | | | | SA72 | 32 Kwords | 240000h-247FFFh | | | | SA73 | 32 Kwords | 248000h-24FFFFh | | | | SA74 | 32 Kwords | 250000h-257FFFh | | | | SA75 | 32 Kwords | 258000h-25FFFFh | | | | SA76 | 32 Kwords | 260000h-267FFh | | | | SA77 | 32 Kwords | 268000h-26FFFFh | | | | SA78 | 32 Kwords | 270000h-277FFFh | | | a<br>D | SA79 | 32 Kwords | 278000h-27FFFh | | | Bank | SA80 | 32 Kwords | 280000h-287FFFh | | | | SA81 | 32 Kwords | 288000h-28FFFFh | | | | SA82 | 32 Kwords | 290000h-297FFFh | | | | SA83 | 32 Kwords | 298000h-29FFFFh | | | | SA84 | 32 Kwords | 2A0000h-2A7FFFh | | | | SA85 | 32 Kwords | 2A8000h-2AFFFFh | | | | SA86 | 32 Kwords | 2B0000h-2B7FFFh | | | | SA87 | 32 Kwords | 2B8000h-2BFFFFh | | | | SA88 | 32 Kwords | 2C0000h-2C7FFFh | | | | SA89 | 32 Kwords | 2C8000h-2CFFFFh | | | | SA90 | 32 Kwords | 2D0000h-2D7FFFh | | | | SA91 | 32 Kwords | 2D8000h-2DFFFFh | | | | SA92 | 32 Kwords | 2E0000h-2E7FFFh | | | | SA93 | 32 Kwords | 2E8000h-2EFFFFh | | | | SA94 | 32 Kwords | 2F0000h-2F7FFFh | | | | SA95 | 32 Kwords | 2F8000h–2FFFFFh | | Table 8.6 Sector Address Table, S29NS064J (Sheet 4 of 4) | | Sector | Sector Size | Address Range | | |--------|--------|-------------|-----------------|--| | | SA96 | 32 Kwords | 300000h-307FFFh | | | | SA97 | 32 Kwords | 308000h-30FFFFh | | | | SA98 | 32 Kwords | 310000h-317FFFh | | | | SA99 | 32 Kwords | 318000h-31FFFFh | | | | SA100 | 32 Kwords | 320000h-327FFFh | | | | SA101 | 32 Kwords | 328000h-32FFFFh | | | | SA102 | 32 Kwords | 330000h-337FFFh | | | | SA103 | 32 Kwords | 338000h-33FFFFh | | | | SA104 | 32 Kwords | 340000h-347FFFh | | | | SA105 | 32 Kwords | 348000h-34FFFFh | | | | SA106 | 32 Kwords | 350000h-357FFFh | | | | SA107 | 32 Kwords | 358000h-35FFFFh | | | | SA108 | 32 Kwords | 360000h-367FFh | | | | SA109 | 32 Kwords | 368000h-36FFFFh | | | | SA110 | 32 Kwords | 370000h-377FFFh | | | | SA111 | 32 Kwords | 378000h–37FFFFh | | | < | SA112 | 32 Kwords | 380000h-387FFFh | | | Bank A | SA113 | 32 Kwords | 388000h-38FFFFh | | | ı ığ | SA114 | 32 Kwords | 390000h-397FFFh | | | | SA115 | 32 Kwords | 398000h-39FFFFh | | | | SA116 | 32 Kwords | 3A0000h-3A7FFFh | | | | SA117 | 32 Kwords | 3A8000h–3AFFFFh | | | | SA118 | 32 Kwords | 3B0000h-3B7FFFh | | | | SA119 | 32 Kwords | 3B8000h-3BFFFFh | | | | SA120 | 32 Kwords | 3C0000h-3C7FFFh | | | | SA121 | 32 Kwords | 3C8000h-3CFFFFh | | | | SA122 | 32 Kwords | 3D0000h-3D7FFFh | | | | SA123 | 32 Kwords | 3D8000h-3DFFFFh | | | | SA124 | 32 Kwords | 3E0000h-3E7FFFh | | | | SA125 | 32 Kwords | 3E8000h-3EFFFFh | | | | SA126 | 32 Kwords | 3F0000h-3F7FFFh | | | | SA127 | 8 Kwords | 3F8000h-3F9FFFh | | | | SA128 | 8 Kwords | 3FA000h-3FBFFFh | | | | SA129 | 8 Kwords | 3FC000h-3FDFFFh | | | | SA130 | 8 Kwords | 3FE000h-3FFFFFh | | Table 8.7 Sector Address Table, S29NS032J (Sheet 1 of 2) | | Sector | Sector Size | Address Range | |----------|--------------|-------------|-----------------| | | SA0 | 32 Kwords | 000000h-007FFFh | | | SA1 | 32 Kwords | 008000h-00FFFh | | | SA2 | 32 Kwords | 010000h-017FFFh | | | SA3 | 32 Kwords | 018000h-01FFFFh | | | SA4 | 32 Kwords | 020000h-027FFFh | | | SA5 | 32 Kwords | 028000h-02FFFh | | | SA6 | 32 Kwords | 030000h-037FFh | | ð | SA7 | 32 Kwords | 038000h-03FFFFh | | Bank D | SA8 | 32 Kwords | 040000h-047FFh | | | SA9 | 32 Kwords | 048000h-04FFFh | | | SA10 | 32 Kwords | 050000h-057FFh | | | SA11 | 32 Kwords | 058000h-05FFFh | | | SA12 | 32 Kwords | 060000h-067FFh | | | SA13 | 32 Kwords | 068000h-06FFFh | | | SA14 | 32 Kwords | 070000h-077FFFh | | | SA15 | 32 Kwords | 078000h-07FFFh | | | SA16 | 32 Kwords | 080000h-087FFFh | | | SA17 | 32 Kwords | 088000h-08FFFFh | | | SA18 | 32 Kwords | 090000h-097FFFh | | | SA19 | 32 Kwords | 098000h-09FFFFh | | | SA20 | 32 Kwords | 0A0000h-0A7FFFh | | | SA21 | 32 Kwords | 0A8000h-0AFFFFh | | | SA22 | 32 Kwords | 0B0000h-0B7FFFh | | ပ္ | SA23 | 32 Kwords | 0B8000h-0BFFFFh | | Bank C | SA24 | 32 Kwords | 0C0000h-0C7FFFh | | | SA25 | 32 Kwords | 0C8000h-0CFFFh | | | SA26 | 32 Kwords | 0D0000h-0D7FFFh | | | SA27 | 32 Kwords | 0D8000h-0DFFFFh | | | SA28 | 32 Kwords | 0E0000h-0E7FFh | | | SA29 | 32 Kwords | 0E8000h-0EFFFFh | | | SA30 | 32 Kwords | 0F0000h-0F7FFFh | | | SA31 | 32 Kwords | 0F8000h-0FFFFh | | | SA32 | 32 Kwords | 100000h-107FFFh | | | SA33 | 32 Kwords | 108000h-10FFFFh | | | SA34 | 32 Kwords | 110000h-117FFFh | | | SA35 | 32 Kwords | 118000h-11FFFFh | | | SA36 | 32 Kwords | 120000h-127FFFh | | | SA37 | 32 Kwords | 128000h-12FFFFh | | | SA38 | 32 Kwords | 130000h-137FFFh | | <u>а</u> | SA39 | 32 Kwords | 138000h-13FFFh | | Bank B | SA40 | 32 Kwords | 140000h-147FFFh | | ш | SA41 | 32 Kwords | 148000h-14FFFFh | | | SA42 | 32 Kwords | 150000h-157FFFh | | | SA43 | 32 Kwords | 158000h-15FFFFh | | | SA43 | 32 Kwords | 160000h-167FFFh | | | SA44<br>SA45 | 32 Kwords | 168000h-16FFFh | | | SA45 | 32 Kwords | 170000h-177FFFh | | | JA40 | 32 KWOIUS | 178000h-17FFFh | Table 8.7 Sector Address Table, S29NS032J (Sheet 2 of 2) | | Sector | Sector Size | Address Range | | |--------|--------|-------------|-----------------|--| | | SA48 | 32 Kwords | 180000h-187FFFh | | | | SA49 | 32 Kwords | 188000h-18FFFFh | | | | SA50 | 32 Kwords | 190000h-197FFFh | | | | SA51 | 32 Kwords | 198000h-19FFFFh | | | | SA52 | 32 Kwords | 1A0000h-1A7FFFh | | | | SA53 | 32 Kwords | 1A8000h-1AFFFFh | | | | SA54 | 32 Kwords | 1B0000h-1B7FFFh | | | | SA55 | 32 Kwords | 1B8000h-1BFFFFh | | | ∢ | SA56 | 32 Kwords | 1C0000h-1C7FFFh | | | Bank A | SA57 | 32 Kwords | 1C8000h-1CFFFFh | | | m m | SA58 | 32 Kwords | 1D0000h-1D7FFFh | | | | SA59 | 32 Kwords | 1D8000h-1DFFFFh | | | | SA60 | 32 Kwords | 1E0000h-1E7FFFh | | | | SA61 | 32 Kwords | 1E8000h-1EFFFFh | | | | SA62 | 32 Kwords | 1F0000h-1F7FFFh | | | | SA63 | 8 Kwords | 1F8000h-1F9FFFh | | | | SA64 | 8 Kwords | 1FA000h-1FBFFFh | | | | SA65 | 8 Kwords | 1FC000h-1FDFFFh | | | | SA66 | 8 Kwords | 1FE000h-1FFFFFh | | Table 8.8 Sector Address Table, S29NS016J (Sheet 1 of 2) | | Sector | Sector Size | Address Range | |--------|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | SA0 | 32 Kwords | 000000h-007FFFh | | | SA1 | 32 Kwords | 008000h-00FFFFh | | | SA2 | 32 Kwords | 000000h-007FFh | | Bank D | SA3 | 32 Kwords | 018000h-01FFFFh | | Ban | SA4 | 32 Kwords | 020000h-027FFFh | | | SA5 | 32 Kwords | 028000h-02FFFFh | | | SA6 | 32 Kwords | 030000h-037FFFh | | | SA7 | 32 Kwords | 038000h-03FFFFh | | | SA8 | 32 Kwords | 040000h-047FFFh | | | SA9 | 32 Kwords | 048000h-04FFFFh | | | SA10 | 32 Kwords | 050000h-057FFFh | | Bank C | SA11 | 32 Kwords | 058000h-05FFFFh | | Bar | SA12 | 32 Kwords | vords 048000h–04FFFh vords 050000h–057FFFh vords 058000h–05FFFFh vords 060000h–067FFFh vords 068000h–06FFFFh | | | SA13 | 32 Kwords | 068000h-06FFFFh | | | SA14 | 32 Kwords | 070000h-077FFFh | | | SA15 | 32 Kwords | 078000h-07FFFFh | | | SA16 | 32 Kwords | 080000h-087FFFh | | | SA17 | 32 Kwords | 088000h-08FFFFh | | | SA18 | 32 Kwords | 090000h-097FFFh | | Bank B | SA19 | 32 Kwords | 098000h-09FFFFh | | Ban | SA20 | 32 Kwords | 0A0000h-0A7FFFh | | | SA21 | 32 Kwords | 0A8000h-0AFFFh | | | SA22 | 32 Kwords | 0B0000h-0B7FFFh | | | SA23 | 32 Kwords | 0B8000h-0BFFFFh | | | Sector | Sector Size | Address Range | | |------|--------|-------------|-----------------|--| | | SA24 | 32 Kwords | 0C0000h-0C7FFFh | | | | SA25 | 32 Kwords | 0C8000h-0CFFFFh | | | | SA26 | 32 Kwords | 0D0000h-0D7FFFh | | | | SA27 | 32 Kwords | 0D8000h-0DFFFFh | | | ∢ | SA28 | 32 Kwords | 0E0000h-0E7FFh | | | Bank | SA29 | 32 Kwords | 0E8000h-0EFFFFh | | | Δ. | SA30 | 32 Kwords | 0F0000h-0F7FFh | | | | SA31 | 8 Kwords | 0F8000h-0F9FFFh | | | | SA32 | 8 Kwords | 0FA000h-0FBFFFh | | | | SA33 | 8 Kwords | 0FC000h-0FDFFFh | | | | SA34 | 8 Kwords | 0FE000h-0FFFFh | | Table 8.8 Sector Address Table, S29NS016J (Sheet 2 of 2) #### 8.1 Command Definitions Writing specific address and data commands or sequences into the command register initiates device operations. Table 8.16 defines the valid register command sequences. Writing **incorrect address and data values** or writing them in the **improper sequence** resets the device to reading array data. All addresses are latched on the rising edge of AVD#. All data is latched on the rising edge of WE#. Refer to the *AC Characteristics* section for timing diagrams. # 8.2 Reading Array Data The device is automatically set to reading array data after device power-up. No commands are required to retrieve data in asynchronous mode. Each bank is ready to read array data after completing an Embedded Program or Embedded Erase algorithm. After the device accepts an Erase Suspend command, the corresponding bank enters the erase-suspend-read mode, after which the system can read data from any non-erase-suspended sector. After completing a programming operation in the Erase Suspend mode, the system may once again read array data with the same exception. See the *Erase Suspend/Erase Resume Commands* section for more information. The system *must* issue the reset command to return a bank to the read (or erase-suspend-read) mode if DQ5 goes high during an active program or erase operation, or if the bank is in the autoselect mode. See the next section, *Reset Command*, for more information. See also Requirements for Asynchronous Read Operation (Non-Burst) and Requirements for Synchronous (Burst) Read Operation in the Device Bus Operations section for more information. The Asynchronous Read and Synchronous/Burst Read tables provide the read parameters, and Figures 14.3 and 14.5 show the timings. # 8.3 Set Configuration Register Command Sequence The configuration register command sequence instructs the device to set a particular number of clock cycles for the initial access in burst mode. The number of wait states that should be programmed into the device is directly related to the clock frequency. The first two cycles of the command sequence are for unlock purposes. On the third cycle, the system should write C0h to the address associated with the intended wait state setting (see Table 8.9). Address bits A17–A12 determine the setting. Note that addresses A<sub>max</sub>–A18 are shown as "0" but are actually don't care. Table 8.9 Burst Modes (Sheet 1 of 2) | Burst<br>Mode | Third Cycle Addresses for Wait States | | | | | | | |-----------------------------|---------------------------------------|--------|--------|--------|--------|--------|--------| | | Wait States | 0 | 1 | 2 | 3 | 4 | 5 | | | Clock Cycles | 2 | 3 | 4 | 5 | 6 | 7 | | Continuous | | 00555h | 01555h | 02555h | 03555h | 04555h | 05555h | | 8-word Linear (wrap around) | | 08555h | 09555h | 0A555h | 0B555h | 0C555h | 0D555h | Table 8.9 Burst Modes (Sheet 2 of 2) | _ | Third Cycle Addresses for Wait States | | | | | | | | | | | |---------------------------------|---------------------------------------|--------|--------|--------|--------|--------|--------|--|--|--|--| | Burst<br>Mode | Wait States | 0 | 1 | 2 | 3 | 4 | 5 | | | | | | Mode | Clock Cycles | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | 16-word Lin | ear (wrap around) | 10555h | 11555h | 12555h | 13555h | 14555h | 15555h | | | | | | 32-word Lin | ear (wrap around) | 18555h | 19555h | 1A555h | 1B555h | 1C555h | 1D555h | | | | | | 8-word Linear (no wrap around) | | 28555h | 29555h | 2A555h | 2B555h | 2C555h | 2D555h | | | | | | 16-word Linear (no wrap around) | | 30555h | 31555h | 32555h | 33555h | 34555h | 35555h | | | | | | 32-word Linear (no wrap around) | | 38555h | 39555h | 3A555h | 3B555h | 3C555h | 3D555h | | | | | #### Note: Upon power up, the device defaults to the maximum seven cycle wait state setting. It is recommended that the wait state command sequence be written, even if the default wait state value is desired, to ensure the device is set as expected. A hardware reset will set the wait state to the default setting. ### 8.3.1 Handshaking Feature The host system should set address bits A17–A12 to "000011" for a clock frequency of 54 MHz, assuming continuous burst is desired in both cases, for optimal burst operation. Table 8.10 describes the typical number of clock cycles (wait states) for various conditions. Table 8.10 Wait States for Handshaking | Conditions at Address | Typical No. of Clock Cycles after AVD# Low | | | | |----------------------------------------------------------|--------------------------------------------|--------|--|--| | Conditions at Address | 40 MHz | 54 MHz | | | | Initial address is even | 4 | 5 | | | | Initial address is odd | 5 | 6 | | | | Initial address is even, and is at boundary crossing (1) | 6 | 7 | | | | Initial address is odd, and is at boundary crossing* | 7 | 8 | | | #### Note: The autoselect function allows the host system to determine whether the flash device is enabled for handshaking. See the *Autoselect Command Sequence* section for more information. # 8.4 Sector Lock/Unlock Command Sequence The sector lock/unlock command sequence allows the system to determine which sectors are protected from accidental writes. When the device is first powered up, all sectors are locked. To unlock a sector, the system must write the sector lock/unlock command sequence. Two cycles are first written: addresses are don't care and data is 60h. During the third cycle, the sector address (SLA) and unlock command (60h) is written, while specifying with address A6 whether that sector should be locked (A6 = $V_{IL}$ ) or unlocked (A6 = $V_{IH}$ ). After the third cycle, the system can continue to lock or unlock additional cycles, or exit the sequence by writing F0h (reset command). Note that the last two outermost boot sectors can be locked by taking the WP# signal to $V_{IL}$ . Also, if $A_{cc}$ is at $V_{IL}$ all sectors are locked; if the $A_{cc}$ input is at $V_{ID}$ , all sectors are unlocked. ### 8.5 Reset Command Writing the reset command resets the banks to the read or erase-suspend-read mode. Address bits are don't cares for this command. The reset command may be written between the sequence cycles in an erase command sequence before erasing begins. This resets the bank to which the system was writing to the read mode. Once erasure begins, however, the device ignores reset commands until the operation is complete. <sup>1.</sup> The burst mode is set in the third cycle of the Set Wait State command sequence. <sup>1.</sup> In the 8-, 16- and 32-word burst read modes, the address pointer does not cross 64-word boundaries when wrap around is enabled (at address 3Fh, and at addresses offset from 3Fh by multiples of 64). The reset command may be written between the sequence cycles in a program command sequence before programming begins. This resets the bank to which the system was writing to the read mode. If the program command sequence is written to a bank that is in the Erase Suspend mode, writing the reset command returns that bank to the erase-suspend-read mode. Once programming begins, however, the device ignores reset commands until the operation is complete. The reset command may be written between the sequence cycles in an autoselect command sequence. Once in the autoselect mode, the reset command must be written to return to the read mode. If a bank entered the autoselect mode while in the Erase Suspend mode, writing the reset command returns that bank to the erase-suspend-read mode. If DQ5 goes high during a program or erase operation, writing the reset command returns the banks to the read mode (or erase-suspend-read mode if that bank was in Erase Suspend). ### 8.6 Autoselect Command Sequence The autoselect command sequence allows the host system to access the manufacturer and device codes, and determine whether or not a sector is protected. Table 8.16 shows the address and data requirements. The autoselect command sequence may be written to an address within a bank that is either in the read or erase-suspend-read mode. The autoselect command may not be written while the device is actively programming or erasing in the other bank. The autoselect command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle that contains the bank address and the autoselect command. The bank then enters the autoselect mode. The system may read at any address within the same bank any number of times without initiating another autoselect command sequence. The following table describes the address requirements for the various autoselect functions, and the resulting data. BA represents the bank address, and SA represent the sector address. The device ID is read in three cycles. | Description | Address | Read Data | | | | | | | |--------------------------|------------|-------------------------------------|-----------|-----------|-----------|--|--|--| | Description | Address | S29NS128J | S29NS064J | S29NS032J | S29NS016J | | | | | Manufacturer ID | (BA) + 00h | 0001h | | | | | | | | Device ID, Word 1 | (BA) + 01h | 007Eh | 277Eh | 2A7Eh | 297Eh | | | | | Device ID, Word 2 | (BA) + 0Eh | 0016h | 2702h | 2A24h | 2915h | | | | | Device ID, Word 3 | (BA) + 0Fh | 0000h | 2700h | 2A00h | 2900h | | | | | Sector Block Lock/Unlock | (SA) + 02h | 0001h (locked),<br>0000h (unlocked) | | | | | | | | Revision ID | (BA) + 03h | TBD, Based on Nokia spec | | | | | | | Table 8.11 Autoselect Device ID The system must write the reset command to return to the read mode (or erase-suspend-read mode if the bank was previously in Erase Suspend). # 8.7 Program Command Sequence Programming is a four-bus-cycle operation. The program command sequence is initiated by writing two unlock write cycles, followed by the program set-up command. The program address and data are written next, which in turn initiate the Embedded Program algorithm. The system is *not* required to provide further controls or timings. The device automatically provides internally generated program pulses and verifies the programmed cell margin. Table 8.16 shows the address and data requirements for the program command sequence. When the Embedded Program algorithm is complete, that bank then returns to the read mode and addresses are no longer latched. The system can determine the status of the program operation by monitoring DQ7. Refer to the *Write Operation Status* section for information on these status bits. Any commands written to the device during the Embedded Program Algorithm are ignored. Note that a **hardware reset** immediately terminates the program operation. The program command sequence should be reinitiated once that bank has returned to the read mode, to ensure data integrity. Programming is allowed in any sequence and across sector boundaries. A bit cannot be programmed from "0" back to a "1." Attempting to do so may cause that bank to set DQ5 = 1, or cause the DQ7 status bit to indicate the operation was successful. However, a succeeding read will show that the data is still "0." Only erase operations can convert a "0" to a "1." Note: By default, upon every power up, the sectors will automatically be locked. Therefore, everytime after power-up, users need to write unlock command to unlock the sectors before giving program/erase command. ### 8.7.1 Unlock Bypass Command Sequence The unlock bypass feature allows the system to program to a bank faster than using the standard program command sequence. The unlock bypass command sequence is initiated by first writing two unlock cycles. This is followed by a third write cycle containing the unlock bypass command, 20h. That bank then enters the unlock bypass mode. A two-cycle unlock bypass program command sequence is all that is required to program in this mode. The first cycle in this sequence contains the unlock bypass program command, A0h; the second cycle contains the program address and data. Additional data is programmed in the same manner. This mode dispenses with the initial two unlock cycles required in the standard program command sequence, resulting in faster total programming time. Table 8.16 shows the requirements for the unlock bypass command sequences. During the unlock bypass mode, only the Unlock Bypass Program and Unlock Bypass Reset commands are valid. To exit the unlock bypass mode, the system must issue the two-cycle unlock bypass reset command sequence. The first cycle must contain the bank address and the data 90h. The second cycle need only contain the data 00h. The bank then returns to the read mode. The device offers accelerated program operations through the $A_{cc}$ input. When the system asserts $A_{cc}$ on this input, the device automatically enters the Unlock Bypass mode. The system may then write the two-cycle Unlock Bypass program command sequence. The device uses the higher voltage on the $A_{cc}$ input to accelerate the operation. Figure 8.1 illustrates the algorithm for the program operation. Refer to the *Erase/Program Operations* table in the AC Characteristics section for parameters, and Figure 14.7 for timing diagrams. Figure 8.1 Program Operation Note 1. See Table 8.16 for program command sequence. # 8.8 Chip Erase Command Sequence Chip erase is a six bus cycle operation. The chip erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock write cycles are then followed by the chip erase command, which in turn invokes the Embedded Erase algorithm. The device does *not* require the system to preprogram prior to erase. The Embedded Erase algorithm automatically preprograms and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. Table 8.16 shows the address and data requirements for the chip erase command sequence. When the Embedded Erase algorithm is complete, that bank returns to the read mode and addresses are no longer latched. The system can determine the status of the erase operation by using DQ7. Refer to the *Write Operation Status* section for information on these status bits. Any commands written during the chip erase operation are ignored. However, note that a **hardware reset** immediately terminates the erase operation. If that occurs, the chip erase command sequence should be reinitiated once that bank has returned to reading array data, to ensure data integrity. Figure 8.2 illustrates the algorithm for the erase operation. Refer to the *Erase/Program Operations* table in the AC Characteristics section for parameters, and Figure 14.8 section for timing diagrams. S29NS-J ### 8.9 Sector Erase Command Sequence Sector erase is a six bus cycle operation. The sector erase command sequence is initiated by writing two unlock cycles, followed by a set-up command. Two additional unlock cycles are written, and are then followed by the address of the sector to be erased, and the sector erase command. Table 8.16 shows the address and data requirements for the sector erase command sequence. The device does *not* require the system to preprogram prior to erase. The Embedded Erase algorithm automatically programs and verifies the entire memory for an all zero data pattern prior to electrical erase. The system is not required to provide any controls or timings during these operations. After the command sequence is written, a sector erase time-out of no less than t<sub>SEA</sub> (sector erase accept) occurs. During the time-out period, additional sector addresses and sector erase commands may be written. Loading the sector erase buffer may be done in any sequence, and the number of sectors may be from one sector to all sectors. The time between these additional cycles must be less than t<sub>SEA</sub>, otherwise erasure may begin. Any sector erase address and command following the exceeded time-out may or may not be accepted. It is recommended that processor interrupts be disabled during this time to ensure all commands are accepted. The interrupts can be re-enabled after the last Sector Erase command is written. **Any command other than Sector Erase or Erase Suspend during the time-out period resets that bank to the read mode.** The system must rewrite the command sequence and any additional addresses and commands. The system can monitor DQ3 to determine if the sector erase timer has timed out (See the section on DQ3: Sector Erase Timer.). The time-out begins from the rising edge of the final WE# pulse in the command sequence. When the Embedded Erase algorithm is complete, the bank returns to reading array data and addresses are no longer latched. Note that while the Embedded Erase operation is in progress, the system can read data from the non-erasing bank. The system can determine the status of the erase operation by reading DQ7in the erasing bank. Refer to the *Write Operation Status* section for information on these status bits. Once the sector erase operation has begun, only the Erase Suspend command is valid. All other commands are ignored. However, note that a **hardware reset** immediately terminates the erase operation. If that occurs, the sector erase command sequence should be reinitiated once that bank has returned to reading array data, to ensure data integrity. Figure 8.2 illustrates the algorithm for the erase operation. Refer to the *Erase/Program Operations* table in the AC Characteristics section for parameters, and Figure 14.8 section for timing diagrams. ### 8.9.1 Accelerated Sector Group Erase Under certain conditions, the device can erase sectors in parallel. This method of erasing sectors is faster than the standard sector erase command sequence. Table 8.12 lists the sector erase groups. The accelerated sector group erase function must not be used more than 100 times per sector. In addition, accelerated sector group erase should be performed at room temperature (30 +/- 10°C). \$A0-\$A7 \$A8-\$A15 \$A16-\$A23 \$A24-\$A31 \$A32-\$A39 \$A40-\$A47 \$A48-\$A55 \$A56-\$A63 \$A64-\$A71 \$A72-\$A79 \$A80-\$A87 \$A88-\$A95 \$A96-\$A103 \$A104-\$A111 SA112-SA119 SA120-SA127 Table 8.12 Accelerated Sector Erase Groups, S29NS128J | SA128-SA135 | |-------------| | SA136-SA143 | | SA144-SA151 | | SA152-SA159 | | SA160-SA167 | | SA168-SA175 | | SA176-SA183 | | SA184-SA191 | | SA192-SA199 | | SA200-SA207 | | SA208-SA215 | | SA216-SA223 | | SA224-SA231 | | SA232-SA239 | | SA240-SA247 | | SA248-SA254 | | <br> | Table 8.13 Accelerated Sector Erase Groups, S29NS064J | SA0-SA7 | |-------------| | SA8–SA15 | | SA16-SA23 | | SA24-SA31 | | SA32-SA39 | | SA40-SA47 | | SA48-SA55 | | SA56-SA63 | | SA64-SA71 | | SA72-SA79 | | SA80-SA87 | | SA88-SA95 | | SA96-SA103 | | SA104-SA111 | | SA112-SA119 | | SA120-SA126 | | | Table 8.14 Accelerated Sector Erase Groups, S29NS032J | SA0-SA3 | SA16-SA19 | SA32-SA35 | SA48-SA51 | |-----------|-----------|-----------|-----------| | SA4-SA7 | SA20-SA23 | SA36-SA39 | SA52-SA55 | | SA8-SA11 | SA24-SA27 | SA40-SA43 | SA56-SA59 | | SA12-SA15 | SA28-SA31 | SA44-SA47 | SA60-SA62 | Table 8.15 Accelerated Sector Erase Groups, S29NS016J | SA0-SA1 | SA8-SA9 | SA16-SA17 | SA24-SA25 | |---------|-----------|-----------|-----------| | SA2-SA3 | SA10-SA11 | SA18-SA19 | SA26-SA27 | | SA4-SA5 | SA12-SA13 | SA20-SA21 | SA28-SA29 | | SA6-SA7 | SA14-SA15 | SA24-SA25 | SA30 | Use the following procedure to perform accelerated sector group erase: - Unlock all sectors in a sector group to be erased using the sector lock/unlock command sequence. All sectors that remain locked will not be erased. - 2. Apply 12 V to the A<sub>cc</sub> input. This voltage must be applied at least 1 μs before executing Step 3. - 3. Write 80h to any address within a sector group to be erased. - 4. Write 10h to any address within a sector group to be erased. - 5. Monitor status bits DQ2/DQ6 or DQ7 to determine when erasure is complete, just as in the standard erase operation. See *Write Operation Status* for further details. - 6. Lower A<sub>cc</sub> from 12 V to V<sub>CC</sub>. - 7. Relock sectors as required. ### 8.10 Erase Suspend/Erase Resume Commands The Erase Suspend command, B0h, allows the system to interrupt a sector erase operation and then read data from, program data to, any sector not selected for erasure. The system may also lock or unlock any sector while the erase operation is suspended. **The system must not write the sector lock/unlock command to sectors selected for erasure.** The bank address is required when writing this command. This command is valid only during the sector erase operation, including the minimum t<sub>SEA</sub> time-out period during the sector erase command sequence. The Erase Suspend command is ignored if written during the chip erase operation or Embedded Program algorithm. When the Erase Suspend command is written during the sector erase operation, the device requires $t_{ESL}$ (erase suspend latency) to suspend the erase operation. However, when the Erase Suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation. After the erase operation has been suspended, the bank enters the erase-suspend-read mode. The system can read data from or program data to any sector not selected for erasure. (The device "erase suspends" all sectors selected for erasure.) The system may also lock or unlock any sector while in the erase-suspend-read mode. Reading at any address within erase-suspended sectors produces status information on DQ7–DQ0. The system can use DQ7 to determine if a sector is actively erasing or is erase-suspended. Refer to the *Write Operation Status* section for information on these status bits. After an erase-suspended program operation is complete, the bank returns to the erase-suspend-read mode. The system can determine the status of the program operation using DQ7, just as in the standard program operation. Refer to the *Write Operation Status* section for more information. In the erase-suspend-read mode, the system can also issue the autoselect command sequence. Refer to the *Autoselect Functions* and *Autoselect Command Sequence* sections for details. To resume the sector erase operation, the system must write the Erase Resume command. The bank address of the erase-suspended bank is required when writing this command. Further writes of the Resume command are ignored. Another Erase Suspend command can be written after the chip has resumed erasing. Write Erase Command Sequence Data Poll from System Embedded Erase algorithm in progress Erasure Completed Figure 8.2 Erase Operation - 1. See Table 8.16 for erase command sequence. - 2. See the section on DQ3 for information on the sector erase timer. Table 8.16 Command Definitions | | | | | | | | Bus | Cycles (Not | tes 1–6) | | | | | | | |-----------------------------|------|------|------|------|------|------|------|-------------|----------|------|------|------|------|-----|-----| | Command Sequence<br>(Notes) | ycle | ycle | ycle | Fi | rst | Sec | ond | Third | ł | Fou | rth | Fift | h | Six | cth | | () | | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | | | Asynchronous Read (7) | 1 | RA | RD | | | | | | | | | | | | | | Reset (8) | 1 | XXX | F0 | | | | | | | | | | | | | Table 8.16 Command Definitions | | | s | | Bus Cycles (Notes 1–6) | | | | | | | | | | | |-----------------------------|-------------------------|--------|-------|------------------------|------|------|---------|------|---------|------|---------|------|----------|------| | Command Sequence<br>(Notes) | | Cycles | First | | Sec | ond | Third | | Fourth | | Fifth | | Sixth | | | | (110100) | 5 | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | Addr | Data | | (6) | Manufacturer ID | 4 | 555 | AA | 2AA | 55 | (BA)555 | 90 | (BA)X00 | 0001 | | | | | | | Device ID | 6 | 555 | AA | 2AA | 55 | (BA)555 | 90 | (BA)X01 | (10) | (BA)X0E | (11) | (BA) X0F | (12) | | Autoselect | Sector Lock Verify (13) | 4 | 555 | AA | 2AA | 55 | (SA)555 | 90 | (SA)X02 | (13) | | | | | | Aut | Revision ID (14) | 4 | 555 | AA | 2AA | 55 | (BA)555 | 90 | (BA)X03 | (14) | | | | | | SS | Mode Entry | 3 | 555 | AA | 2AA | 55 | 555 | 20 | | | | | | | | Bypass | Program (15) | 2 | XXX | A0 | PA | PD | | | | | | | | | | Unlock B | Reset (16) | 2 | ВА | 90 | xxx | 00 | | | | | | | | | | Pro | gram | 4 | 555 | AA | 2AA | 55 | 555 | A0 | PA | PD | | | | | | Chi | ip Erase | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | 555 | 10 | | Sec | ctor Erase | 6 | 555 | AA | 2AA | 55 | 555 | 80 | 555 | AA | 2AA | 55 | SA | 30 | | Era | ase Suspend (17) | 1 | ВА | B0 | | | | | | | | | | | | Era | se Resume (18) | 1 | ВА | 30 | | | | | | | | | | | | Sec | ctor Lock/Unlock | 3 | XXX | 60 | XXX | 60 | SLA | 60 | | | | | | | | Set | Config. Register (19) | 3 | 555 | AA | 2AA | 55 | (CR)555 | C0 | | | | | | | | CF | I Query (20) | 1 | 55 | 98 | | | | | | | | | | | #### Legend X = Don't care RA = Address of the memory location to be read. RD = Data read from location RA during read operation. PA = Address of the memory location to be programmed. Addresses latch on the falling edge of the WE# or CE# pulse, whichever happens later. PD = Data to be programmed at location PA. Data latches on the rising edge of WE# or CE# pulse, whichever happens first. SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits $A_{max}$ -A13 uniquely select any sector. BA = Address of the bank (A22–A21 for S29NS128J, A21–A20 for S29NS064J, A20–A19 for S29NS032J, A19–A18 for S29NS016J) that is being switched to autoselect mode, is in bypass mode, or is being erased. SLA = Address of the sector to be locked. Set sector address (SA) and either A6 = 1 for unlocked or A6 = 0 for locked. CR = Configuration Register set by address bits A17-A12. - 1. See Table 7.1 for description of bus operations. - 2. All values are in hexadecimal. - 3. Except for the read cycle and the fourth cycle of the autoselect command sequence, all bus cycles are write cycles. - Data bits DQ15–DQ8 are don't care in command sequences, except for RD and PD. - 5. Unless otherwise noted, address bits $A_{max}$ -A12 are don't cares. - Writing incorrect address and data values or writing them in the improper sequence may place the device in an unknown state. The system must write the reset command to return the device to reading array data. - 7. No unlock or command cycles required when bank is reading array data. - The Reset command is required to return to reading array data (or to the erase-suspend-read mode if previously in Erase Suspend) when a bank is in the autoselect mode, or if DQ5 goes high (while the bank is providing status information). - 9. The fourth cycle of the autoselect command sequence is a read cycle. Th system must read device IDs across the 4th, 5th, and 6th cycles, The system must provide the bank address. See the Autoselect Command Sequence section for more information. - 10. For S29NS128J, the data is 007Eh. For S29NS064J, the data is 277Eh. For S29NS032J, the data is 247Eh. For S29NS016J, the data is 297Eh. - 11. For S29NS128J, the data is 0016h. For S29NS064J, the data is 2702h, fc S29NS032J, the data is 2A24h, for S29NS016J, the data is 2915h. - For S29NS128J, the data is 0000h, for S29NS064J, the data is 2700h, for S29NS032J, the data is 2A00h for S29NS016J, the data is 2900h. - 13. The data is 0000h for an unlocked sector and 0001h for a locked sector. - 14. The data is TBD, based on Nokia spec. - 15. The Unlock Bypass command sequence is required prior to this commans sequence. - 16. The Unlock Bypass Reset command is required to return to reading array data when the bank is in the unlock bypass mode. - 17. The system may read and program in non-erasing sectors, or enter the autoselect mode, when in the Erase Suspend mode. The Erase Suspend command is valid only during a sector erase operation, and requires the bank address. - 18. The Erase Resume command is valid only during the Erase Suspend mode, and requires the bank address. - 19. The addresses in the third cycle must contain, on A17–A12, the additiona wait counts to be set. See Set Configuration Register Command Sequence - 20. Command is valid when device is ready to read array data or when device in autoselect mode. ### 9. Write Operation Status The device provides several bits to determine the status of a program or erase operation: DQ2, DQ3, DQ5 and DQ7. Table 9.2 and the following subsections describe the function of these bits. DQ7 a method for determining whether a program or erase operation is complete or in progress. ### 9.1 DQ7: Data# Polling The Data# Polling bit, DQ7, indicates to the host system whether an Embedded Program or Erase algorithm is in progress or completed, or whether a bank is in Erase Suspend. Data# Polling is valid after the rising edge of the final WE# pulse in the command sequence. During the Embedded Program algorithm, the device outputs on DQ7 the complement of the datum programmed to DQ7. This DQ7 status also applies to programming during Erase Suspend. When the Embedded Program algorithm is complete, the device outputs the datum programmed to DQ7. The system must provide the program address to read valid status information on DQ7. If a program address falls within a protected sector, Data# Polling on DQ7 is active for approximately t<sub>PSP</sub>, then that bank returns to the read mode. During the Embedded Erase algorithm, Data# Polling produces a "0" on DQ7. When the Embedded Erase algorithm is complete, or if the bank enters the Erase Suspend mode, Data# Polling produces a "1" on DQ7. The system must provide an address within any of the sectors selected for erasure to read valid status information on DQ7. After an erase command sequence is written, if all sectors selected for erasing are protected, Data# Polling on DQ7 is active for approximately $t_{ASP}$ (all sectors protected toggle time), then the bank returns to the read mode. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. However, if the system reads DQ7 at an address within a protected sector, the status may not be valid. Just prior to the completion of an Embedded Program or Erase operation, DQ7 may change asynchronously with DQ6–DQ0 while Output Enable (OE#) is asserted low. That is, the device may change from providing status information to valid data on DQ7. Depending on when the system samples the DQ7 output, it may read the status or valid data. Even if the device has completed the program or erase operation and DQ7 has valid data, the data outputs on DQ6–DQ0 may be still invalid. Valid data on DQ7–DQ0 will appear on successive read cycles. Table 9.2 shows the outputs for Data# Polling on DQ7. Figure 9.1 shows the Data# Polling algorithm. Figure 14.10 in the *AC Characteristics* section shows the Data# Polling timing diagram. Figure 9.1 Data# Polling Algorithm #### Notes - 1. VA = Valid Address for programming. During a sector erase operation, a valid address is any sector address within the sector being erased. During chip erase, a valid address is any non-protected sector address. - 2. DQ7 should be rechecked even if DQ5 = "1" because DQ7 may change simultaneously with DQ5. ### 9.2 RDY: Ready The RDY pin is a dedicated status output that indicates valid output data on A/DQ15–A/DQ0 during burst (synchronous) reads. When RDY is asserted (RDY = $V_{OH}$ ), the output data is valid and can be read. When RDY is de-asserted (RDY = $V_{OL}$ ), the system should wait until RDY is re-asserted before expecting the next word of data. In synchronous (burst) mode with CE# = OE# = $V_{IL}$ , RDY is de-asserted under the following conditions: during the initial access; after crossing the internal boundary between addresses 3Eh and 3Fh (and addresses offset from these by a multiple of 64); and when the clock frequency is less than 6 MHz (in which case RDY is de-asserted every third clock cycle). The RDY pin will also switch during status reads when a clock signal drives the CLK input. In addition, RDY = $V_{OH}$ when CE# = $V_{IL}$ and OE# = $V_{IH}$ , and RDY is Hi-Z when CE# = $V_{IH}$ . In asynchronous (non-burst) mode, the RDY pin does not indicate valid or invalid output data. Instead, RDY = $V_{OH}$ when CE# = $V_{IL}$ , and RDY is Hi-Z when CE# = $V_{IH}$ . ### 9.3 DQ6: Toggle Bit I Toggle Bit I on DQ6 indicates whether an Embedded Program or Erase algorithm is in progress or complete, or whether the device has entered the Erase Suspend mode. Toggle Bit I may be read at any address in the same bank, and is valid after the rising edge of the final WE# pulse in the command sequence (prior to the program or erase operation), and during the sector erase time-out. During an Embedded Program or Erase algorithm operation, successive read cycles to any address cause DQ6 to toggle. Note that OE# must be low during toggle bit status reads. When the operation is complete, DQ6 stops toggling. After an erase command sequence is written, if all sectors selected for erasing are protected, DQ6 toggles for approximately t<sub>ASP</sub>, then returns to reading array data. If not all selected sectors are protected, the Embedded Erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. The system can use DQ6 and DQ2 together to determine whether a sector is actively erasing or is erase-suspended. When the device is actively erasing (that is, the Embedded Erase algorithm is in progress), DQ6 toggles. When the device enters the Erase Suspend mode, DQ6 stops toggling. However, the system must also use DQ2 to determine which sectors are erasing or erase-suspended. Alternatively, the system can use DQ7 (see the subsection on *DQ7: Data# Polling*). If a program address falls within a protected sector, DQ6 toggles for approximately after $t_{PSP}$ the program command sequence is written, then returns to reading array data. DQ6 also toggles during the erase-suspend-program mode, and stops toggling once the Embedded Program algorithm is complete. See the following for additional information: (toggle bit flowchart), *DQ6: Toggle Bit I* (description), Figure 14.11 (toggle bit timing diagram), and Table 9.1 (compares DQ2 and DQ6). Figure 9.2 Toggle Bit Algorithm #### Note 1. The system should recheck the toggle bit even if DQ5 = "1" because the toggle bit may stop toggling as DQ5 changes to "1." See the subsections on DQ6 and DQ2 for more information. # 9.4 DQ2: Toggle Bit II The "Toggle Bit II" on DQ2, when used with DQ6, indicates whether a particular sector is actively erasing (that is, the Embedded Erase algorithm is in progress), or whether that sector is erase-suspended. Toggle Bit II is valid after the rising edge of the final WE# pulse in the command sequence. DQ2 toggles when the system reads at addresses within those sectors that have been selected for erasure. Note that OE# must be low during toggle bit status reads. But DQ2 cannot distinguish whether the sector is actively erasing or is erase-suspended. DQ6, by comparison, indicates whether the device is actively erasing, or is in Erase Suspend, but cannot distinguish which sectors are selected for erasure. Thus, both status bits are required for sector and mode information. Refer to Table 9.2 to compare outputs for DQ2 and DQ6. See the following for additional information: (toggle bit flowchart), *DQ6: Toggle Bit I* (description), Figure 14.11 (toggle bit timing diagram), and Table 9.1 (compares DQ2 and DQ6). Table 9.1 DQ6 and DQ2 Indications | If device is | and the system reads | then DQ6 | and DQ2 | |------------------------------|---------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------| | programming, | at any address, | toggles, | does not toggle. | | actively erasing, | at an address within a sector selected for erasure, | toggles, | also toggles. | | actively erasting, | at an address within sectors <i>not</i> selected for erasure, | toggles, | does not toggle. | | orace quancided | at an address within a sector selected for erasure, | does not toggle, | toggles. | | erase suspended, | at an address within sectors <i>not</i> selected for erasure, | returns array data, | returns array data. The system can read from any sector not selected for erasure. | | programming in erase suspend | at any address, | toggles, | is not applicable. | ### 9.5 Reading Toggle Bits DQ6/DQ2 Whenever the system initially begins reading toggle bit status, it must read DQ7–DQ0 at least twice in a row to determine whether a toggle bit is toggling. Typically, the system would note and store the value of the toggle bit after the first read. After the second read, the system would compare the new value of the toggle bit with the first. If the toggle bit is not toggling, the device has completed the program or erase operation. The system can read array data on DQ7–DQ0 on the following read cycle. However, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the system also should note whether the value of DQ5 is high (see the section on DQ5). If it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as DQ5 went high. If the toggle bit is no longer toggling, the device has successfully completed the program or erase operation. If it is still toggling, the device did not completed the operation successfully, and the system must write the reset command to return to reading array data. The remaining scenario is that the system initially determines that the toggle bit is toggling and DQ5 has not gone high. The system may continue to monitor the toggle bit and DQ5 through successive read cycles, determining the status as described in the previous paragraph. Alternatively, it may choose to perform other system tasks. In this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation. # 9.6 DQ5: Exceeded Timing Limits DQ5 indicates whether the program or erase time has exceeded a specified internal pulse count limit. Under these conditions DQ5 produces a "1," indicating that the program or erase cycle was not successfully completed. The device may output a "1" on DQ5 if the system tries to program a "1" to a location that was previously programmed to "0." **Only an erase operation can change a "0" back to a "1."** Under this condition, the device halts the operation, and when the timing limit has been exceeded, DQ5 produces a "1." Under both these conditions, the system must write the reset command to return to the read mode (or to the erase-suspend-read mode if a bank was previously in the erase-suspend-program mode). ### 9.7 DQ3: Sector Erase Timer After writing a sector erase command sequence, the system may read DQ3 to determine whether or not erasure has begun. (The sector erase timer does not apply to the chip erase command.) If additional sectors are selected for erasure, the entire time-out also applies after each additional sector erase command. When the time-out period is complete, DQ3 switches from a "0" to a "1." If the time between additional sector erase commands from the system can be assumed to be less than t<sub>SEA</sub>, the system need not monitor DQ3. See also the *Sector Erase Command Sequence* section. After the sector erase command is written, the system should read the status of DQ7 (Data# Polling) or DQ6 (Toggle Bit I) to ensure that the device has accepted the command sequence, and then read DQ3. If DQ3 is "1," the Embedded Erase algorithm has begun; all further commands (except Erase Suspend) are ignored until the erase operation is complete. If DQ3 is "0," the device will accept additional sector erase commands. To ensure the command has been accepted, the system software should check the status of DQ3 prior to and following each subsequent sector erase command. If DQ3 is high on the second status check, the last command might not have been accepted. Table 9.2 shows the status of DQ3 relative to the other status bits. Table 9.2 Write Operation Status | | Status | DQ7 (2) | DQ6 | DQ5 (1) | DQ3 | DQ2 (2) | | |-----------------------|-------------------|-------------------------------|--------|-----------|------|-----------|--------| | Standard | Embedded Program | DQ7# | Toggle | 0 | N/A | No toggle | | | Mode | Embedded Erase Al | 0 | Toggle | 0 | 1 | Toggle | | | Erase Suspen Read (4) | Erase Suspend | Erase Suspended<br>Sector | 1 | No toggle | 0 | N/A | Toggle | | | Read (4) | Non-Erase Suspended<br>Sector | Data | Data | Data | Data | Data | | Erase Suspend Program | | | DQ7# | Toggle | 0 | N/A | N/A | #### Notes - 1. DQ5 switches to '1' when an Embedded Program or Embedded Erase operation has exceeded the maximum timing limits. Refer to the section on DQ5 for more information. - 2. DQ7 and DQ2 require a valid address when reading status information. Refer to the appropriate subsection for further details. - When reading write operation status bits, the system must always provide the bank address where the Embedded Algorithm is in progress. The device outputs array data if the system addresses a non-busy bank. - 4. The system may read either asynchronously or synchronously (burst) while in erase suspend. RDY will function exactly as in non-erase-suspended mode. ### 10. Absolute Maximum Ratings | Storage Temperature | −65°C to +150°C | | | |-------------------------------------------------------------------------------------|-----------------------------------|--|--| | Ambient Temperature with Power Applied | −65°C to +125°C | | | | Voltage with Respect to Ground, All Inputs and I/Os except A <sub>cc</sub> (Note 1) | -0.5 V to V <sub>CC</sub> + 0.5 V | | | | V <sub>CC</sub> (1) | -0.5 V to +2.5 V | | | | A <sub>CC</sub> (2) | −0.5 V to +12.5 V | | | | Output Short Circuit Current (3) | 100 mA | | | - 1. Minimum DC voltage on input or I/Os is -0.5 V. During voltage transitions, input at I/Os may undershoot $V_{SS}$ to -2.0 V for periods of up to 20 ns during voltage transitions inputs might overshoot to $V_{CC}$ +0.5 V for periods up to 20 ns. See Figure 10.1. Maximum DC voltage on output and I/Os is $V_{CC}$ + 0.5 V. During voltage transitions outputs may overshoot to $V_{CC}$ + 2.0 V for periods up to 20 ns. See Figure 10.2. - 2. Minimum DC input voltage on $A_{cc}$ is -0.5 V. During voltage transitions, $A_{cc}$ may undershoot $V_{SS}$ to -2.0 V for periods of up to 20 ns. See Figure 10.1. Maximum DC input voltage on $A_{cc}$ is +12.5 V which may overshoot to +13.5 V for periods up to 20 ns. - 3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second. - 4. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. Figure 10.1 Maximum Negative Overshoot Waveform Figure 10.2 Maximum Positive Overshoot Waveform # 10.1 Operating Ranges | Ambient Temperature (T <sub>A</sub> ) | −25°C to +85°C | | | | | |---------------------------------------|----------------|--|--|--|--| | V <sub>CC</sub> Supply Voltages | | | | | | | V <sub>CC</sub> min | +1.7 V | | | | | | V <sub>CC</sub> max | +1.95 V | | | | | #### Note ### 11. DC Characteristics # 11.1 CMOS Compatible | Parameter | Description | Test Conditions (1) | | Min | Тур | Max | Unit | |------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------|-----|-----------------------|------| | ILI | Input Load Current | $V_{IN} = V_{SS}$ to $V_{CC}$ , $V_{CC} = V_{CC \text{ max}}$ | | | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = V <sub>SS</sub> to V <sub>CC</sub> , V <sub>CC</sub> = V <sub>CC max</sub> | | | | ±1 | μΑ | | I <sub>CCB</sub> | V <sub>CC</sub> Active Burst Read Current (5) | CE# = V <sub>IL</sub> , OE# = V <sub>IL</sub> | CE# = V <sub>IL</sub> , OE# = V <sub>IL</sub> | | 25 | 30 | mA | | l | V <sub>CC</sub> Active Asynchronous Read Current (2) | CE# = V <sub>II</sub> , OE# = V <sub>IH</sub> 5 MHz | | | 12 | 16 | mA | | I <sub>CC1</sub> | VCC Active Asylichionous riedd Ouriett (2) | OL# = VIL, OL# = VIH | 1 MHz | | 3.5 | 5 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> Active Write Current (3) | CE# = V <sub>IL</sub> , OE# = V <sub>IH</sub> , A <sub>cc</sub> = ' | V <sub>IH</sub> | | 15 | 40 | mA | | I <sub>CC3</sub> | V <sub>CC</sub> Standby Current (4) | CE# = V <sub>IH</sub> , RESET# = V <sub>IH</sub> | | | 9 | 40 | μΑ | | I <sub>CC4</sub> | V <sub>CC</sub> Reset Current | RESET# = V <sub>IL,</sub> CLK = V <sub>IL</sub> | | | 9 | 40 | μΑ | | I <sub>CC5</sub> | V <sub>CC</sub> Active Current<br>(Read While Write) | CE# = V <sub>IL</sub> , OE# = V <sub>IL</sub> | | | 40 | 60 | mA | | I <sub>PPW</sub> | A I | 40.1/ | | | 7 | 15 | ^ | | I <sub>CCW</sub> | Accelerated Program Current (6) | A <sub>cc</sub> = 12 V | | | 5 | 10 | mA | | I <sub>PPE</sub> | Appelerated France Current (C) | A 10.V | | | 7 | 15 | A | | I <sub>CCE</sub> | - Accelerated Erase Current (6) | A <sub>cc</sub> = 12 V | | | 5 | 10 | - mA | | V <sub>IL</sub> | Input Low Voltage | | | -0.5 | | 0.4 | V | | V <sub>IH</sub> | Input High Voltage | | | | | V <sub>CC</sub> + 0.2 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL}$ = 100 $\mu$ A, $V_{CC}$ = $V_{CC min}$ | | | | 0.1 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -100 \mu A$ , $V_{CC} = V_{CC min}$ | | V <sub>CC</sub> - 0.1 | | | V | | V <sub>ID</sub> | Voltage for Accelerated Program | | | 11.5 | | 12.5 | V | | $V_{LKO}$ | Low V <sub>CC</sub> Lock-out Voltage | | | 1.0 | | 1.4 | V | - 1. Maximum $I_{CC}$ specifications are tested with $V_{CC} = V_{CC} max$ . - 2. The I $_{CC}$ current listed is typically less than 2 mA/MHz, with OE# at V $_{IH}$ . - 3. $I_{CC}$ active while Embedded Erase or Embedded Program is in progress. - 4. Device enters automatic sleep mode when addresses are stable for $t_{ACC}$ + 60 ns. Typical sleep mode current is equal to $I_{CC3}$ . - 5. Specifications assume 8 I/Os switching and continuous burst length. - 6. Not 100% tested. $A_{cc}$ is not a power supply pin. <sup>1.</sup> Operating ranges define those limits between which the functionality of the device is guaranteed. # 12. Test Conditions Figure 12.1 Test Setup Table 12.1 Test Specifications | Test Condition | All Speeds | Unit | |---------------------------------------------------------------------|---------------------|------| | Output Load Capacitance, C <sub>L</sub> (including jig capacitance) | 30 | pF | | Input Rise and Fall Times | 5 | ns | | Input Pulse Levels | 0.0-V <sub>CC</sub> | V | | Input timing measurement reference levels | V <sub>CC</sub> /2 | V | | Output timing measurement reference levels | V <sub>CC</sub> /2 | V | # 13. Key to Switching Waveforms | Waveform | Inputs | Outputs | | | | |------------------|----------------------------------|----------------------------------------------|--|--|--| | | Steady | | | | | | | Changing from H to L | | | | | | _//// | Changing | from L to H | | | | | XXXXX | Don't Care, Any Change Permitted | Changing, State Unknown | | | | | <del>}} ((</del> | Does Not Apply | Center Line is High Impedance State (High Z) | | | | # 13.1 Switching Waveforms Figure 13.1 Input Waveforms and Measurement Levels # 14. AC Characteristics # 14.1 V<sub>CC</sub> Power-up | Parameter | Description | Test Setup | Speed | Unit | |-------------------|-------------------------------------------------|------------|-------|------| | t <sub>VCS</sub> | t <sub>VCS</sub> V <sub>CC</sub> Setup Time Min | | 50 | μs | | t <sub>RSTH</sub> | RESET# Low Hold Time | Min | 50 | μs | Figure 14.1 $V_{CC}$ Power-up Diagram # 14.2 CLK Characterization | Parameter | Description | | 0L (54 MHz) | Unit | |------------------|---------------|--------|-------------|------| | f <sub>CLK</sub> | CLK Frequency | Max | 54 | MHz | | t <sub>CLK</sub> | CLK Period | Min | 18.5 | ns | | t <sub>CH</sub> | CLK High Time | Min | 4.5 | no | | t <sub>CL</sub> | CLK Low Time | IVIIII | 4.5 | ns | | t <sub>CR</sub> | CLK Rise Time | May | 0 | | | t <sub>CF</sub> | CLK Fall Time | Max | 3 | ns | Figure 14.2 CLK Characterization # 14.3 Synchronous/Burst Read | Par | ameter | December 1 | | 0L | l lmit | |-------|------------------------------------------|-----------------------------------------------|-----|----------|--------| | JEDEC | Standard | Description | | (54 MHz) | Unit | | | t <sub>IACC</sub> | Initial Access Time | Max | 87.5 | ns | | | t <sub>BACC</sub> | Burst Access Time Valid Clock to Output Delay | Max | 13.5 | ns | | | t <sub>AVDS</sub> AVD# Setup Time to CLK | | Min | 5 | ns | | | t <sub>AVDH</sub> | AVD# Hold Time from CLK | Min | 7 | ns | | | t <sub>AVDO</sub> | AVD# High to OE# Low | Min | 0 | ns | | | t <sub>ACS</sub> | Address Setup Time to CLK | Min | 5 | ns | | | t <sub>ACH</sub> | Address Hold Time from CLK | Min | 7 | ns | | | t <sub>BDH</sub> | Data Hold Time from Next Clock Cycle (1)) | Min | 3 | ns | | | t <sub>OE</sub> | Output Enable to Data, PS, or RDY Valid | Max | 13.5 | ns | | | t <sub>CEZ</sub> | Chip Enable to High Z | Max | 10 | ns | | | t <sub>OEZ</sub> | Output Enable to High Z | Max | 10 | ns | | | t <sub>CES</sub> | CE# Setup Time to CLK | Min | 5 | ns | | | t <sub>RDYS</sub> | RDY Setup Time to CLK | Min | 5 | ns | | | t <sub>RACC</sub> | Ready access time from CLK | Max | 13.5 | ns | #### Note: 1. Not 100% tested Figure 14.3 Burst Mode Read (54 MHz) - 1. Figure shows total number of clock set to five. - 2. If any burst address occurs at a 64-word boundary, two additional clock cycles are inserted and are indicated by RDY. 4 cycles for initial access shown. Programmable wait state function is set to 02h. $t_{\text{CES}}$ 25 ns typ. CLK t<sub>AVDS</sub> . AVD# t<sub>AVDO</sub> $A_{max}$ -A16 t<sub>BACC</sub> A/DQ15-Aa A/DQ0 Da + n $t_{OEZ} \longrightarrow$ OE# t<sub>RACC</sub> $t_{\text{OE}}$ Hi-Z RDY Hi-Z t<sub>RYDS</sub> Figure 14.4 Burst Mode Read (40 MHz) ### Notes - 1. Figure shows total number of clock cycles set to four. - 2. If any burst address occurs at a 64-word boundary, two additional clock cycle are inserted, and are indicated by RDY. # 14.4 Asynchronous Read | Para | ameter | - Description | | | 0L | Unit | |-------|--------------------|------------------------------------------|-------------------------------------------|-----|----------|-------| | JEDEC | Standard | Desci | iption | | (54 MHz) | Oiiit | | | t <sub>CE</sub> | Access Time from CE# Low | | Max | 70 | ns | | | t <sub>ACC</sub> | Asynchronous Access Time | | Max | 70 | ns | | | t <sub>AVDP</sub> | AVD# Low Time | | Min | 12 | ns | | | t <sub>AAVDS</sub> | Address Setup Time to Rising Edge of AVD | | Min | 5 | ns | | | t <sub>AAVDH</sub> | Address Hold Time from Rising Edg | Address Hold Time from Rising Edge of AVD | | 3.7 | ns | | | t <sub>OE</sub> | Output Enable to Output Valid | | Max | 13.5 | ns | | | | Output Enable Hold Time | Read | Min | 0 | ns | | | t <sub>OEH</sub> | Output Enable Hold Time | Data# Polling | Min | 10 | ns | | | t <sub>OEZ</sub> | Output Enable to High Z (1) | | Max | 10 | ns | ### Note 1. Not 100% tested. Figure 14.5 Asynchronous Mode Read Note 1. RA = Read Address, RD = Read Data. # 14.5 Hardware Reset (RESET#) | Paran | neter | Description | All Speed Options | Unit | | |-------|---------------------|------------------------------------------------------------------|-------------------|------|----| | JEDEC | Std | Description | All Speed Options | Oill | | | | t <sub>Readyw</sub> | RESET# Pin Low (During Embedded Algorithms) to Read Mode (1) | Max | 35 | μs | | | t <sub>Ready</sub> | RESET# Pin Low (NOT During Embedded Algorithms) to Read Mode (1) | Max | 500 | ns | | | t <sub>RP</sub> | RESET# Pulse Width | Min | 500 | ns | | | t <sub>RH</sub> | Reset High Time Before Read (1) | Min | 200 | ns | | | t <sub>RPD</sub> | RESET# Low to Standby Mode | Min | 20 | μs | #### Note 1. Not 100% tested. S29NS-J Figure 14.6 Reset Timings Reset Timings NOT during Embedded Algorithms Reset Timings during Embedded Algorithms # 14.6 Erase/Program Operations | Parameter | | Description | | 0L | Unit | |-------------------|-----------------------------------|-------------------------------------------------------------|-----|----------|-------| | JEDEC | Standard | Description | | (54 MHz) | Ollit | | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time (1) | Min | 80 | ns | | t <sub>AVWL</sub> | t <sub>AS</sub> | Address Setup Time | Min | 5 | ns | | t <sub>WLAX</sub> | t <sub>AH</sub> | Address Hold Time | Min | 7 | ns | | | t <sub>AVDP</sub> | AVD# Low Time | Min | 12 | ns | | t <sub>DVWH</sub> | t <sub>DS</sub> | Data Setup Time | Min | 45 | ns | | t <sub>WHDX</sub> | t <sub>DH</sub> | Data Hold Time | Min | 0 | ns | | t <sub>GHWL</sub> | t <sub>GHWL</sub> | Read Recovery Time Before Write | Тур | 0 | ns | | t <sub>ELWL</sub> | t <sub>CS</sub> | CE# Setup Time | Тур | 0 | ns | | t <sub>WHEH</sub> | t <sub>CH</sub> | CE# Hold Time | Тур | 0 | ns | | t <sub>WLWH</sub> | t <sub>WP</sub> /t <sub>WRL</sub> | Write Pulse Width | Тур | 50 | ns | | t <sub>WHWL</sub> | t <sub>WPH</sub> | Write Pulse Width High | Тур | 30 | ns | | | t <sub>SR/W</sub> | Latency Between Read and Write Operations | Min | 0 | ns | | | t <sub>Acc</sub> | A <sub>cc</sub> Rise and Fall Time | Min | 500 | ns | | | t <sub>VPS</sub> | A <sub>cc</sub> Setup Time (During Accelerated Programming) | Min | 1 | μs | | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | Min | 50 | μs | | | t <sub>SEA</sub> | Sector Erase Accept Time-out | Max | 50 | μs | | | t <sub>ESL</sub> | Erase Suspend Latency | Max | 35 | μs | | | t <sub>ASP</sub> | Toggle Time During Sector Protection | Тур | 100 | μs | | | t <sub>PSP</sub> | Toggle Time During Programming Within a Prot | Тур | 1 | μs | - 1. Not 100% tested. - 2. See the Erase and Programming Performance section for more information. - 3. Does not include the preprogramming time. Figure 14.7 Program Operation Timings #### Notes - 1. PA = Program Address, PD = Program Data, VA = Valid Address for reading status bits. - 2. "In progress" and "complete" refer to status of program operation. - 3. $A_{max}$ -A16 are don't care during command sequence unlock cycles. Figure 14.8 Chip/Sector Erase Operations - 1. SA is the sector address for Sector Erase. - 2. Address bits $A_{max}$ -A16 are don't cares during unlock cycles in the command sequence. Figure 14.9 Accelerated Unlock Bypass Programming Timing #### Notes - 1. $A_{cc}$ can be left high for subsequent programming pulses. - 2. Use setup and hold times from conventional program operation. Figure 14.10 Data# Polling Timings (During Embedded Algorithm) ### Notes - 1. All status reads are asynchronous. - 2. VA = Valid Address. Two read cycles are required to determine status. When the Embedded Algorithm operation is completeData# Polling will output true data. Figure 14.11 Toggle Bit Timings (During Embedded Algorithm) - 1. All status reads are asynchronous. - 2. VA = Valid Address. Two read cycles are required to determine status. When the Embedded Algorithm operation is complete, . Figure 14.12 8-, 16-, and 32-Word Linear Burst Address Wrap Around Address wraps back to beginning of address group. Note Figure 14.13 Latency with Boundary Crossing Address boundary occurs every 64 words, beginning at address 00003Fh: 00007Fh, 0000BFh, etc. Address 000000h is also a boundary crossing. ### Note 1. Cxx indicates the clock that triggers data Dxx on the outputs; for example, C60 triggers D60. <sup>1. 8-</sup>word linear burst mode shown. 16- and 32-word linear burst read modes behave similarly. D0 represents the first word of the linear burst. AVD# low with clock device is programmable from 2 to 7 total cycles during initial access (here, programmable wait state function is set to 04h; 6 cycles total) 2 additional present enables burst read mode wait states if address is at boundary CLK AVD# RDY A/DQ15-High-Z Address D0 D1 D2 A/DQ0 Address Amax-A16 $t_{OE}$ OE# Figure 14.14 Initial Access at 3Eh with Address Boundary Latency #### Note 1. Devices should be programmed with wait states as discussed in Programmable Wait State on page 21. A/DQ Addresses D0 D1 D2 AVD# CLK OE# RDY Hi-Z Figure 14.15 Example of Extended Valid Address Reducing Wait State Usage ### Note If t<sub>AVDSM</sub> > 1 CLK cycle, wait state usage is reduced. Figure shows 40 MHz clock, handshaking enabled. Wait state usage is 4 clock cycles instead of 5. Note that t<sub>AVDSM</sub> must be less than 76 μs for burst operation to begin. Figure 14.16 Back-to-Back Read/Write Cycle Timings #### Note 1. Breakpoints in waveforms indicate that system may alternately read array data from the "non-busy bank" while checking the status of the program or erase operation in the "busy" bank. The system should read status twice to ensure valid information. # 15. Erase and Programming Performance | Paramete | r | | Typ (1) | Max (2) | Unit | Comments | |--------------------------|------------|--------|---------|---------|--------------------------|-----------------------| | Sector Erase Time | 32 Kword | | 0.4 | 5 | | | | Sector Erase Time | 8 Kword | | 0.2 | 5 | s | | | | 128 Mb | 108 | | | Excludes 00h programming | | | Chin Erosa Tima | 64 Mb | 54 | | s | prior to erasure (4) | | | Chip Erase Time | | 32 Mb | 27 | | | | | | | 16 Mb | 13.5 | | | | | Word Programming Time | | | 9 | 210 | μs | Excludes system level | | Accelerated Word Program | nming Time | | 4 | 120 | μs | overhead (5) | | | 128 Mb | 96 | 288 | | | | | Ohio December Time ( | ·0\ | 64 Mb | 48 | 144 | s | | | Chip Programming Time ( | 3) | 32 Mb | 24 | 72 | | | | | | 16 Mb | 12 | 36 | | | | | | 128 Mb | 32 | 96 | _ | | | Assoluted Chin Drogram | omina Tima | 64 Mb | 16 | 48 | s | Excludes system level | | Accelerated Chip Progran | iming rime | 32 Mb | 8 | 24 | | overhead (5) | | | | | | 12 | | | | | 128 Mb | 50 | | s | | | | Assoluted Chin France T | | | 25 | | | | | Accelerated Chip Erase T | 32 Mb | 12.5 | | | | | | | | 16 Mb | 6.25 | | | | ### Notes - Typical program and erase times assume the following conditions: 25°C, 1.8 V V<sub>CC</sub>. 100,000 cycles. Additionally, programming typicals assume checkerboard pattern. - 2. Under worst case conditions of 90°C, $V_{CC} = 1.7 \text{ V}$ , 1,000,000 cycles. - 3. The typical chip programming time is considerably less than the maximum chip programming time listed. - 4. In the pre-programming step of the Embedded Erase algorithm, all words are programmed to 00h before erasure. - 5. System-level overhead is the time required to execute the two- or four-bus-cycle sequence for the program command. See Table 8.16 for further information on command definitions. - 6. The device has a minimum erase and program cycle endurance of 100,000 cycles. # 16. BGA Ball Capacitance | Parameter Symbol | Parameter Description | Test Setup | Тур | Max | Unit | |------------------|-------------------------|----------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0 | 4.2 | 5.0 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0 | 5.4 | 6.5 | pF | | C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0 | 3.9 | 4.7 | pF | - 1. Sampled, not 100% tested. - 2. Test conditions $T_A = 25$ °C, f = 1.0 MHz. # 17. Physical Dimensions ### 17.1 S29NS128J ### VDC048—48-Ball Very Thin Fine-Pitch Ball Grid Array (FBGA) 10 x 11 mm Package | PACKAGE | | VDC 048 | | | |---------|-----------------------------------|---------|-------|-----------------------------| | JEDEC | N/A | | | | | | 9.95 mm x 10.95 mm NOM<br>PACKAGE | | | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | 0.86 | | 1.00 | OVERALL THICKNESS | | A1 | 0.20 | | | BALL HEIGHT | | A2 | 0.66 | 0.71 | 0.76 | BODY THICKNESS | | D | 9.85 | 9.95 | 10.05 | BODY SIZE | | E | 10.85 | 10.95 | 11.05 | BODY SIZE | | D1 | 4.50 | | | BALL FOOTPRINT | | E1 | | 1.50 | | BALL FOOTPRINT | | MD | | 10 | | ROW MATRIX SIZE D DIRECTION | | ME | | 4 | | ROW MATRIX SIZE E DIRECTION | | N | 48 | | | TOTAL BALL COUNT | | φb | 0.25 | 0.30 | 0.35 | BALL DIAMETER | | е | 0.50 | | | BALL PITCH | | SD / SE | | 0.25 | | SOLDER BALL PLACEMENT | ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 (EXCEPT AS NOTED). - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION. N IS THE TOTAL NUMBER OF SOLDER BALLS. DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. A AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\Theta/2$ - 8. NOT USED. - 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS - A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. 241 \ 16-038.9h.aa01 #### Note 1. For reference only. BSC is an ANSI standard for Basic Space Centering. ### 17.2 S29NS064J ### VDD044—44-Ball Very Thin Fine-Pitch Ball Grid Array (FBGA) 9.2 x 8 mm Package | PACKAGE | | VDD 044 | | | |---------|----------------------------------|---------|------|-----------------------------| | JEDEC | | N/A | | | | | 8.00 mm x 9.20 mm NOM<br>PACKAGE | | | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | 0.86 | | 1.00 | OVERALL THICKNESS | | A1 | 0.20 | | | BALL HEIGHT | | A2 | 0.66 | 0.71 | 0.76 | BODY THICKNESS | | D | 7.90 | 8.00 | 8.10 | BODY SIZE | | E | 9.10 | 9.20 | 9.30 | BODY SIZE | | D1 | 4.50 | | | BALL FOOTPRINT | | E1 | 1.50 | | | BALL FOOTPRINT | | MD | | 10 | | ROW MATRIX SIZE D DIRECTION | | ME | 4 | | | ROW MATRIX SIZE E DIRECTION | | N | 44 | | | TOTAL BALL COUNT | | φb | 0.25 | 0.30 | 0.35 | BALL DIAMETER | | е | 0.50 | | | BALL PITCH | | SD/SE | | 0.25 | | SOLDER BALL PLACEMENT | #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 (EXCEPT AS NOTED). - 4. e REPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION. $\ensuremath{\mathsf{N}}$ IS THE TOTAL NUMBER OF SOLDER BALLS. DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. 7 SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\left[ \frac{\theta}{2} \right]$ - 8. NOT USED. - 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. 3239 \ 16-038.9h.aa01 #### Note 1. For reference only. BSC is an ANSI standard for Basic Space Centering. ### 17.3 S29NS032J and S29NS016J ### VDE044—44-Ball Very Thin Fine-Pitch Ball Grid Array (FBGA) 7.7 x 6.2 mm Package | PACKAGE | | VDE 044 | | | |---------|-----------|-------------------------|-------|-----------------------------| | JEDEC | N/A | | | | | | 7.70 n | nm x 6.20 mr<br>PACKAGE | n NOM | | | SYMBOL | MIN | NOM | MAX | NOTE | | Α | 0.86 | | 1.00 | OVERALL THICKNESS | | A1 | 0.20 | | | BALL HEIGHT | | A2 | 0.66 | 0.71 | 0.76 | BODY THICKNESS | | D | 7.65 | 7.7 | 7.75 | BODY SIZE | | Е | 6.15 | 6.2 | 6.25 | BODY SIZE | | D1 | 4.50 | | | BALL FOOTPRINT | | E1 | 1.50 | | | BALL FOOTPRINT | | MD | 10 | | | ROW MATRIX SIZE D DIRECTION | | ME | | 4 | | ROW MATRIX SIZE E DIRECTION | | N | | 44 | | TOTAL BALL COUNT | | φb | 0.25 | 0.30 | 0.35 | BALL DIAMETER | | е | 0.50 BSC. | | | BALL PITCH | | SD / SE | | 0.25 BSC. | | SOLDER BALL PLACEMENT | | | | | | DEPOPULATED SOLDER BALLS | ### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 2. ALL DIMENSIONS ARE IN MILLIMETERS. - 3. BALL POSITION DESIGNATION PER JESD 95-1, SPP-010 (EXCEPT AS NOTED). - 4. PREPRESENTS THE SOLDER BALL GRID PITCH. - 5. SYMBOL "MD" IS THE BALL ROW MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL COLUMN MATRIX SIZE IN THE "E" DIRECTION. N IS THE TOTAL NUMBER OF SOLDER BALLS. - DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - SD AND SE ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW PARALLEL TO THE D OR E DIMENSION, RESPECTIVELY, SD OR SE = 0.000. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, SD OR SE = $\boxed{0/2}$ - 8. NOT USED. - 9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED BALLS. 1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK, METALLIZED MARK INDENTATION OR OTHER MEANS. Note 3308.1\16-038.9L 1. For reference only. BSC is an ANSI standard for Basic Space Centering. # 18. Appendix A: Daisy Chain Information Table 18.1 Daisy Chain Part for 128Mbit 110 nm Flash Products (VDC048, 10 x 11 mm) | Daisy Chain Part Number | Package<br>Marking | Daisy Chain<br>Connection | Spansion 128Mb Flash<br>Part Number | Flash Description | |-------------------------------------------------|--------------------|---------------------------|-------------------------------------|-------------------| | Lead (Pb) - Free Compliant:<br>AM29N128HVCD21CT | N128HD21C | | | | | Lead (Pb) - Free:<br>Am29N128HVCD21CFT | N128HD21CF | Die Level | S29NS128J | 128Mbit 110nm | Table 18.2 VDC048 Package Information | Component Type/Name | VDC048 | |------------------------------|--------------------------------------------------------| | Solder resist opening | 0.25 ± 0.05 mm | | Daisy Chain Connection Level | On die | | Lead-Free Compliant | Yes | | Quantity per Reel | 550 (300 units per reel by special request to factory) | Table 18.3 VDC048 Connections | C1-D1 | C6-D6 | A10-B10 | A5-B5 | | | |--------------|----------|---------|-------|--|--| | C2-D2 | C7–D7 | A9-B9 | A4-B4 | | | | C3-D3 | C8-D8 | A8-B8 | A3-B3 | | | | C4-D4 | C9-D9 | A7-B7 | A2-B2 | | | | C5-D5 | C10-D10 | A6-B6 | A1–B1 | | | | On substrate | | | | | | | N | F1–NF4 | NF2-NF5 | | | | | NF | -16-NF19 | NF17 | -NF20 | | | Figure 18.1 VDC048 Daisy Chain Layout (Top View, Balls Facing Down) # 19. Appendix B: Daisy Chain Information Table 19.1 Daisy Chain Part for 64Mbit 110 nm Flash Products (VDD044, 9.2 x 8 mm) | Daisy Chain Part Number | Package Marking | Daisy Chain<br>Connection | Spansion 64Mb Flash<br>Part Number | Description | |-------------------------------------------------|-----------------|---------------------------|------------------------------------|--------------| | Lead (Pb) - Free Compliant:<br>AM29N643GVAD21CT | N643GD21C | Die Level | S29NS064J | 64Mbit 110nm | | Lead (Pb)- Free:<br>AM29N643GVAD21CFT | N643GD21CF | | | | Table 19.2 VDD044 Package Information | Component Type/Name | VDD044 | |------------------------------|--------------------------------------------------------| | Solder resist opening | 0.25 ± 0.05 mm | | Daisy Chain Connection Level | On die | | Lead-Free Compliant | Yes | | Quantity per Reel | 600 (300 units per reel by special request to factory) | Table 19.3 VDD044 Connections | N | IF1–NF3 | NF2- | -NF4 | | | |--------------|---------|---------|-------|--|--| | On substrate | | | | | | | C5-D5 | C10-D10 | A6-B6 | A1–B1 | | | | C4-D4 | C9-D9 | A7-B7 | A2-B2 | | | | C3-D3 | C8-D8 | A8-B8 | A3-B3 | | | | C2-D2 | C7-D7 | A9-B9 | A4-B4 | | | | C1-D1 | C6-D6 | A10-B10 | A5–B5 | | | Figure 19.1 VDD044 Daisy Chain Layout (Top View, Balls Facing Down) # 20. Appendix C: Daisy Chain Information Table 20.1 Daisy Chain Part for 32 and 16 Mbit 110 nm Flash Products (VDE044, 7.7 x 6.2 mm) | Daisy Chain Part Number | Package Marking | Daisy Chain<br>Connection | Spansion 64Mb Flash<br>Part Number | Description | |--------------------------------------------------|-----------------|---------------------------|------------------------------------|------------------------------| | Lead (Pb) - Free Compliant:<br>S99DCVDE044SDA002 | 99DCVDE044SDA00 | Die Level | S29NS032J<br>S29NS016J | 64Mbit 110nm<br>32Mbit 110nm | | Lead (Pb)- Free:<br>S99DCVDE044SDF002 | 99DCVDE044SDF00 | | 329N30100 | SZIVIDIL I TOTIITI | Table 20.2 VDE044 Package Information | Component Type/Name | VDE044 | |------------------------------|--------------------------------------------------------| | Solder resist opening | $0.25 \pm 0.05 \text{ mm}$ | | Daisy Chain Connection Level | On die | | Lead-Free Compliant | Yes | | Quantity per 7-inch Reel | 600 (300 units per reel by special request to factory) | Table 20.3 VDE044 Connections | N | IF1–NF3 | NF2- | -NF4 | | | |--------------|---------|---------|-------|--|--| | On substrate | | | | | | | C5-D5 | C10-D10 | A6-B6 | A1–B1 | | | | C4-D4 | C9-D9 | A7-B7 | A2-B2 | | | | C3-D3 | C8-D8 | A8-B8 | A3-B3 | | | | C2-D2 | C7-D7 | A9-B9 | A4-B4 | | | | C1-D1 | C6-D6 | A10-B10 | A5–B5 | | | Figure 20.1 VDE044 Daisy Chain Layout(Top View, Balls Facing Down) # 21. Revision History | Section | Description | | | | | | | |-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Revision A (May 16, 2003) | Revision A (May 16, 2003) | | | | | | | | | Initial release | | | | | | | | Revision A1 (August 11, 2003) | | | | | | | | | Connection Diagram | Modified Connection Diagrams for Am29N129J and S29NS064J. | | | | | | | | Input/Output Descriptions | Changed VSS to GND, removed VCCQ and VSSQ. | | | | | | | | Requirements for Synchronous<br>(Burst) Read Operation, Continuous<br>Burst | First paragraph, bold text, second sentence: the highest address changed to 000000h. | | | | | | | | RESET#: Hardware Reset Input | Fourth paragraph: t <sub>READY</sub> changed to t <sub>READYW</sub> | | | | | | | | Autoselect Command Sequence | Added Table 11 title, Autoselect Device ID | | | | | | | | WP# Boot Sector Protection, Low VCC Write Inhibit, Table immediately preceding Program Command Sequence section | Modified Read Data for Device ID, Word 1, Device ID, Word 2 for S29NS064J only, Device ID, Word 3 | | | | | | | | Table 14, Command Definitions | Added Notes 10 and 12; changed BA = Address of the bank from A22-A20 to A22-A21 for S29NS128J, A21-A19 to A21-A20 for S29NS064J. | | | | | | | | AC Characteristics CMOS<br>Compatible | Added $I_{CCW}$ , Typ and Max values for $I_{PPW}$ and $I_{CCW}$ ; added $I_{CCE}$ , Typ and Max values for $I_{PPE}$ and $I_{CCE}$ . | | | | | | | | AC Characteristics, Figure 15, 16, 18, and 19 | Changed AVD to AVD# | | | | | | | | Revision A2 (August 19, 2003) | | | | | | | | | Requirements for Synchronous (Burst) Read Operation | Modified bold text to indicate "highest address to 00000h" | | | | | | | | Revision A3 (September 10, 2003) | | | | | | | | | DC Characteristics, CMOS<br>Compatible | Changed ICC3 and ICC4 Max values | | | | | | | | Revision A4 (November 13, 2003) | | | | | | | | | Global | Converted to Spansion format | | | | | | | | Revision A5 (February 5, 2004) | | | | | | | | | Ordering Information | Added 0L Clock rate/asynchronous speed. | | | | | | | | | Updated Valid combinations to reflect addition | | | | | | | | Appendix C and D | Added these sections | | | | | | | | Revision A6 (April 7, 2004) | | | | | | | | | Ordering Information | Removed Pb-Free Compliant options from 32 Megabit and 16 Megabit combinations for both 66 MHz and 54 MHz | | | | | | | | Global | Corrected figure references | | | | | | | | AC Characteristics | Modified the t <sub>READY</sub> timing in Figure 14 in Hardware Reset (RESET#) | | | | | | | | Erase and Programming Performance | Added density and typical values to Accelerated Chip Erase Time parameter. | | | | | | | | Data Retention | Removed section | | | | | | | | Revision A7 (August 4, 2004) | | | | | | | | | Global | Changed all instances of "FASL" to "Spansion". Added Colophon text. | | | | | | | | Sector Erase Command Sequence | Replaced "" with " | | | | | | | | | <u>l</u> ' | | | | | | | | Section | Description | | | | | | | |----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------|--|--|--|--| | | Replaced "SA0–SA7" with "SA0–SA3". | | | | | | | | Accelerated Sector Erase Groups, S29NS032J | Replaced "SA8-SA15" with "SA4-SA7". | | | | | | | | | Replaced "SA16–SA23" with "SA8–SA11". | | | | | | | | | Replaced "SA24—SA31" with "SA56—SA59". | | | | | | | | | ' | | | | | | | | | Deleted "SA40-SA47". | | | | | | | | | Deleted "SA48-SA55". | | | | | | | | | Deleted "SA48—SA55". | | | | | | | | | Replaced "SA56–SA62" with "SA60–SA62". | | | | | | | | | Replaced "SA0-SA7" with "SA0-SA1". | | | | | | | | | Replaced "SA8–SA15" with | | | | | | | | Accelerated Sector Erase Groups, S29NS016J | Replaced "SA16-SA23" with | | | | | | | | 329130103 | Replaced "SA24-SA30" with | | | | | | | | | Added the following: SA8-SA9; SA10-SA11; SA12-SA13; SA14-SA15; SA16-SA17; SA18-SA19; SA20-SA21; SA22-SA23; SA24-SA25; SA26-SA27; SA28-SA29; SA30 | | | | | | | | Erase Suspend/Erase Resume | Replaced " | | | | | | | | Commands | Replaced " | | | | | | | | DQ7: Data# Polling | Replaced " | | | | | | | | | Replaced " | | | | | | | | DQ6: Toggle Bit I | Replaced " | | | | | | | | | Replaced "µ | | | | | | | | DQ3: Sector Erase Timer | Replaced " | | | | | | | | Date: Geotor Erase Time: | Updated "Accelerated Chip Erase | Time" as per the following: | | | | | | | | Opuated Accelerated Chip Erase | e time as per the following. | | | | | | | | | | | | | | | | | | Original | Updated | | | | | | Erase and Programming | 128Mb | 45 | 50 | | | | | | Performance | 64Mb | 30 | 25 | | | | | | | 32Mb | TBD | 12.5 | | | | | | | 16Mb | TBD | 6.25 | | | | | | | | | | | | | | | | Deleted the following: | | | | | | | | | "Minimum 100,000 erase cycle guarantee per sector". | | | | | | | | Distinctive Characteristics | "20-year data retention". | | | | | | | | | "Reliable operation for the life of the system" | | | | | | | | Erase and Programming | | | | | | | | | Performance | In Note 2 changed "100,000" to " | 1,000,000 | | | | | | | 8-, 16-, and 32-Word Linear Burst<br>Address Wrap Around | Updated drawing. | | | | | | | | Unlock Bypass Command Sequence | Removed "The host system may also initiate the chip erase and sector erase sequences in the unlock bypass mode. The erase command sequences are four cycles in length instead of six | | | | | | | | Command Definitions | cycles." Removed the Unlock Bypass "see | ctor erase" and "chip erase" rows | <u> </u> | | | | | | | Removed Unlock Bypass Sector | <u>'</u> | | | | | | | Table 18, "Command Definitions" | Removed Chip Erase section. Removed Chip Erase section. | | | | | | | | WP# Boot Sector Protection | Updated 2nd paragraph as follows: "If using the Unlock Bypass feature: on the 2nd program cycle, after the Unlock Bypass command is written, the WP# signal must be asserted on the 2nd cycle." | | | | | | | | Global | Replaced all "AMD" references with "contact your local Spansion sales office" | | | | | | | | | Removed "The host system may also initiate the chip erase command sequence while the device is | | | | | | | | Chip Erase Command Sequence | in the unlock bypass mode. The command sequence is two cycles in length instead of six cycles | | | | | | | | Sector Erase Command Sequence | Replaced "50 $\mu$ s" with "Removed the following "The host system may also initiate the sector erase command sequence while the device is in the unlock bypass mode. The command sequence is four cycles in length instead of six cycles. | | | | | | | | Section | | Description | | | | | | | | |----------------------------------|----------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------|-----|-----|-----|--|--|--| | | Removed the following rows from table: | | | | | | | | | | Erase/Program Operations | t <sub>WHWH1</sub> | t <sub>WHWH1</sub> | Programming Operation | Тур | 9 | μs | | | | | | t <sub>WHWH1</sub> | t <sub>WHWH1</sub> | Accelerated Programming Operation | Тур | 4 | μs | | | | | | t <sub>WHWH2</sub> | t <sub>WHWH2</sub> | Sector Erase Operation | Тур | 0.4 | sec | | | | | Revision A8 (September 14, 2004) | | | | | | | | | | | Ordering Information | Added pad | Added packing types 0 and 2. | | | | | | | | | Valid Combinations | Added Pag | Added Packing Type information | | | | | | | | | Revision A9 (November 11, 2005) | | | | | | | | | | | Ordering Information | Added LF3 | Added LF35 package ordering option | | | | | | | | | Revision A10 (March 22, 2006) | | | | | | | | | | | Global | Changed \ | Changed V <sub>PP</sub> to ACC. | | | | | | | | | AC Characteristics | Asynchron | Asynchronous Read table: updated the values of t <sub>AAVDH</sub> for both speed bins. | | | | | | | | | Revision A11 (February 7, 2007) | | | | | | | | | | | | Updated d | Updated document to new template. | | | | | | | | | Global | Removed 66 MHz option | | | | | | | | | #### Colophon The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country, the prior authorization by the respective government entity will be required for export of those products. #### Trademarks and Notice The contents of this document are subject to change without notice. This document may contain information on a Spansion product under development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose, merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any damages of any kind arising out of the use of the information in this document. Copyright © 2003-2007 Spansion Inc. All Rights Reserved. Spansion, the Spansion logo, MirrorBit, ORNAND, HD-SIM, and combinations thereof are trademarks of Spansion Inc. Other names are for informational purposes only and may be trademarks of their respective owners.