

# SANYO Semiconductors DATA SHEET



## Bi-CMOSIC For VCMs Constant-current Driver IC

### Overview

The LV8098CS is a constant current driver IC for voice coil motors that supports I<sup>2</sup>C control integrating a digital/analog converter (DAC). It uses an ultraminiature WLP package and includes a current detection resistor for constant current control, which makes the IC ideal for miniaturization of camera modules intended for use in camera-equipped mobile phones. The output transistor has a low on-resistance of 1 $\Omega$  and the resistance of the built-in current detection resistor is 1 $\Omega$ , which minimizes the voltage loss and helps withstand voltage drop in V<sub>CC</sub>. The current consumption when the DAC is set to code 0 is 0 (I<sub>CC</sub>  $\approx$  0, I<sub>OUT</sub>  $\approx$  0) allowing reduction in current consumption.

### **Functions**

- Constant current driver for voice coil motors.
- I<sup>2</sup>C bus control supported.
- The current consumption is 0 when the DAC is set to code 0.
- Built-in thermal protection circuit.
- Built-in voltage drop protection circuit ( $V_{CC} = 2V$  output off).
- Low output block total-resistance of  $2\Omega$  helps withstand voltage drop in V<sub>CC</sub>. (Current detection resistance + output transistor on-resistance).
- Built-in current detection resistor.

### **Specifications**

#### Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol               | Conditions                 | Ratings               | Unit |  |  |  |  |  |
|-----------------------------|----------------------|----------------------------|-----------------------|------|--|--|--|--|--|
| Maximum supply voltage      | V <sub>CC</sub> max  |                            | 5.5                   | V    |  |  |  |  |  |
| Output voltage              | V <sub>OUT</sub> max |                            | V <sub>CC</sub> + 0.5 | V    |  |  |  |  |  |
| Input voltage               | V <sub>IN</sub> max  | SCL, SDA, ENA              | 5.5                   | V    |  |  |  |  |  |
| Allowable power dissipation | Pd max               | With specified substrate * | 350                   | mW   |  |  |  |  |  |
| Operating temperature       | Topr                 |                            | -30 to +85            | °C   |  |  |  |  |  |
| Storage temperature         | Tstg                 |                            | -40 to +150           | °C   |  |  |  |  |  |

\* Specified substrate : 40mm × 40mm × 1.6mm, Single layer glass epoxy substrate

Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.

Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

> SANYO Semiconductor Co., Ltd. www.semiconductor-sanyo.com/network

- Constant current control enabled by DAC (8 bits).
- Wide operating voltage range (2.2 to 5.0V).
- 6-pin WLP package used  $(1.27 \times 0.87 \times 0.5 \text{mm})$ .

### LV8098CS

### Allowable Operating Conditions at $Ta = 25^{\circ}C$

| Parameter                     | Symbol          | Conditions                        | Ratings         | Unit |
|-------------------------------|-----------------|-----------------------------------|-----------------|------|
| Supply voltage                | V <sub>CC</sub> |                                   | 2.2 to 5.0      | V    |
| Maximum preset output current | IO              |                                   | 100             | mA   |
| High-level input voltage      | VIH             | Applied to SCL, SDA, and ENA pins | 1.3 to $V_{CC}$ | V    |
| Low-level input voltage       | VIL             |                                   | -0.3 to 0.5     | V    |

### **Electrical Characteristics** at $Ta = 25^{\circ}C$ , $V_{CC} = 2.8V$

| D                                                                                            |                 |                                                 |     | Ratings |     |      |  |  |
|----------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------|-----|---------|-----|------|--|--|
| Parameter                                                                                    | Symbol          | Conditions                                      | min | typ     | max | Unit |  |  |
| Supply current                                                                               | ICCOa           | ENA = L                                         |     |         | 1   | μA   |  |  |
|                                                                                              | ICCOp           | ENA = H, PD = 1                                 |     |         | 1   | μA   |  |  |
|                                                                                              | ICCOc           | ENA = H, D0 to D7 = 0                           |     |         | 1   | μA   |  |  |
|                                                                                              | ICC1            | ENA = H, D0 to D7 $\neq$ 0                      |     | 0.5     | 3   | mA   |  |  |
| Input current                                                                                | I <sub>IN</sub> | SCL, SDA, ENA                                   | -1  | 0       | 1   | μA   |  |  |
| Total resistance value of the output block<br>(built-in resistor + transistor on-resistance) | RTTL            | V <sub>CC</sub> = 2.8V, I <sub>OUT</sub> = 80mA |     | 2       | 3   | Ω    |  |  |
| DAC block                                                                                    | •               | •                                               |     |         |     |      |  |  |
| Resolution                                                                                   |                 |                                                 |     | 8       |     | bits |  |  |
| Relative accuracy                                                                            | INL             |                                                 |     |         | ±1  | LSB  |  |  |
| Differential linearity                                                                       | DNL             |                                                 |     |         | ±1  | LSB  |  |  |
| Full code current                                                                            | lfull           | D0 to D7 = 1                                    |     | 100     |     | mA   |  |  |
| Error code current 0                                                                         | Izero           | D0 to D7 = 0                                    |     |         | 1   | μA   |  |  |
| Spark killer diode                                                                           | •               | •                                               |     |         |     |      |  |  |
| Reverse current                                                                              | IS (leak)       |                                                 |     |         | 1   | μA   |  |  |
| Forward voltage                                                                              | VSF             |                                                 |     |         | 1.3 | V    |  |  |

### Package Dimensions

unit : mm (typ) 3380





### **Pin Assignment**



| Pin No. | Pin Name | Pin Description                |  |  |  |
|---------|----------|--------------------------------|--|--|--|
| A1      | SCL      | I <sup>2</sup> C SCL input pin |  |  |  |
| A2      | ENA      | Enable & reset *1, 2           |  |  |  |
| A3      | GND      | Ground                         |  |  |  |
| B1      | SDA      | I <sup>2</sup> C SDA input pin |  |  |  |
| B2      | VCC      | Power supply pin               |  |  |  |
| B3      | OUT      | Output pin                     |  |  |  |

- \*1 : Setting the ENA pin to low powers down and resets the IC. It is necessary to power on the IC by setting the ENA pin to low and hold it high during normal operation.
- \*2 : When the ENA pin is to be used with pull\_up, it is necessary to send code 0 in advance after power-on.



## **Block Diagram**

## Pin Description

| Pin No.  | Pin name        | Description                                                                                                                                                                                                                                   | Equivalent circuit |
|----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| A1<br>A2 | SCL<br>ENA      | SCL<br>I <sup>2</sup> C serial clock input pin<br>ENABLE<br>When low, standby mode and reset is performed at<br>the same time.<br>This pin is held high for normal use.<br>Input high level : 1.3V to 5.0V<br>Input low level : -0.3V to 0.5V |                    |
| A3       | GND             | Ground pin.                                                                                                                                                                                                                                   |                    |
| Β3       | OUT             | OUT<br>Output pin<br>This is an NMOS open drain output, and the voice coil<br>motor is connected between this pin and the V <sub>CC</sub> pin<br>for use.                                                                                     | VCC                |
| B2       | V <sub>CC</sub> | V <sub>CC</sub><br>Power supply input pin                                                                                                                                                                                                     |                    |
| B1       | SDA             | SDA<br>I <sup>2</sup> C serial data input pin<br>Input high level : 1.3V to 5.0V<br>Input low level : -0.3V to 0.5V                                                                                                                           |                    |

### **Serial Bus Communication Specifications**

I<sup>2</sup>C serial transfer timing conditions Standard mode



#### Standard mode

| Parameter                 | symbol | Conditions                                                | min | typ | max  | unit |
|---------------------------|--------|-----------------------------------------------------------|-----|-----|------|------|
| SCL clock frequency       | fscl   | SCL clock frequency                                       | 0   |     | 100  | kHz  |
| Data setup time           | ts1    | Setup time of SCL with respect to the falling edge of SDA | 4.7 |     |      | μS   |
|                           | ts2    | Setup time of SDA with respect to the rising edge of SCL  | 250 |     |      | ns   |
|                           | ts3    | Setup time of SCL with respect to the rising edge of SDA  | 4.0 |     |      | μS   |
| Data hold time            | th1    | Hold time of SCL with respect to the rising edge of SDA   | 4.0 |     |      | μS   |
|                           | th2    | Hold time of SDA with respect to the falling edge of SCL  | 0   |     |      | μS   |
| Pulse width               | twL    | SCL low period pulse width                                | 4.7 |     |      | μS   |
|                           | twH    | SCL high period pulse width                               | 4.0 |     |      | μS   |
| Input waveform conditions | ton    | SCL, SDA (input) rising time                              |     |     | 1000 | ns   |
|                           | tof    | SCL, SDA (input) falling time                             |     |     | 300  | ns   |
| Bus free time             | tbuf   | Interval between stop condition and start condition       | 4.7 |     |      | μS   |

### High-speed mode

| Parameter                 | Symbol | Conditions                                                | min | typ | max | unit |
|---------------------------|--------|-----------------------------------------------------------|-----|-----|-----|------|
| SCL clock frequency       | fscl   | SCL clock frequency                                       | 0   |     | 400 | kHz  |
| Data setup time           | ts1    | Setup time of SCL with respect to the falling edge of SDA | 0.6 |     |     | μS   |
|                           | ts2    | Setup time of SDA with respect to the rising edge of SCL  | 100 |     |     | ns   |
|                           | ts3    | Setup time of SCL with respect to the rising edge of SDA  | 0.6 |     |     | μs   |
| Data hold time            | th1    | Hold time of SCL with respect to the rising edge of SDA   | 0.6 |     |     | μS   |
|                           | th2    | Hold time of SDA with respect to the falling edge of SCL  | 0   |     |     | μs   |
| Pulse width               | twL    | SCL low period pulse width                                | 1.3 |     |     | μs   |
|                           | twH    | SCL high period pulse width                               | 0.6 |     |     | μs   |
| Input waveform conditions | ton    | SCL, SDA (input) rising time                              |     |     | 300 | ns   |
|                           | tof    | SCL, SDA (input) falling time                             |     |     | 300 | ns   |
| Bus free time             | tbuf   | Interval between stop condition and start condition       | 1.3 |     |     | μS   |

### I<sup>2</sup>C bus transmission method

Start and stop conditions

The  $I^2C$  bus requires that the state of SDA be preserved while SCL is high as shown in the timing diagram below during a data transfer operation.



When data is not being transferred, both SCL and SDA are in the high state. The start condition is generated and access is started when SDA is changed from high to low while SCL and SDA are high.

Conversely, the stop condition is generated and access is ended when SDA is changed from low to high while SCL is high.



#### Data transfer and acknowledgement response

After the start condition has been generated, the data is transferred one byte (8 bits) at a time. Generally, in an I<sup>2</sup>C bus, a unique 7-bit slave address is assigned to each device, and the first byte of the transfer data is allocated to the 7-bit slave address and to the command (R/W) indicating the transfer direction of the subsequent data. However, this IC is provided with only a write mode for receiving the data. Every time 8 bits of data for each byte are transferred, the ACK signal is sent from the receiving end to the sending end. Immediately after the clock pulse of SCL bit 8 in the data transferred has fallen to low, SDA at the sending end is released, and SDA is set to low at the receiving end, causing the ACK signal to be sent. When, after the receiving end has sent the ACK signal, the transfer of the next byte remains in the receiving status, the receiving end releases SDA at the falling edge of the ninth SCL clock.



#### X : DON'T CARE

The standard data transfer to this device consists of three bytes : the slave address of the first byte and the data of the second and third bytes.

Slave address : 0110011(0) PD : Power-down D1-D7 : 8-bit data used to set output constant current ; MIN = 00000000, MAX = 1111111 The table below shows the format of the second and third bytes.

|                  |     | 2nd byte |     |     |     |     |     |     | 3rd byte |     |     |     |     |     |     |     |
|------------------|-----|----------|-----|-----|-----|-----|-----|-----|----------|-----|-----|-----|-----|-----|-----|-----|
| Serial data bits | SD7 | SD6      | SD5 | SD4 | SD3 | SD2 | SD1 | SD0 | SD7      | SD6 | SD5 | SD4 | SD3 | SD2 | SD1 | SD0 |
| Function         | PD  | ×        | D7  | D6  | D5  | D4  | D3  | D2  | D1       | D0  | ×   | ×   | ×   | ×   | ×   | ×   |

PD bit setting method  $PD = 1 \rightarrow Power\_down$  (standby mode) and reset

### D0-D7 setting method

| Current setting code | D7 | D6 | D5 | D4 | D3 | D2 | D1 | Output setting<br>(LSB) | Output current (mA)<br>(design value) |
|----------------------|----|----|----|----|----|----|----|-------------------------|---------------------------------------|
| 0                    | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0                       | 0                                     |
| 1                    | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1                       | 0.392                                 |
| 2                    | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 2                       | 0.784                                 |
|                      |    |    |    |    |    |    |    |                         |                                       |
|                      |    |    |    |    |    |    |    |                         |                                       |
| 254                  | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 254                     | 99.608                                |
| 255                  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 255                     | 100                                   |

Relationship between the ENA pin input, I<sup>2</sup>C input data PD, and current setting 0 (code 0)

This IC supports the following three modes of setting up the standby mode :

1) Setting the ENA pin low.

2) Setting the PD bit to 1 (high) with  $I^2C$  input data.

3) Setting the output current to 0 with  $I^2C$  input data.

Execution of one of the steps 1) to 3) causes the output current to 0 and stops operation of the circuit.

When the ENA pin is set low, the  $I^2C$  data register is reset and the IC is reset to its default state (PD bit set to 0 and output current setting to code 0).

Since the IC starts operation in the data reset state at power-on time, it is necessary to start using the IC in the default state by setting the ENA pin low before turning on  $V_{CC}$  and then high after  $V_{CC}$  is established.

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellctual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of July, 2009. Specifications and information herein are subject to change without notice.