

#### CY29351

# 2.5V or 3.3V, 200 MHz, 9-Output Zero Delay

#### **Features**

■ Output frequency range: 25 MHz to 200 MHz

■ Input frequency range: 25 MHz to 200 MHz

■ 2.5V or 3.3V operation

■ Split 2.5V/3.3V outputs

■ ±2.5% max Output duty cycle variation

■ 9 clock outputs: Drive up to 18 clock lines

■ Two reference clock inputs: LVPECL or LVCMOS

■ 150-ps max output-output skew

■ Phase-locked loop (PLL) bypass mode

■ Spread Aware<sup>™</sup>

■ Output enable/disable

■ Pin-compatible with MPC9351

■ Industrial temperature range: -40°C to +85°C

■ 32-pin 1.0-mm TQFP package

### **Functional Description**

The CY29351 is a low voltage high performance 200 MHz PLL-based zero delay buffer designed for high speed clock distribution applications.

The CY29351 features LVPECL and LVCMOS reference clock inputs and provides 9 outputs partitioned in four banks of one, one, two, and five outputs. Bank A divides the VCO output by two or four while the other banks divide by four or eight per SEL(A:D) settings (Table 3, "Function Table," on page 3). These dividers allow output to input ratios of 4:1, 2:1, 1:1, 1:2, and 1:4. Each LVCMOS compatible output can drive  $50\Omega$  series or parallel terminated transmission lines. For series terminated transmission lines, each output can drive one or two traces giving the device an effective fanout of 1:18.

The PLL is ensured stable given that the VCO is configured to run between 200 MHz to 500 MHz. This allows a wide range of output frequencies from 25 MHz to 200 MHz. For normal operation, the external feedback input, FB\_IN, is connected to one of the outputs. The internal VCO is running at multiples of the input reference clock set by the feedback divider (Table 2, "Frequency Table," on page 3).

When PLL\_EN# is LOW, PLL is bypassed and the reference clock directly feeds the output dividers. This mode is fully static and the minimum input clock frequency specification does not apply.



Cypress Semiconductor Corporation
Document Number: 38-07475 Rev. \*B

198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600



#### **Pinouts**

Figure 1. Pin Diagram - 32 Pin TQFP Package



Table 1. Pin Definitions - 32 Pin TQFP Package

| Pin <sup>[1]</sup> | Name      | Ю        | Туре   | Description                                                                                                                             |
|--------------------|-----------|----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 8                  | PECL_CLK  | I, PU    | LVPECL | LVPECL reference clock input                                                                                                            |
| 9                  | PECL_CLK# | I, PU/PD | LVPECL | LVPECL reference clock input. Weak pull up to VDD/2.                                                                                    |
| 30                 | TCLK      | I, PD    | LVCMOS | LVCMOS/LVTTL reference clock input                                                                                                      |
| 28                 | QA        | 0        | LVCMOS | Clock output bank A                                                                                                                     |
| 26                 | QB        | 0        | LVCMOS | Clock output bank B                                                                                                                     |
| 22, 24             | QC(1,0)   | 0        | LVCMOS | Clock output bank C                                                                                                                     |
| 12, 14, 16, 18, 20 | QD(4:0)   | 0        | LVCMOS | Clock output bank D                                                                                                                     |
| 2                  | FB_IN     | I, PD    | LVCMOS | Feedback clock input. Connect to an output for normal operation. This input should be at the same voltage rail as input reference clock |
| 10                 | OE#       | I, PD    | LVCMOS | Output enable/disable input                                                                                                             |
| 31                 | PLL_EN    | I, PU    | LVCMOS | PLL enable/disable input                                                                                                                |
| 32                 | REF_SEL   | I, PD    | LVCMOS | Reference select input                                                                                                                  |
| 3, 4, 5, 6         | SEL(A:D)  | I, PD    | LVCMOS | Frequency select input, bank (A:D)                                                                                                      |
| 27                 | VDDQB     | Supply   | VDD    | 2.5V or 3.3V power supply for bank B output clock <sup>[2,3]</sup>                                                                      |
| 23                 | VDDQC     | Supply   | VDD    | 2.5V or 3.3V power supply for bank C output clocks <sup>[2,3]</sup>                                                                     |
| 15, 19             | VDDQD     | Supply   | VDD    | 2.5V or 3.3V power supply for bank D output clocks <sup>[2,3]</sup>                                                                     |
| 1                  | AVDD      | Supply   | VDD    | 2.5V or 3.3V power supply for PLL <sup>[5,6]</sup>                                                                                      |
| 11                 | VDD       | Supply   | VDD    | 2.5V or 3.3V power supply for core, inputs, and bank A output clock <sup>[2,3]</sup>                                                    |
| 7                  | AVSS      | Supply   | Ground | Analog ground                                                                                                                           |
| 13, 17, 21, 25, 29 | VSS       | Supply   | Ground | Common ground                                                                                                                           |

#### Notes

- 1. PU = Internal pull up, PD = Internal pull down.
- 2. A 0.1-μF bypass capacitor should be placed as close as possible to each positive power pin (<0.2"). If these bypass capacitors are not close to the pins, the high-frequency filtering characteristics are cancelled by the lead inductance of the traces.
- 3. AVDD and VDD pins must be connected to a power supply level that is at least equal or higher than that of VDDQB, VDDQC, and VDDQD power supply pins.
- V<sub>CMR</sub> (DC) is the crossing point of the differential input signal. Normal operation is obtained when the crossing point is within the V<sub>CMR</sub> range and the input swing is within the V<sub>PP</sub> (DC) specification.
- Driving one 50Ω parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, each output drives up to two 50 Ω series terminated transmission lines.
- 6. Inputs have pull up or pull down resistors that affect the input current.

Document Number: 38-07475 Rev. \*B



#### **Table 2. Frequency Table**

| Feedback Output Divider | vco             | Input Frequency Range<br>(AVDD = 3.3V) | Input Frequency Range<br>(AVDD = 2.5V) |
|-------------------------|-----------------|----------------------------------------|----------------------------------------|
| ÷2                      | Input Clock * 2 | 100 MHz to 200 MHz                     | 100 MHz to 190 MHz                     |
| ÷4                      | Input Clock * 4 | 50 MHz to 125 MHz                      | 50 MHz to 95 MHz                       |
| ÷8                      | Input Clock * 8 | 25 MHz to 62.5 MHz                     | 25 MHz to 47.5 MHz                     |

#### **Table 3. Function Table**

| Control | Default | 0                                                                          | 1                                                                    |
|---------|---------|----------------------------------------------------------------------------|----------------------------------------------------------------------|
| REF_SEL | 0       | PCLK                                                                       | TCLK                                                                 |
| PLL_EN  | 1       | Bypass mode, PLL disabled. The input clock connects to the output dividers | PLL enabled. The VCO output connects to the output dividers          |
| OE#     | 0       | Outputs enabled                                                            | Outputs disabled (three-state), VCO running at its minimum frequency |
| SELA    | 0       | ÷ 2 (bank A)                                                               | ÷ 4 (bank A)                                                         |
| SELB    | 0       | ÷ 4 (bank B)                                                               | ÷ 8 (bank B)                                                         |
| SELC    | 0       | ÷ 4 (bank C <b>)</b>                                                       | ÷ 8 (bank C)                                                         |
| SELD    | 0       | ÷ 4 (bank D)                                                               | ÷ 8 (bank D)                                                         |

## **Absolute Maximum Conditions**

| Parameter        | Description                       | Condition                   | Min   | Max                   | Unit  |
|------------------|-----------------------------------|-----------------------------|-------|-----------------------|-------|
| $V_{DD}$         | DC supply voltage                 |                             | -0.3  | 5.5                   | V     |
| V <sub>DD</sub>  | DC operating voltage              | Functional                  | 2.375 | 3.465                 | V     |
| V <sub>IN</sub>  | DC input voltage                  | Relative to V <sub>SS</sub> | -0.3  | V <sub>DD</sub> + 0.3 | V     |
| V <sub>OUT</sub> | DC output voltage                 | Relative to V <sub>SS</sub> | -0.3  | V <sub>DD</sub> + 0.3 | V     |
| V <sub>TT</sub>  | Output termination voltage        |                             | _     | V <sub>DD</sub> ÷ 2   | V     |
| LU               | Latch-up immunity                 | Functional                  | 200   | _                     | mA    |
| R <sub>PS</sub>  | Power supply ripple               | Ripple frequency < 100 kHz  | _     | 150                   | mVp-p |
| T <sub>S</sub>   | Temperature, storage              | Non Functional              | -65   | +150                  | ů     |
| T <sub>A</sub>   | Temperature, operating ambient    | Functional                  | -40   | +85                   | °C    |
| TJ               | Temperature, junction             | Functional                  | _     | +150                  | ů     |
| Ø <sub>JC</sub>  | Dissipation, junction to case     | Functional                  | 42    |                       | °C/W  |
| Ø <sub>JA</sub>  | Dissipation, junction to ambient  | Functional                  | 105   |                       | °C/W  |
| ESD <sub>H</sub> | ESD protection (human body model) |                             | 2000  | _                     | Volts |
| FIT              | Failure in time                   | Manufacturing test          | 1     | 0                     | ppm   |

Document Number: 38-07475 Rev. \*B Page 3 of 10



# **DC Electrical Specifications**

 $(V_{DD} = 2.5V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter        | Description                         | Condition                            | Min | Тур. | Max                   | Unit |
|------------------|-------------------------------------|--------------------------------------|-----|------|-----------------------|------|
| V <sub>IL</sub>  | Input voltage, low                  | LVCMOS                               | -   | _    | 0.7                   | V    |
| V <sub>IH</sub>  | Input voltage, high                 | LVCMOS                               | 1.7 | _    | V <sub>DD</sub> +0.3  | V    |
| $V_{PP}$         | Peak-Peak input voltage             | LVPECL                               | 250 | _    | 1000                  | mV   |
| $V_{CMR}$        | Common mode range <sup>[4]</sup>    | LVPECL                               | 1.0 | _    | V <sub>DD</sub> – 0.6 | V    |
| V <sub>OL</sub>  | Output voltage, low <sup>[5]</sup>  | I <sub>OL</sub> = 15mA               | -   | _    | 0.6                   | V    |
| V <sub>OH</sub>  | Output voltage, high <sup>[5]</sup> | I <sub>OH</sub> = -15mA              | 1.8 | _    | _                     | V    |
| I <sub>IL</sub>  | Input current, low <sup>[6]</sup>   | $V_{IL} = V_{SS}$                    | _   | _    | -100                  | μΑ   |
| I <sub>IH</sub>  | Input current, high <sup>[6]</sup>  | $V_{IL} = V_{DD}$                    | -   | _    | 100                   | μΑ   |
| I <sub>DDA</sub> | PLL supply current                  | AVDD only                            | _   | 5    | 10                    | mA   |
| I <sub>DDQ</sub> | Quiescent supply current            | All V <sub>DD</sub> pins except AVDD | _   | _    | 7                     | mA   |
| I <sub>DD</sub>  | Dynamic supply current              | Outputs loaded at 100 MHz            | -   | 180  | _                     | mA   |
|                  |                                     | Outputs loaded at 200 MHz            | _   | 210  | _                     |      |
| C <sub>IN</sub>  | Input pin capacitance               |                                      | _   | 4    | _                     | pF   |
| Z <sub>OUT</sub> | Output impedance                    |                                      | 14  | 18   | 22                    | Ω    |

# **DC Electrical Specifications**

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

| Parameter        | Description                         | Condition                 | Min | Тур. | Max                   | Unit |
|------------------|-------------------------------------|---------------------------|-----|------|-----------------------|------|
| V <sub>IL</sub>  | Input voltage, low                  | LVCMOS                    | -   | _    | 0.8                   | V    |
| V <sub>IH</sub>  | Input voltage, high                 | LVCMOS                    | 2.0 | _    | V <sub>DD</sub> + 0.3 | V    |
| V <sub>PP</sub>  | Peak-Peak input voltage             | LVPECL                    | 250 | _    | 1000                  | mV   |
| V <sub>CMR</sub> | Common mode range <sup>[4]</sup>    | LVPECL                    | 1.0 | _    | V <sub>DD</sub> – 0.6 | V    |
| V <sub>OL</sub>  | Output Voltage, Low <sup>[5]</sup>  | I <sub>OL</sub> = 24 mA   | -   | _    | 0.55                  | V    |
|                  |                                     | I <sub>OL</sub> = 12 mA   | _   | _    | 0.30                  |      |
| V <sub>OH</sub>  | Output voltage, high <sup>[5]</sup> | I <sub>OH</sub> = -24 mA  | 2.4 | _    | _                     | V    |
| I <sub>IL</sub>  | Input current, low <sup>[6]</sup>   | $V_{IL} = V_{SS}$         | _   | _    | -100                  | μΑ   |
| I <sub>IH</sub>  | Input current, high <sup>[6]</sup>  | $V_{IL} = V_{DD}$         | _   | _    | 100                   | μΑ   |
| I <sub>DDA</sub> | PLL supply current                  | AVDD only                 | _   | 5    | 10                    | mA   |
| I <sub>DDQ</sub> | Quiescent supply current            | All VDD pins except AVDD  | -   | _    | 7                     | mA   |
| I <sub>DD</sub>  | Dynamic supply current              | Outputs loaded at 100 MHz | _   | 270  | _                     | mA   |
|                  |                                     | Outputs loaded at 200 MHz | _   | 300  | _                     |      |
| C <sub>IN</sub>  | Input pin capacitance               |                           | _   | 4    | _                     | pF   |
| Z <sub>OUT</sub> | Output impedance                    |                           | 12  | 15   | 18                    | Ω    |



# **AC Electrical Specifications**

 $(V_{DD} = 2.5V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)^{[7]}$ 

| Parameter                       | Description                             | Condition                  | Min  | Тур. | Max                   | Unit |
|---------------------------------|-----------------------------------------|----------------------------|------|------|-----------------------|------|
| f <sub>VCO</sub>                | VCO frequency                           |                            | 200  | _    | 380                   | MHz  |
| f <sub>in</sub>                 | Input frequency                         | ÷2 feedback                | 100  | _    | 190                   | MHz  |
|                                 |                                         | ÷4 feedback                | 50   | _    | 95                    |      |
|                                 |                                         | ÷8 feedback                | 25   | _    | 47.5                  |      |
|                                 |                                         | Bypass mode (PLL_EN = 0)   | 0    | _    | 200                   |      |
| f <sub>refDC</sub>              | Input duty cycle                        |                            | 25   | _    | 75                    | %    |
| $V_{PP}$                        | Peak-Peak input voltage                 | LVPECL                     | 500  | _    | 1000                  | mV   |
| $V_{CMR}$                       | Common mode range <sup>[8]</sup>        | LVPECL                     | 1.2  | _    | V <sub>DD</sub> – 0.6 | V    |
| t <sub>r</sub> , t <sub>f</sub> | TCLK input rise/fall time               | 0.7V to 1.7V               | _    | _    | 1.0                   | ns   |
| f <sub>MAX</sub>                | Maximum output frequency                | ÷2 output                  | 100  | _    | 190                   | MHz  |
|                                 |                                         | ÷4 output                  | 50   | _    | 95                    |      |
|                                 |                                         | ÷8 output                  | 25   | _    | 47.5                  |      |
| DC                              | Output duty cycle                       | f <sub>MAX</sub> < 100 MHz | 47.5 | _    | 52.5                  | %    |
|                                 |                                         | f <sub>MAX</sub> > 100 MHz | 45   | _    | 55                    |      |
| t <sub>r</sub> , t <sub>f</sub> | Output rise/fall times                  | 0.6V to 1.8V               | 0.1  | _    | 1.0                   | ns   |
| t <sub>(\phi)</sub>             | Propagation delay (static phase offset) | TCLK to FB_IN              | -100 | _    | 100                   | ps   |
|                                 |                                         | PCLK to FB_IN              | -100 | _    | 100                   |      |
| t <sub>sk(O)</sub>              | Output-to-Output skew                   |                            | _    | _    | 150                   | ps   |
| t <sub>PLZ, HZ</sub>            | Output disable time                     |                            | _    | _    | 10                    | ns   |
| t <sub>PZL, ZH</sub>            | Output enable time                      |                            | _    | _    | 10                    | ns   |
| BW                              | PLL closed loop bandwidth (-3dB)        | ÷2 feedback                | _    | 2.2  | -                     | MHz  |
|                                 |                                         | ÷4 feedback                | _    | 0.85 | -                     |      |
|                                 |                                         | ÷8 feedback                | _    | 0.6  | _                     |      |
| t <sub>JIT(CC)</sub>            | Cycle-to-Cycle jitter                   | Same frequency             | _    | _    | 150                   | ps   |
|                                 |                                         | Multiple frequencies       | _    | _    | 250                   |      |
| t <sub>JIT(PER)</sub>           | Period jitter                           | Same frequency             | _    | _    | 100                   | ps   |
| , ,                             |                                         | Multiple frequencies       | _    | _    | 175                   |      |
| t <sub>JIT(φ)</sub>             | IO phase jitter                         |                            | _    | 175  | _                     | ps   |
| t <sub>LOCK</sub>               | Maximum PLL lock time                   |                            | _    | _    | 1                     | ms   |

Document Number: 38-07475 Rev. \*B

AC characteristics apply for parallel output termination of 50Ω to V<sub>TT</sub>. Parameters are guaranteed by characterization and are not 100% tested.
 V<sub>CMR</sub> (AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> (AC) specification. Violation of V<sub>CMR</sub> or V<sub>PP</sub> impacts static phase offset t(φ).



# **AC Electrical Specifications**

 $(V_{DD} = 3.3V \pm 5\%, T_A = -40^{\circ}C \text{ to } +85^{\circ}C)^{[7]}$ 

| Parameter                       | Description                      | Condition                   | Min  | Тур. | Max                   | Unit |
|---------------------------------|----------------------------------|-----------------------------|------|------|-----------------------|------|
| $f_{VCO}$                       | VCO frequency                    |                             | 200  | _    | 500                   | MHz  |
| f <sub>in</sub>                 | Input frequency                  | ÷2 feedback                 | 100  | _    | 200                   | MHz  |
|                                 |                                  | ÷4 feedback                 | 50   | _    | 125                   |      |
|                                 |                                  | ÷8 feedback                 | 25   | _    | 62.5                  |      |
|                                 |                                  | Bypass mode (PLL_EN = 0)    | 0    | _    | 200                   |      |
| f <sub>refDC</sub>              | Input duty cycle                 |                             | 25   | _    | 75                    | %    |
| $V_{PP}$                        | Peak-Peak input voltage          | LVPECL                      | 500  | _    | 1000                  | mV   |
| $V_{CMR}$                       | Common mode range <sup>[8]</sup> | LVPECL                      | 1.2  | _    | V <sub>DD</sub> – 0.9 | V    |
| t <sub>r</sub> , t <sub>f</sub> | TCLK input rise/fall time        | 0.8V to 2.0V                | _    | _    | 1.0                   | ns   |
| $f_{MAX}$                       | Maximum output frequency         | ÷2 output                   | 100  | _    | 200                   | MHz  |
|                                 |                                  | ÷4 output                   | 50   | _    | 125                   |      |
|                                 |                                  | ÷8 output                   | 25   | _    | 62.5                  |      |
| DC                              | Output duty cycle                | f <sub>MAX</sub> < 100 MHz  | 47.5 | _    | 52.5                  | %    |
|                                 |                                  | f <sub>MAX</sub> > 100 MHz  | 45   | _    | 55                    |      |
| t <sub>r</sub> , t <sub>f</sub> | Output rise/fall times           | 0.8V to 2.4V                | 0.1  | _    | 1.0                   | ns   |
| t <sub>(\phi)</sub>             | Propagation delay (static phase  | TCLK to FB_IN, same VDD     | -100 | _    | 100                   | ps   |
|                                 | offset)                          | PCLK to FB_IN, same VDD     | -100 | _    | 100                   |      |
| t <sub>sk(O)</sub>              | Output-to-Output skew            | Banks at same voltage       | _    | _    | 150                   | ps   |
| tsk(B)                          | Bank-to-Bank skew                | Banks at different voltages | _    | _    | 350                   | ps   |
| t <sub>PLZ, HZ</sub>            | Output disable time              |                             | _    | _    | 10                    | ns   |
| t <sub>PZL, ZH</sub>            | Output enable time               |                             | _    | _    | 10                    | ns   |
| BW                              | PLL closed loop bandwidth (-3dB) | ÷2 feedback                 | _    | 2.2  | _                     | MHz  |
|                                 |                                  | ÷4 feedback                 | _    | 0.85 | _                     |      |
|                                 |                                  | ÷8 feedback                 | _    | 0.6  | _                     |      |
| t <sub>JIT(CC)</sub>            | Cycle-to-Cycle jitter            | Same frequency              | _    | _    | 150                   | ps   |
|                                 |                                  | Multiple frequencies        | _    | _    | 250                   |      |
| t <sub>JIT(PER)</sub>           | Period jitter                    | Same frequency              | _    | _    | 100                   | ps   |
|                                 |                                  | Multiple frequencies        | _    | _    | 150                   |      |
| $t_{JIT(\phi)}$                 | IO phase jitter                  | IO same V <sub>DD</sub>     | _    | 175  | _                     | ps   |
| t <sub>LOCK</sub>               | Maximum PLL lock time            |                             | _    | _    | 1                     | ms   |

Document Number: 38-07475 Rev. \*B



Figure 2. LVCMOS\_CLK AC Test Reference for  $V_{DD} = 3.3V / 2.5V$ 



Figure 3. PECL\_CLK AC Test Reference for  $V_{DD} = 3.3V / 2.5V$ 



Figure 4. LVPECL Propagation Delay t(f), static phase offset



Figure 5. LVCMOS Propagation Delay t(φ), static phase offset





Figure 6. Output Duty Cycle (DC)



Figure 7. Output-to-Output Skew,  $t_{\rm Sk(O)}$ 



# **Ordering Information**

| Part Number | Package Type                | Product Flow              |
|-------------|-----------------------------|---------------------------|
| Pb-free     |                             |                           |
| CY29351AXI  | 32-pin TQFP                 | Industrial, -40°C to 85°C |
| CY29351AXIT | 32-pin TQFP – tape and reel | Industrial, -40°C to 85°C |



# **Package Drawing and Dimension**

Figure 8. 32-Pin Thin Plastic Quad Flatpack 7 x 7 x 1.0 mm









#### **Document History Page**

|      | Document Title: CY29351 2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer Document Number: 38-0747 |            |                 |                                                                                                                               |  |  |  |
|------|----------------------------------------------------------------------------------------------------|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| REV. | ECN No.                                                                                            | Issue Date | Orig. of Change | Description of Change                                                                                                         |  |  |  |
| **   | 128152                                                                                             | 07/07/03   | RGL             | New Data Sheet                                                                                                                |  |  |  |
| *A   | 245448                                                                                             | See ECN    | RGL             | Re-worded Select Function Descriptions in table 2.                                                                            |  |  |  |
| *B   | 2001108                                                                                            | See ECN    | PYG/KVM/AESA    | Corrected package thickness in Figure 7 from 1.4mm to 1.0mm. In Ordering Information, removed leaded and added Pb-free parts. |  |  |  |

© Cypress Semiconductor Corporation, 2003-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-07475 Rev. \*B

Revised January 21, 2008

Page 10 of 10

Spread Aware™ is a trademark of Cypress Semiconductor. All products and company names mentioned in this document may be the trademarks of their respective holders.