# HYB18L512320BF-7.5 HYE18L512320BF-7.5

DRAMs for Mobile Applications 512-Mbit SDR Mobile-RAM



Rev.1.22





|                        | HY[B/E]18L512320BF-7.5<br>Internet Data Sheet |  |  |  |  |  |  |
|------------------------|-----------------------------------------------|--|--|--|--|--|--|
| <b>Revision Histor</b> | y: Rev.1.22, 2007-08                          |  |  |  |  |  |  |
| all                    | Editorial change.                             |  |  |  |  |  |  |
|                        | Adopted Internet Edition                      |  |  |  |  |  |  |
| <b>Previous Revis</b>  | ion: Rev1.21, 2006-12                         |  |  |  |  |  |  |
| all                    | all Qimonda update                            |  |  |  |  |  |  |
| Previous Revis         | ion: Rev.1.2 2005-04                          |  |  |  |  |  |  |

#### **We Listen to Your Comments**

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document.

Please send your proposal (including a reference to this document) to:

techdoc@qimonda.com



# 1 Overview

#### 1.1 Features

- 4 banks × 4 Mbit × 32 organization (dual-die)
- · Fully synchronous to positive clock edge
- · Four internal banks for concurrent operation
- Programmable CAS latency: 2, 3
- · Programmable burst length: 1, 2, 4, 8 or full page
- Programmable wrap sequence: sequential or interleaved
- Programmable drive strength: full, 1/2, 1/4 and 1/8
- · Auto refresh and self refresh modes
- · Refresh cycles:
  - 8192 refresh cycles / 64 ms
- · Auto precharge
- Commercial (-0°C to +70°C) and Extended (-25°C to +85°C) operating temperature range
- · Package:
  - Dual-Die 90-ball PG-TFBGA package (13.0 × 8.0 × 1.2 mm)
- RoHS Compliant Products<sup>1)</sup>

#### **Power Saving Features**

- Low supply voltages:  $V_{\rm DD}$  = 1.70 V to 1.95 V,  $V_{\rm DDQ}$  = 1.70 V to 1.95 V
- Optimized self refresh ( $I_{\rm DD6}$ ) and standby currents ( $I_{\rm DD2}/I_{\rm DD3}$ )
- Programmable Partial Array Self Refresh (PASR)
- Temperature Compensated Self-Refresh (TCSR), controlled by on-chip temperature sensor
- · Power-Down and Deep Power Down modes

|                                         |             |       | TABLE 1 Performance |
|-----------------------------------------|-------------|-------|---------------------|
| Part Number Speed Code                  |             | - 7.5 | Unit                |
| Speed Grade                             |             | 133   | MHz                 |
| Access Time (t <sub>ACmax</sub> )       | CL = 2 or 3 | 6.5   | ns                  |
| Clock Cycle Time ( $t_{\text{CKmin}}$ ) | CL = 3      | 7.5   | ns                  |
|                                         | CL = 2      | 9.5   | ns                  |

<sup>1)</sup> RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers.



### TABLE 2

|         |           | Memory Addressing Scheme |
|---------|-----------|--------------------------|
| Item    | Addresses |                          |
| Banks   | BA0, BA1  |                          |
| Rows    | A0 - A12  |                          |
| Columns | A0 - A8   |                          |



#### TABLE 3

|                          |               | Ordering Information                   |
|--------------------------|---------------|----------------------------------------|
| Type <sup>1)</sup>       | Package       | Description                            |
| Standard Temperature Rai | nge           |                                        |
| HYB18L512320BF-7.5       | PG-TFBGA-90-3 | 133 MHz 4 Banks × 4 Mbit × 32 LP-SDRAM |
| Extended Temperature Ra  | nge           |                                        |
| HYE18L512320BF-7.5       | PG-TFBGA-90-3 | 133 MHz 4 Banks × 4 Mbit × 32 LP-SDRAM |

1) HY[B/E]: Designator for memory products (HYB: Standard temp range, HYE: extended temp. range)

18L: 1.8 V Mobile-RAM 512: 512 MBit density 32: 32 bit interface width

B: die revision F: green product

-7.5: speed grade(s): min. clock cycle time



# 1.2 Pin Configuration

|                    |           |               | Stan | dard Ba   | allout 2           | 56-Mbit   | FIGURE 1 Mobile-RAM (Top View x32) |
|--------------------|-----------|---------------|------|-----------|--------------------|-----------|------------------------------------|
| 1                  | 2         | 3             |      | 7         | 8                  | 9         |                                    |
| DQ26               | DQ24      | $V_{SS}$      | Α    | $V_{DD}$  | DQ23               | DQ21      |                                    |
| DQ28               | $V_{DDQ}$ | $V_{SSQ}$     | В    | $V_{DDQ}$ | $V_{\mathtt{SSQ}}$ | DQ19      |                                    |
| $V_{\mathtt{SSQ}}$ | DQ27      | DQ25          | С    | DQ22      | DQ20               | $V_{DDQ}$ |                                    |
| $V_{\sf SSQ}$      | DQ29      | DQ30          | D    | DQ17      | DQ18               | $V_{DDQ}$ |                                    |
| $V_{DDQ}$          | DQ31      | NC            | Е    | NC        | DQ16               | $V_{SSQ}$ |                                    |
| $V_{\mathtt{SS}}$  | DQM3      | A3            | F    | A2        | DQM2               | $V_{DD}$  |                                    |
| A4                 | A5        | A6            | G    | A10/AP    | A0                 | A1        |                                    |
| A7                 | A8        | A12           | Н    | NC        | BA1                | A11       |                                    |
| CLK                | CKE       | A9            | J    | BA0       | CS                 | RAS       |                                    |
| DQM1               | NC        | NC            | K    | CAS       | WE                 | DQM0      |                                    |
| $V_{DDQ}$          | DQ8       | $V_{SS}$      | L    | $V_{DD}$  | DQ7                | $V_{SSQ}$ |                                    |
| $V_{\sf SSQ}$      | DQ10      | DQ9           | М    | DQ6       | DQ5                | $V_{DDQ}$ |                                    |
| $V_{SSQ}$          | DQ12      | DQ14          | N    | DQ1       | DQ3                | $V_{DDQ}$ |                                    |
| DQ11               | $V_{DDQ}$ | $V_{\sf SSQ}$ | Р    | $V_{DDQ}$ | $V_{SSQ}$          | DQ4       |                                    |
| DQ13               | DQ15      | $V_{\rm SS}$  | R    | $V_{DD}$  | DQ0                | DQ2       |                                    |



### 1.3 Description

The HY[B/E]18L512320BF is a high-speed CMOS, dynamic random-access memory containing 536,870,912 bits. It is internally configured as a quad-bank DRAM.

The HY[B/E]18L512320BF achieves high speed data transfer rates by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to the system clock. Read and write accesses are burst-oriented; accesses start at a selected location and continue for a programmed number of locations (1, 2, 4, 8 or full page) in a programmed sequence.

The device operation is fully synchronous: all inputs are registered at the positive edge of CLK.

The HY[B/E]18L512320BF is especially designed for mobile applications. It operates from a 1.8 V power supply. Power consumption in self refresh mode is drastically reduced by an On-Chip Temperature Sensor (OCTS); it can further be reduced by using the programmable Partial Array Self Refresh (PASR).

A conventional data-retaining Power Down (PD) mode is available as well as a non-data-retaining Deep Power Down (DPD) mode.

The HY[B/E]18L512320BF is housed in a 90-ball PG-VFBGA (x32) package. It is available in Standard (-0  $^{\circ}$ C to +70  $^{\circ}$ C) and Extended (-25  $^{\circ}$ C to +85  $^{\circ}$ C) temperature ranges.



# 1.4 Pin Definition and Description

|                 |        | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ball            | Туре   | Detailed Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CLK             | Input  | Clock: all inputs are sampled on the positive edge of CLK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CKE             | Input  | Clock Enable: CKE HIGH activates and CKE LOW deactivates internal clock signals, device input buffers and output drivers. Taking CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operation (all banks idle), ACTIVE POWER-DOWN (row active in any bank) or SUSPEND (access in progress). CKE is synchronous for POWER-DOWN entry and exit and for SELF REFRESH entry. CKE is asynchronous for SELF REFRESH exit. Input buffers, excluding CLK and CKE are disabled during power-down. Input buffers, excluding CKE are disabled during SELF REFRESH.                                                      |
| CS              | Input  | Chip Select: All commands are masked when $\overline{CS}$ is registered high. $\overline{CS}$ provides for external bank selection on systems with multiple memory banks. $\overline{CS}$ is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                |
| RAS, CAS,<br>WE | Input  | <b>Command Inputs:</b> $\overline{RAS}$ , $\overline{CAS}$ and $\overline{WE}$ (along with $\overline{CS}$ ) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DQ0 - DQ31      | I/O    | Data Inputs/Output: Bi-directional data bus (32 bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DQM0 -<br>DQM3  | Input  | Input/Output Mask: input mask signal for WRITE cycles and output enable for READ cycles. For WRITEs, DQM acts as a data mask when HIGH. For READs, DQM acts as an output enable and places the output buffers in High-Z state when HIGH (two clocks latency). DQM0 corresponds to the data on DQ0 - DQ7; DQM1 to the data on DQ8 - DQ15; DQM2 to the data on DQ16 - DQ23; DQM3 to the data on DQ24 - DQ31.                                                                                                                                                                                                       |
| BA0, BA1        | Input  | <b>Bank Address Inputs:</b> BA0 and BA1 define to which bank an ACTIVATE, READ, WRITE or PRECHARGE command is being applied. BA0, BA1 also determine which mode register is to be loaded during a MODE REGISTER SET command (MRS or EMRS).                                                                                                                                                                                                                                                                                                                                                                       |
| A0 - A12        | Input  | Address Inputs: defines the row address during an ACTIVE command cycle. A0 - A8 define the column address during a READ or WRITE command cycle. In addition, A10 (= AP) controls Auto Precharge operation at the end of the burst read or write cycle. During a PRECHARGE command, A10 (= AP) in conjunction with BA0, BA1 controls which bank(s) are to be precharged: if A10 is HIGH, all four banks will be precharged regardless of the state of BA0 and BA1; if A10 is LOW, BA0, BA1 define the bank to be precharged. During MODE REGISTER SET commands, the address inputs hold the op-code to be loaded. |
| $V_{DDQ}$       | Supply | <b>I/O Power Supply:</b> Isolated power for DQ output buffers for improved noise immunity: $V_{\rm DDQ}$ = 1.70 V to 1.95 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| $V_{\rm SSQ}$   | Supply | I/O Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| $V_{DD}$        | Supply | <b>Power Supply:</b> Power for the core logic and input buffers, $V_{\rm DD}$ = 1.70 V to 1.95 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| $V_{\rm SS}$    | Supply | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| N.C.            | _      | No Connect                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



# 2 Functional Description

The 512-Mbit Mobile-RAM is a high-speed CMOS, dynamic random-access memory containing 536,870,912 bits. It is internally configured as a quad-bank DRAM.

READ and WRITE accesses to the Mobile-RAM are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the bank and row to be accessed (BA0, BA1 select the banks, A0 - A12 select the row). The address bits registered coincident with the READ or WRITE command are used to select the starting column location for the burst access.

Prior to normal operation, the Mobile-RAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command description and device operation.

### 2.1 Register Definition

### 2.1.1 Mode Register

The Mode Register is used to define the specific mode of operation of the Mobile-RAM. This definition includes the selection of a burst length (bits A0-A2), a burst type (bit A3), a CAS latency (bits A4-A6), and a write burst mode (bit A9). The Mode Register is programmed via the MODE REGISTER SET command (with BA0 = 0 and BA1 = 0) and will retain the stored information until it is programmed again or the device loses power.

The Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements results in unspecified operation.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

#### MRMode Register Definition(BA[1:0] = 00<sub>B</sub>)

|   | BA1 | BA0 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1      | A0       |
|---|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|---------|----------|
|   | 0   | 0   | 0   | 0   | 0   | WB | 0  | 0  |    | CL | 1  | ВТ |    | I<br>BL | _        |
| • |     |     |     |     |     |    |    |    |    |    |    |    |    |         | MPBL0090 |

TABLE 5
Mode Register Definition (BA[1:0] = 00<sub>R</sub>)

| Field | Bits  | Type | Description                                                            |
|-------|-------|------|------------------------------------------------------------------------|
| WB    | 9     | w    | Write Burst Mode 0 Burst Write 1 Single Write                          |
| CL    | [6:4] | w    | CAS Latency 010 2 011 3 Note: All other bit combinations are RESERVED. |



| Field | Bits  | Туре | Description                                                                                                                    |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------|
| ВТ    | 3     | w    | Burst Type 0 Sequential 1 Interleaved                                                                                          |
| BL    | [2:0] | w    | Burst Length 000 1 001 2 010 4 011 8 111 full page (Sequential burst type only) Note: All other bit combinations are RESERVED. |

# 2.2 Extended Mode Register

The Extended Mode Register controls additional low power features of the device. These include the Partial Array Self Refresh (PASR, bits A0-A2)), the Temperature Compensated Self Refresh (TCSR, bits A3-A4)) and the drive strength selection for the DQs (bits A5-A6). The Extended Mode Register is programmed via the MODE REGISTER SET command (with BA0 = 0 and BA1 = 1) and will retain the stored information until it is programmed again or the device loses power.

The Extended Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before initiating any subsequent operation. Violating either of these requirements result in unspecified operation.

Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

#### EMR Extended Mode Register(BA[1:0] = 10<sub>B</sub>)

| BA | 1 B/ | 40 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5          | A4  | A3       | A2 | A1        | A0       |
|----|------|----|-----|-----|-----|----|----|----|----|-------------|-----|----------|----|-----------|----------|
| 1  | (    | )  | 0   | 0   | 0   | 0  | 0  | 0  | D  | I<br>S<br>I | (TC | SR)<br>I |    | PASR<br>I |          |
|    |      |    |     |     |     |    |    |    |    |             |     |          |    |           | MPBL0060 |

# TABLE 6 Extended Mode Register Definition (BA[1:0] = 10<sub>B</sub>)

| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                               |
|-------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DS    | [6:5] | w    | Selectable Drive Strength  00 <sub>B</sub> DS Full Drive Strength  01 <sub>B</sub> DS Half Drive Strength  Note: All other bit combinations are RESERVED.                                                                                                                                                                                 |
| TCSR  | [4:3] | w    | Temperature Compensated Self Refresh  XX Superseded by on-chip temperature sensor (see text)                                                                                                                                                                                                                                              |
| PASR  | [2:0] | w    | Partial Array Self Refresh  000 <sub>B</sub> PASR all banks (default)  001 <sub>B</sub> PASR 1/2 array (BA1 = 0)  010 <sub>B</sub> PASR 1/4 array (BA1 = BA0 = 0)  101 <sub>B</sub> PASR 1/8 array (BA1 = BA0 = RA12 = 0)  110 <sub>B</sub> PASR 1/16 array (BA1 = BA0 = RA12 = RA11 = 0)  Note: All other bit combinations are RESERVED. |



#### 2.3 Function Truth Tables

|               |    |     |     |    | Current State Bank n. Comm                        | IADLE I         |
|---------------|----|-----|-----|----|---------------------------------------------------|-----------------|
|               | T- |     |     | _  | Current State Bank n - Comr                       | nand to Bank I  |
| Current State | CS | RAS | CAS | WE | Command / Action                                  | Notes           |
| Any           | Н  | Х   | Х   | Х  | DESELECT (NOP / continue previous operation)      | 1)2)3)4)5)6)    |
|               | L  | Н   | Н   | Н  | NO OPERATION (NOP / continue previous operation)  | 1)2)3)4)5)6)    |
| Idle          | L  | L   | Н   | Н  | ACTIVE (select and activate row)                  | 1)2)3)4)5)6)    |
|               | L  | L.  | L   | Н  | AUTO REFRESH                                      | 1)2)3)4)5)6)7)  |
|               | L  | L   | L   | L  | MODE REGISTER SET                                 | 1)2)3)4)5)6)7)  |
|               | L  | L   | Н   | L  | PRECHARGE                                         | 1)2)3)4)5)6)8)  |
| Row Active    | L  | Н   | L   | Н  | READ (select column and start READ burst)         | 1)2)3)4)5)6)9)  |
|               | L  | Н   | L   | L  | WRITE (select column and start WRITE burst)       | 1)2)3)4)5)6)9)  |
|               | L  | L   | Н   | L  | PRECHARGE (deactivate row in bank or banks)       | 1)2)3)4)5)6)10) |
| Read (Auto-   | L  | Н   | L   | Н  | READ (select column and start new READ burst)     | 1)2)3)4)5)6)9)  |
| Precharge     | L  | Н   | L   | L  | WRITE (select column and start new WRITE burst)   | 1)2)3)4)5)6)9)  |
| Disabled)     | L  | L   | Н   | L  | PRECHARGE (truncate READ burst, start precharge)  | 1)2)3)4)5)6)10) |
|               | L  | Н   | Н   | L  | BURST TERMINATE                                   | 1)2)3)4)5)6)11) |
| Write (Auto-  | L  | Н   | L   | Н  | READ (select column and start READ burst)         | 1)2)3)4)5)6)9)  |
| Precharge     | L  | Н   | L   | L  | WRITE (select column and start WRITE burst)       | 1)2)3)4)5)6)9)  |
| Disabled)     | L  | L   | Н   | L  | PRECHARGE (truncate WRITE burst, start precharge) | 1)2)3)4)5)6)10) |
|               | L  | Н   | Н   | L  | BURST TERMINATE                                   | 1)2)3)4)5)6)11) |

- 1) This table applies when CKEn-1 was HIGH and CKEn is HIGH and after  $t_{\rm RC}$  has been met (if the previous state was self refresh).
- 2) This table is bank-specific, except where noted, i.e., the current state is for a specific bank and the commands shown are those allowed to be issued to that bank when in that state. Exceptions are covered in the notes below.
- 3) Current state definitions:Idle:The bank has been precharged, and t<sub>RP</sub> has been met.Row Active:A row in the bank has been activated, and t<sub>RPD</sub> has been met. No data bursts/accesses and no register accesses are in progress.Read:A READ burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.Write:A WRITE burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.
- 4) The following states must not be interrupted by a command issued to the same bank. DESELECT or NOP commands, or allowable commands to the other bank should be issued on any clock edge occurring during these states. Allowable commands to the other bank are determined by its current state and according to **Table 8**.Precharging:Starts with registration of a PRECHARGE command and ends when  $t_{RP}$  is met. Once  $t_{RP}$  is met, the bank is in the "idle" state.Row Activating:Starts with registration of an ACTIVE command and ends when  $t_{RP}$  is met. Once  $t_{RCD}$  is met, the bank is in the "row active" state.Read with AP Enabled:Starts with registration of a READ command with Auto Precharge enabled and ends when  $t_{RP}$  has been met. Once  $t_{RP}$  is met, the bank is in the idle state. Write with AP Enabled:Starts with registration of a WRITE command with Auto Precharge enabled and ends when  $t_{RP}$  has been met. Once  $t_{RP}$  is met, the bank is in the idle state.
- 5) The following states must not be interrupted by any executable command; DESELECT or NOP commands must be applied on each positive clock edge during these states. Refreshing:Starts with registration of an AUTO REFRESH command and ends when t<sub>RC</sub> is met. Once t<sub>RC</sub> ismet, the SDRAM is in the "all banks idle" state.Accessing MR:Starts with registration of a MODE REGISTER SET command and ends when t<sub>MRD</sub> has beenmet. Once t<sub>MRD</sub> is met, the SDRAM is in the "all banks idle" state.Precharging All:Starts with registration of a PRECHARGE ALL command and ends when t<sub>RP</sub> is met. Once t<sub>RP</sub> is met, all banks are in the idle state.
- 6) All states and sequences not shown are illegal or reserved.
- 7) Not bank-specific; requires that all banks are idle and no bursts are in progress.
- 8) Same as NOP command in that state.
- READs or WRITEs listed in the Command/Action column include READs or WRITEs with Auto Precharge enabled and READs or WRITEs with Auto Precharge disabled.



- 10) May or may not be bank-specific; if multiple banks are to be precharged, each must be in a valid state for precharging.
- 11) Not bank-specific; BURST TERMINATE affects the most recent READ or WRITE burst, regardless of bank.

| Current State                 | CS | RAS | CAS | WE | Command / Action                                 | Notes              |
|-------------------------------|----|-----|-----|----|--------------------------------------------------|--------------------|
| Any                           | Н  | Х   | Х   | Х  | DESELECT (NOP / continue previous operation)     | 1)2)3)4)5)6)       |
|                               | L  | Н   | Н   | Н  | NO OPERATION (NOP / continue previous operation) | 1)2)3)4)5)6)       |
| Idle                          | Х  | Х   | Х   | Х  | Any command otherwise allowed to bank n          | 1)2)3)4)5)6)       |
| Row Activating,               | L  | L   | Н   | Н  | ACTIVE (select and activate row)                 | 1)2)3)4)5)6)       |
| Active, or                    | L  | Н   | L   | Н  | READ (select column and start READ burst)        | 1)2)3)4)5)6)7)     |
| Precharging                   | L  | Н   | L   | L  | WRITE (select column and start WRITE burst)      | 1)2)3)4)5)6)7)     |
|                               | L  | L   | Н   | L  | PRECHARGE (deactivate row in bank or banks)      | 1)2)3)4)5)6)       |
| Read (Auto-                   | L  | L   | Н   | Н  | ACTIVE (select and activate row)                 | 1)2)3)4)5)6)       |
| Precharge                     | L  | Н   | L   | Н  | READ (select column and start READ burst)        | 1)2)3)4)5)6)7)     |
| Disabled)                     | L  | Н   | L   | L  | WRITE (select column and start WRITE burst)      | 1)2)3)4)5)6)7)8)   |
|                               | L  | L   | Н   | L  | PRECHARGE (deactivate row in bank or banks)      | 1)2)3)4)5)6)       |
| Write (Auto-                  | L  | L   | Н   | Н  | ACTIVE (select and activate row)                 | 1)2)3)4)5)6)       |
| Precharge                     | L  | Н   | L   | Н  | READ (select column and start READ burst)        | 1)2)3)4)5)6)7)     |
| Disabled)                     | L  | Н   | L   | L  | WRITE (select column and start WRITE burst)      | 1)2)3)4)5)6)7)     |
|                               | L  | L   | Н   | L  | PRECHARGE (deactivate row in bank or banks)      | 1)2)3)4)5)6)       |
| Read(with Auto-<br>Precharge) | L  | L   | Н   | Н  | ACTIVE (select and activate row)                 | 1)2)3)4)5)6)       |
|                               | L  | Н   | L   | Н  | READ (select column and start READ burst)        | 1)2)3)4)5)6)7)9)   |
|                               | L  | Н   | L   | L  | WRITE (select column and start WRITE burst)      | 1)2)3)4)5)6)7)8)9) |
|                               | L  | L   | Н   | L  | PRECHARGE (deactivate row in bank or banks)      | 1)2)3)4)5)6)       |
| Write(with Auto-              | L  | L   | Н   | Н  | ACTIVE (select and activate row)                 | 1)2)3)4)5)6)       |
| Precharge)                    | L  | Н   | L   | Н  | READ (select column and start READ burst)        | 1)2)3)4)5)6)7)9)   |
|                               | L  | Н   | L   | L  | WRITE (select column and start WRITE burst)      | 1)2)3)4)5)6)7)9)   |
|                               | L  | L   | Н   | L  | PRECHARGE (deactivate row in bank or banks)      | 1)2)3)4)5)6)       |

- 1) This table applies when CKEn-1 was HIGH and CKEn is HIGH and after  $t_{RC}$  has been met (if the previous state was Self Refresh).
- 2) This table describes alternate bank operation, except where noted, i.e., the current state is for bank n and the commands shown are those allowed to be issued to bank m (assuming that bank m is in such a state that the given command is allowable). Exceptions are covered in the notes below.
- 3) Current state definitions:Idle:The bank has been precharged, and  $t_{\rm RP}$  has been met. Row Active:A row in the bank has been activated, and  $t_{\rm RCD}$  has been met. No data bursts/accesses and no register accesses are in progress.Read:A READ burst has been initiated, with Auto Precharge disabled, and has not yet terminated orbeen terminated.Write:A WRITE burst has been initiated, with Auto Precharge disabled, and has not yet terminated or been terminated.Read with AP Enabled:Starts with registration of a READ command with Auto Precharge enabled and ends when  $t_{\rm RP}$  has been met. Once  $t_{\rm RP}$  is met, the bank is in the idle state.Write with AP Enabled:Starts with registration of a WRITE command with Auto Precharge enabled and ends when  $t_{\rm RP}$  has been met. Once  $t_{\rm RP}$  is met, the bank is in the idle state.
- 4) AUTO REFRESH, SELF REFRESH and MODE REGISTER SET commands may only be issued when all banks are idle.
- 5) A BURST TERMINATE command cannot be issued to another bank; it applies to the bank represented by the current state only.
- 6) All states and sequences not shown are illegal or reserved.
- 7) READs or WRITEs listed in the Command/Action column include READs or WRITEs with Auto Precharge enabled and READs or WRITEs with Auto Precharge disabled.
- 8) Requires appropriate DQM masking.



9) Concurrent Auto Precharge: bank n will start precharging when its burst has been interrupted by a READ or WRITE command to bank m.

|        |      |                       |                 |                            | TABLE 9     |
|--------|------|-----------------------|-----------------|----------------------------|-------------|
|        |      |                       |                 | Truth                      | Table - CKE |
| CKEn-1 | CKEn | Current State         | Command         | Action                     | Notes       |
| L      | L    | Power Down            | Х               | Maintain Power Down        | 1)2)3)4)    |
|        |      | Self Refresh          | Х               | Maintain Self Refresh      | 1)2)3)4)    |
|        |      | Clock Suspend         | Х               | Maintain Clock Suspend     | 1)2)3)4)    |
|        |      | Deep Power Down       | Х               | Maintain Deep Power Down   | 1)2)3)4)    |
| L      | Н    | Power Down            | DESELECT or NOP | Exit Power Down            | 1)2)3)4)    |
|        |      | Self Refresh          | DESELECT or NOP | Exit Self Refresh          | 1)2)3)4)5)  |
|        |      | Clock Suspend         | Х               | Exit Clock Suspend         | 1)2)3)4)    |
|        |      | Deep Power Down       | Х               | Exit Deep Power Down       | 1)2)3)4)6)  |
| Н      | L    | All Banks Idle        | DESELECT or NOP | Enter Precharge Power Down | 1)2)3)4)    |
|        |      | Bank(s) Active        | DESELECT or NOP | Enter Active Power Down    | 1)2)3)4)    |
|        |      | All Banks Idle        | AUTO REFRESH    | Enter Self Refresh         | 1)2)3)4)    |
|        |      | Read / Write burst    | (valid)         | Enter Clock Suspend        | 1)2)3)4)    |
| Н      | Н    | See Table 7 and Table | 8               |                            | 1)2)3)4)    |

- 1) CKEn is the logic state of CKE at clock edge n; CKEn-1 was the state of CKE at the previous clock edge.
- 2) Current state is the state immediately prior to clock edge n.
- 3) COMMAND n is the command registered at clock edge n; ACTION n is a result of COMMAND n.
- 4) All states and sequences not shown are illegal or reserved.
- 5) DESELECT or NOP commands should be issued on any clock edges occurring during  $t_{\rm RC}$  period.
- 6) Exit from DEEP POWER DOWN requires the same command sequence as for power-up initialization.



# **Electrical Characteristics**

#### 3.1 **Operating Conditions**

| T                     | AB  | LE 10   |
|-----------------------|-----|---------|
| <b>Absolute Maxir</b> | num | Ratings |
| luce                  |     | 11      |

| Absolute Maximum F                     |                   |           |        |                        |      |
|----------------------------------------|-------------------|-----------|--------|------------------------|------|
| Parameter                              |                   | Symbol    | Values |                        | Unit |
|                                        |                   |           | Min.   | Max.                   |      |
| Power Supply Voltage                   |                   | $V_{DD}$  | -0.3   | 2.7                    | V    |
| Power Supply Voltage for Output Buffer |                   | $V_{DDQ}$ | -0.3   | 2.7                    | V    |
| Input Voltage                          |                   | $V_{IN}$  | -0.3   | V <sub>DDQ</sub> + 0.3 | V    |
| Output Voltage                         |                   | $V_{OUT}$ | -0.3   | $V_{\rm DDQ}$ + 0.3    | V    |
| Operation Case Temperature             | Commercial        | $T_{C}$   | 0      | +70                    | °C   |
|                                        | Extended          |           | -25    | +85                    | °C   |
| Storage Temperature                    |                   | $T_{STG}$ | -55    | +150                   | °C   |
| Power Dissipation                      | Power Dissipation |           | _      | 1.0                    | W    |
| Short Circuit Output Current           |                   | $I_{OUT}$ | _      | 50                     | mA   |

Attention: Stresses above those listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

#### **TABLE 11** Pin Capacitances

| Parameter                          | Symbol   | Values |      | Values |  | Unit | Notes <sup>1)2)</sup> |
|------------------------------------|----------|--------|------|--------|--|------|-----------------------|
|                                    |          | Min.   | Max. |        |  |      |                       |
| Input capacitance: CLK             | $C_{I1}$ | 3.0    | 6.0  | pF     |  |      |                       |
| Input capacitance: all other input | $C_{12}$ | 3.0    | 6.0  | pF     |  |      |                       |
| Input/Output capacitance: DQ       | $C_{IO}$ | 3.0    | 5.0  | pF     |  |      |                       |

<sup>1)</sup> These values are not subject to production test but verified by device characterization.

<sup>2)</sup> Input capacitance is measured according to JEP147 with  $V_{\rm DD}$ ,  $V_{\rm DDQ}$  applied and all other pins (except the pin under test) floating. DQ's should be in high impedance state.



### **TABLE 12**

|                                           |           |                          |                     | Electrical Characteris |                     |  |
|-------------------------------------------|-----------|--------------------------|---------------------|------------------------|---------------------|--|
| Parameter                                 | Symbol    | Values                   |                     | Unit                   | Notes <sup>1)</sup> |  |
|                                           |           | Min.                     | Max.                |                        |                     |  |
| Power Supply Voltage                      | $V_{DD}$  | 1.70                     | 1.95                | V                      | _                   |  |
| Power Supply Voltage for DQ Output Buffer | $V_{DDQ}$ | 1.70                     | 1.95                | V                      | _                   |  |
| Input high voltage                        | $V_{IH}$  | $0.8 \times V_{\rm DDQ}$ | $V_{\rm DDQ}$ + 0.3 | V                      | 2)                  |  |
| Input low voltage                         | $V_{IL}$  | -0.3                     | 0.3                 | V                      | 2)                  |  |
| Output high voltage                       | $V_{OH}$  | V <sub>DDQ</sub> - 0.2   | _                   | V                      | _                   |  |
| Output low voltage                        | $V_{OL}$  | _                        | 0.2                 | V                      | _                   |  |
| Input leakage current                     | $I_{IL}$  | -1.0                     | 1.0                 | μΑ                     | _                   |  |
| Output leakage current                    | $I_{OL}$  | -1.5                     | 1.5                 | μА                     | _                   |  |

#### **AC Characteristics** 3.2

| <br>ΓΔ | RI | LE | -1 | 3 |
|--------|----|----|----|---|
|        | _  |    |    | U |

|                                   |            |           |       |      | AC Ch           | aracteristics             |
|-----------------------------------|------------|-----------|-------|------|-----------------|---------------------------|
| Parameter                         |            | Symbol    | - 7.5 |      | Unit            | Notes <sup>1)2)3)4)</sup> |
|                                   |            |           | Min.  | Max. |                 |                           |
| Clock cycle time                  | CL = 2     | $t_{CK}$  | 9.5   | _    | ns              | _                         |
|                                   | CL = 3     |           | 7.5   | _    | ns              | 1                         |
| Clock frequency                   | CL = 2     | $f_{CK}$  | _     | 105  | MHz             | _                         |
|                                   | CL = 3     |           | _     | 133  | MHz             | 1                         |
| Access time from CLK              |            | $t_{AC}$  | _     | 6.5  | ns              | 5)6)                      |
| Clock high-level width            |            | $t_{CH}$  | 2.5   | _    | ns              | _                         |
| Clock low-level width             |            | $t_{CL}$  | 2.5   | _    | ns              | _                         |
| Address, data and command input s | setup time | $t_{IS}$  | 1.5   | _    | ns              | 7)                        |
| Address, data and command input h | nold time  | $t_{IH}$  | 0.8   | _    | ns              | 7)                        |
| MODE REGISTER SET command p       | period     | $t_{MRD}$ | 2     | _    | $t_{CK}$        | _                         |
| DQ low-impedance time from CLK    |            | $t_{LZ}$  | 1.0   | _    | ns              | _                         |
| DQ high-impedance time from CLK   |            | $t_{HZ}$  | 3.0   | 7.0  | ns              | _                         |
| Data out hold time                |            | $t_{OH}$  | 2.5   | _    | ns              | 5)6)                      |
| DQM to DQ High-Z delay (READ Co   | ommands)   | $t_{DQZ}$ | _     | 2    | $t_{CK}$        | _                         |
| DQM write mask latency            |            | $t_{DQW}$ | 0     | _    | t <sub>CK</sub> | _                         |
| ACTIVE to ACTIVE command perio    | d          | $t_{RC}$  | 67    | _    | ns              | 8)                        |
| ACTIVE to READ or WRITE delay     |            | $t_{RCD}$ | 19    | _    | ns              | 8)                        |

 <sup>0 ∫</sup>C ≤ T<sub>C</sub> ≤ 70 °C (comm.); -25 °C ≤ T<sub>C</sub> ≤ 85 °C (ext.); All voltages referenced to V<sub>SS</sub>. V<sub>SS</sub> and V<sub>SSQ</sub> must be at same potential.
 V<sub>IH</sub> may overshoot to V<sub>DD</sub> + 0.8 V for pulse width < 4 ns; V<sub>IL</sub> may undershoot to -0.8 V for pulse width < 4 ns.Pulse width measured at 50% with amplitude measured between peak voltage and DC reference level.</li>



| Parameter                            | Symbol         | - 7.5 |      | Unit            | Notes <sup>1)2)3)4)</sup> |
|--------------------------------------|----------------|-------|------|-----------------|---------------------------|
|                                      |                | Min.  | Max. |                 |                           |
| ACTIVE bank A to ACTIVE bank B delay | $t_{RRD}$      | 15    | _    | ns              | 8)                        |
| ACTIVE to PRECHARGE command period   | $t_{RAS}$      | 45    | 100k | ns              | 8)                        |
| WRITE recovery time                  | $t_{WR}$       | 14    | _    | ns              | 9)                        |
| PRECHARGE command period             | $t_{RP}$       | 19    | _    | ns              | 8)                        |
| Refresh period (8192 rows)           | $t_{REF}$      | _     | 64   | ms              | _                         |
| Self refresh exit time               | $t_{\sf SREX}$ | 1     | _    | t <sub>CK</sub> | _                         |

- 1) 0 °C ≤  $T_{\rm C}$  ≤ 70 °C (comm.); -25 °C ≤  $T_{\rm C}$  ≤ 85 °C (ext.);  $V_{\rm DD}$  =  $V_{\rm DDQ}$  = 1.70 V to 1.95 V;
- 2) All parameters assumes proper device initialization.
- 3) AC timing tests measured at 0.9 V.
- 4) The transition time  $t_{\rm T}$  is measured between  $V_{\rm IH}$  and  $V_{\rm IL}$ ; all AC characteristics assume  $t_{\rm T}$  = 1 ns.
- 5) Specified  $t_{AC}$  and  $t_{OH}$  parameters are measured with a 30 pF capacity load only as shown in **Figure 2**.
- 6) If  $t_T(CLK) > 1$  ns, a value of  $(t_T/2 0.5)$  ns has to be added to this parameter.
- 7) If  $t_T > 1$  ns, a value of  $(t_T 1)$  ns has to be added to this parameter.
- 8) These parameter account for the number of clock cycles and depend on the operating frequency, as follows: no. of clock cycles = specified delay / clock period; round up to next integer.
- 9) The write recovery time of  $t_{\text{WR}}$  = 14 ns allows the use of one clock cycle for the write recovery time when  $f_{\text{CK}} \le 72$  MHz. With  $f_{\text{CK}} \ge 72$  MHz two clock cycles for  $t_{\text{WR}}$  are mandatory. Infineon Technologies recommends to use two clock cycles for the write recovery time in all applications.





# 3.3 Operating Currents

|                                                                                                                                                                                           |                    |              |         | IABLE 14               |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------|---------|------------------------|--|--|
|                                                                                                                                                                                           |                    | Maxii        | mum Ope | num Operating Currents |  |  |
| Parameter & Test Conditions                                                                                                                                                               | Symbol             |              | Unit    | Notes <sup>1)</sup>    |  |  |
|                                                                                                                                                                                           |                    | - 7.5        |         |                        |  |  |
| Operating current:<br>one bank: active / read / precharge, BL = 1, $t_{RC}$ = $t_{RCmin}$                                                                                                 | $I_{DD1}$          | 120          | mA      | 2)3)                   |  |  |
| Precharge power-down standby current: all banks idle, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \leq V_{\text{ILmax}}$ , inputs changing once every two clock cycles     | $I_{DD2P}$         | 1.2          | mA      | 2)                     |  |  |
| Precharge power-down standby current with clock stop: all banks idle, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \leq V_{\text{ILmax}}$ , all inputs stable               | $I_{DD2PS}$        | 1.0          | mA      | -                      |  |  |
| Precharge non power-down standby current: all banks idle, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \geq V_{\text{IHmin}}$ , inputs changing once every two clock cycles | $I_{DD2N}$         | 26           | mA      | 2)                     |  |  |
| Precharge non power-down standby current with clock stop: all banks idle, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \geq V_{\text{IHmin}}$ , all inputs stable           | $I_{DD2NS}$        | 2.0          | mA      | _                      |  |  |
| Active power-down standby current: one bank active, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \leq V_{\text{ILmax}}$ , inputs changing once every two clock cycles       | $I_{DD3P}$         | 2.0          | mA      | 2)                     |  |  |
| Active power-down standby current with clock stop: one bank active, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \leq V_{\text{ILmax}}$ , all inputs stable                 | $I_{DD3PS}$        | 1.5          | mA      | -                      |  |  |
| Active non power-down standby current: one bank active, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \geq V_{\text{IHmin}}$ , inputs changing once every two clock cycles   | $I_{DD3N}$         | 30           | mA      | 2)                     |  |  |
| Active non power-down standby current with clock stop: one bank active, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \geq V_{\text{IHmin}}$ , all inputs stable             | $I_{DD3NS}$        | 3.0          | mA      | -                      |  |  |
| Operating burst read current: all banks active; continuous burst read, inputs changing once every two clock cycles                                                                        | $I_{DD4}$          | 90           | mA      | 2)3)                   |  |  |
| Auto-Refresh current: $t_{\rm RC}$ = $t_{\rm RCmin}$ , "burst refresh", inputs changing once every two clock cycles                                                                       | $I_{\mathrm{DD5}}$ | 180          | mA      | 2)                     |  |  |
| Self Refresh current:self refresh mode, $\overline{\text{CS}} \geq V_{\text{IHmin}}$ , $\text{CKE} \leq V_{\text{ILmax}}$ , all inputs stable                                             | $I_{DD6}$          | See Table 15 |         | -                      |  |  |
| Deep Power Down current                                                                                                                                                                   | $I_{DD7}$          | 50           | μА      | _                      |  |  |

<sup>1)</sup>  $0 \,^{\circ}\text{C} \le T_{\text{C}} \le 70 \,^{\circ}\text{C}$  (comm.);  $-25 \,^{\circ}\text{C} \le 85 \,^{\circ}\text{C}$  (ext.);  $V_{\text{DD}} = V_{\text{DDQ}} = 1.70 \,^{\circ}\text{V}$  to 1.95 V;Recommended Operating Conditions unless otherwise noted

<sup>2)</sup> These values are measured with  $t_{\rm CK}$  = 7.5 ns

<sup>3)</sup> All parameters are measured with no output loads.



| Self Refresh Current             |             |           |        |      |       |                       |
|----------------------------------|-------------|-----------|--------|------|-------|-----------------------|
| Parameter & Test Conditions      | Max.        | Symbol    | Values |      | Units | Notes <sup>1)2)</sup> |
|                                  | Temperature |           | Тур.   | Max. |       |                       |
| Self Refresh Current:            | 85 °C       | $I_{DD6}$ | 1020   | 1200 | μΑ    | _                     |
| Self refresh mode, full array    | 70 °C       |           | 680    | _    |       |                       |
| activation(PASR = 000)           | 45 °C       |           | 450    | _    |       |                       |
|                                  | 25 °C       | 1         | 410    | _    |       |                       |
| Self Refresh Current:            | 85 °C       |           | 800    | 940  |       |                       |
| Self refresh mode, half array    | 70 °C       |           | 570    | _    |       |                       |
| activation(PASR = 001)           | 45 °C       |           | 400    | _    |       |                       |
|                                  | 25 °C       |           | 360    | _    |       |                       |
| Self Refresh Current:            | 85 °C       |           | 680    | 800  |       |                       |
| Self refresh mode, quarter array | 70 °C       |           | 500    | _    |       |                       |
| activation(PASR = 010)           | 45 °C       |           | 370    | _    |       |                       |
|                                  | 25 °C       |           | 340    | _    |       |                       |

 <sup>1) 0 °</sup>C ≤ T<sub>C</sub> ≤ 70 °C (comm.); -25 °C ≤ T<sub>C</sub> ≤ 85 °C (ext.); V<sub>DD</sub> = V<sub>DDQ</sub> = 1.70 V to 1.95 V
 2) The On-Chip Temperature Sensor (OCTS) adjusts the refresh rate in self refresh mode to the component's actual temperature with a much finer resolution than supported by the 4 distinct temperature levels as defined by JEDEC for TCSR. At production test the sensor is calibrated, and IDD6 max. current is measured at 85°C. Typ. values are obtained from device characterization.



### 3.4 Pullup and Pulldown Characteristics

TABLE 16 Half Drive Strength and Full Drive Strength Voltag **Full Drive Strength Half Drive Strength** e (V) Pull-Down Current (mA) Pull-Up Current (mA) **Pull-Down Current (mA)** Pull-Up Current (mA) **Nominal Nominal Nominal Nominal Nominal Nominal Nominal** Nominal Low High High Low High Low High Low 0.00 0.0 0.0 -19.7 -33.4 0.0 0.0 -39.3 -66.7 0.40 15.1 20.5 -18.8 -32.0 30.2 41.0 -37.6 -63.9 0.65 20.3 28.5 -18.2 -31.0 40.5 57.0 -36.4 -61.9 0.85 22.0 32.0 -17.6 -29.9 43.9 64.0 -35.1 -59.8 22.6 -28.7 45.2 1.00 33.5 -16.7 67.0 -33.3 -57.3 1.40 23.5 35.0 -9.4 -20.4 46.9 70.0 -18.8 -40.7 1.50 23.6 35.3 -17.1 47.2 70.5 -13.2 -34.1 -6.6 23.8 -1.8 -11.4 47.5 -3.5 -22.7 1.65 35.5 71.0 7.5 1.80 23.9 35.7 3.8 -4.8 47.7 71.4 -9.6 1.95 24.0 35.9 9.8 2.5 48.0 71.8 19.6 5.0

The above characteristics are specified under nominal process variation / conditionTemperature (Tj): Nominal = 50 °C,  $V_{\rm DDQ}$ : Nominal = 1.80 V



# 4 Package Outlines





HY[B/E]18M256[16/32]0DF-5/6 512-Mbit Mobile-RAM

# List of Figures

| Figure 1 | Standard Ballout 256-Mbit Mobile-RAM (Top View x32)       | . 5 |
|----------|-----------------------------------------------------------|-----|
| Figure 2 | Measurement with Reference Load                           | 15  |
| Figure 3 | PG-TFBGA-90-3 (Plastic Thin Fine Ball Grid Array Package) | 19  |



HY[B/E]18M256[16/32]0DF-5/6 512-Mbit Mobile-RAM

# **List of Tables**

| Table 1  | Performance                                                    |    |
|----------|----------------------------------------------------------------|----|
| Table 2  | Memory Addressing Scheme                                       |    |
| Table 3  | Ordering Information                                           |    |
| Table 4  | Pin Description                                                |    |
| Table 5  | Mode Register Definition (BA[1:0] = 00 <sub>B</sub> )          |    |
| Table 6  | Extended Mode Register Definition (BA[1:0] = 10 <sub>B</sub> ) |    |
| Table 7  | Current State Bank n - Command to Bank n                       |    |
| Table 8  | Current State Bank n - Command to Bank m (different bank)      | 11 |
| Table 9  | Truth Table - CKE                                              |    |
| Table 10 | Absolute Maximum Ratings                                       | 13 |
| Table 11 | Pin Capacitances                                               |    |
| Table 12 | Electrical Characteristics                                     | 14 |
| Table 13 | AC Characteristics                                             | 14 |
| Table 14 | Maximum Operating Currents                                     | 16 |
| Table 15 | Self Refresh Currents                                          |    |
| Table 16 | Half Drive Strength and Full Drive Strength                    |    |



# **Table of Contents**

| 1     | Overview                            | ;  |
|-------|-------------------------------------|----|
| 1.1   | Features                            | ;  |
| 1.2   | Pin Configuration                   | !  |
| 1.3   | Description                         | 6  |
| 1.4   | Pin Definition and Description      |    |
| 2     | Functional Description              | 8  |
| 2.1   | Register Definition                 | 8  |
| 2.1.1 | Mode Register                       | 8  |
| 2.2   | Extended Mode Register              |    |
| 2.3   | Function Truth Tables               |    |
| 3     | Electrical Characteristics          | 13 |
| 3.1   | Operating Conditions                |    |
| 3.2   | AC Characteristics                  | 14 |
| 3.3   | Operating Currents                  | 16 |
| 3.4   | Pullup and Pulldown Characteristics |    |
| 4     | Package Outlines                    | 19 |



Edition 2007-08
Published by Qimonda AG
Gustav-Heinemann-Ring 212
D-81739 München, Germany
© Qimonda AG 2007.
All Rights Reserved.

#### Legal Disclaimer

The information given in this Internet Data Sheet shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Qimonda hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Qimonda Office.

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Qimonda Office.

Qimonda Components may only be used in life-support devices or systems with the express written approval of Qimonda, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.