## 100 MHZ 3-DIMM SDRAM BUFFER #### 1. GENERAL DESCRIPTION The W83178S is a 13 outputs SDRAM clock buffer for 3-DIMMs models incorporate with W83196S-14 which is the clock synthesizer especially for the 100 MHz models such as Intel BX chipsets. (Refer the datasheet fo Winbond W83196S-14) The W83178S receives the clock from chipset by the Buffer\_In pin and provides almost zero-delay (less than 4 nS propagation delay) SDRAM buffer outputs for the 13 SDRAM clocks which are synchronous with the CPU clock outputs priovided by W83196S-14. The clock skew between any two clock outputs is less than 250 pS and the output buffer impedance is about 15 ohms. The W83178S also provides $I^2C$ serial bus interface to program the registers to enable or disable each SDRAM clock outputs. #### 2. FEATURES - Supports Intel Pentium II CPUs for BX chipset - 13 SDRAM clocks for 3-DIMMs - Clock skew less than 250 pS - Almost none delay Buffer-in controlling SDRAM clocks(<4 nS propagation delay) - I<sup>2</sup>C 2-wire serial interface - Programmable registers to enable/stop each output - Incorporate with W83196S-14 - · Packaged in 28-pin SOP ### 3. PIN CONFIGURATION Publication Release Date: March 1999 Revision A1 # **Preliminary W83178S** ## 4. BLOCK DIAGRAM ## 5. PIN DESCRIPTION IN - Input OUT - Output I/O - Bi-directional Pin \* - Internal 250K $\Omega$ pull-up | SYMBOL | PIN | I/O | FUNCTION | |---------------|------------------------------------------------------|-----|------------------------------------------------------------------| | SDRAM [ 0:12] | 2, 3, 6, 7, 10,<br>11, 12, 18, 19,<br>22, 23, 26, 27 | 0 | SDRAM clock outputs which have the same frequency as CPU clocks. | | *SDATA | 14 | I/O | Serial data of I <sup>2</sup> C 2-wire control interface | | *SDCLK | 15 | IN | Serial clock of I <sup>2</sup> C 2-wire control interface | | BUFFER_IN | 9 | IN | Clock Input from the chipset | | VDD | 1, 5, 13, 20,<br>24, 28 | - | Power supply | | Vss | 4, 8, 16, 17,<br>21, 25 | - | Circuit ground | ### 6. FUNCTIONAL DESCRIPTION #### 6.1 2-Wire I<sup>2</sup>C Control Interface The clock generator is a slave I2C component which can be read back the data stored in the latches for verification. All proceeding bytes must be sent to change one of the control bytes. The 2-wire control interface allows each clock output individually enabled or disabled. On power up, the W83178S initializes with default register settings, and then it optional to use the 2-wire control interface. The SDATA signal only changes when the SDCLK signal is low, and is stable when SDCLK is high during normal data transfer. There are only two exceptions. One is a high-to-low transition on SDATA while SDCLK is high used to indicate the beginning of a data transfer cycle. The other is a low-to-high transition on SDATA while SDCLK is high used to indicate the end of a data transfer cycle. Data is always sent as complete 8-bit bytes followed by an acknowledge generated. Byte writing starts with a start condition followed by 7-bit slave address and [1101 0010], command code checking [0000 0000], and byte count checking. After successful reception of each byte, an acknowledge (low) on the SDATA wire will be generated by the clock chip. Controller can start to write to internal I2C registers after the string of data. The sequence order is as follows: Bytes sequence order for I<sup>2</sup>C controller: | Clock Address<br>A(6:0) & R/W Ack 8 bits dumm<br>Command c | | ' \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Byte0,1,2<br>until Stop | |------------------------------------------------------------|--|-----------------------------------------|-------------------------| |------------------------------------------------------------|--|-----------------------------------------|-------------------------| Set R/W to 1 when read back the data sequence is as follows: | Clock Address<br>A(6:0) & R/W | Ack | Byte 0 | Ack | Byte 1 | Ack | Byte2, 3, 4<br>until Stop | |-------------------------------|-----|--------|-----|--------|-----|---------------------------| |-------------------------------|-----|--------|-----|--------|-----|---------------------------| ## 6.2 Serial Control Registers The Pin column lists the affected pin number and the @PowerUp column gives the state at true power up. Registers are set to the values shown only on true power up. "Command Code" byte and "Byte Count" byte must be sent following the acknowledge of the Address Byte. Although the data (bits) in these two bytes are considered "don't care", they must be sent and will be acknowledge. After that, the below described sequence (Register 0, Register 1, Register 2, ....) will be valid and acknowledged. #### 6.2.1 Register 0: (1 = Active, 0 = Inactive) | BIT | @POWERUP | PIN | DESCRIPTION | |-----|----------|-----|--------------------------| | 7 | 1 | 11 | SDRAM5 (Active/Inactive) | | 6 | 1 | 10 | SDRAM4 (Active/Inactive) | | 5 | - | 1 | Reserved | | 4 | - | 1 | Reserved | | 3 | 1 | 7 | SDRAM3 (Active/Inactive) | | 2 | 1 | 6 | SDRAM2 (Active/Inactive) | | 1 | 1 | 3 | SDRAM1 (Active/Inactive) | | 0 | 1 | 2 | SDRAM0 (Active/Inactive) | Publication Release Date: March 1999 Revision A1 # **Preliminary W83178S** #### 6.2.2 Register 1: (1 = Active, 0 = Inactive) | BIT | @POWERUP | PIN | DESCRIPTION | |-----|----------|-----|---------------------------| | 7 | 1 | 27 | SDRAM11 (Active/Inactive) | | 6 | 1 | 28 | SDRAM10 (Active/Inactive) | | 5 | 1 | 23 | SDRAM9 (Active/Inactive) | | 4 | 1 | 22 | SDRAM8 (Active/Inactive) | | 3 | 1 | - | Reserved | | 2 | 1 | - | Reserved | | 1 | 1 | 19 | SDRAM7 (Active/Inactive) | | 0 | 1 | 18 | SDRAM6 (Active/Inactive) | ## 6.2.3 Register 2: (1 = Active, 0 = Inactive) | BIT | @POWERUP | PIN | DESCRIPTION | |-----|----------|-----|---------------------------| | 7 | х | - | Reserved | | 6 | 1 | 12 | SDRAM12 (Active/Inactive) | | 5 | х | - | Reserved | | 4 | х | - | Reserved | | 3 | х | - | Reserved | | 2 | х | - | Reserved | | 1 | х | - | Reserved | | 0 | х | - | Reserved | ## 7.0 SPECIFICATIONS ## 7.1 Absolute Maximum Ratings Stresses greater than those listed in this table may cause permanent damage to the device. Precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. Maximum conditions for extended periods may affect reliability. Unused inputs must always be tied to an appropriate logic voltage level (Ground or VDD). | PARAMETER | SYMBOL | RATING | |----------------------------------------|----------------------|-------------------| | Voltage on any pin with respect to GND | VDD, V <sub>IN</sub> | -0.5V to +7.0V | | Storage Temperature | Тsтg | -65° C to +150° C | | Ambient Temperature | Тв | -55° C to +125° C | | Operating Temperature | ТА | 0° C to +70° C | Note: Exposure to conditions beyond those listed under Absolute Maximum Ratings may adversely affect the life and reliability of the device. ## 7.2 AC Characteristics VDD $\,$ = 3.3V $\pm 5$ % , Ta = 0° C to +70° C, Test load = 30 pF | PARAMETER | SYM. | MIN. | TYP. | MAX. | UNITS | TEST CONDITIONS | |--------------------------------|------|------|------|------|-------|----------------------------| | Input Frequency | FIN | 0 | | 150 | MHz | | | Output Rise Time | TR | 1.5 | | 4.0 | V/nS | Measured from 0.4V to 2.4V | | Output Fall Time | TF | 1.5 | | 4.0 | V/nS | Measured from 0.4V to 2.4V | | Output Skew, Rising Edges | Tsr | | | 250 | pS | | | Output Skew, Falling Edges | Tsf | | | 250 | pS | | | Output Enable Time | TEN | 1.0 | | 8.0 | nS | | | Output Disable Time | Tois | 1.0 | | 8.0 | nS | | | Rising Edge Propagation Delay | TPR | 1.0 | | <4.0 | nS | | | Falling Edge Propagation Delay | TPF | 1.0 | | <4.0 | nS | | | Duty Cycle | TD | 45 | | 55 | % | Measure at 1.5V | | AC Output Impedance | Zo | | 15 | | Ω | | ## 7.3 DC Characteristics VDD = $3.3V \pm 5$ %, TA = $0^{\circ}$ C to $+70^{\circ}$ C | PARAMETER | SYM. | MIN. | TYP. | MAX. | UNITS | TEST CONDITIONS | |-------------------------------------|------|---------|------|----------|-----------|-----------------| | Input Low Voltage | VIL | Vss -03 | | 0.8 | $V_{dc}$ | | | Input High Voltage | VIH | 2.0 | | VDD +0.5 | $V_{dc}$ | | | Input Leakage Current,<br>BUFFER_IN | lıL | -5 | | +5 | μΑ | | | Input Leakage Current | lı∟ | -20 | | +5 | μΑ | | | Output Low Voltage | Vol | | | 50 | $mV_{dc}$ | IOL = 1 mA | | Output High Voltage | Vон | 3.1 | | | $V_{dc}$ | Iон = -1 mA | | Output Low Current | lol | 65 | 100 | 160 | mA | Vol = 1.5V | | Output High Current | Іон | 70 | 110 | 185 | mΑ | VOH = 1.5V | | Input Pin Capacitance | CIN | | | 5 | рF | | | Output Pin Capacitance | Соит | | | 6 | рF | | | Input Pin Inductance | Lin | | | 7 | nΗ | | ## 8. ORDERING INFORMATION | PART NUMBER | PACKAGE TYPE | PRODUCTION FLOW | |-------------|--------------|----------------------------| | W83178S | 28-pin SOP | Commercial, 0° C to +70° C | #### 9. HOW TO READ THE TOP MARKING 1st line: Winbond logo and the type number: W83178S 2nd line: Tracking code 2 8051234 2: wafers manufactured in Winbond FAB 2 8051234: wafer production series lot number 3rd line: Tracking code 814 G B B 814: packages made in '98, week 14 **G**: assembly house ID; A means ASE, S means SPIL, G means GR BB: IC revision All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. #### 10. PACKAGE DIMENSIONS ## 28-pin SOP #### **Headquarters** No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5792646 http://www.winbond.com.tw/ Voice & Fax-on-demand: 886-2-27197006 #### **Taipei Office** 11F, No. 115, Sec. 3, Min-Sheng East Rd., Taipei, Taiwan TEL: 886-2-27190505 TEL: 886-2-27190505 FAX: 886-2-27197502 Winbond Electronics (H.K.) Ltd. Rm. 803, World Trade Square, Tower II, 123 Hoi Bun Rd., Kwun Tong, Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064 Winbond Electronics North America Corp. Winbond Memory Lab. Winbond Microelectronics Corp. Winbond Systems Lab. 2727 N. First Street, San Jose, CA 95134, U.S.A. TEL: 408-9436666 FAX: 408-5441798 Note: All data and specifications are subject to change without notice. Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners. These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Winbond customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Winbond for any damages resulting from such improper use or sale.