

NanoAmp Solutions, Inc. 1982 Zanker Road, San Jose, CA 95112 ph: 408-573-8878, FAX: 408-573-8877 www.nanoamp.com

# 32Mb Ultra-Low Power Asynchronous CMOS PSRAM 2M x 16 bit

# Overview

The N32T1630C1E is an integrated memory device containing a 32 Mbit Pseudo Static Random Access Memory using a self-refresh DRAM array organized as 2,097,152 words by 16 bits. It is designed to be identical in operation and interface to standard 6T SRAMS. The device is designed for low standby and operating current and includes a power-down feature to automatically enter standby mode. Also included are several other power saving modes: a deep sleep mode where data is not retained in the array and partial array refresh mode where data is retained in a portion of the array. Both these modes reduce standby current drain. The device can operate over a very wide temperature range of -25°C to +85°C.

## **Features**

- Dual voltage for Optimum Performance: Vccq - 2.7V to 3.3V Vcc - 2.7V to 3.3V
- Fast Cycle Times  $T_{ACC}$  < 60 nS  $T_{ACC}$  < 70 nS
- Very low standby current  $I_{SB}$  < 120 $\mu A$
- Very low operating current lcc < 25mA
- Dual rail operation  $V_{CCQ}$  and  $V_{SSQ}$  for separate I/O power rail
- Compact Space Saving BGA Package

## **Product Family**

| Part Number  | Package<br>Type | Operating<br>Temperature | Power<br>Supply               | Speed        | Standby<br>Current (I <sub>SB</sub> ),<br>Max | Operating<br>Current (Icc),<br>Max |
|--------------|-----------------|--------------------------|-------------------------------|--------------|-----------------------------------------------|------------------------------------|
| N32T1630C1EZ | 48-BGA          | -25°C to +85°C           | 2.7V - 3.3V(V <sub>CC</sub> ) | 60ns<br>70ns | 120 μA                                        | 3 mA @ 1MHz                        |

### Figure 1: Pin Configuration

|   | 1                 | 2                 | 3               | 4               | 5                | 6                          |  |  |  |
|---|-------------------|-------------------|-----------------|-----------------|------------------|----------------------------|--|--|--|
| А | B                 | ŌE                | A <sub>0</sub>  | A <sub>1</sub>  | A <sub>2</sub>   | zz                         |  |  |  |
| в | I/O <sub>8</sub>  | UB                | A <sub>3</sub>  | A4              | E                | I/O <sub>0</sub>           |  |  |  |
| С | I/O <sub>9</sub>  | I/O <sub>10</sub> | A5              | A <sub>6</sub>  | I/O <sub>1</sub> | I/O <sub>2</sub>           |  |  |  |
| D | V <sub>SSQ</sub>  | I/O <sub>11</sub> | A <sub>17</sub> | A <sub>7</sub>  | I/O <sub>3</sub> | $\mathbf{v}_{\mathrm{cc}}$ |  |  |  |
| Е | v <sub>ccq</sub>  | I/O <sub>12</sub> | NC              | A <sub>16</sub> | I/O <sub>4</sub> | $\mathbf{v}_{\text{ss}}$   |  |  |  |
| F | I/O <sub>14</sub> | I/O <sub>13</sub> | A <sub>14</sub> | A <sub>15</sub> | I/O <sub>5</sub> | I/O <sub>6</sub>           |  |  |  |
| G | I/O <sub>15</sub> | A <sub>19</sub>   | A <sub>12</sub> | A <sub>13</sub> | WE               | I/O <sub>7</sub>           |  |  |  |
| Н | A <sub>18</sub>   | A <sub>8</sub>    | A <sub>9</sub>  | A <sub>10</sub> | A <sub>11</sub>  | A <sub>20</sub>            |  |  |  |
|   | 48 Pin BGA (top)  |                   |                 |                 |                  |                            |  |  |  |
|   | 6 x 8 mm          |                   |                 |                 |                  |                            |  |  |  |
|   |                   |                   |                 |                 |                  |                            |  |  |  |

### Table 1: Pin Descriptions

| Pin Name                            | Pin Function                                   |  |  |
|-------------------------------------|------------------------------------------------|--|--|
| A <sub>0</sub> -A <sub>20</sub>     | Address Inputs                                 |  |  |
| WE                                  | Write Enable Input                             |  |  |
| CE                                  | Chip Enable Input                              |  |  |
| ZZ                                  | Deep Sleep Input                               |  |  |
| ŌĒ                                  | Output Enable Input<br>Lower Byte Enable Input |  |  |
| LB                                  |                                                |  |  |
| UB                                  | Upper Byte Enable Input                        |  |  |
| I/O <sub>0</sub> -I/O <sub>15</sub> | Data Inputs/Outputs                            |  |  |
| V <sub>CC</sub>                     | Power                                          |  |  |
| V <sub>SS</sub>                     | Ground                                         |  |  |
| V <sub>CCQ</sub>                    | Power I/O only                                 |  |  |
| V <sub>SSQ</sub>                    | Ground I/O only                                |  |  |

(DOC # 14-02-006 Rev C ECN 01-1040



N32T1630C1E

### **Functional Description**

| CE | WE | OE             | UB/LB          | ZZ | I/O <sup>1</sup> | MODE                 | POWER     |
|----|----|----------------|----------------|----|------------------|----------------------|-----------|
| Н  | Х  | Х              | Х              | Н  | High Z           | Standby <sup>2</sup> | Standby   |
| Х  | Х  | Х              | Н              | Н  | High Z           | Standby <sup>2</sup> | Standby   |
| L  | L  | X <sup>3</sup> | L <sup>1</sup> | Н  | Data In          | Write <sup>3</sup>   | Active    |
| L  | Н  | L              | L <sup>1</sup> | Н  | Data Out         | Read                 | Active    |
| L  | Н  | Н              | L <sup>1</sup> | Н  | High Z           | Output Disabled      | Active    |
| Н  | Х  | Х              | Х              | L  | High Z           | Low Power Modes      | Low Power |

1. When  $\overline{\text{UB}}$  and  $\overline{\text{LB}}$  are in select mode (low),  $I/O_0 - I/O_{15}$  are affected as shown. When  $\overline{\text{LB}}$  only is in the select mode only  $I/O_0 - IO_7$  are affected as shown. When  $\overline{\text{UB}}$  is in the select mode only  $I/O_8 - I/O_{15}$  are affected as shown. If both  $\overline{\text{UB}}$  and  $\overline{\text{LB}}$  are in the deselect mode (high), the chip is in a standby mode regardless of the state of  $\overline{\text{CE}}$ .

2. When the device is in standby mode, control inputs ( $\overline{WE}$ ,  $\overline{OE}$ ,  $\overline{UB}$ , and  $\overline{LB}$ ), address inputs and data input/outputs are internally isolated from any external influence and disabled from exerting any influence externally.

3. When  $\overline{\text{WE}}$  is invoked, the  $\overline{\text{OE}}$  input is internally disabled and has no effect on the circuit.

# Capacitance<sup>1</sup>

| ltem              | Symbol           | Test Condition                                                      | Min | Мах | Unit |
|-------------------|------------------|---------------------------------------------------------------------|-----|-----|------|
| Input Capacitance | C <sub>IN</sub>  | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25 <sup>o</sup> C |     | 8   | pF   |
| I/O Capacitance   | C <sub>I/O</sub> | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25 <sup>o</sup> C |     | 8   | pF   |

1. These parameters are verified in device characterization and are not 100% tested

# Absolute Maximum Ratings<sup>1</sup>

| Item                                            | Symbol              | Rating                       | Unit |
|-------------------------------------------------|---------------------|------------------------------|------|
| Voltage on any pin relative to $V_{SS}$         | V <sub>IN,OUT</sub> | –0.2 to V <sub>CC</sub> +0.3 | V    |
| Voltage on $V_{CC}$ Supply Relative to $V_{SS}$ | V <sub>CC</sub>     | -0.2 to 3.6                  | V    |
| Power Dissipation                               | PD                  | 1                            | W    |
| Storage Temperature                             | T <sub>STG</sub>    | –65 to 125                   | °C   |
| Operating Temperature                           | T <sub>A</sub>      | -25 to +85                   | °C   |

1. Stresses greater than those listed above may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **Operating Characteristics (Over Specified Temperature Range)**

| Item                                                                  | Symbol           | Comments                                                                                                                       | Min.                | Typ <sup>1</sup> | Max.                 | Unit |
|-----------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|----------------------|------|
| Supply Voltage                                                        | V <sub>CC</sub>  |                                                                                                                                | 2.7                 | 3.0              | 3.3                  | V    |
| Supply Voltage for I/O                                                | V <sub>CCQ</sub> |                                                                                                                                | 2.7                 | 3.0              | 3.3                  | V    |
| Input High Voltage                                                    | $V_{IH}$         |                                                                                                                                | $0.8V_{CCQ}$        |                  | V <sub>CC</sub> +0.2 | V    |
| Input Low Voltage                                                     | V <sub>IL</sub>  |                                                                                                                                | -0.2                |                  | $0.2V_{CCQ}$         | V    |
| Output High Voltage                                                   | V <sub>OH</sub>  | I <sub>OH</sub> = -0.5mA                                                                                                       | 0.8V <sub>CCQ</sub> |                  |                      | V    |
| Output Low Voltage                                                    | V <sub>OL</sub>  | I <sub>OL</sub> = 0.5mA                                                                                                        |                     |                  | 0.2V <sub>CCQ</sub>  | V    |
| Input Leakage Current                                                 | ILI              | $V_{IN}$ = 0 to $V_{CC}$                                                                                                       | -1                  |                  | 1                    | μA   |
| Output Leakage Current                                                | I <sub>LO</sub>  | $\overline{OE} = V_{IH}$ or Chip Disabled                                                                                      | -1                  |                  | 1                    | μA   |
| Read/Write Operating Supply Current<br>@ 1 µs Cycle Time <sup>2</sup> | I <sub>CC1</sub> | V <sub>CC</sub> =V <sub>CC</sub> MAX, V <sub>IN</sub> =V <sub>IH</sub> / V <sub>IL</sub><br>Chip Enabled, I <sub>OUT</sub> = 0 |                     |                  | 3                    | mA   |
| Read/Write Operating Supply Current<br>@ Min Cycle Time <sup>2</sup>  | I <sub>CC2</sub> | V <sub>CC</sub> =V <sub>CC</sub> MAX, V <sub>IN</sub> =V <sub>IH</sub> / V <sub>IL</sub><br>Chip Enabled, I <sub>OUT</sub> = 0 |                     |                  | 25                   | mA   |
| Standby Current                                                       | I <sub>SB</sub>  | Chip deselected, CE>VCC-<br>0.2, ZZ>VCC-0.2 and VIN =<br>0 or VCC                                                              |                     |                  | 120                  | μA   |

1. Typical values are measured at Vcc=Vcc Typ.,  $T_A$ =25°C and not 100% tested.

2. This parameter is specified with the outputs disabled to avoid external loading effects. The user must add current required to drive output capacitance expected in the actual system.

### **Timing Test Conditions**

| Item                                     |                                           |
|------------------------------------------|-------------------------------------------|
| Input Pulse Level                        | 0.1V <sub>CC</sub> to 0.9 V <sub>CC</sub> |
| Input Rise and Fall Time                 | 5ns                                       |
| Input and Output Timing Reference Levels | 0.5 V <sub>CC</sub>                       |
| Operating Temperature                    | -25 °C to +85 °C                          |

### **Output Load Circuit**



### **Power Up Sequence**

After applying power, maintain a stable power supply for a minimum of 200us after  $\overline{CE}$  > VIH.

|                                      |                                   | -    | 60    | -    | -70   |    |
|--------------------------------------|-----------------------------------|------|-------|------|-------|----|
| Item                                 | Symbol                            | Min. | Max.  | Min. | Max.  |    |
| Read Cycle Time                      | t <sub>RC</sub>                   | 60   | 20000 | 70   | 20000 | ns |
| Address Access Time                  | t <sub>AA</sub>                   |      | 60    |      | 70    | ns |
| Page Mode Read Cycle Time            | t <sub>PC</sub>                   | 25   | 20000 | 25   | 20000 | ns |
| Page Mode Access Time                | t <sub>PA</sub>                   |      | 25    |      | 25    | ns |
| Chip Enable to Valid Output          | t <sub>CO</sub>                   |      | 60    |      | 70    | ns |
| Output Enable to Valid Output        | t <sub>OE</sub>                   |      | 25    |      | 25    | ns |
| Byte Select to Valid Output          | t <sub>LB</sub> , t <sub>UB</sub> |      | 60    |      | 70    | ns |
| Chip Enable to Low-Z output          | t <sub>LZ</sub>                   | 10   |       | 10   |       | ns |
| Output Enable to Low-Z Output        | t <sub>OLZ</sub>                  | 5    |       | 5    |       | ns |
| Byte Select to Low-Z Output          | t <sub>BZ</sub>                   | 10   |       | 10   |       | ns |
| Chip Disable to High-Z Output        | t <sub>HZ</sub>                   | 0    | 5     | 0    | 5     | ns |
| Output Disable to High-Z Output      | t <sub>OHZ</sub>                  | 0    | 5     | 0    | 5     | ns |
| Byte Select Disable to High-Z Output | t <sub>BHZ</sub>                  | 0    | 5     | 0    | 5     | ns |
| Output Hold from Address Change      | t <sub>он</sub>                   | 5    |       | 5    |       | ns |
| Write Cycle Time                     | t <sub>WC</sub>                   | 60   | 20000 | 70   | 20000 | ns |
| Page Mode Write Cycle Time           | t <sub>PWC</sub>                  | 25   | 20000 | 25   | 20000 | ns |
| Chip Enable to End of Write          | t <sub>CW</sub>                   | 50   |       | 60   |       | ns |
| Address Valid to End of Write        | t <sub>AW</sub>                   | 50   |       | 60   |       | ns |
| Byte Select to End of Write          | t <sub>BW</sub>                   | 50   |       | 60   |       | ns |
| Write Pulse Width                    | t <sub>WP</sub>                   | 50   |       | 50   |       | ns |
| Write Recovery Time                  | t <sub>WR</sub>                   | 0    |       | 0    |       | ns |
| Write to High-Z Output               | t <sub>WHZ</sub>                  |      | 5     |      | 5     | ns |
| Address Setup Time                   | t <sub>AS</sub>                   | 0    |       | 0    |       | ns |
| Data to Write Time Overlap           | t <sub>DW</sub>                   | 20   |       | 20   |       | ns |
| Data Hold from Write Time            | t <sub>DH</sub>                   | 0    |       | 0    |       | ns |
| End Write to Low-Z Output            | t <sub>OW</sub>                   | 5    |       | 5    |       | ns |
| Maximum Page Mode Cycle              | t <sub>PGMAX</sub>                |      | 20000 |      | 20000 | ns |
| Chip Enable High Pulse Width         | t <sub>CP</sub>                   | 10   |       | 10   |       | ns |

Do not access device with invalid cycle time (shorter than tRC, tWC) for a continous period > 20us.

#### (DOC # 14-02-006 Rev C ECN 01-1040



# N32T1630C1E

### NanoAmp Solutions, Inc.





(DOC # 14-02-006 Rev C ECN 01-1040



N32T1630C1E

# **Power Savings Modes**

The three low power modes are:

- Reduced Memory Size
- Partial Array Refresh
- Deep Sleep Mode

The operation of the power saving modes is controlled by setting the Variable Address Register (VAR). This VAR is shown in the following "Variable Address Register" figure and is used to enable/disable the various low power modes. The VAR is set by using the timings defined in the figure titled "Variable Address Register (VAR) Update Timings". The register must be set in less then 1us after ZZ is enabled low.

### 1) Reduced Memory Size (RMS)

In this mode of operation, the 32Mb PSRAM can be operated as a 8Mb or 16Mb device. The mode and array size are determined by the settings in the VA register. The VA register is set according to the following timings and the bit settings in the table "Address Patterns for RMS". The RMS mode is enabled at the time of ZZ transitioning high and the mode remains active until the register is updated. To return to the full 32Mb address space, the VA register must be reset using the previously defined procedures. While operating in the RMS mode, the unselected portion of the array may not be used.

### 2) Partial Array Refresh (PAR)

In this mode of operation, the internal refresh operation can be restricted to a 8Mb or 16Mb portion of the array. The mode and array partition to be refreshed are determined by the settings in the VA register. The VA register is set according to the following timings and the bit settings in the table "Address Patterns for PAR". In this mode, when ZZ is active low, only the portion of the array that is set in the register is refreshed. The operating mode is only available during standby time (ZZ low) and once ZZ is returned high, the device resumes full array refresh. All future PAR cycles will use the contents of the VA register that has been previously set. To change the address space of the PAR mode, the VA register must be reset using the previously defined procedures.

### 3) Deep Sleep Mode

In this mode of operation, the internal refresh is turned off and all data integrity of the array is lost. Deep Sleep is entered by bringing  $\overline{ZZ}$  low with the A4 register programmed to "Deep Sleep Enabled". The device will remain in this mode as long as  $\overline{ZZ}$  remains low and when ZZ is driven high, all register settings will return to default states.





# Deep Sleep Mode - Entry/Exit Timings



(DOC # 14-02-006 Rev C ECN 01-1040

## VAR Update and Deep Sleep Timings

| Item                | Symbol             | Min | Max | Unit |
|---------------------|--------------------|-----|-----|------|
| ZZ low to WE low    | t <sub>ZZWE</sub>  |     | 1   | us   |
| Deep Sleep Mode     | t <sub>ZZMIN</sub> | 10  |     | us   |
| Deep Sleep Recovery | t <sub>R</sub>     | 200 |     | us   |

### Address Patterns for PAR (A3 = 0, A4 = 1)

| A2 | A1 | A0 | Active Section     | Address space     | Size       | Density |
|----|----|----|--------------------|-------------------|------------|---------|
| 0  | 1  | 1  | One-quarter of die | 000000h - 07FFFFh | 512Kb x 16 | 8Mb     |
| 0  | 1  | 0  | One-half of die    | 000000h - 0FFFFFh | 1Mb x 16   | 16Mb    |
| X  | 0  | 0  | Full die           | 000000h - 1FFFFFh | 2Mb x 16   | 32Mb    |
| 1  | 1  | 1  | One-quarter of die | 180000h - 1FFFFFh | 512Kb x 16 | 8Mb     |
| 1  | 1  | 0  | One-half of die    | 100000h - 1FFFFFh | 1Mb x 16   | 16Mb    |

### Address Patterns for RMS (A3 = 1, A4 = 1)

| A2 | A1 | A0 | Active Section     | Address space     | Size       | Density |
|----|----|----|--------------------|-------------------|------------|---------|
| 0  | 1  | 1  | One-quarter of die | 000000h - 07FFFFh | 512Kb x 16 | 8Mb     |
| 0  | 1  | 0  | One-half of die    | 000000h - 0FFFFFh | 1Mb x 16   | 16Mb    |
| 1  | 1  | 1  | One-quarter of die | 180000h - 1FFFFFh | 512Kb x 16 | 8Mb     |
| 1  | 1  | 0  | One-half of die    | 100000h - 1FFFFFh | 1Mb x 16   | 16Mb    |

## Low Power ICC Characteristics

| Item               | Symbol             | Test                                              | Array<br>Partition | Тур | Max | Unit |
|--------------------|--------------------|---------------------------------------------------|--------------------|-----|-----|------|
| PAR Mode Standby   | I <sub>PAR</sub>   | $V_{IN} = V_{CC} \text{ or } 0V,$                 | 1/4 Array          |     | 75  | uA   |
| Current            |                    | Chip Disabled, t <sub>A</sub> = 85 <sup>o</sup> C | 1/2 Array          |     | 90  |      |
| RMS Mode           | I <sub>RMSSB</sub> | V <sub>IN</sub> = V <sub>CC</sub> or 0V,          | 4Mb Device         |     | 75  | uA   |
| Standby Current    |                    | Chip Disabled, t <sub>A</sub> = 85 <sup>o</sup> C | 8Mb Device         |     | 90  |      |
| Deep Sleep Current | I <sub>ZZ</sub>    | V <sub>IN</sub> = V <sub>CC</sub> or 0V,          |                    |     | 10  | uA   |
|                    |                    | Chip in ZZ mode, t <sub>A</sub> = 85°C            |                    |     |     |      |

### (DOC # 14-02-006 Rev C ECN 01-1040



### Table 2: Dimensions (mm)

| D      | DE     |       | e = 0.75 |       |       |                |
|--------|--------|-------|----------|-------|-------|----------------|
| D      | L      | SD    | SE       | J     | к     | MATRIX<br>TYPE |
| 6±0.10 | 8±0.10 | 0.375 | 0.375    | 1.125 | 1.375 | FULL           |



### **Revision History**

| Revision | Date          | Change Description                                                      |
|----------|---------------|-------------------------------------------------------------------------|
| A        | Feb 2004      | Initial Advance Release Package Datasheet                               |
| В        | Mar 2004      | Multiple Changes. Change ISB to 120uA. Added tCP timing parameter.      |
| С        | December 2004 | Changed load circuit to 50pF and clarified low power mode with CE# high |

© 2004 Nanoamp Solutions, Inc. All rights reserved.

NanoAmp Solutions, Inc. ("NanoAmp") reserves the right to change or modify the information contained in this data sheet and the products described therein, without prior notice. NanoAmp does not convey any license under its patent rights nor the rights of others. Charts, drawings and schedules contained in this data sheet are provided for illustration purposes only and they vary depending upon specific applications.

NanoAmp makes no warranty or guarantee regarding suitability of these products for any particular purpose, nor does NanoAmp assume any liability arising out of the application or use of any product or circuit described herein. NanoAmp does not authorize use of its products as critical components in any application in which the failure of the NanoAmp product may be expected to result in significant injury or death, including life support systems and critical medical instrument.