# **OKI** Semiconductor

# **MR27V6466F**

# **Preliminary**

Previous version: Jun. 2001

Jul. 2001

This version:

4,194,304-Word x 16-Bit or 2,097,152-Word x 32-Bit Synchronous One Time PROM

#### **GENERAL DESCRIPTION**

The MR27V6466F is a 64 Mbit One Time Programmable Synchronous Read Only Memory whose configuration can be electrically switched between 4,194,304 x 16 bit (word mode) and 2,097,152 x 32 bit (double word mode) by the state of the  $\overline{\text{WORD}}$  pin. The MR27V6466F supports high speed synchronous read operation using a single 3.3 V power supply.

#### FEATURES ON READ

- 3.3 V power supply
- LVTTL compatible with multiplexed address
- Dual electrically switchable configuration
  - 4M x 16 (word mode) / 2M x 32 (double word mode)
- All inputs are sampled at the rising edge of the system clock.
- · High speed read operation
  - 100 MHz: CAS Latency = 5, 6 66 MHz: CAS Latency = 5, 6 50 MHz: CAS Latency = 4, 5, 6 tRCD min: 2 clock cycles tRCD min: 1 clock cycles Burst length (4, 8)
  - Data scramble (sequential, interleave)
- DQM for data out masking
- No Precharge operation is required. No Refresh operation is required.
- No power on sequence is required.
  - Mode register is automatically initialized to the default state after power on.
  - "Row Active" or "Mode Register Set" command is applicable as the first command just after power on.
- Single Bank operation
- Package: TSOP(2)86-P-400-0.50-K (Product Name: MR27V6466FTA)

### FEATURES ON PROGRAMMING

- 8.0 V programming power supply
- Programming algorithm is compatible with conventional asynchronous OTP.
  - MR27V6466F can be programmed with conventional EPROM programmers.
  - Synchronous Burst read or Static Programming Operation is selected by the state of STO pin.
    - High STO level enables full static programming. (Program, Program Verify, Asynchronous Read) Low STO level enables synchronous burst read.
  - Exclusive 86-pin socket adapters are available from OKI to support programming requirements.
    - The socket adapter is used on a 48-DIP socket on the programmer.
    - The socket adapter for 64M synchronous OTP is distinguished from the socket adapter for 32M SOTP.
    - The socket adapter is designed with the STO pin connected to  $V_{CC}$  in order to program MR27V6466F as conventional OTP.
  - EPROM programmer must have the algorithm for MR27V6466F on the exclusive socket adapter.
  - \*Device damage can occur if improper algorithm is used.
- Programming with address multiplexed input is also available.
- High speed programming
  - 25 μs programming pulse per word allows high speed programming.

#### **BLOCK DIAGRAM**



## PIN CONFIGURATION

**TOP VIEW** 

|                         | Program                     | iming in Static Operation (STO is                                                                                    | hiah)                 |                   |
|-------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------|
|                         |                             | nronous Read (STO is V <sub>ss</sub> or oper                                                                         |                       | 1                 |
|                         | Sylici                      | ilollous Read (STO is V <sub>SS</sub> of oper                                                                        | ')<br>                |                   |
| V <sub>cc</sub>         | V <sub>cc</sub>             | 1 86                                                                                                                 | V <sub>SS</sub>       | V <sub>SS</sub>   |
| DQ0                     | DQ0 🗆                       | 2 85                                                                                                                 | DQ31                  | CAP0              |
| V <sub>cc</sub> Q       | V <sub>cc</sub> Q           | 3 84                                                                                                                 | V <sub>SS</sub> Q     | $V_{ss}Q$         |
| DC                      | DQ16                        | 4 83                                                                                                                 | DQ15                  | DQ15              |
| DQ1                     | DQ1                         | 5 82                                                                                                                 | DQ30                  | CAP1              |
| V <sub>ss</sub> Q       | V <sub>ss</sub> Q           | 6 81                                                                                                                 | V <sub>CC</sub> Q     | V <sub>cc</sub> Q |
| DC                      | DQ17                        | 7 80                                                                                                                 | DQ14                  | DQ14              |
| DQ2                     | DQ2                         | 8 79 7                                                                                                               | DQ29                  | CAP2              |
| V <sub>cc</sub> Q<br>DC | V <sub>cc</sub> Q           | 9 78 77                                                                                                              | V <sub>SS</sub> Q     | V <sub>ss</sub> Q |
| DQ3                     | DQ10                        | 10 77 11 76 11                                                                                                       | DQ13<br>DQ28          | DQ13<br>CAP3      |
| V <sub>ss</sub> Q       | V <sub>ss</sub> Q           | 12 75                                                                                                                | V <sub>cc</sub> Q     | V <sub>cc</sub> Q |
| DC                      | DQ19                        | 13 74                                                                                                                | DQ12                  | DQ12              |
| DC                      | MR $\square$                | 14 73                                                                                                                | NC NC                 | NC NC             |
| V <sub>cc</sub>         | V <sub>cc</sub>             | 15 72                                                                                                                | V <sub>ss</sub>       | V <sub>ss</sub>   |
| DČ                      | DQM 🗆                       | 16 71                                                                                                                | DC                    | V <sub>PP</sub>   |
| NC                      | NC 🖂                        | 17 70                                                                                                                | DC                    | CE                |
| CAS                     | CAS 🗆                       | 18 69                                                                                                                | DC                    | ŌĒ                |
| RAS                     | RAS 🗆                       | 19 68                                                                                                                | CLK                   | DC                |
| DC                      | CS □                        | 20 67                                                                                                                | CKE                   | DC                |
| WORD                    | WORD                        | 21 66                                                                                                                | A9                    | A9                |
| A12                     | A12                         | 22 65                                                                                                                | A8                    | A8                |
| A11                     | A11                         | 23 64                                                                                                                | A7                    | A7                |
| A10                     | A10                         | 24 63                                                                                                                | A6                    | A6                |
| A0                      | A0 🗆                        | 25 62                                                                                                                | A5                    | A5                |
| A1<br>A2                | A1                          | 26 61                                                                                                                | A4                    | A4                |
| NC NC                   | NC U                        | 27 60 50                                                                                                             | A3<br>DC              | A3<br>AMPX        |
| V <sub>cc</sub>         | V <sub>cc</sub>             | 28 59 58 58 59 58 58 59 58 59 58 58 59 58 58 59 58 59 58 59 58 59 58 59 59 58 59 59 59 59 59 59 59 59 59 59 59 59 59 |                       | V <sub>SS</sub>   |
| NC                      | NC U                        | 30 57                                                                                                                | V <sub>ss</sub><br>DC | STO               |
| DQ4                     | DQ4                         | 31 56                                                                                                                | DQ27                  | CAP4              |
| V <sub>ss</sub> Q       | V <sub>ss</sub> Q $\square$ | 32 55                                                                                                                | V <sub>cc</sub> Q     | V <sub>CC</sub> Q |
| DC                      | DQ20                        | 33 54                                                                                                                | DQ11                  | DQ11              |
| DQ5                     | DQ5 🗆                       | 34 53                                                                                                                | DQ26                  | CAP5              |
| V <sub>cc</sub> Q       | V <sub>cc</sub> Q           | 35 52                                                                                                                | V <sub>ss</sub> Q     | V <sub>ss</sub> Q |
| DC                      | DQ21 🗆                      | 36 51                                                                                                                | DQ10                  | DQ10              |
| DQ6                     | DQ6                         | 37 50                                                                                                                | DQ25                  | CAP6              |
| V <sub>ss</sub> Q       | V <sub>ss</sub> Q           | 38 49                                                                                                                | V <sub>cc</sub> Q     | $V_{cc}Q$         |
| DC                      | DQ22                        | 39 48                                                                                                                | DQ9                   | DQ9               |
| DQ7                     | DQ7                         | 40 47                                                                                                                | DQ24                  | CAP7              |
| V <sub>cc</sub> Q       | V <sub>cc</sub> Q           | 41 46                                                                                                                | V <sub>ss</sub> Q     | V <sub>ss</sub> Q |
| CAP8                    | DQ23                        | 42 45                                                                                                                | DQ8                   | DQ8               |
| V <sub>cc</sub>         | V <sub>cc</sub>             | 43 44                                                                                                                | V <sub>SS</sub>       | V <sub>SS</sub>   |
|                         | L L                         |                                                                                                                      |                       | 1                 |

DC (Don't Care) : Logical input level is ignored. However the pin is connected to the input buffer of OTP.

# PIN FUNCTION FOR SYNCHRONOUS READ OPERATION

# (STO pin is low level or open)

| Pin Name          | Function                       | Description                                                                                                                                                                                                                |
|-------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STO               | Static Operation               | Must be low for synchronous operation. Internal resistance (around 10k ohms) pulls the input level down to $V_{\rm SS}$ when this pin is open. High level STO enables programming operation compatible with standard OTPs. |
| CLK               | System Clock                   | All inputs are sampled at the rising edge.                                                                                                                                                                                 |
| CS                | Chip Select                    | Enables command sampling by the CLK signal with a low level on the $\overline{\text{CS}}$ input.                                                                                                                           |
| CKE               | Clock Enable                   | Masks internal system clock to freeze the CLK operation of subsequent CLK cycle. CKE must be enabled for command sampling cycles. CLK is disabled for two types of operations.  1) Clock Suspend 2) Power Down             |
| A0 to A12         | Address                        | Row and column addresses are multiplexed on the same pins. Row address: RA0 to RA12 Column address: CA0 to CA7 (x32) /CA0 to CA8 (x16) LSB:CA0(Both x32 and x16)                                                           |
| RAS               | Row Address Strobe             | _ , , , , , , , , , , , , , , , , , , ,                                                                                                                                                                                    |
| CAS               | Column Address Strobe          | Functionality depends on the combination.  See the function table.                                                                                                                                                         |
| MR                | Mode Register Set              | See the function table.                                                                                                                                                                                                    |
| DQ0 to DQ31       | Data Output                    | Data outputs are valid at the rising edge of CLK for read cycles. Except for read cycles DQn is high-Z state.                                                                                                              |
| DQM               | Data Output Masking            | Data outputs are masked after two cycles from when high level DQM is applied.                                                                                                                                              |
| WORD              | x32/x16 Organization Selection | The WORD pin defines the organization of each read command to be x16 (word mode) or x32 (double word mode). High = x32  Low = x16  When WORD is low (x16,word mode) ,DQ16 to DQ31 are held on High-Z state.                |
| V <sub>CC</sub>   | Power Supply                   | 3.3 V Power supply                                                                                                                                                                                                         |
| V <sub>SS</sub>   | Ground                         |                                                                                                                                                                                                                            |
| V <sub>cc</sub> Q | Data Output Power Supply       | 3.3 V Power supply to DQ0-DQ31                                                                                                                                                                                             |
| V <sub>SS</sub> Q | Data Output Ground             |                                                                                                                                                                                                                            |
| NC                | No Connection                  |                                                                                                                                                                                                                            |
| DC                | Don't Care                     | Logical input level is ignored.                                                                                                                                                                                            |

## PIN FUNCTION FOR PROGRAMMING OPERATION

## (STO pin is high level)

| Pin Name                            | Function                       | Description                                                                                                                                                                                                                                                                                                 |
|-------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STO                                 | Static Operation               | Must be set high for programming operation. Internal resistance (around 10 k ohms) pulls the input level down to $V_{\rm ss}$ for open state condition to be low level for synchronous read operation.                                                                                                      |
| AMPX                                | Address Multiplex              | When AMPX is low, the addresses are not multiplexed and all address bits must be supplied to A0 to A12 (Row Address) and CAP0 to CAP8 (Column Address) simultaneously.  When AMPX is high, multiplexed address inputs are enabled on A0 to A12.                                                             |
| A0 to A12                           | Address                        | Row address input.                                                                                                                                                                                                                                                                                          |
| RAS                                 | Row Address Strobe             | When AMPX is high, row address is latched at the rising egde of RAS.  When AMPX is low, input is not used.                                                                                                                                                                                                  |
| CAS                                 | Column Address Atrobe          | When AMPX is high, column address is latched at the rising egde of CAS.  When AMPX is low, input is not used.                                                                                                                                                                                               |
| DQ0 to DQ15                         | Data Input/Output              | Input of data for programming and output for program verify and read data.                                                                                                                                                                                                                                  |
| WORD                                | x32/x16 Organization Selection | The WORD pin defines the organization to be x16 (word mode) or x32 (double word mode).  High = x32  Low = x16  This pin must be set low for programming operation.                                                                                                                                          |
| CAP0 to<br>CAP8                     | Address Input                  | When WORD is low, High-Z state on CAP0 to CAP8 is held to be input pins.  When AMPX is low, column address input.  When AMPX is high, input is not used.                                                                                                                                                    |
| ŌĒ                                  | Output Enable                  | Control signal input for programming.  OE of conventional OTPs.                                                                                                                                                                                                                                             |
| CE                                  | Chip Enable                    | Control signal input for programming. Function for programming is associated with conventional OTPs.                                                                                                                                                                                                        |
| V <sub>CC</sub> /V <sub>SS</sub>    | Power Supply/Ground            | Power and ground for the input buffers and the core logic.                                                                                                                                                                                                                                                  |
| V <sub>cc</sub> Q/V <sub>ss</sub> Q | Data Output Power/Ground       | Power and ground for output.                                                                                                                                                                                                                                                                                |
| $V_{pp}$                            | Program Power Supply           | High voltage program power is supplied through $V_{PP}$ pin. When $V_{PP}$ is higher than a predetermined voltage level between $V_{CC}$ + 0.5 V and $V_{CC}$ + 2 V, pin function alters to high $V_{PP}$ mode. To keep stable static read operation $V_{PP}$ pin must be kept lower than $V_{CC}$ + 0.5 V. |

The persons who design socket adapter or make programming algorithm on the condition of omitting socket adapter provided with OKI study this table. Other persons can ignore this table.

The functionality of programming must be checked with the specification of socket adapter that will be supplied by OKI. MR27V6466F on the socket adapter is the same programming functionality as conventional OTPs.

#### FUNCTION COMMAND TABLE FOR SYNCHRONOUS READ

| Command Name              | Function                                   | CKE <sub>N-1</sub> | CKE | SS | RAS | CAS | MR | DQM | Add. | WORD | STO | Note |
|---------------------------|--------------------------------------------|--------------------|-----|----|-----|-----|----|-----|------|------|-----|------|
| Mode Register<br>Set      | Mode Register Set                          | Н                  | Х   | L  | L   | L   | L  | Х   | Code | Х    | L   | 1    |
| Row Active                | Row Address Latch                          | Н                  | Х   | L  | L   | Н   | Н  | Х   | RA   | Х    | L   | 2    |
| Read Word<br>(x16)        | Column Address Latch<br>Trigger Burst Read | Н                  | Х   | L  | Н   | L   | Н  | Х   | CA   | L    | L   | 3    |
| Read Double<br>Word (x32) | Column Address Latch<br>Trigger Burst Read | Н                  | Х   | L  | Н   | L   | Н  | Х   | CA   | Н    | L   | 3    |
| Burst Stop                | Burst Stop                                 | Н                  | Х   | L  | Н   | Н   | L  | Х   | Х    | Х    | L   | 4    |
| Precharge                 | Burst Stop                                 | Н                  | Х   | L  | L   | Н   | L  | Х   | Х    | Х    | L   | 4    |
| Clock Suspend             | Entry                                      | Н                  | L   | Н  | Х   | Х   | Х  | Х   | Х    | Χ    | L   | 5    |
| (on Read)                 | Exit                                       | ┙                  | Н   | X  | Х   | Х   | Х  | X   | Х    | Χ    | L   | 5    |
| Power Down                | Entry                                      | Н                  | L   | Н  | Х   | Х   | Х  | Х   | Х    | Х    | L   | 6    |
| (on Active<br>Standby)    | Exit                                       | L                  | Н   | Х  | Х   | Х   | Х  | Х   | Х    | Х    | L   | 6    |
| Read Output               | Output Enable                              | Η                  | Х   | X  | Х   | Х   | Х  | ┙   | Х    | Χ    | L   |      |
| Mask Output               | High-Z Output                              | Η                  | Х   | X  | Х   | Х   | Х  | Η   | Х    | X    | L   |      |
|                           | Write on SDRAM                             | Н                  | Х   | L  | Н   | L   | L  | Χ   | Х    | Χ    | L   |      |
| No Operation              | Illegal on SDRAM                           | Н                  | Н   | L  | L   | L   | Н  | Χ   | Х    | Х    | L   |      |
| No Operation              |                                            | Н                  | Χ   | Н  | Χ   | Χ   | Χ  | Χ   | Х    | Χ    | L   |      |
|                           |                                            | Η                  | Х   | ┙  | Н   | Н   | Н  | X   | Х    | Χ    | L   |      |

(H = Logical high, L = Logical low, X = Don't Care, L of STO includes pin open due to internal pull down resistor) ( $CKE_N$  expresses the logical level at the simultaneous cycle with a command.)

#### Notes:

- 1. Refer to "Mode Register Field Table" for Address Codes, and Mode Transition Chart for operational state. After power on, any command can be sampled at any cycle in Active Standby state. After "Mode Register Set" command is sampled, no new command can be accepted for 3 CLK cycles. The  $\overline{CS}$  input must be kept high for the 3 CLK cycles to prevent unexpected sampling of a command.
- 2. The "Row Active" command is effective till new "Row Active" command is implemented.
- 3. The  $\overline{WORD}$  input is sampled simultaneously with "Read" command to select data width. A Double Word Burst (x32) or a Word Burst (x16) is selected by the  $\overline{WORD}$  input for each "Read" command. On condition of constant voltage level on  $\overline{WORD}$  pin, the organization is fixed to either x16 or x32. "Read" command ends it's implementation by itself at the finishing cycle of the burst read.
- 4. Since OTP technology uses static sense amplifiers, the "Precharge" command is not required. However, due to customer request for the similarity of logical input code with SDRAM command, the name of "Precharge" is adopted. The function of "Precharge" command and "Burst Stop" command is only to stop the burst read cycles delayed by CAS Latency.
- 5. Sampled low level CKE disables CLK buffer to suspend internal clock signals at the next rising edge of CLK. Sampled high level CKE enables internal clock at the next rising edge of CLK. Low level CKE sampled in the period from the simultaneous cycle with a "Read" command till the end of the burst read cycle is distinguished with internal command controller from the low level CKE sampled in Active Standby state, then power is consumed because of data sensing and burst read operation.
- 6. Low level CKE sampled in Active Standby state cuts power dissipation to be in Power Down state. High level CKE sampled in Power Down state enables internal CKE to be in Active Standby state with preserved row address.

#### FUNCTION STATE TABLE FOR SYNCHRONOUS READ

|                   |     |            |     |     |    |        | T                  | 1                                                |                                           |      |
|-------------------|-----|------------|-----|-----|----|--------|--------------------|--------------------------------------------------|-------------------------------------------|------|
| Current<br>State  | CKE | <u> SS</u> | RAS | CAS | MR | Add.   | Command            | Action at next clock cycle or cycles             | State after the completion of the command | Note |
|                   | Н   | L          | L   | L   | L  | Code   | Mode Register Set  | Mode Register Set                                | Active Standby                            |      |
|                   | Н   | L          | L   | Н   | Н  | RA     | Row Active         | Row Address Latch                                | Active Standby                            | 1    |
|                   |     |            |     |     |    | C 4    | Dood               | Column Address Latch                             | Active Standby                            |      |
|                   | Н   | L          | Н   | L   | Н  | CA     | Read               | Trigger Burst Read                               | after Burst Read                          |      |
|                   | L   | Н          | Х   | Х   | Х  | Х      | Power Down         | Entry Power Down                                 | Power Down                                | 2    |
| Active<br>Standby | Н   | L          | Н   | Н   | L  | Х      | Burst Stop         | NOP                                              | Active Standby                            |      |
| Starioby          | Н   | L          | L   | Н   | L  | Х      | Precharge          | NOP                                              | Active Standby                            |      |
|                   | Н   | L          | L   | L   | Н  | Х      | NOP                | NOP                                              | Active Standby                            |      |
|                   | Н   | L          | Н   | L   | L  | Х      | NOP                | NOP                                              | Active Standby                            |      |
|                   | Н   | L          | Н   | Н   | Н  | Х      | NOP                | NOP                                              | Active Standby                            |      |
|                   | Н   | Н          | Х   | Х   | Х  | Х      | NOP                | NOP                                              | Active Standby                            |      |
|                   | Н   | L          | L   | L   | L  | Code   | Mode Register Set  | Illegal                                          |                                           |      |
|                   | Н   | L          | L   | Н   | Н  | RA     | Row Active         | Row Address Latch                                | Active Standby                            | 3    |
|                   |     |            | Н   |     | Н  | CA     | Dood               | Column Address Latch                             | Active Standby                            | 4    |
|                   | Н   | L          | Н   | L   | н  | CA     | Read               | Trigger Burst Read                               | after Burst Read                          | 4    |
|                   | L   | Х          | Х   | Х   | Х  | Х      | Clock Suspend      | Clock Suspend Entry                              | Clock Suspend                             | 5    |
| Read              | Н   | L          | Н   | Н   | L  | х      | Burst Stop         | Stop the Burst Read Cycle delayed by CAS Latency | Active Standby                            |      |
|                   | Н   | L          | L   | Н   | L  | х      | Precharge          | Stop the Burst Read Cycle delayed by CAS Latency | Active Standby                            |      |
|                   | Н   | L          | L   | L   | Н  | Х      | NOP                | NOP                                              | Read                                      |      |
|                   | Н   | L          | Н   | L   | L  | Х      | NOP                | NOP                                              | Read                                      |      |
|                   | Н   | L          | Н   | Н   | Н  | Х      | NOP                | NOP                                              | Read                                      |      |
|                   | Н   | Н          | Х   | Х   | Х  | Х      | NOP                | NOP                                              | Read                                      |      |
| Power             | Н   | Х          | Х   | Х   | Х  | Х      | Exit Power Down    | Exit Power Down                                  | Active Standby                            | 2    |
| Down              | L   | Х          | Х   | Х   | Х  | Х      | Power Down         | Power Down                                       | Power Down                                | 2    |
| Clock             | Н   | Х          | Х   | Х   | Х  | Х      | Exit Clock Suspend | Exit Clock Suspend                               | Read                                      | 5    |
| Suspend           | L   | Х          | Х   | Х   | Х  | Х      | Clock Suspend      | Clock Suspend                                    | Clock Suspend                             | 5    |
| /                 |     |            |     |     | `` | D II C |                    |                                                  |                                           |      |

(H = Logical high, L = Logical low, X = Don't Care)

## Notes:

- 1. The latched row address is preserved during any state except another "Row Active" command.
- 2. Low level CKE sampled in Active Standby state disables internal clock and cuts power dissipation to be in Power Down state. High level CKE sampled in Power Down state enables internal clock to be in Active Standby state.
- 3. To preserve previous "Read" command, the latest "Row Active" command must be implemented at CL-1 clock cycle or later after the previous "Read" command.
- 4. To preserve previous "Read" command, the latest "Read" command must be implemented at CL-1 clock cycle or later after the previous "Read" command.
- 5. Sampled low level CKE in the period of Burst Read disables CLK buffer to suspend internal clock signals at the next rising edge of CLK. Sampled high level CKE in the Clock Suspend enables internal clock at the next rising edge of CLK.

## MODE REGISTER FIELD TABLE

| Address  |        | A5 |    | A4          | A3     |        | A2         |    | A1 |        | A0           |
|----------|--------|----|----|-------------|--------|--------|------------|----|----|--------|--------------|
| Function |        |    |    | CAS Latency |        | Вι     | ırst Type  |    | В  | urst l | _ength       |
|          | !<br>! |    |    |             |        | !<br>! |            |    |    |        | -            |
|          | A5     | A4 | А3 | CAS L       | atency | A2     | Туре       | A1 | A0 | E      | Burst Length |
|          | 0      | 0  | 0  | Rese        | erved  | 0      | Sequential | 0  | 0  |        | Reserved     |
|          | 0      | 0  | 1  | Rese        | erved  | 1      | Interleave | 0  | 1  |        | 4            |
|          | 0      | 1  | 0  | Rese        | erved  |        |            | 1  | 0  |        | 8            |
|          | 0      | 1  | 1  |             | 4      |        |            | 1  | 1  |        | Reserved     |
|          | 1      | 0  | 0  |             | 5      |        |            |    |    |        |              |
|          | 1      | 0  | 1  |             | 6      |        |            |    |    |        |              |
|          | 1      | 1  | 0  | Rese        | erved  |        |            |    |    |        |              |
|          | 1      | 1  | 1  | Rese        | erved  |        |            |    |    |        |              |

## Note:

A7 and A8 must be low during Mode Register Set cycle.

During power on, mode register is initialized to the default state when  $V_{CC}$  reaches a specific voltage (less than 3.0 V).

The default state of Mode Register is as shown below.

CAS Latency = 5

Burst Type = Sequential Burst Length = 4

# **BURST SEQUENCE (BURST LENGTH = 4)**

| Initial a | ddress |   | Soan | ontic | ,ı |   | Interleave |      |   |  |  |
|-----------|--------|---|------|-------|----|---|------------|------|---|--|--|
| A1        | A0     | , | Sequ | enuc  | 11 |   | пеп        | eave | ; |  |  |
| 0         | 0      | 0 | 1    | 2     | 3  | 0 | 1          | 2    | 3 |  |  |
| 0         | 1      | 1 | 2    | 3     | 0  | 1 | 0          | 3    | 2 |  |  |
| 1         | 0      | 2 | 3    | 0     | 1  | 2 | 3          | 0    | 1 |  |  |
| 1         | 1      | 3 | 0    | 1     | 2  | 3 | 2          | 1    | 0 |  |  |

# **BURST SEQUENCE (BURST LENGTH = 8)**

| Initia | al add | ress |   |                 |   | Coau | ontial |   |   |   | Interleave |            |   |   |   |   |   |   |
|--------|--------|------|---|-----------------|---|------|--------|---|---|---|------------|------------|---|---|---|---|---|---|
| A2     | A1     | A0   |   | Sequential      |   |      |        |   |   |   |            | Interieave |   |   |   |   |   |   |
| 0      | 0      | 0    | 0 | 0 1 2 3 4 5 6 7 |   |      |        |   |   |   |            | 1          | 2 | 3 | 4 | 5 | 6 | 7 |
| 0      | 0      | 1    | 1 | 2               | 3 | 4    | 5      | 6 | 7 | 0 | 1          | 0          | 3 | 2 | 5 | 4 | 7 | 6 |
| 0      | 1      | 0    | 2 | 3               | 4 | 5    | 6      | 7 | 0 | 1 | 2          | 3          | 0 | 1 | 6 | 7 | 4 | 5 |
| 0      | 1      | 1    | 3 | 4               | 5 | 6    | 7      | 0 | 1 | 2 | 3          | 2          | 1 | 0 | 7 | 6 | 5 | 4 |
| 1      | 0      | 0    | 4 | 5               | 6 | 7    | 0      | 1 | 2 | 3 | 4          | 5          | 6 | 7 | 0 | 1 | 2 | 3 |
| 1      | 0      | 1    | 5 | 6               | 7 | 0    | 1      | 2 | 3 | 4 | 5          | 4          | 7 | 6 | 1 | 0 | 3 | 2 |
| 1      | 1      | 0    | 6 | 7               | 0 | 1    | 2      | 3 | 4 | 5 | 6          | 7          | 4 | 5 | 2 | 3 | 0 | 1 |
| 1      | 1      | 1    | 7 | 0               | 1 | 2    | 3      | 4 | 5 | 6 | 7          | 6          | 5 | 4 | 3 | 2 | 1 | 0 |

#### ADDRESSING MAP

## (1) $\overline{WORD}$ = "H": x32 Organization

| Pin Name       | A0  | A1  | A2  | А3  | A4  | A5  | A6  | A7  | A8  | A9  | A10  | A11  | A12  |
|----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| Row Address    | RA0 | RA1 | RA2 | RA3 | RA4 | RA5 | RA6 | RA7 | RA8 | RA9 | RA10 | RA11 | RA12 |
| Column Address | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CA7 | Х   | Х   | Х    | Х    | Х    |
|                |     |     |     |     |     |     |     |     |     |     | / \/ | D 2  | 10   |

( X = Don't Care)

## (2) $\overline{WORD}$ = "L": x16 Organization

| Pin Name       | A0  | A1  | A2  | A3  | A4  | A5  | A6  | A7  | A8  | A9  | A10  | A11  | A12  |
|----------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| Row Address    | RA0 | RA1 | RA2 | RA3 | RA4 | RA5 | RA6 | RA7 | RA8 | RA9 | RA10 | RA11 | RA12 |
| Column Address | CA0 | CA1 | CA2 | CA3 | CA4 | CA5 | CA6 | CA7 | CA8 | Х   | Х    | Х    | Х    |

( X = Don't Care)

### (3) Programming

| Address displayed on programmer: x16         | Ad0   | Ad1          | Ad2          | Ad3          | Ad4  | Ad5  | Ad6  | Ad7  | Ad8  | Ad9 | Ad10 | Ad11 | Ad12 |
|----------------------------------------------|-------|--------------|--------------|--------------|------|------|------|------|------|-----|------|------|------|
| Device Address: x16<br>STO = "H", AMPX = "L" | CAP0  | CAP1         | CAP2         | CAP3         | CAP4 | CAP5 | CAP6 | CAP7 | CAP8 | A0  | A1   | A2   | A3   |
| Address (STO = "L")  WORD = "L": x16         | CA0   | Note2<br>CA1 | Note3<br>CA2 | CA3          | CA4  | CA5  | CA6  | CA7  | CA8  | RA0 | RA1  | RA2  | RA3  |
| Address (STO = "L") WORD = "H": x32          | Note1 | CA0          | Note4<br>CA1 | Note5<br>CA2 | CA3  | CA4  | CA5  | CA6  | CA7  | RA0 | RA1  | RA2  | RA3  |

| Address displayed on programmer: x16         | Ad13 | Ad14 | Ad15 | Ad16 | Ad17 | Ad18 | Ad19 | Ad20 | Ad21 |
|----------------------------------------------|------|------|------|------|------|------|------|------|------|
| Device Address: x16<br>STO = "H", AMPX = "L" | A4   | A5   | A6   | A7   | A8   | A9   | A10  | A11  | A12  |
| Address (STO = "L") WORD = "L": x16          | RA4  | RA5  | RA6  | RA7  | RA8  | RA9  | RA10 | RA11 | RA12 |
| Address (STO = "L")  WORD = "H": x32         | RA4  | RA5  | RA6  | RA7  | RA8  | RA9  | RA10 | RA11 | RA12 |

Users of MR27V6466F are recommended to study the relationship between "Address displayed on programmer" and "Address (STO = "L")" ignoring "Device Address: x16, STO = "H"".

The order of data on Synchronous Read operation (STO="L") is checked on this table.

"Device Address: x16, STO = "H"" will be utilized to design socket adapter on programmer or to check boards designed to mount blank OTP and program OTP on board.

OKI will supply a socket adapter to program MR27V6466F as conventional x16 standard OTP. The users and the venders of programmer who use the socket adapter can ignore "Device Address: x16, STO = "H"".

The persons who use 32Mbit SOTP and 64Mbit SOTP must be careful to distinguish the socket adapters for 64Mbit from one for 32Mbit. The difference is caused from the additional assignment of column address and 1 bit shift of row address on 64Mbit SOTP

#### Note

- A0 in programmer distinguishes upper word (x16) or lower word (x16) of Double word (x32).
   On word (x16) organization the address of device corresponds to the address of programmer.
   On double word (x32) organization the address numeral code of device is half of that in programmer, and output on DQ0 to DQ15 is lower word (A0 = "0") and output on DQ16 to DQ31 is upper word (A0 = "1").
- 2. CA1 is MSB of burst read on condition of  $\overline{WORD}$  = "L" and BL = 4.
- 3. CA2 is MSB of burst read on condition of  $\overline{WORD}$  = "L" and BL = 8.
- 4. CA1 is MSB of burst read on condition of  $\overline{WORD}$  = "H" and BL = 4.
- 5. CA2 is MSB of burst read on condition of  $\overline{WORD}$  = "H" and BL = 8.

#### **READ OPERATIONS**

#### Clock (CLK)

The clock input enables MR27V6466F to sample all the inputs, to control internal circuitry, and to turn on output drivers. All timings are referred to the rising edge of the clock. All inputs with high level CKE and low level  $\overline{\text{CS}}$  should be valid at the rising edge of CLK for proper functionality.

#### **Clock Enable (CKE)**

The clock enable (CKE) turns on or switches off the admission of the clock input into the internal clock signal lines. All internal circuits are controlled by the internal clock signal to implement each command. High level CKE sampled at  $CKE_{N-1}$  clock cycle enables the admission of the rising edge of clock input into internal clock line at  $CKE_{N}$  cycle. Low level CKE sampled at  $CKE_{N-1}$  cycle suspends the rising edge of CLK at  $CKE_{N}$  cycle. The suspension of internal clock signal in all state ignores new input except CKE, and holds internal state and output state. Low level CKE in Active Standby state, defined as Power Down state, cuts power dissipation. In Power Down state, the contents of mode resister and Row Address are preserved. After recovering high level CKE to exit from Power Down state, MR27V6466F is in Active Standby state. Low level CKE just after the sampling of "Read" command till the completion of burst read, defined as Clock Suspend, makes read operation go on with power dissipation. Any command operation does not interrupted by arbitrary low level CKE. Sampling command with low level CKE preceded with high level CKE is illegal.

#### Power On

Apply power and start clock considering following issues.

- 1. During power on, Mode Register is initialized into the default state. (default state: CAS latency = 5, Burst Type = Sequential, Burst length = 4)
- 2. After power on, MR27V6466F is in Active Standby state and ready for "Mode Register set" command or "Row Active" command. MR27V6466F requires neither command nor waiting time as power on sequence after starting CLK input in order to start "Row Active" command to read data.
- 3. It is recommended in order to utilize default state of Mode Register that MR and CKE inputs are maintained to be pulled up during power on till the implementation of the first "Row Active" command. After above power on, "Row Active" command and "Read" command can be started immediately on default Mode Register state.
- 4. It is recommended that DQM input is maintained to be pulled up to prevent unexpected operation of output buffers.

#### **Organization Control**

The organization of data output (DQ0 $\sim$ DQ31) depends on the logical level on  $\overline{WORD}$  at the input timing of each "Read" command. High level sampling of  $\overline{WORD}$  derives double word mode (x32) output and low level sampling of  $\overline{WORD}$  derives word mode (x16) output. Constant  $\overline{WORD}$  level input brings consistent organization.

#### **MODE Register**

Mode register stores the operating mode of MR27V6466F. Operating modes are consisted with CAS latency, Burst Type and Burst Length. Registration of RAS latency is not required, because RAS to CAS delay (tRCD) is requested independently of system clock. When the contents of Mode register are required to be changed for the next operation, "Mode Register Set" command can be sampled at any cycle in Active Standby state. After "Mode Register Set" command is sampled,  $\overline{CS}$  must be fixed to logical high level to prevent sampling of new command input during succeeding three clock cycles.

Refer to Mode Resister Field Table for the relation between Operation modes and input pin assignment

#### READ OPERATIONS

#### **CAS Latency**

After sampling "Read" command, MR27V6466F starts actual data read operation with sense amplifiers, and transmits the data from sense amplifiers to data out buffers to start burst read. This flow of sequential functionality takes time as clock cycles defined as CAS latency (CL). CAS latency can be set in Mode Register between from four cycles to six cycles. In this sequence (from sampling "Read" command to start of driving data bus), sense amplifiers consume maximum current flow. The detailed sequence is as shown below.

- 1. Fix the column address of memory matrix driver. Row address is already fixed with "Row Active" command. (at 1st cycle)
- 2. Read the data of selected memory cells with sense amplifiers.
- 3. Deliver the data detected with sense amplifiers to the register for data output latch.
- 4. Couple selectively the section of the register storing each (double) word to output buffers.
- 5. Enable the output buffers to drive data bus (at CL-1 cycle).
- 6. Data the output on data bus can be sampled at the rising edge of system clock at CL cycle.

New "Row Active" command or new "Read" command can be sampled to perform gapless burst read at CL-1 clock cycle of the last "Read" command. New command preceeding CL-1 cycle interrupts sense amplifiers to read the data at the selected memory cells of the last "Read" command. Interrupted "Read" command perishes or outputs invalid data before the starting of the data burst of new "Read" command. Refer to the timing chart of "Burst Read/Interrupt II" and "Burst Read/Interrupt II".

#### **Burst Read**

Data outputs are consecutive during the cycle number defined as Burst Length (BL). The latest burst read is completed unless any interruption such as "Precharge" command stops the sequential data output. Burst Length is set in Mode Register as either four or eight. After sampling of "Read" command, the first output can be read at the cycle delayed by CAS latency. Burst Type is also stored in Mode register as either sequential or interleave. The output buffers go into a high impedance state after burst read sequence is finished, unless a new "Read" command has been sampled to perform gapless read or preemptive read. Burst read can be interrupted by "Burst Stop" command or "Precharge" command at the cycle delayed by CAS latency from the command. On condition that reading data with sense amplifiers of preceding "Read" command is not interrupted by new "Read" command or "Row active" command, burst read of preceding "Read" command is continued regularly until the burst data sequence of the new "Read" command starts. The new (latest) burst data sequence always starts regularly.

### $\mathbf{DQM}$

Input level on DQM is sampled at the rising edge of system clock to mask data at two cycles later. The output of masked data is in a high-Z state.

# **Read Operation**

## Mode transfer chart



\* All operation of "Precharge" command is to stop burst read.

## Note:

: passing command

: state can be kept for any duration

## **ABSOLUTE MAXIMUM RATINGS**

| Parameter                                              | Symbol                     | Min.        | Max.                  | Unit |
|--------------------------------------------------------|----------------------------|-------------|-----------------------|------|
| Voltage on V <sub>CC</sub> Relative to V <sub>SS</sub> | $V_{cc}$ , $V_{cc}Q$       | -0.5        | 5                     | V    |
| Voltage on Any Pin Relative to V <sub>SS</sub>         | $V_{IN}, V_{OUT}, DC$      | -0.5        | V <sub>CC</sub> + 0.5 | V    |
| Voltage on $V_{PP}$ Relative to $V_{SS}$               | $V_{PP}$                   | -0.5        | 10                    | V    |
| Operating Temperature                                  | $T_A$                      | 0           | 70                    | °C   |
| Storage Temperature                                    | $T_{STG}$                  | <b>–</b> 55 | 125                   | °C   |
| Short Circuit Current                                  | I <sub>os</sub>            | _           | 50                    | mA   |
| Power Dissipation                                      | $P_{\scriptscriptstyle D}$ | _           | 1.0                   | W    |

## RECOMMENDED OPERATION CONDITION FOR SYNCRONOUS READ

| Parameter                               | Symbol            | Min. | Тур. | Max.                  | Unit | Note |
|-----------------------------------------|-------------------|------|------|-----------------------|------|------|
| Power Supply Voltage                    | $V_{CC}, V_{CC}Q$ | 3.0  | 3.3  | 3.6                   | V    |      |
| Voltage Level on DC Pin                 | _                 | -0.5 | _    | V <sub>CC</sub> + 0.3 | V    |      |
| Input High Voltage                      | V <sub>IH</sub>   | 2.0  | _    | V <sub>CC</sub> + 0.3 | V    | 1    |
| Input Low Voltage                       | V <sub>IL</sub>   | -0.3 | _    | 0.8                   | V    | 2    |
| Operating Temperature                   | T <sub>A</sub>    | 0    | _    | 70                    | °C   |      |
| Power Dissipation1 (Airflow over 1 m/s) | P <sub>D1</sub>   | _    | _    | 0.6                   | W    |      |
| Power Dissipation2 (No airflow)         | P <sub>D2</sub>   | _    | _    | 0.4                   | W    |      |
| Power Dissipation3 (Airflow over 1 m/s) | P <sub>D3</sub>   | _    | _    | 0.9                   | W    | 3    |
| Power Dissipation4 (No airflow)         | P <sub>D4</sub>   | _    | _    | 0.6                   | W    | 3    |

#### Notes:

- 1.  $V_{IH}$  max can be  $V_{CC}$  + 1.5V for the pulse width shorter than 3 ns. Pulse width is measured at 50% of pulse peak level.
- 2. V<sub>IL</sub> min can be -1.5 V for the pulse width shorter than 3 ns. Pulse width is measured at 50% of pulse peak level.
- 3. The clock frequency is under 83MHz.

#### **CAPACITANCE**

| Parameter          | Symbol          | Min. | Max. | Unit |
|--------------------|-----------------|------|------|------|
| Input Capacitance  | C <sub>IN</sub> | _    | 5    | pF   |
| Output Capacitance | Соит            | _    | 7    | pF   |

## DC CHARACTERISTICS FOR SYNCHRONOUS READ

| Parameter                  | Symbol            | Min. | Max.                  | Unit | Test                    | Condition                                  |
|----------------------------|-------------------|------|-----------------------|------|-------------------------|--------------------------------------------|
| Power Down Current         | I <sub>CCS1</sub> | 1    | 1                     | mA   | CKE = 0.8V              | tCC = 10 ns                                |
| Fower Down Current         | I <sub>CCS2</sub> | 1    | 150                   | μΑ   | CKE = 0 V               |                                            |
| Active Standby Current     | I <sub>CC1</sub>  | l    | 120                   | mA   | CKE = 2.4V              | <del>CS</del> = 2.4V<br>tCC = 10 ns        |
| Gapless Burst Read Current | I <sub>CC2</sub>  | l    | 250                   | mA   | CKE = 2.4V              | tCC = 10 ns,<br>DQM = H,<br>CL = 5, BL = 4 |
| Input Leak Current         | I <sub>IL</sub>   | -10  | 10                    | μΑ   | $0V > V_{IN} > V_{C}$   | <sub>CC</sub> + 0.3 V                      |
| Output Leak Current        | I <sub>OL</sub>   | -10  | 10                    | μΑ   | $0V > V_{IN} > V_{C}$   | oc                                         |
| Input High Voltage         | V <sub>IH</sub>   | 2.0  | V <sub>CC</sub> +0.3V | V    | Note 1                  |                                            |
| Input Low Voltage          | V <sub>IL</sub>   | -0.3 | 0.8                   | >    | Note 2                  |                                            |
| Voltage Level on DC Pin    |                   | -0.5 | V <sub>CC</sub> +0.3V | V    |                         |                                            |
| Output High Voltage Level  | V <sub>OH</sub>   | 2.4  |                       | ٧    | I <sub>OH</sub> = -4 mA |                                            |
| Output Low Voltage Level   | V <sub>OL</sub>   | _    | 0.4                   | V    | I <sub>OL</sub> = 4 mA  |                                            |

<sup>(</sup> Voltage levels are referred to V<sub>SS</sub>)

## Notes:

- V<sub>IH</sub> max can be V<sub>CC</sub> + 1.5V for the pulse width shorter than 3 ns. Pulse width is measured at 50% of pulse peak level.
   V<sub>IL</sub> min can be -1.5 V for the pulse width shorter than 3 ns. Pulse width is measured at 50% of pulse peak level.

## AC CHARACTERISTICS FOR SYNCHRONOUS READ (1/2)

| Parameter                                         |        | Symbol | Min. | Max.        | Unit | Notes |     |
|---------------------------------------------------|--------|--------|------|-------------|------|-------|-----|
| CLK Cycle Time                                    |        |        | tCC  | 10          | _    | ns    |     |
| Data to Valid Output Delay                        | . ,    |        |      |             | 6    | ns    |     |
| Data Output Hold Time                             | tOH    | 2.3    | _    | ns          |      |       |     |
| CLK High Pulse Width                              |        |        | tCH  | 3           | _    | ns    |     |
| CLK Low Pulse Width                               |        |        | tCL  | 3           | _    | ns    |     |
| Input Setup Time                                  |        |        | tSI  | 2           | _    | ns    |     |
| Input Hold Time                                   |        |        | tHI  | 1           | _    | ns    |     |
| CLK to Output in Low-Z                            |        |        | tOLZ | 0           | _    | ns    |     |
| CLK to Output in High-Z                           |        |        | tOHZ | _           | 7    | ns    |     |
| Input Level Transition Time                       |        |        | tT   | 0.1         | 10   | ns    |     |
| "Dow Active" to "Dood" Dolov                      | Time   |        | tRCD | 1CLK        | _    | Cycle | 2   |
| "Row Active" to "Read" Delay                      | Time   |        | IRCD | 2CLK        | _    | Cycle |     |
|                                                   |        | CL = 4 | tCRD | 3CLK        | _    | Cycle | 1,2 |
| "Read" to "Row Active"                            | BL = 4 | CL = 5 | tCRD | 4CLK        | _    | Cycle | 1   |
| Delay                                             |        | CL = 6 | tCRD | 5CLK        | _    | Cycle | 1   |
| ( Words of preceding "Read" command can be read ) |        | CL = 4 | tCRD | 3CLK        | _    | Cycle | 1,2 |
| < Random Access >                                 | BL = 8 | CL = 5 | tCRD | 4CLK        | _    | Cycle | 1   |
|                                                   |        | CL = 6 | tCRD | 5CLK        | _    | Cycle | 1   |
|                                                   | BL = 4 | CL = 4 | tCCD | 3CLK        | _    | Cycle | 1,2 |
| "Read" to "Read" Delay                            |        | CL = 5 | tCCD | 4CLK        | _    | Cycle | 1   |
| (Words of preceding "Read"                        |        | CL = 6 | tCCD | 5CLK        | _    | Cycle | 1   |
| command can be read )                             |        | CL = 4 | tCCD | 3CLK        | _    | Cycle | 1,2 |
| < Sequential Access >                             | BL = 8 | CL = 5 | tCCD | 4CLK        | _    | Cycle | 1   |
|                                                   |        | CL = 6 | tCCD | 5CLK        | _    | Cycle | 1   |
|                                                   |        | CL = 4 | tRC  | 3CLK + tRCD | _    | Cycle | 1,2 |
| "Row Active" Cycle Time                           | BL = 4 | CL = 5 | tRC  | 4CLK + tRCD | _    | Cycle | 1   |
| (Words of preceding "Read"                        |        | CL = 6 | tRC  | 5CLK + tRCD | _    | Cycle | 1   |
| command can be read )                             |        | CL = 4 | tRC  | 3CLK + tRCD | _    | Cycle | 1,2 |
| < Random Access >                                 | BL = 8 | CL = 5 | tRC  | 4CLK + tRCD | _    | Cycle | 1   |
|                                                   |        | CL = 6 | tRC  | 5CLK + tRCD | _    | Cycle | 1   |
|                                                   | DI - 4 | CL = 4 | tCCD | 4CLK        | _    | Cycle | 1,2 |
| "Read" to "Read" Delay                            | BL = 4 | CL = 5 | tCCD | 4CLK        | _    | Cycle | 1   |
| ( Consecutive Column Read )                       |        | CL = 4 | tCCD | 8CLK        | _    | Cycle | 1,2 |
| < Sequential Access >                             | BL = 8 | CL = 5 | tCCD | 8CLK        | _    | Cycle | 1   |
|                                                   |        | CL = 6 | tCCD | 8CLK        | _    | Cycle | 1   |
| "Read" to "Burst Stop" Delay                      |        | •      |      | 1CLK        | _    | Cycle |     |
| "Read" to "Precharge" Delay                       |        |        |      | 1CLK        | _    | Cycle |     |
| Power down Exit Setup Time                        |        |        | tPDE | tSI + 1CLK  | _    | Cycle |     |
| Power down Exit to "Read" De                      | elay   |        | tPDR | tSI + 3CLK  | _    | Cycle |     |

#### Notes:

<sup>1.</sup> The shortage of clock cycles interrupts the data sensing of preceding "Read" command.

The shortage of cycle time for preceding command is detected by internal command controller to cease the preceding command operation.

The latest "Row Active" or "Read" command is completed.

When a legal tCCD is shorter than BL, burst read is terminated with another burst read.

<sup>2.</sup> Up to 50 MHz

# AC CHARACTERISTICS FOR SYNCHRONOUS READ (2/2)

| Parameter                                   | Symbol | Value | Unit  | Notes |
|---------------------------------------------|--------|-------|-------|-------|
| Clock Disable Time from CKE                 | tCKE   | 1CLK  | Cycle |       |
| Clock Enable Time from CKE                  | tCKE   | 1CLK  | Cycle |       |
| Output High Impedance from DQM              | tDQM   | 2CLK  | Cycle |       |
| Recovery from DQM                           | tDQM   | 2CLK  | Cycle |       |
| Output High Impedance from "Burst Stop"     | tBOH   | CL    | Cycle |       |
| Output High Impedance from "Precharge"      | tPOH   | CL    | Cycle |       |
| "Row Active" Input from "Mode Register Set" | tMRD   | 3     | Cycle |       |

## **AC TEST CONDITIONS**

| Parameter                                      | Values                                         | Notes |
|------------------------------------------------|------------------------------------------------|-------|
| Input Signal Levels                            | V <sub>IH</sub> /V <sub>IL</sub> = 2.4 V/0.4 V |       |
| Timing Reference Level of Input/Output Signals | 1.4 V                                          |       |
| Transition Time of Input Signals               | tr/tf = 1 ns/1 ns                              | 1     |
| Output Load                                    | LVTTL                                          | 2     |

#### Notes:

1. The transition time of input signals is measured between 0.8 V and 2.0 V. If tr or tf is longer than 1ns, the "Timing Reference Level of Input/Output Signals" is changed to  $V_{\text{IL}}$  or  $V_{\text{IH}}/0.8$  V or 2.0 V respectively.

# 2. Output Load



# Read Cycle I: Random Access @ CAS Latency = 5, Burst length = 4







# Read Cycle III: Consecutive Column Read @ CAS Latency = 5, Burst length = 4











## Note

- 1. At cycle numbers 9, 12 and 13, the rising edge of internal clock is omitted because of low level CKE at cycles 8, 11 and 12.
- 2. Clock suspend is defined with the low level CKE sampled in the period of read operation.

## Power Down @ CAS Latency = 4, Burst length = 4



#### Note

1. Minimum current consumption is expected in Power Down state.

Low level CKE sampled only in Active Standby state is defined as Power Down "Entry" command and it cuts current consumption into a minimum level.

After Power Down "Exit" the contents of Mode Register and row address are preserved.

During Power Down state no command can be sampled.

# Mode Register Set @ CAS Latency = 4, Burst length = 4



# **DQM Operation @ CAS Latency = 4, Burst length = 8**



## Burst Read/Interrupt I @ CAS Latency = 4, Burst length = 8



## Burst Read/Interrupt II @ CAS Latency = 4, Burst length = 4



# Preemptive Burst Read I @ CAS Latency = 4, Burst length = 8



## Preemptive Burst Read II @ CAS Latency = 4, Burst length = 8



# RECOMMENDED OPERATING CONDITIONS AND DC CHARACTERISTICS FOR PROGRAMMING (STO is High level)

| Parameter                                              | Symbol            | Min. | Тур.            | Max.                 | Unit | Condition                                         | Notes |
|--------------------------------------------------------|-------------------|------|-----------------|----------------------|------|---------------------------------------------------|-------|
| V Owner by Voltage                                     | $V_{PP1}$         | 7.75 | 8.0             | 8.25                 | V    | Program Mode                                      | 1     |
| V <sub>PP</sub> Supply Voltage                         | $V_{PP2}$         | -0.3 | V <sub>cc</sub> | V <sub>cc</sub> +0.5 | V    | Read Mode                                         | 2     |
|                                                        | V <sub>CC1</sub>  | 3.9  | 4.0             | 4.1                  | V    | Program Mode                                      | 1     |
| V <sub>CC</sub> Supply Voltage                         | $V_{CC2}$         | 4.5  | 4.6             | 4.7                  | V    | Read Mode                                         | 2     |
|                                                        | V <sub>CC3</sub>  | 2.75 | 2.8             | 2.85                 | V    | Read Mode                                         | 2     |
| V Current                                              | I <sub>PP1</sub>  | _    | _               | 50                   | mA   | $V_{PP} = 8.25 \text{ V}, V_{CC} = 4.1 \text{ V}$ |       |
| V <sub>PP</sub> Current                                | I <sub>PP2</sub>  | _    | _               | 100                  | μА   | $V_{PP} = V_{CC} = 4.7 \text{ V}$                 |       |
| V Current                                              | I <sub>CCP1</sub> | _    | _               | 150                  | mA   | $V_{PP} = 8.25 \text{ V}, V_{CC} = 4.1 \text{ V}$ |       |
| V <sub>cc</sub> Current                                | I <sub>CCP2</sub> | _    | _               | 200                  | mA   | $V_{PP} = V_{CC} = 4.6 \text{ V}$                 |       |
| Input Leak Current                                     | I <sub>IL</sub>   | -10  | _               | 10                   | μА   |                                                   |       |
| Output Leak Current                                    | I <sub>OL</sub>   | -10  | _               | 10                   | μА   |                                                   |       |
| Output High Voltage Level                              | $V_{OH}$          | 2.4  | _               | _                    | V    | I <sub>OH</sub> =-400 μA                          |       |
| Output Low Voltage Level                               | $V_{OL}$          | _    | _               | 0.45                 | V    | I <sub>OL</sub> = 2.1 mA                          |       |
| Input High Voltage                                     | V <sub>IH</sub>   | 3.2  | _               | V <sub>CC</sub> +0.7 | V    | V <sub>CC</sub> = 2.8/4.6 V                       |       |
| Input Low Voltage                                      | $V_{IL}$          | -0.3 | _               | 0.45                 | V    | V <sub>CC</sub> = 2.8/4.6 V                       |       |
| Voltage Level on DC pin                                |                   | -0.3 | _               | V <sub>cc</sub> +0.5 | V    |                                                   |       |
| OE Input Distinctive High<br>Voltage For Contact Check | V <sub>H</sub>    | 6.6  | 6.7             | 6.8                  | V    | V <sub>CC</sub> = 3.0 V                           |       |
| Operating Temperature                                  | Та                | 20   | 25              | 30                   | °C   |                                                   |       |

(Voltage levels are referred to V<sub>SS</sub>)

## Notes:

- 1. Program represents the modes below. Program, Program Verify, Program Inhibit
- 2. Read represents the modes below. Read, Output Disable, Standby

## FUNCTION TABLE FOR PROGRAMMING

|             | Function        | Vcc                                                                                                                                    | V <sub>PP</sub> | II. |           | WORD | DQ0~             | CAP0~<br>CAP8 | Add.      | RAS        | AMPX       | STO | Notes |
|-------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------|------|------------------|---------------|-----------|------------|------------|-----|-------|
|             | Program         | 4.0 V                                                                                                                                  | 8.0 V           | L   | н         | L    | D <sub>IN</sub>  | A0 to A8      | A9 to A21 | х          | L/<br>Open | Н   |       |
|             | Program Inhibit | 4.0 V                                                                                                                                  | 8.0 V           | Н   | Н         | L    | HZ               | A0 to A8      | A9 to A21 | Х          | L/<br>Open | Н   |       |
|             | Program Verify  | 4.0 V                                                                                                                                  | 8.0 V           | Н   | L         | L    | D <sub>out</sub> | A0 to A8      | A9 to A21 | Х          | L/<br>Open | Н   |       |
| O           | Read            | 2.8/<br>4.6 V                                                                                                                          | 2.8/<br>4.6V    | L   | L         | L    | D <sub>out</sub> | A0 to A8      | A9 to A21 | Х          | L/<br>Open | Н   |       |
| Full Static | Output Disable  | 2.8/<br>4.6 V                                                                                                                          | 2.8/<br>4.6V    | L   | Н         | L    | HZ               | A0 to A8      | A9 to A21 | х          | L/<br>Open | Н   |       |
| _           | Standby         | 2.8/<br>4.6 V                                                                                                                          | 2.8/<br>4.6V    | Н   | х         | L    | HZ               | A0 to A8      | A9 to A21 | х          | L/<br>Open | Н   |       |
|             | Contact Check   | 3.0 V                                                                                                                                  | 3.0 V           | L   | 6.7<br>V  | L    | AAAA             | 0AA           | 16AA      | х          | L/<br>Open | Н   | 1     |
|             | Contact Check   | 3.0 V                                                                                                                                  | 3.0 V           | L   | 6.7<br>V  | L    | 5555             | 155           | 0955      | х          | L/<br>Open | Н   | 1     |
|             | Contact Check   | 3.0 V                                                                                                                                  | 3.0 V           | L   | 6.7<br>V  | L    | 5555             | 155           | 0955      | х          | L/<br>Open | Н   | 1     |
| ADI         | ORESS MULTIP    | LEX                                                                                                                                    |                 |     |           |      |                  |               |           |            |            |     |       |
|             | Function        | Vcc                                                                                                                                    | Vpp             | Œ   | <u>0E</u> | WORD | DQ0∼<br>DQ15     | CAP0~<br>CAP8 | Add.      | RAS<br>CAS | AMPX       | STO | Notes |
|             | Program         | 4.0 V                                                                                                                                  | 8.0 V           | L   | Н         | L    | D <sub>IN</sub>  | -             | -         | Н          | Н          | Н   |       |
|             | Program Inhibit | 4.0 V                                                                                                                                  | 8.0 V           | Н   | Н         | L    | HZ               | -             | RA/CA     |            | Н          | Н   |       |
| ~           | Program Verify  | 4.0 V                                                                                                                                  | 8.0 V           | Н   | L         | L    | D <sub>OUT</sub> | -             | -         | Н          | Н          | Н   |       |
| nultiplex   | Read            | 2.8/<br>4.6V                                                                                                                           | 2.8/<br>4.6V    | L   | L         | L    | D <sub>OUT</sub> | -             | RA/CA     |            | Н          | Н   |       |
| Address mu  | Output Disable  | 2.8/<br>4.6V                                                                                                                           | 2.8/<br>4.6V    | L   | Н         | L    | HZ               | -             | Х         | Х          | Н          | Н   |       |
| Ad          | Standby         | 2.8/<br>4.6V                                                                                                                           | 2.8/<br>4.6V    | Н   | Х         | L    | HZ               | -             | х         | х          | Н          | Н   |       |
|             | Contact Check   | 3.0 V 3.0 V  3.0 V 3.0 V  3.0 V 3.0 V  2.EX  4.0 V 8.0 V L  4.0 V 8.0 V H  4.0 V 8.0 V H  2.8/ 2.8/ 4.6V 4.6V L  2.8/ 2.8/ 4.6V 4.6V L |                 | -   | -         | -    | -                | -             | -         | -          | -          | -   |       |
|             | Contact Check   | -                                                                                                                                      | -               | -   | -         | -    | -                | -             | -         | -          | -          | -   |       |

<sup>(</sup>H = Logical high, L = Logical low, X = Don't Care in the range of logical level)

#### Notes:

When address input code is incorrect, output code is "FFFF".

<sup>1.</sup> Dual procedures to check complementary output codes on the indicated complementary address inputs assure every address,  $\overline{OE}$  pin connection.

#### **PROGRAMMING OPERATION**

#### **STO**

Synchronous read is far different from anyone of conventional nonvolatile memories. STO input level switches operation mode either synchronous read or conventional EPROM/OTP type programming. The word "Programming" contains actual programming (inject electrons into floating gates of memory cells), program verify (verify data on actual programming bias), and read on programmer. High level STO assures full compatible programming operation with conventional EPROM/OTP. Low level STO assures high speed synchronous read. "Full static programming" is recommended for loose devices.

#### **Program**

MR27V6466F is programmed with 25 microsecond pulse width on 4.0 V  $V_{\rm CC}$  and 8.0 V  $V_{\rm PP}$ . OKI recommends consecutive programming, because of the similarity of device sorting process. Almost all words can be programmed sufficiently with one pulse. Programmers are recommended to be equipped with large current capacity of  $V_{\rm PP}$  and  $V_{\rm CC}$  supplying source and responsive capacitance (around 0.1  $\mu$ F) on each socket to stabilize  $V_{\rm PP}$  and  $V_{\rm CC}$  voltage level, since switching speed of transistors produced with advanced wafer process technology is very fast and high voltage immunity of those is decreasing. Excessive overshooting of  $V_{\rm PP}$  voltage may destroy device permanently. Excessive overshooting of  $V_{\rm CC}$  voltage may cause misprogramming or disturbance. Excessive undershooting of  $V_{\rm PP}$  or  $V_{\rm CC}$  level may cause insufficient electron injection into floating gate. Additional programming increases programming time.

#### **Program Inhibit**

When V<sub>PP</sub> is 8.0 V, address must be changed only in "Program Inhibit" mode.

#### **Program Verify**

This operation mode is utilized to check that each word is programmed sufficiently. It is recommended to take time more than some seconds between actual programming and "Program Verify" ("Read") for each word, because just after the actual programming (injection of electron into floating gate) of each word, pretended excessive electrons are attached around floating gate to show false sufficiency of programming. Programming flow is selected to separate "Program" and "Program Verify" to take enough time.

#### **Contact Check**

When programmed OTP lot contains failed devices at a rate of more than 0.1%, some of or almost all failed devices are caused by misconnection with the sockets on the programmer. The possibility of misconnection is increased with surface mount devices such as SOP or TSOP.

OKI will supply socket adapters exclusively applicable to MR27V6466F, but connections of all pins can not be assured with these socket adapters.

Following contact check sequence before actual programming is recommended.

- 1. Supply  $V_{CC}$  with 3.0 V power source.
- 2. Bias logical low level on  $\overline{CE}$ .
- 3. Supply 6.7 V on  $\overline{OE}$  to enable contact check mode.
- Apply two address codes and check each output respectively.
   If irregular address code is applied, then output is FFFF.

   Connection of Address, D<sub>OUT</sub>, V<sub>CC</sub>, OE, and STO pins are checked>
- 5.  $\overline{\text{CE}}$  must be checked with a method suitable for the programmer.
- 6.  $V_{PP}$  can be checked with current flow (more than 100  $\mu A$ ) in Program Inhibit mode.
- 7. AMPX and WORD pins is open in the socket adapter, since these pins are pulled down to V<sub>SS</sub> when STO is high.

# AC CHARACTERISTICS FOR PROGRAMMING (STO is High Level)

| Parameter                     | Symbol | Min. | Тур. | Max. | Unit | Condition                                        | Notes |
|-------------------------------|--------|------|------|------|------|--------------------------------------------------|-------|
| V <sub>PP</sub> Setup Time    | tVS    | 2    | _    | _    | μS   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Address Setup Time            | tAS    | 100  | _    | _    | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Data Setup Time               | tDS    | 100  | _    | _    | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Address Hold Time             | tAH    | 1    | _    | _    | μS   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Data Hold Time                | tDH    | 100  | _    | _    | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Program Pulse Width           | tPW    | 24   | 25   | 26   | μS   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| OE Setup Time                 | tOES   | 1    | _    | _    | μS   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Data Valid from OE            | tOE    | _    | _    | 100  | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| OE High to Output Float Delay | tOHZ   | 0    | _    | 100  | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Address Setup Time(RAS/CAS)   | tASR   | 15   |      |      | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Address Setup Time(NAS/CAS)   | tASC   | 13   |      |      | 115  | v <sub>PP</sub> - 0.0 v, v <sub>CC</sub> - 4.0 v |       |
| RAS/CAS Pulse Width           | tRAS   | 15   |      |      | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| MAG/OAG I dise Width          | tCAS   | 13   |      |      | 113  | v <sub>PP</sub> = 0.0 v, v <sub>CC</sub> = 4.0 v |       |
| Address Hold Time(RAS/CAS)    | tAHR   | 15   |      |      | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Address Floid Tillie(HAS/CAS) | tAHC   | 13   |      |      | 113  | v <sub>PP</sub> = 0.0 v, v <sub>CC</sub> = 4.0 v |       |
| RAS Precharge Time            | tRP    | 1    | _    | _    | μS   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| RAS to CAS Delay              | tRCD   | 30   | _    | _    | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |
| Address to CE Delay           | tACD   | 100  | _    | _    | ns   | $V_{PP} = 8.0 \text{ V}, V_{CC} = 4.0 \text{ V}$ |       |

# AC CHARACTERISTICS FOR VERIFY AND READ (STO is High Level)

| Parameter                     | Symbol | Min. | Тур. | Max. | Unit | Condition                                     | Notes |
|-------------------------------|--------|------|------|------|------|-----------------------------------------------|-------|
| Address Access Time           | tACC   | _    |      | 100  | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| RAS Access Time               | tACC   | _    |      | 100  | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| CAS Access Time               | tACC   | _    | _    | 100  | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| CE Access Time                | tCE    | _    | _    | 100  | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| OE Access Time                | tOE    | _    | _    | 30   | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| CE High to Output Float Delay | tCHZ   | _    | _    | 25   | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| OE High to Output Float Delay | tOHZ   | _    | _    | 20   | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| Address Hold from OE high     | tAHO   | 0    |      | _    | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| Address Setus Time(DAS/CAS)   | tASR   | 15   |      |      | 20   | V -V -29/46V                                  |       |
| Address Setup Time(RAS/CAS)   | tASC   | 15   |      |      | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| RAS/CAS Pulse Width           | tRAS   | 15   |      |      | no   | \/ -\/ -29/46\/                               |       |
| HAS/CAS Fulse Width           | tCAS   | 10   |      |      | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| Address Hold Time(RAS/CAS)    | tAHR   | 15   |      |      | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| Address Hold Hille(NAS/CAS)   | tAHC   | 13   |      | _    | 115  | V <sub>PP</sub> - V <sub>CC</sub> - 2.0/4.0 V |       |
| RAS to CAS Delay              | tRCD   | 30   | —    | _    | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |
| Address to CE Delay           | tACD   | 100  |      |      | ns   | $V_{PP} = V_{CC} = 2.8/4.6 \text{ V}$         |       |

## Consecutive Programming Waveforms ( $V_{PP} = 8.0 \text{ V}$ , AMPX = L)



## Consecutive Program Verify Cycle ( $V_{PP} = 8.0 \text{ V}, \text{AMPX} = \text{L}$ )



#### Notes:

Falling edge of OE must be preceded with data stabilizing time of more than tACC max, because output of invalid state can cause unstable system operation.
 Output buffer of MR27V6466F is designed to drive 100 pF load in 5ns.

# **Program and Program Verify Cycle Waveforms (AMPX = L)**



# Read Cycle (AMPX = L)



# Consecutive Programming Waveforms ( $V_{PP} = 8.0 \text{ V}$ , AMPX = H, $\overline{WORD} = L$ )



# Consecutive Program Verify Cycle ( $V_{PP} = 8.0 \text{ V}, AMPX = H, \overline{WORD} = L$ )



#### Notes:

Falling edge of OE must be preceded with data stabilizing time of more than tACC max, because output of invalid state can cause unstable system operation.
 Output buffer of MR27V6466F is designed to drive 100 pF load in 5ns.

# Program and Program Verify Cycle Waveforms (AMPX = H, $\overline{WORD}$ = L)



# Read Cycle (AMPX = H, $\overline{WORD}$ = L)





#### PROGRAMMING FLOW CHART



#### PACKAGE DIMENSIONS

(Unit: mm)



Notes for Mounting the Surface Mount Type Package

The surface mount type packages are very susceptible to heat in reflow mounting and humidity absorbed in storage.

Therefore, before you perform reflow mounting, contact Oki's responsible sales person for the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).

#### NOTICE

- 1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date.
- 2. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs.
- 3. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature.
- 4. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range.
- 5. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof.
- 6. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems.
- 7. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these.
- 8. No part of the contents contained herein may be reprinted or reproduced without our prior permission.

Copyright 2001 Oki Electric Industry Co., Ltd.