

## 15 Volt Digitally Programmable Potentiometer (DPP™) with 128 Taps and 2-wire Interface



## **FEATURES**

- Single linear Digitally Programmable Potentiometer
- 128 Resistor taps
- End-to-end resistance of 10kΩ, 50kΩ & 100kΩ
- Potentiometer control and memory access via 2-wire interface (I²C-like)
- Nonvolatile memory storage for wiper settings
- Automatic recall of saved wiper setting at power up
- Special increment/decrement instruction mode for automatic trimming adjustments
- V<sub>cc</sub> operation from 2.7 V to 5.5 V
- V+ (Analog Voltage Supply) operation from +8 V to +15V
- Standby current less than 15 µA
- 100 year nonvolatile memory data retention
- 10-pin MSOP package
- Operating temperature of -40°C to + 85°C

## **APPLICATIONS**

- LCD screen adjustment
- Volume control
- **■** Mechanical potentiometer replacement
- Gain adjustment
- Line impedance matching
- VCOM setting adjustments

## **DESCRIPTION**

The CAT5132 is a high voltage Digitally Programmable Potentiometer (DPP) integrated with EEPROM memory and control logic to operate in a similar manner as a mechanical potentiometer. The DPP consists of a series of resistive elements connected between two externally accessible end points. The tap points between each resistive element are connected to the wiper output with CMOS switches. A separate 7-bit control register (WCR) independently controls the wiper tap switches for the DPP. Associated with the control register is a 7-bit nonvolatile memory data register (DR) used for storing wiper settings. Writing to the wiper control register or the nonvolatile data register is via a 2-wire serial bus (I<sup>2</sup>C-like).

On power-up, WCR is set to mid scale (1000000) and after the Power Supply becomes stable, the contents of the data register (DR) are transferred to the wiper control register (WCR) and the wiper is positioned to that location.

The CAT5132 comes with 2 voltage supply inputs:  $V_{CC}$ , the digital supply voltage input and V+, an analog supply voltage input. These inputs allow the V+ to be as much as 10 volts higher than the  $V_{CC}$  and allow the DPP terminal values to be as much as 15 volts above ground.

The CAT5132 can be used as a potentiometer or as a two-terminal variable resistor. It is intended for circuit level adjustments. It is supplied standard in the -40°C to +85°C industrial operating temperature range and offered in the 10-pin MSOP package.

# BLOCK DIAGRAM V<sub>C</sub>





## PIN CONFIGURATION



## PIN DESCRIPTION

| Pin<br>Number | Name            | Description                                                                                                                                                                                                |
|---------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | SDA             | Serial Data Input/Output - Bidirectional Serial Data pin used to transfer data into and out of the CAT5132. This is an Open-Drain I/O and can be wire OR'd with other Open-Drain (or Open Collector) I/Os. |
| 2             | GND             | Ground                                                                                                                                                                                                     |
| 3             | V <sub>cc</sub> | Digital Supply Voltage (2.7V to 5.5V)                                                                                                                                                                      |
| 4             | A1              | Address Select Input to select slave address for 2-wire bus.                                                                                                                                               |
| 5             | A0              | Address Select Input to select slave address for 2-wire bus.                                                                                                                                               |
| 6             | R <sub>H</sub>  | High Reference Terminal for the potentiometer                                                                                                                                                              |
| 7             | R <sub>w</sub>  | Wiper Terminal for the potentiometer                                                                                                                                                                       |
| 8             | $R_L$           | Low Reference Terminal for the potentiometer                                                                                                                                                               |
| 9             | V+              | Analog Supply Voltage for the potentiometer (+8.0V to 15.0V)                                                                                                                                               |
| 10            | SCL             | Serial Bus Clock input for the 2-wire Serial Bus. This clock is used to clock all data transfers into and out of the CAT5132                                                                               |

## **ORDERING INFORMATION**



### Notes:

- 1. The device used in the above example is a CAT5132R-10TE13 (MSOP, 10k ohms, Tape & Reel).
- 2. The Industrial Temperature range of -40°C to +85°C is standard on the above product.



## **ABSOLUTE MAXIMUM RATINGS**

| Temperature Under Bias55°C to +125°C                                                             |
|--------------------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                                |
| Voltage on any SDA, SCL, A0 & A1 pins with respect to Ground $^{(1)(2)}$ 2.0V to $V_{CC}$ + 2.0V |
| Voltage on $R_H$ , $R_L$ & $R_W$ Pins with respect to Ground2.0V to "V+" + 1.0V                  |
| $V_{\text{CC}}$ with respect to Ground2.0V to 7.0V                                               |
| V+ with respect to Ground2.0V to 16.0V                                                           |
| Wiper Current (10 sec) <u>+</u> 6mA                                                              |
| Lead Soldering temperature (10 sec)+300°C                                                        |

## RECOMMENDED OPERATING CONDITIONS

 $V_{CC} = +2.7V \text{ to } +5.5V$ V+ = 8.0V to +15V

Operating Temperature Range: -40°C to +85°C

#### COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.

## POTENTIOMETER CHARACTERISTICS

(Over recommended operating conditions unless otherwise stated.)

| Cumbal                                         | Dorometer                                                    | Test Conditions                                               |     | Limits       |              | Units   |
|------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------|-----|--------------|--------------|---------|
| Symbol                                         | Parameter                                                    | rest Conditions                                               | Min | Тур          | Max          | Units   |
| R <sub>POT</sub>                               | Potentiometer Resistance (100kΩ)                             |                                                               |     | 100          |              | kΩ      |
| R <sub>POT</sub>                               | Potentiometer Resistance (50kΩ)                              |                                                               |     | 50           |              | kΩ      |
| R <sub>POT</sub>                               | Potentiometer Resistance (10kΩ)                              |                                                               |     | 10           |              | kΩ      |
| R <sub>TOL</sub>                               | Potentiometer Resistance Tolerance                           |                                                               |     |              | <u>+</u> 20  | %       |
|                                                | Power Rating                                                 | 25• C                                                         |     |              | 50           | mW      |
| I <sub>w</sub>                                 | Wiper Current                                                |                                                               |     |              | <u>+</u> 3   | mA      |
| В                                              | Winer Perintance                                             | Viper Resistance $I_{W} = \pm 1 \text{mA} @ V + = 12V$        |     | 70           | 150          | Ω       |
| R <sub>w</sub>                                 | wiper Resistance                                             | I <sub>w</sub> = <u>+</u> 1mA @ V+ = 8V                       |     | 110          | 200          | Ω       |
| $V_{\text{TERM}}$                              | Voltage on R <sub>w</sub> , R <sub>H</sub> or R <sub>L</sub> | GND = 0V; V+ = 8V to 15V                                      | GND |              | V+           | V       |
| RES                                            | Resolution                                                   |                                                               |     | 0.78         |              | %       |
| A <sub>LIN</sub>                               | Absolute Linearity (2)                                       | R <sub>W(n)(actual)</sub> - R <sub>W(n)(expected)</sub> (5)   |     |              | <u>+</u> 1   | LSB (4) |
| R <sub>LIN</sub>                               | Relative Linearity (3)                                       | R <sub>W(n+1)</sub> - [R <sub>W(n)</sub> +LSB] <sup>(5)</sup> |     |              | <u>+</u> 0.5 | LSB (4) |
| TC <sub>RPOT</sub>                             | Temperature Coefficient of R <sub>POT</sub>                  | (1)                                                           |     | <u>+</u> 300 |              | ppm/• C |
| TC <sub>Ratio</sub>                            | Ratiometric Temperature Coefficient                          | (1)                                                           |     |              | 30           | ppm/• C |
| C <sub>H</sub> /C <sub>L</sub> /C <sub>W</sub> | Potentiometer Capacitances                                   | (1)                                                           |     | 10/10/25     |              | pF      |
| fc                                             | Frequency Response                                           | $R_{POT} = 50k\Omega$                                         |     | 0.4          |              | MHz     |

#### Notes:

- 1. This parameter is tested initially and after a design or process change that affects the parameter.
- 2. Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a potentiometer.
- 3. Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a potentiometer.
- 4. LSB =  $(R_{HM} R_{LM})/127$ ; where  $R_{HM}$  and  $R_{LM}$  are the highest and lowest measured values on the wiper terminal.
- 5. n = 1, 2, ..., 127



## D.C. ELECTRICAL CHARACTERISTICS

(Over recommended operating conditions unless otherwise stated.)

| Symbol               | Parameter                                     | Test Conditions                                                 | Min                   | Max                   | Units |
|----------------------|-----------------------------------------------|-----------------------------------------------------------------|-----------------------|-----------------------|-------|
| I <sub>CC1</sub>     | Power Supply Current<br>(Volatile Write/Read) | $F_{SCL} = 400kHz$ , SDA Open,<br>$V_{CC} = 5.5V$ , Input = GND |                       | 1                     | mA    |
| I <sub>CC2</sub>     | Power Supply Current (Nonvolatile WRITE)      | $F_{SCL} = 400kHz$ , SDA Open,<br>$V_{CC} = 5.5V$ , Input = GND |                       | 3.0                   | mA    |
| I <sub>SB(VCC)</sub> | Standby Current (V <sub>CC</sub> = 5V)        | $V_{IN} = GND \text{ or } V_{CC}$ , $SDA = V_{CC}$              |                       | 5                     | μΑ    |
| I <sub>SB(V+)</sub>  | V+ Standby Current                            | V <sub>cc</sub> = 5V, V+ = 15V                                  |                       | 10                    | μΑ    |
| I <sub>LI</sub>      | Input Leakage Current                         | $V_{IN} = GND \text{ to } V_{CC}$                               |                       | 10                    | μΑ    |
| I <sub>LO</sub>      | Output Leakage Current                        | $V_{OUT} = GND \text{ to } V_{CC}$                              |                       | 10                    | μΑ    |
| V <sub>IL</sub>      | Input Low Voltage                             |                                                                 | -1                    | V <sub>cc</sub> x 0.3 | V     |
| V <sub>IH</sub>      | Input High Voltage                            |                                                                 | V <sub>cc</sub> x 0.7 | V <sub>cc</sub> + 1.0 | V     |
| V <sub>OL1</sub>     | Output Low Voltage (V <sub>CC</sub> = 3.0)    | I <sub>OL</sub> = 3mA                                           |                       | 0.4                   | V     |

## **CAPACITANCE**

 $T_A = 25^{\circ}C$ , f = 1.0MHz,  $V_{CC} = 5.0V$ 

| Sy | mbol             | Parameter                       | Test Conditions      | Min | Max | Units |
|----|------------------|---------------------------------|----------------------|-----|-----|-------|
|    | C <sub>I/O</sub> | Input/Output Capacitance (SDA)  | $V_{I/O} = 0V^{(1)}$ |     | 8   | pF    |
|    | C <sub>IN</sub>  | Input Capacitance (A0, A1, SCL) | $V_{IN} = 0V^{(1)}$  |     | 6   | pF    |

## A.C. CHARACTERISTICS

|                               |                                                               | V <sub>cc</sub> = 2.7 |     |       |
|-------------------------------|---------------------------------------------------------------|-----------------------|-----|-------|
| Symbol                        | Parameter (see Fig. 1)                                        | Min                   | Max | Units |
| F <sub>scl</sub>              | Clock Frequency                                               |                       | 400 | kHz   |
| T <sub>I</sub> <sup>(1)</sup> | Noise Suppression Time Constant at SCL & SDA Inputs           |                       | 50  | ns    |
| t <sub>AA</sub>               | SLC Low to SDA Data Out and ACK Out                           |                       | 1   | μs    |
| t <sub>BUF</sub> (1)          | Time the bus must be free before a new transmission can start | 1.2                   |     | μs    |
| t <sub>HD:STA</sub>           | Start Condition Hold Time                                     | 0.6                   |     | μs    |
| t <sub>LOW</sub>              | Clock Low Period                                              | 1.2                   |     | μs    |
| t <sub>HIGH</sub>             | Clock High Period                                             | 0.6                   |     | μs    |
| t <sub>su:STA</sub>           | Start Condition Setup Time (for a Repeated Start Condition)   | 0.6                   |     | μs    |
| t <sub>HD:DAT</sub>           | Data in Hold Time                                             | 0                     |     | ns    |
| t <sub>R</sub> <sup>(1)</sup> | SDA and SCL Rise Time                                         |                       | 0.3 | μs    |
| t <sub>F</sub> <sup>(1)</sup> | SDA and SCL Fall Time                                         |                       | 300 | ns    |
| t <sub>su:sto</sub>           | Stop Conditions Setup Time                                    | 0.6                   |     | μs    |
| t <sub>DH</sub>               | Data Out Hold Time                                            | 100                   |     | ns    |

#### Notes:

<sup>1.</sup> This parameter is tested initially and after a design or process change that affects the parameter.



## POWER UP TIMING (1)(2)

| Symbol           | Parameter                   | Min | Max | Units |
|------------------|-----------------------------|-----|-----|-------|
| t <sub>PUR</sub> | Power-up to Read Operation  |     | 1   | ms    |
| t <sub>PUW</sub> | Power-up to Write Operation |     | 1   | ms    |

## **XDCP TIMING**

| Symbol            | Parameter                                     | Min | Max | Units |
|-------------------|-----------------------------------------------|-----|-----|-------|
| t <sub>WRPO</sub> | Wiper Response Time After Power Supply Stable | 5   | 10  | μs    |
| t <sub>wrl</sub>  | Wiper Response Time After Instruction Issued  | 5   | 10  | μs    |

#### WRITE CYCLE LIMITS

| Symbol          | Parameter                     | Min | Max | Units |
|-----------------|-------------------------------|-----|-----|-------|
| t <sub>wR</sub> | Write Cycle Time (see Fig. 2) |     | 5   | ms    |

The write cycle is the time from a valid stop condition of a write sequence to the end of the internal program/erase cycle. During the write cycle, the bus interface circuits are disabled, SDA is allowed to remain high and the device does not respond to its slave address.

## RELIABILITY CHARACTERISTICS

| Symbol                          | Parameter          | Reference Test Method         | Min     | Max | Units       |
|---------------------------------|--------------------|-------------------------------|---------|-----|-------------|
| N <sub>END</sub> (1)            | Endurance          | MIL-STD-883, Test Method 1033 | 100,000 |     | Cycles/Byte |
| T <sub>DR</sub> (1)             | Data Retention     | MIL-STD-883, Test Method 1008 | 100     |     | Years       |
| V <sub>ZAP</sub> (1)            | ESD Susceptibility | MIL-STD-883, Test Method 3015 | 2000    |     | Volts       |
| I <sub>LTH</sub> <sup>(1)</sup> | Latch-Up           | JEDEC Standard 17             | 100     |     | mA          |

#### Notes:

- 1. This parameter is tested initially and after a design or process change that affects the parameter.
- 2. tpuR and tpuW are the delays required from the time VCC is stable until the specified operation can be initiated.

## TYPICAL PERFORMANCE CHARACTERISTICS







## TYPICAL PERFORMANCE CHARACTERISTICS (CONT)







Figure 1. Bus Timing



Figure 2. Write Cycle Timing



## **SERIAL BUS PROTOCOL**

The following defines the features of the 2-wire bus protocol:

- (1) Data transfer may be initiated only when the bus is not busy.
- (2) During a data transfer, the data line must remain stable whenever the clock line is high. Any changes in the data line while the clock is high will be interpreted as a START or STOP condition.

The device controlling the transfer is a master, typically a processor or controller, and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the CAT5132 will be considered a slave device in all applications.

#### **START Condition**

The START Condition precedes all commands to the device, and is defined as a HIGH to LOW transition of SDA when SCL is HIGH. The CAT5132 monitors the SDA and SCL lines and will not respond until this condition is met (see Fig. 3).

#### **STOP Condition**

A LOW to HIGH transition of SDA when SCL is HIGH determines the STOP condition. All operations must end with a STOP condition (see Fig. 3).

## **Acknowledge**

After a successful data transfer, each receiving device is required to generate an acknowledge. The Acknowledging device pulls down the SDA line during the ninth clock cycle, signaling that it received the 8 bits of data (see Fig. 4).

The CAT5132 responds with an acknowledge after receiving a START condition and its slave address. If the device has been selected along with a write operation, it responds with an acknowledge after receiving each 8-bit byte.

When the CAT5132 is in a READ mode it transmits 8 bits of data, releases the SDA line, and monitors the line for an acknowledge. Once it receives this acknowledge, the CAT5132 will continue to transmit data. If no acknowledge is sent by the Master, the device terminates data transmission and waits for a STOP condition.

## **Acknowledge Polling**

The disabling of the inputs can be used to take advantage of the typical write cycle time. Once the stop condition is issued to indicate the end of the host's write operation, the CAT5132 initiates the internal write cycle. ACK polling can be initiated immediately. This involves issuing the start condition followed by the slave address. If the CAT5132 is still busy with the write operation, no ACK will be returned. If the CAT5132 has completed the write operation, an ACK will be returned and the host can then proceed with the next instruction operation.



Figure 3. Start/Stop Condition



Figure 4. Acknowledge Condition



## **DEVICE DESCRIPTION**

### **Access Control Register**

The volatile register WCR and the non-volatile register DR of CAT5132 are accessed only by addressing the volatile Access Register AR first, using the 3 byte I<sup>2</sup>C interface for all read and write operations (see Table 1). The first byte is the slave address/instruction byte (see details below). The second byte contains the address (02h) of the AR register. The data in the third byte controls which register WCR (80h) or DR (00h) is being addressed (see Figure 5).

## Slave Address Instruction Byte Description

The first byte sent to the CAT5132 from the master processor is called the Slave/DPP Address Byte. The most significant five bits of the slave address are a device type identifier. These bits for the CAT5132 are fixed at 01010 (refer to Table 2).

The next two bits, A1 and A0, are the internal slave address and must match the physical device address which is defined by the state of the A1 and A0 input pins to successfully address the CAT5132. Only the device with slave address matching the input byte will be accessed by the master. This allows up to 4 devices to reside on the same bus. The A1 and A0 inputs can be actively driven by CMOS input signals or tied to  $V_{\rm CC}$  or Ground.

The last bit is the READ/WRITE bit and determines the function to be performed. If it is a "1" a read command is initiated and if it is a "0" a write is initiated. For the AR register only write is allowed.

After the Master sends a START condition and the slave address byte, the CAT5132 monitors the bus and responds with an acknowledge (on the SDA line) when its address matches the transmitted slave address.

**Table 1. Access Control Register** 

| RT  |     |     | 1   | st by | /te |    | 2nd byte |    |     |   |                  |   |   |   | 3rd byte |     |                               |   |   |   |   |     |     | Ā |   |   |   |    |
|-----|-----|-----|-----|-------|-----|----|----------|----|-----|---|------------------|---|---|---|----------|-----|-------------------------------|---|---|---|---|-----|-----|---|---|---|---|----|
| STA | ID4 | ID3 | ID2 | ID1   | ID0 | A1 | AO       | Wb | ACK |   | AR address - 02h |   |   |   |          | ACK | WCR(80h) / DR (00h) selection |   |   |   | n | ACK | STO |   |   |   |   |    |
| ST  | 0   | 1   | 0   | 1     | 0   | 0  | 0        | 0  | Α   | 0 | 0                | 0 | 0 | 0 | 0        | 1   | 0                             | Α | 1 | 0 | 0 | 0   | 0   | 0 | 0 | 0 | Α | SP |
| ST  | 0   | 1   | 0   | 1     | 0   | 0  | 0        | 0  | Α   | 0 | 0                | 0 | 0 | 0 | 0        | 1   | 0                             | Α | 0 | 0 | 0 | 0   | 0   | 0 | 0 | 0 | Α | SP |

Table 2. Byte 1 Slave Address and Instruction Byte

|       |     | Device Typ | Slave A | Read/Write |    |    |       |
|-------|-----|------------|---------|------------|----|----|-------|
| ID4   | ID3 | ID2        | ID1     | ID0        | A1 | A0 | R/W   |
| 0     | 1   | 0          | 1       | 0          | Х  | Х  | Х     |
| (MSB) | -   |            |         |            |    |    | (LSB) |



Figure 5. Access Register Addressing Using 3 Bytes



## Wiper Control Register (WCR) Description

The CAT5132 contains a 7-bit Wiper Control Register which is decoded to select one of the 128 switches along its resistor array. The WCR is a volatile register and is written with the contents of the nonvolatile Data Register (DR) on power-up. The Wiper Control Register loses its contents when the CAT5132 is powered-down. The

contents of the WCR may be read or changed directly by the host using a READ/WRITE command after addressing the WCR (see Table 1 to access WCR). Since the CAT5132 will only make use of the 7 LSB bits (The first data bit, or MSB, is ignored) on write instructions and will always come back as a "0" on read commands.

A write operation (see Table 3) requires a Start condition, followed by a valid slave address byte, a valid address byte 00h, a data byte and a STOP condition. After each of the three bytes the CAT5132 responds with an acknowledge. At this time the data is written only to volatile registers, then the device enters its standby state.

**Table 3. WCR Write Operation** 

| RT    |     | 1st byte |       |       |       |      |    |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |    | 2nd   | byte    |     |   |   | ×  |     |      |    | 3rd   | byte   |        |   |   |     | OP  |
|-------|-----|----------|-------|-------|-------|------|----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|-------|---------|-----|---|---|----|-----|------|----|-------|--------|--------|---|---|-----|-----|
| STA   | ID4 | ID3      | ID2   | ID1   | ID0   | A1   | A0 | Wb | ACK |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   | AR | addre | ess - ( | )2h |   |   | AC |     |      | WC | R(80l | n) sel | ection | 1 |   | ACK | STO |
| ST    | 0   | 1        | 0     | 1     | 0     | 0    | 0  | 0  | Α   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0 | 0  | 0     | 0       | 0   | 1 | 0 | Α  | 1   | 0    | 0  | 0     | 0      | 0      | 0 | 0 | Α   | SP  |
|       |     |          |       |       |       |      |    |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |    |       |         |     |   |   |    |     |      |    |       |        |        |   |   | _   | _   |
| START |     |          | slave | e add | Iress | byte |    |    | ACK | WCR address - 00h $\begin{tabular}{c} \begin{tabular}{c} tabula$ |   |    |       |         |     |   |   |    | ACK | STOP |    |       |        |        |   |   |     |     |
| ST    | 0   | 1        | 0     | 1     | 0     | 0    | 0  | 0  | Α   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0 | 0  | 0     | 0       | 0   | 0 | 0 | Α  | Х   | Х    | Х  | Х     | Х      | Х      | Х | Х | Α   | SP  |

An increment operation (see Table 4) requires a Start condition, followed by a valid increment address byte (01011), a valid address byte 00h. After each of the two bytes, the CAT5132 responds with an acknowledge. At this time if the data is high then the wiper is incremented or if the data is low the wiper is decremented at each clock. Once the stop is issued then the device enters its standby state with the WCR data as being the last inc/dec position. Also, the wiper position does not roll over but is limited to min and max positions.

Table 4. WCR Increment/Decrement Operation

| RT    |     |     |       | 1st by | /te   |      |    |    | ×                                 |                   |   |    | 2nd   | byte    |     |    |   | ×  |      |   |    | 3rd   | byte    |        |   |   |     | ď   |
|-------|-----|-----|-------|--------|-------|------|----|----|-----------------------------------|-------------------|---|----|-------|---------|-----|----|---|----|------|---|----|-------|---------|--------|---|---|-----|-----|
| STA   | ID4 | ID3 | ID2   | ID1    | ID0   | A1   | A0 | Wb | AC                                |                   |   | AR | addre | ess - ( | 02h |    |   | AC |      |   | WC | R(80h | n) sele | ection | 1 |   | ACK | STO |
| ST    | 0   | 1   | 0     | 1      | 0     | 0    | 0  | 0  | Α                                 | 0                 | 0 | 0  | 0     | 0       | 0   | 1  | 0 | Α  | 1    | 0 | 0  | 0     | 0       | 0      | 0 | 0 | Α   | SP  |
|       |     |     |       |        |       |      |    |    |                                   |                   |   |    |       |         |     |    |   |    |      |   |    |       |         |        |   |   | _   | _   |
| START |     |     | slave | e add  | Iress | byte |    |    | ACK                               | WCR address - 00h |   |    |       |         |     |    |   |    | STOP |   |    |       |         |        |   |   |     |     |
| ST    | 0   | 1   | 0     | 1      | 1     | 0    | 0  | 0  | A 0 0 0 0 0 0 0 A 1 1 1 1 0 0 0 0 |                   |   |    |       |         |     | SP |   |    |      |   |    |       |         |        |   |   |     |     |

A read operation (see Table 5) requires a Start condition, followed by a valid slave address byte for write, a valid address byte 00h, a second START and a second slave address byte for read. After each of the three bytes, the CAT5132 responds with an acknowledge and then the device transmits the data byte. The master terminates the read operation by issuing a STOP condition following the last bit of Data byte.

**Table 5. WCR Read Operation** 

| RT    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    | 1:  | st byt | ie  |    |    |    | ×  |   |   |    | 2nc  | byte    |     |   |   | ×   |      |   |    | 3rd   | byte   |        |   |   |     | ۵    |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------|-----|----|----|----|----|---|---|----|------|---------|-----|---|---|-----|------|---|----|-------|--------|--------|---|---|-----|------|
| START | ID4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ID3                | ID2 | ID1    | ID0 | A1 | AO | Wb | AC |   |   | AR | addr | ess - ( | 02h |   |   | ACK |      |   | WC | R(80h | n) sel | ectior | า |   | ACK | STOP |
| ST    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                  | 0   | 1      | 0   | 0  | 0  | 0  | Α  | 0 | 0 | 0  | 0    | 0       | 0   | 1 | 0 | Α   | 1    | 0 | 0  | 0     | 0      | 0      | 0 | 0 | Α   | SP   |
| START | slave address byte $\begin{tabular}{c} \begin{tabular}{c} tabul$ |                    |     |        |     |    |    |    |    |   |   |    |      |         |     |   |   |     |      |   |    |       |        |        |   |   |     |      |
| ST    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                  | 0   | 1      | 0   | 0  | 0  | 0  | Α  | 0 | 0 | 0  | 0    | 0       | 0   | 0 | 0 |     |      |   |    |       |        |        |   |   |     |      |
| START |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | slave address byte |     |        |     |    |    |    |    |   |   |    | data | byte    |     |   |   |     | STOP |   |    |       |        |        |   |   |     |      |
| ST    | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                  | 0   | 1      | 0   | 0  | 0  | 1  | Α  | 0 | Х | Х  | Х    | Х       | Х   | Х | Χ |     | SP   |   |    |       |        |        |   |   |     |      |



## Data Register (DR)

The Data Register (DR) is a nonvolatile register and its contents are automatically written to the Wiper Control Register (WCR) on power-up. It can be read at any time without effecting the value of the WCR. The DR, like the WCR, only stores the 7 LSB bits and will report the MSB bit as a "0". Writing to the DR is performed in the same fashion as the WCR except that a time delay of up to 5ms is experienced while the nonvolatile store operation is

being performed. During the internal non-volatile write cycle, the device ignores transitions at the SDA and SCL pins, and the SDA output is at a high impedance state. The WCR is also written during a write to DR. After a DR WRITE is complete the DR and WCR will contain the same wiper position.

To write or read to the DR, first the access to DR is selected, see table 1 then the data is written or read using the following sequences.

A write operation (see Table 6) requires a Start condition, followed by a valid slave address byte, a valid address byte 00h, a data byte and a STOP condition. After each of the three bytes the CAT5132 responds with an acknowledge. At this time the data is written both to volatile and non-volatile registers, then the device enters its standby state.

**Table 6. DR Write Operation** 

| ART   |     | 1st byte |       |       |       |      |    |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |    | 2nd   | byte    |     |   |   | ×  |     |      |   | 3rd  | d byte | )      |   |   |     | ٩    |
|-------|-----|----------|-------|-------|-------|------|----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|-------|---------|-----|---|---|----|-----|------|---|------|--------|--------|---|---|-----|------|
| STA   | ID4 | ID3      | ID2   | ID1   | ID0   | A1   | AO | Wb | AC  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   | AR | addre | ess - ( | 02h |   |   | AC |     |      | D | R(00 | h) se  | lectio | n |   | ACK | STOP |
| ST    | 0   | 1        | 0     | 1     | 0     | 0    | 0  | 0  | Α   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0 | 0  | 0     | 0       | 0   | 1 | 0 | Α  | 0   | 0    | 0 | 0    | 0      | 0      | 0 | 0 | Α   | SP   |
| START |     |          | slave | e add | Iress | byte |    |    | ACK | DR address - 00h $\begin{tabular}{c} \begin{tabular}{c} tabular$ |   |    |       |         |     |   |   |    | ACK | STOP |   |      |        |        |   |   |     |      |
| ST    | 0   | 1        | 0     | 1     | 0     | 0    | 0  | 0  | Α   | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   |    |       |         |     |   | A | SP |     |      |   |      |        |        |   |   |     |      |

A read operation (see Table 7) requires a Start condition, followed by a valid slave address byte, a valid address byte 00h, a second Start and a second slave address byte for read. After each of the three bytes the CAT5132 responds with an acknowledge and then the device transmits the data byte. The master terminates the read operation by issuing a STOP condition following the last bit of Data byte.

**Table 7. DR Read Operation** 

| _     |     |     |       |        |       |      |    |    |     |           |   |    |      |         |     |   |   | _    |    |   |   |       |         |        |   |   | _   |      |
|-------|-----|-----|-------|--------|-------|------|----|----|-----|-----------|---|----|------|---------|-----|---|---|------|----|---|---|-------|---------|--------|---|---|-----|------|
| Æ     |     |     |       | 1st by | /te   |      |    |    | ᅩ   |           |   |    | 2nd  | byte    |     |   |   | ×    |    |   |   | 3rd   | byte    |        |   |   |     | ٩    |
| START | ID4 | ID3 | ID2   | ID1    | ID0   | A1   | AO | Wb | ACK |           |   | AR | addr | ess - ( | 02h |   |   | ACK  |    |   | D | R(00h | n) sele | ection | 1 |   | ACK | STOP |
| ST    | 0   | 1   | 0     | 1      | 0     | 0    | 0  | 0  | Α   | 0         | 0 | 0  | 0    | 0       | 0   | 1 | 0 | Α    | 0  | 0 | 0 | 0     | 0       | 0      | 0 | 0 | Α   | SP   |
|       |     |     |       |        |       |      |    |    |     |           |   |    |      |         |     |   |   | 1    |    |   |   |       |         |        |   |   |     |      |
| START |     |     | slave | e ado  | lress | byte |    |    | ACK |           |   | DR | addr | ess -   | 00h |   |   |      |    |   |   |       |         |        |   |   |     |      |
| ST    | 0   | 1   | 0     | 1      | 0     | 0    | 0  | 0  | Α   | 0         | 0 | 0  | 0    | 0       | 0   | 0 | 0 |      |    |   |   |       |         |        |   |   |     |      |
| START |     |     | slave | e add  | Iress | byte |    |    |     | data byte |   |    |      |         |     |   |   | STOP |    |   |   |       |         |        |   |   |     |      |
| ST    | 0   | 1   | 0     | 1      | 0     | 0    | 0  | 1  | Α   | 0         | Χ | Х  | Χ    | Х       | Χ   | Χ | Χ |      | SP |   |   |       |         |        |   |   |     |      |



## POTENTIOMETER OPERATION

#### Power-On

The CAT5132 is a 128-position, digital controlled potentiometer. At power-up the device turns on at the mid-point wiper location (64) until the wiper register can be loaded with the nonvolatile memory location previously stored in the device. After the nonvolatile memory data is loaded into the wiper register the wiper location will change to the previously stored wiper position.

The end-to-end nominal resistance of the potentiometer has 128 contact points linearly distributed across the total resistor. Each of these contact points is addressed by the 7 bit wiper register which is decoded to select one of these 128 contact points.

Each contact point generates a linear resistive value between the 0 position and the 127 position. These values can be determined by dividing the end-to-end value of the potentiometer by 127. In the case of the  $10k\Omega$  potentiometer~ $79\Omega$  is the resistance between each wiper position. However in addition to the ~ $79\Omega$  for each resistive segment of the potentiometer, a wiper resistance offset must be considered. Table 8 shows the effect of this value and how it would appear on the wiper terminal.

This offset will appear in each of the CAT5132 end-toend resistance values in the same way as the  $10k\Omega$ example. However resistance between each wiper position for the  $50k\Omega$  version will be ~395 $\Omega$  and for the  $100k\Omega$  version will be ~790 $\Omega$ .

Table 8. Potentiometer Resistance and Wiper Resistance Offset Effects

| Position |                                     | լ Resistance for<br>Σ DPP |
|----------|-------------------------------------|---------------------------|
| 00       | $70\Omega$ or                       | $0\Omega + 70\Omega$      |
| 01       | 149 $\Omega$ or                     | $79\Omega + 70\Omega$     |
| 63       | $5{,}047\Omega$ or                  | $4,977\Omega+70\Omega$    |
| 127      | 10,070 $\Omega$ or                  | $10,000\Omega + 70\Omega$ |
|          |                                     |                           |
| Position | Typical R <sub>w</sub> to R<br>10kΩ | ր Resistance for<br>DPP   |
| 00       | 10,070Ω or                          | $10,000\Omega + 70\Omega$ |
| 64       | $5{,}047\Omega$ or                  | $4,977\Omega+70\Omega$    |
| 126      | 149 $\Omega$ or                     | $79\Omega + 70\Omega$     |
| 127      | $70\Omega$ or                       | $0\Omega + 70\Omega$      |



## PACKAGE OUTLINES 10-LEAD MSOP



### NOTES:

1) LEADFRAME MATERIAL: C7025 (THICKNESS: 0.15MM).

0.95 REF

- 2) BOTH PACKAGE LENGTH & WIDTH DO NOT INCLUDE MOLD FLASH.
- 3) FORMED LEAD SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITHIN 0.10MM.
- 4) UNREMOVED FLASH BETWEEN LEADS & PACKAGE END FLASH SHALL NOT EXCEED 0.15MM FROM BOTTOM BODY.
- 5) CONTROLLING DIMENSION: MM (INCH).

## **REVISION HISTORY**

| Date       | Rev. | Reason        |
|------------|------|---------------|
| 09/12/2005 | 00   | Initial Issue |

#### Copyrights, Trademarks and Patents

Trademarks and registered trademarks of Catalyst Semiconductor include each of the following:

 $\mathsf{DPP}^{\ \mathsf{TM}} \qquad \mathsf{AE^{2}}^{\ \mathsf{TM}} \qquad \mathsf{MiniPot}^{\mathsf{TM}}$ 

Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products. For a complete list of patents issued to Catalyst Semiconductor contact the Company's corporate office at 408.542.1000.

CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES.

Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur.

Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale.

Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete.



Catalyst Semiconductor, Inc. Corporate Headquarters 1250 Borregas Avenue Sunnyvale, CA 94089 Phone: 408.542.1000 Fax: 408.542.1200

www.caalyst-semiconductor.com

Publication #: 25092 Revison: 00

Issue date: 09/12/05