

October 2006

## FDS8949

# Dual N-Channel Logic Level PowerTrench<sup>®</sup> MOSFET 40V, 6A, 29mΩ

## **Features**

- Max  $r_{DS(on)} = 29m\Omega$  at  $V_{GS} = 10V$
- Max  $r_{DS(on)} = 36m\Omega$  at  $V_{GS} = 4.5V$
- Low gate charge
- High performance trench technology for extremely low r<sub>DS(on)</sub>
- High power and current handling capability
- RoHS compliant



#### **General Description**

These N-Channel Logic Level MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench® process that has been especially tailored to minimize the on-state resistance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.

## **Applications**

- Inverter
- Power suppliers





## **MOSFET Maximum Ratings** T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings    | Units |
|-----------------------------------|--------------------------------------------------|-----------|------------|-------|
| $V_{DS}$                          | Drain to Source Voltage                          |           | 40         | V     |
| $V_{GS}$                          | Gate to Source Voltage                           |           | ±20        | V     |
| I <sub>D</sub>                    | Drain Current -Continuous                        | (Note 1a) | 6          | ۸     |
|                                   | -Pulsed                                          |           | 20         | A     |
| E <sub>AS</sub>                   | Drain-Source Avalanche Energy                    | (Note 3)  | 26         | mJ    |
|                                   | Power Dissipation for Dual Operation             |           | 2          |       |
| $P_{D}$                           | Power Dissipation for Single Operation           | (Note 1a) | 1.6        | W     |
|                                   |                                                  | (Note 1b) | 0.9        |       |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to 150 | °C    |

## **Thermal Characteristics**

| $R_{\theta JA}$ | Thermal Resistance-Single operation, Junction to Ambient | (Note 1a) | 81  |      |
|-----------------|----------------------------------------------------------|-----------|-----|------|
| $R_{\theta JA}$ | Thermal Resistance-Single operation, Junction to Ambient | (Note 1b) | 135 | °C/W |
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case                     | (Note 1)  | 40  |      |

## **Package Marking and Ordering Information**

| Device Marking | Device  | Reel Size | Tape Width | Quantity   |
|----------------|---------|-----------|------------|------------|
| FDS8949        | FDS8949 | 13"       | 12mm       | 2500 units |

# **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted

| Symbol                                 | Parameter                                 | Test Conditions                             | Min | Тур | Max  | Units |
|----------------------------------------|-------------------------------------------|---------------------------------------------|-----|-----|------|-------|
| Off Chara                              | acteristics                               |                                             |     |     |      |       |
| $BV_{DSS}$                             | Drain to Source Breakdown Voltage         | $I_D = 250 \mu A, V_{GS} = 0 V$             | 40  |     |      | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C     |     | 33  |      | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current           | V <sub>DS</sub> = 32V, V <sub>GS</sub> = 0V |     |     | 1    | μА    |
| .022                                   | Zoro Gato Voltago Brain Garront           | T <sub>J</sub> = 55°C                       |     |     | 10   | μΑ    |
| $I_{\text{GSS}}$                       | Gate to Source Leakage Current            | $V_{GS} = \pm 20V, V_{DS} = 0\overline{V}$  |     |     | ±100 | nA    |

## On Characteristics (Note 2)

| $V_{GS(th)}$                           | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_{D} = 250 \mu A$                              | 1 | 1.9  | 3  | V     |
|----------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------|---|------|----|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 250μA, referenced to 25°C                        |   | -4.6 |    | mV/°C |
|                                        |                                                             | $V_{GS}$ = 10V, $I_D$ = 6A                                        |   | 21   | 29 |       |
| r <sub>DS(on)</sub>                    | Drain to Source On Resistance                               | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 4.5A                     |   | 26   | 36 | mΩ    |
|                                        |                                                             | V <sub>GS</sub> = 10V, I <sub>D</sub> = 6A,T <sub>J</sub> = 125°C |   | 29   | 43 |       |
| 9 <sub>FS</sub>                        | Forward Transconductance                                    | $V_{DS} = 10V, I_{D} = 6A$                                        |   | 22   |    | S     |

## **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | V <sub>DS</sub> = 20V, V <sub>GS</sub> = 0V,<br>f = 1MHz | 715 | 955 | pF |
|------------------|------------------------------|----------------------------------------------------------|-----|-----|----|
| C <sub>oss</sub> | Output Capacitance           |                                                          | 105 | 140 | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | T - TIVILIZ                                              | 60  | 90  | pF |
| $R_g$            | Gate Resistance              | f = 1MHz                                                 | 1.1 |     | Ω  |

## **Switching Characteristics**

| $t_{d(on)}$     | Turn-On Delay Time            | .,                                                             | 9   | 18 | ns |
|-----------------|-------------------------------|----------------------------------------------------------------|-----|----|----|
| t <sub>r</sub>  | Rise Time                     | $V_{DD}$ = 20V, $I_{D}$ = 1A<br>$V_{GS}$ = 10V, $R_{GEN}$ = 6Ω | 5   | 10 | ns |
| $t_{d(off)}$    | Turn-Off Delay Time           | V <sub>GS</sub> = 10V, K <sub>GEN</sub> = 052                  | 23  | 37 | ns |
| t <sub>f</sub>  | Fall Time                     |                                                                | 3   | 6  | ns |
| $Q_g$           | Total Gate Charge             |                                                                | 7.7 | 11 | nC |
| $Q_{gs}$        | Gate to Source Gate Charge    | $V_{DS} = 20V, I_D = 6A, V_{GS} = 5V$                          | 2.4 |    | nC |
| Q <sub>gd</sub> | Gate to Drain "Miller" Charge |                                                                | 2.8 |    | nC |

#### **Drain-Source Diode Characteristics** and Maximum Ratings

| $V_{SD}$        | Source to Drain Diode Forward Voltage | $V_{GS} = 0V, I_S = 6A \text{ (note 2)}$               | 0.8 | 1.2 | V  |
|-----------------|---------------------------------------|--------------------------------------------------------|-----|-----|----|
| t <sub>rr</sub> | Reverse Recovery Time (note 3)        | $I_{\rm F} = 6A$ , $d_{\rm iF}/d_{\rm f} = 100A/\mu s$ | 17  | 26  | ns |
| Q <sub>rr</sub> | Reverse Recovery Charge               | iF - 0A, α <sub>iF</sub> /α <sub>t</sub> - 100A/μs     | 7   | 11  | nC |

#### Notes

1:  $R_{\theta,JA}$  is the sum of the junction-to-case and case-to- ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta,JC}$  is guaranteed by design while  $R_{\theta,JA}$  is determined by the user's board design.



a) 81°C/W when mounted on a 1in<sup>2</sup> pad of 2 oz copper



**b)** 135°C/W when mounted on a minimum pad .

Scale 1:1 on letter size paper

**2:** Pulse Test: Pulse Width < 300 us, Duty Cycle < 2.0%.

3: Starting  $T_J$  = 25°C, L = 1mH,  $I_{AS}$  = 7.3A,  $V_{DD}$  = 40V,  $V_{GS}$  = 10V.

## Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On Region Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 3. Normalized On Resistance vs Junction Temperature



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

# Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability

 $t_{AV}$ , TIME IN AVALANCHE(ms)



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs
Ambient Temperature



Figure 12. Single Pulse Maximum Power Dissipation



Figure 13. Transient Thermal Response Curve

UniFET™  $\mathsf{UltraFET}^{\circledR}$  $VCX^{TM}$ Wire™

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx <sup>™</sup>       | FACT Quiet Series™  | OCX™                     | SILENT SWITCHER        |
|-------------------------|---------------------|--------------------------|------------------------|
| ActiveArray™            | GlobalOptoisolator™ | OCXPro™                  | SMART START™           |
| Bottomless™             | GTO™                | OPTOLOGIC <sup>®</sup>   | SPM™                   |
| Build it Now™           | HiSeC™              | OPTOPLANAR™              | Stealth™               |
| CoolFET™                | I <sup>2</sup> C™   | PACMAN™                  | SuperFET™              |
| CROSSVOLT™              | i-Lo™               | POP™                     | SuperSOT™-3            |
| DOME™                   | ImpliedDisconnect™  | Power247™                | SuperSOT™-6            |
| EcoSPARK™               | IntelliMAX™         | PowerEdge™               | SuperSOT™-8            |
| E <sup>2</sup> CMOS™    | ISOPLANAR™          | PowerSaver™              | SyncFET™               |
| EnSigna™                | LittleFET™          | PowerTrench <sup>®</sup> | TCM™                   |
| FACT™                   | MICROCOUPLER™       | QFET <sup>®</sup>        | TinyBoost™             |
| FAST <sup>®</sup>       | MicroFET™           | QS™                      | TinyBuck™              |
| FASTr™                  | MicroPak™           | QT Optoelectronics™      | TinyPWM™               |
| FPS™                    | MICROWIRE™          | Quiet Series™            | TinyPower™             |
| FRFET™                  | MSX™                | RapidConfigure™          | TinyLogic <sup>®</sup> |
|                         | MSXPro™             | RapidConnect™            | TINYOPTO™              |
| Across the board. Aroun | d the world.™       | µSerDes™                 | TruTranslation™        |
| The Power Franchise®    |                     | ScalarPump™              | UHC™                   |
|                         |                     |                          |                        |

Programmable Active Droop™

#### DISCLAIMER

PAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS, THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

ELIPE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS
WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. I20