Toshiba CMOS Digital Integrated Circuit Silicon Monolithic # **TC94A23F** ### Single-chip CD Processor with Built-in Controller TC94A23F is a single-chip CD processor for digital servo. It incorporates a 4-bit microcontroller. The controller features an LCD/LED driver, 4-channel 6-bit AD converter, 2/3-line serial interface, buzzer, interrupt function, and 8-bit timer/counter. The CPU can select one of three crystal oscillator operating clocks (16.9344 MHz, 4.5 MHz, and 75 kHz), facilitating interface with the CD processor. The CD processor incorporates sync separation protection and interpolation, EFM decoder, error correction, digital equalizer for servo, and servo controller. The CD processor also incorporates a 1-bit DA converter. In combination with RF amp TA2153FN or TA2109F, TC94A23F can very simply configure an adjustment-free CD player. Weight: 1.6 g (typ.) Thus, the IC is suitable for CD systems for automobiles and radio-cassette players. #### **Features** • Single-chip CD processor with built-in CMOS LCE/LED driver and 4-bit microcontroller • Operating voltage: At CD on: $V_{DD} = 4.5 \text{ to } 5.5 \text{ V (typ. } 5.0 \text{ V)}$ At CD off: $V_{DD} = 3.0$ to 5.5 V (only CPU on) • Current dissipation: At CD on: IDD = 50 mA (typ.) At CD off: IDD = 2 mA (with 4.5 MHz crystal oscillator, only CPU on) At CD off: IDD = 0.3 mA (with 75 kHz crystal oscillator, only CPU on) • Operating temperature range: $Ta = -40 \sim 85$ °C Package: QFP100-P-1420-0.65A (0.65-mm pitch, 2.7-mm thick) • One-time PROM version: TC94AP09F ### 4-bit Microcontroller - Program memory (ROM): 16-bit × 8k-step - Data memory (RAM): 4-bit × 512-word - Instruction execution time: 1.89/1.78/40 µs (all one-word instructions) - Crystal oscillator frequency: 16.9344 MHz/4.5 MHz/75 kHz - Stack level: 8 - AD converter: 6-bit × 4-channel - LCD driver: 1/4 duty, 1/2 or 1/3 bias method, 72 segments max - LED driver: 4-digit × 14-segment (max), also used as LCD driver switched by software - I/O port: CMOS I/O port: 16 N-channel open drain I/O port: 4 (max) Output-only port: 4 (max), also used as CD processor pins Input-only port: 4 • Timer/counter: 8 bit (INTR, instruction cycle, 100/1 kHz selectable as timer clock) 10, 100, or 500 Hz: internal port 2 Hz: Flip-flop port - Serial interface: Supports 2/3-line method (data length: 4 or 8 bits) - Buzzer: Four types: 0.75, 1, 1.5, and 3 kHz Four modes: Continuous, Single-Shot, 10 Hz Intermittent, and 10 Hz Intermittent at 1 Hz Interval) - Interrupt: 1 external, 3 internal (CD sub-sync, serial interface, 8-bit timer) - Back-up mode: three types Clock Stop (crystal oscillator off) Hardware Wait (crystal oscillator on but CPU in operation) Software Wait (CPU in intermittent operation) • Reset function: Power-on reset, built-in supply voltage detector (detection voltage = 2.5 V typ.) #### **CD Processor** - Reliable sync pattern detection, sync signal protection and interpolation - Built-in EFM decoder and sub code decoder - High-correction capability using cross interleave read Solomon code (CIRC) logical equation C1 correction: dual C2 correction: quadruple - Supports variable speeds. - Jitter absorption capability of ±6 frames - Built-in 16 KB RAM - Built-in digital output circuit - Built-in L/R independent digital attenuators - Bilingual audio output (Note) - Sub code Q data are read-timing free and can be output in sync with audio data. (Note) - Built-in data slice and analog PLL (adjustment-free VCO used) circuit - · Auto adjustment of loop gain, offset, and balance at focus servo and tracking servo - RF gain auto adjustment circuit - · Built-in digital equalizer for phase compensation - Supports different pickups using built-in digital equalizer coefficient RAM. - · Built-in focus and tracking servo control circuit - Search control supports all modes and realizes high-speed, stable search. - · Lens kick and feed kick use speed control method. - Built-in AFC circuit and APC circuit for disc motor CLV servo. - Built-in defect/shock detector - Built-in 8 times oversampling digital filter and 1-bit DA converter. Note: Output pins for sub code Q data and audio data are also used as LCD driver pins. The function of the pins can be switched by program. 2 ### **Pin Connections** Note: Symbols used for the pins above indicate the following pin functions. - \* : CD processor-dedicated pin - : Power supply pin - 3 : CD processor tri-state output pin - A : CD processor analog input/output pin - R : Reference input pin - M : Controller-dedicated pin Note: When the CD is off, the power supply pins for the controller (MV<sub>DD</sub>) and the power pins supply for the CD oscillator (XV<sub>DD</sub>) are on and the CD processor-dedicated power supply pins (indicated by asterisk \*) are off. 3 2002-02-06 ### **Block Diagram** 4 ## **Pin Function** | Pin<br>Number | Symbol | Pin Name | Function and Operation | Remarks | |---------------|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------| | 97 | COM1/OT1 | | Common signal output pins for the LCD panel. Those pins configure matrix with S1 to S18 and display up to 72 segments. The LCD can be driven by the 1/2 or 1/3 bias | | | 98 | COM2/OT2 | | method. When the 1/2 bias method is set, three levels, MV <sub>DD</sub> , 1/2MV <sub>DD</sub> , and GND, are output at 2-ms intervals at a 62.5 Hz cycle. When the 1/3 bias method is set, four levels, MV <sub>DD</sub> , 1/3MV <sub>DD</sub> , 2/3MV <sub>DD</sub> , and GND, are output at 1-ms intervals at a 125 Hz cycle | MV <sub>DD</sub> MV <sub>DD</sub> Bias voltage | | 99 | 99 COM3/OT3 | /output port | (when either the 4.5 MHz or 75 kHz crystal oscillator is used). After system reset or clock stop execution is released, the non-selected waveform (bias voltage) is output. The DISP OFF bit is set to | | | 100 | | | 0 and the common signal is output. These pins can be switched to an output port (Note 1) or LED driver pins by program. They are usually used for digit output to drive the LEDs. | | | Pin<br>Number | Symbol | Pin Name | Function and Operation | Remarks | |---------------|------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | 1~9 | S1/OT4<br>~<br>S9/OT13 | LCD segment output<br>/output port | Segment signal output pins for the LCD panel. Those pins configure a matrix with COM1 to COM4 and display up to 72 segments. When the 1/2 bias method is set, two levels, MV <sub>DD</sub> and GND, are output. When the 1/3 bias method is set four levels, MV <sub>DD</sub> , 1/3MV <sub>DD</sub> , 2/3MV <sub>DD</sub> , and GND, are output. The S1 to S14 pins can be switched to an output port (Note 1) by program. Port 8 and S15 to S18 pins can be switched pin by pin to | MV <sub>DD</sub> MV <sub>DD</sub> Bias voltage | | 10 | S10/OT14<br>/ZDET | | an I/O port and segment output pins. When the pins are set to an I/O port, output is N-channel open drain. The S10 to S14 and P8-0 to P8-3 pins can be switched to CD signal input/output pins by | | | 11 | S11/OT15<br>/CLCK | | program. Setting the CD10 bit to 1 switches the pins to the LRCK, BCK, and AOUT pins as the CD pins in batches. The other pins can be individually switched according to the S14/S15/S16 segment data. | | | 12 | S12/OT16<br>/DATA | LCD segment output<br>/output port<br>/CD signal | CLCK: Inputs/outputs sub code P to W data reading clock. DATA: Outputs sub code P to W data. | MV <sub>DD</sub> \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 13 | S13/OT17<br>/SFSY | | SFSY: Outputs frame sync signal for playback. LRCK: Outputs channel clock (44.1 kHz). When L channel, outputs Low. When | | | 14 | S14/OT18<br>/LRCK | | R channel, outputs High. The polarity can be inverted by command. BCK: Outputs bit clock (1.4112 MHz). AOUT: Outputs audio data. | MV <sub>DD</sub> | | 15 | P8-0/S15<br>/BCK | | MBOV: Outputs buffer-memory-overflow signal. When buffer memory overflows, outputs H. IPF: Outputs interpolation pointing flag. If | Input Bias voltage | | 16 | P8-1/S16<br>/AOUT | I/O port | AOUT output is C2 error detection/correction, outputs High to indicate correction is impossible. ZDET: Outputs 1-bit DAC zero detection flag. | | | 17 | P8-2/S17<br>/MBOV | /LCD segment output<br>/CD signal | Pins set as an output port are used for segment output for the LED driver. The output port can increment OT1 to OT18 by instruction, facilitating access to data in external RAM and ROM. | | | 18 | P8-3/S18<br>/IPF | | (Note 1) After a system reset, pins also used as output ports are set to LCD output; pins also used as I/O ports are set to I/O port input. | | | Pin<br>Number | Symbol | Pin Name | Function and Operation | Remarks | |---------------|-------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | 21~24 | P1-0~P1-3 | I/O port 1 | 4-bit CMOS I/O port. Input/output can be set for each bit by program. The pins can be set to be pulled-up or pulled-down by program. Thus, they can be used as key input pins. When the pins are set to I/O port input, Clock Stop mode and Wait mode can be released, according to the change in input to the pins. | MV <sub>DD</sub> MV <sub>DD</sub> R <sub>IN1</sub> MV <sub>DD</sub> | | 25 | P3-0 | I/O port 3 | 5-bit CMOS I/O port. Input/output can be set for each bit by program. P3-1 and P4-0 pins are also used as built-in 6-bit 4-channel A/D converter analog input pins. The built-in A/D converter uses successive approximation. The conversion time is 6 | MV <sub>DD</sub><br><b>↓</b> | | 26~28 | P3-1/ADin1<br>~<br>P3-3/ADin3 | I/O port 3<br>/A/D analog voltage<br>input | instruction cycles (280 µs) when the 75 kHz crystal oscillator is used; 198 µs when the 4.5 MHz crystal oscillator is used; 180 µs when the 16.9344 MHz crystal oscillator is used. A/D analog input can be set for each pin by program. The internal power supply (MV <sub>DD</sub> ) is used as the reference voltage. The P4-0 pin is also used as the buzzer | To A/D converter | | 29 | P4-0/ADin4<br>/BUZR | I/O port 4<br>/A/D analog voltage<br>input/buzzer output | output pin. One of four frequencies: 0.75, 1, 1.5, and 3 kHz, can be selected for buzzer output. The buzzer is output at the selected frequency in one of four modes: Continuous, single-shot, 10 Hz intermittent, and 10 Hz intermittent at 1 Hz interval. Settings for the A/D converter and buzzer, and their control can be performed by program. | instruction | | 33<br>34 | P2-0/EMPHin<br>P2-1/HSO in | I/O port 2<br>/1-bit DAC input | I/O port 2 is a 4-bit CMOS I/O port. | MV <sub>DD</sub> MV <sub>DD</sub> | | 35<br>36 | P2-2/LRCKin | 71 die Drio Input | IN1 and IN2 are a 2-bit general-purpose input port. Input/output can be set for each bit of I/O port | | | 37 | IN1/BCKin | General-purpose input port/1-bit DAC | 2 by program. I/O port 2 and the IN1 pins can be switched to 1-bit DAC input pins by the CD command to support shock-proofing. In this case, the I/O port must be set to input. With the OTP version, the IN2 pin is also used as the program power supply pin. | MV <sub>DD</sub> | | 89 | IN2/ (VPP) | input (VPP input) | as the program power supply pin. | | | Pin<br>Number | Symbol | Pin Name | Function and Operation | Remarks | |---------------|-------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | | | | 3-bit CMOS I/O port. | | | | | I/O port 4/serial data | Input/output can be set for each bit by program. | | | 30 | P4-1/S12 | input | These pins are also used as serial interface (SIO) circuit input/output pins. | | | 31 | P4-2<br>/SI0/SI1/SDA | /serial data<br>input/output | SIO is a serial interface supporting 2-line and 3-line methods. Starting from the MSB or LSB, 4 or 8-bit serial data are output to the SO/SDA pin, or data on the SI1 and SI2 pins are input to the device at the clock edge on the SCK/SCL pin. As the serial operating clock (SCK/SCL), an internal (450/225/150/75 kHz) or external clock can be selected. Rising or falling shift can also be selected. The clock and data output can be N-channel open drain. These selections facilitate controlling the LSI and communications between the controllers. | MV <sub>DD</sub> | | 32 | P4-3<br>/SCK/SCL | /serial clock<br>input/output | When SIO interrupts are enabled, an interrupt is generated as soon as execution of the SIO completes, and the program jumps to address 4. This is effective for performing serial communications at high speed. All SIO inputs incorporate a Schmidt circuit. | Input instruction + SI0 <sub>ON</sub> | | | | | SIO and its control can be set by program. | | | 38 | TESTC | Test mode control<br>input | Input pins for controlling Test mode. When the pins are at High level, the device is in Test mode; at Low level, in normal operation. | MV <sub>DD</sub> | | 88 | TESTM | iriput | Normally, set the pins to Low level or NC (pull-down resistors are incorporated). | R <sub>IN2</sub> H | | | | | 4-bit general-purpose output port. | | | 39~42 | OT19/HSO<br>OT20/SPCK<br>OT21/SPDA<br>OT22/COFS | Af Lo Th pil sw pil en ac S1 Output port/CD control signal output | After system reset, the pins are set to a Low-level output port. The pins can be switched to CD control output pins by program. Setting OT19 to OT22 to 0 switches all four pins to CD control output pins. Setting OT19 to OT22 and CDIO to 1 enables the pins to be switched as follows according to the segment data contents of the S15 and S16 pins: HSO: Outputs playback speed mode. Normal speed: High Double speed: Low SPCK: Outputs clock for reading processor status signal (176.4 kHz). | MV <sub>DD</sub> | | | | | APCK: Outputs clock for reading processor status signal. SPDA: Outputs processor status signal. COFS: Outputs frame clock for correction (7.35 kHz). | | | Pin<br>Number | Symbol | Pin Name | Function and Operation | Remarks | |---------------|--------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------| | 43 | DOUT | | Digital output in. | → V <sub>DD</sub> | | | | | Sub code block sync output pin. | <b>₽</b> ħ | | 44 | SBSY | | When sub code sync is detected, outputs High at the S1 position. | | | 45 | SBOK | | Sub code Q data CRCC result output pin. | | | 40 | ODOR | | When the result is OK, outputs High. | | | 46, 75 | $V_{DD}$ | | Power supply pins for CD digital block. Normally, 5 V is applied. When CD is not used (CD off), the power supply can be set to off except to the | → V <sub>DD</sub> | | 47, 76 | V <sub>SS</sub> | cc<br>op<br>C<br>aa<br>sc | controller, enabling only the controller to operate. At this time, 1 must be set in the CDoff bit. If pins from 11 to 18 and 39 to 42 are set as CD control signal input/output pins, setting the CDoff bit to 1 switches all the pins to an output port. | → MV <sub>SS</sub> | | 48 | P2V <sub>REF</sub> | | 2V <sub>REF</sub> pin for PLL block | _ | | 49 | PDO | CD processor control input/output | Outputs phase error signal between the EFM and PLCK signals. | P2V <sub>REF</sub> | | 50 | TMAX | | TMAX detection result output pin. Selected by command bit TMPS. Longer than the specified cycle: Outputs P2V <sub>REF</sub> . Shorter than the specified cycle: Outputs Low level (V <sub>SS</sub> ). Within the specified cycle: at high impedance | P2V <sub>REF</sub> | | 51 | LPFN | | Inverted input pin for low-pass filter amp. | AV <sub>DD</sub> | | 52 | LPFO | | Output pin for low-pass filter amp. | LPFN LPFN | | 53 | PV <sub>REF</sub> | | V <sub>REF</sub> pin for PLL block | PV <sub>REF</sub> VCO | | 54 | VCOF | | VCO filter pin | VCOF VCO | | 55 | AV <sub>SS</sub> | | Ground pin for analog block | | TC94A23F | Pin<br>Number | Symbol | Pin Name | Function and Operation | Remarks | |---------------|-------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 69 | RFGC | a<br> (<br> ( | Control signal output pin for adjusting RF amplitude. Outputs three-level PWM signal (PWM carrier = 88.2 kHz). | P2V <sub>REF</sub> | | 70 | TEBC | | Tracking balance control signal output pin. Outputs three-level PWM signal (PWM carrier = 88.2 kHz). | R <sub>out3</sub> | | 71 | FMO | | Focus equalizer output pin. Outputs three-level PWM signal (PWM carrier = 88.2 kHz). | Voca | | 72 | DMO | CD processor control input/output | Disc equalizer output pin. Outputs three-level PWM signal (PWM carrier = 88.2 kHz for DSP block). | I VREF | | 73 | 2V <sub>REF</sub> | | Analog reference voltage power supply pin (2 × V <sub>REF</sub> ) | _ | | 74 | SEL | | APC circuit on/off signal output pin. At laser on, high impedance at UHS = High; H level output at UHS = High. | V <sub>DD</sub> | | 77 | XV <sub>SS</sub> | | Power supply pins for CD crystal oscillator. To control the CD processor power supply and the controller power supply individually, | _ | | 80 | $XV_{DD}$ | | connect the MV $_{DD}$ and MV $_{SS}$ pins to the power supply lines used by the V $_{DD}$ and V $_{SS}$ pins. | | | 78 | ΧI | CD processor crystal oscillator pins | CD crystal oscillator input/output pins. Connect a 16.9344 MHz crystal oscillator. The clock is used as the CD system clock and controller system clock. After system reset, this clock is supplied as the controller system clock and starts the CPU. The crystal oscillator can be halted by program. If the 4.5 MHz or 75 kHz oscillator is | R <sub>out1</sub> XO R <sub>fXT1</sub> | | 79 | хо | | selected as the controller system clock, the oscillator is halted by program when the CD processor is off. During execution of the CKSTP instruction, oscillation halts. (Note) When switching the controller system clock from the controller oscillator to the CD crystal oscillator, make sure that the CD crystal oscillator is in stable state. | XV <sub>DD</sub> XV <sub>SS</sub> | | Pin<br>Number | Symbol | Pin Name | Function and Operation | Remarks | |---------------|------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 81 | DV <sub>SR</sub> | | R-channel D/A converter block ground pin | DV <sub>DD</sub> | | 82 | RO | | R-channel data forward rotation output pin | DV <sub>RR</sub> /DV <sub>RL</sub> \$ | | 83 | $DV_RR$ | | R-channel reference voltage pin | * | | 84 | $DV_DD$ | CD processor control input/output | D/A converter block power supply pin | DV <sub>DD</sub> | | 85 | $DV_RL$ | Input/output | L-channel reference voltage pin | RO/LO The state of | | 86 | LO | | L-channel data forward rotation output pin | DV <sub>SL</sub> /DV <sub>SR</sub> | | 87 | DV <sub>SL</sub> | | L-channel D/A converter block ground pin | Vss | | 90 | RST | Reset input | Device system reset signal input pin. While the RST is at Low level, reset is applied. When the RST is at High level, the CD block is in operation, and the controller program starts from address 0. Normally, when 2.7 V or higher voltage is supplied to the MVDD when at 0 V, system reset is applied (power-on reset). Fix the pin to High level. | MV <sub>DD</sub> | | 91 | HOLD | Hold mode control<br>input | Input pin used to request or release hold state. Normally, the pin is used for inputting the CD mode selection signal or battery detection signal. Halt states are Clock Stop mode (crystal oscillator stops oscillation) and Wait mode (CPU stops). The modes are entered using the CKSTP and WAIT instructions. By program, Clock Stop mode can be entered by detection of Low level on the HOLD pin or by forced execution. Clock Stop mode can be released by detection of High level on the HOLD pin or change in the HOLD pin input. Executing the CKSTP instruction stops the clock generator and the CPU, entering memory backup state. During memory backup state, current dissipation becomes low (1 µA or below). The display output and CMOS output port automatically become Low level. The N-channel open drain output becomes off. Regardless of the HOLD pin input state, Wait mode is executed and current dissipation becomes low. Crystal oscillator only on or CPU operation suspended can be programmed. When the crystal oscillator only is on, all displays are at Low level. The other pins are in Hold state. When CPU operation is suspended, all states are held except that the CPU is suspended. Wait mode is released by a change of the HOLD pin input. (Note) To use Backup mode, turn off the VDD pin (power supply for CD), and enter Backup mode. | MV <sub>DD</sub> | | Pin<br>Number | Symbol | Pin Name | Function and Operation | Remarks | |---------------|------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 92 | INTR | External interrupt<br>input | External interrupt input pin. When interrupts are enabled and a pulse of 1.11 to 3.33 µs or more (13.3 to 40 µs when the 75 kHz clock is used) is input to this pin, an interrupt is generated and the program jumps to address 1. Input logic and rising/falling edge can be individually selected for interrupt inputs. The internal 8-bit timer clock can be selected for interrupt inputs. Interrupts can be generated (address 3) by pulse count or the count value. Interrupt inputs are Schmidt inputs. The pin can be used as an input port for inputs such as remote control signals. | | | 93 | MXO | Crystal oscillator pins | Crystal oscillator pins for the controller. The oscillator clock is used as a time base for the clock function as well as the system clock for the controller. After system reset, the CPU starts operation using the 16.9344 MHz CD oscillator (connected to the XI and XO pins). The oscillator is switched to the controller oscillator by program. Either a 4.5 MHz reference oscillator or a 75 kHz oscillator is connected to the MXO and MXI pins. The oscillators are switched by a bit used to select a frequency of 4.5 MHz or 75 kHz. The oscillators incorporate a feedback resistor. Switching frequencies automatically switches the feedback resistor of the crystal oscillator. | MXO R <sub>fXT2</sub> MV <sub>DD</sub> | | 94 | | for controller | The reedback resistor of the crystal oscillator. The Rout2 = $2 \text{ K}\Omega$ , RfXT2 = $10 \text{ M}\Omega$ typ. 4.5 MHz: Rout2 = $2 \text{ K}\Omega$ , RfXT2 = $1 \text{ M}\Omega$ typ. If the operating clock is the CD crystal oscillator, fix the MXI pin to GND. During execution of the CKSTP instruction, oscillation halts. Selection and control of crystal oscillators are done by program. (Note) When the 75 kHz crystal oscillator is used, externally add/connect a $100 \text{ k}\Omega$ output resistor. | MXI M | | 19, 96 | MV <sub>DD</sub> | Power supply pins for | Power supply pins for the controller block. Normally, $V_{DD} = 4.5$ to $5.5$ V. In backup state (when executing the CKSTP instruction), current dissipation becomes low (1 $\mu$ A or below), dropping the power supply voltage to 2.0 V. If 2.7 V or more is applied to these pins when at 0 V, a system reset is applied to the device and the program starts from address 0 (power-on reset). | MVDD | | 20, 95 | MVss | controller block | The CD processor incorporates a power supply detector, which detects the power supply voltage of 2.5 V. (Note) At power-on reset operation, allow 10 to 100 ms while the device power supply voltage rises. When not using the power supply detector function, set the test port pins (TEST#0 to 3) to all 1s so that the CD processor enters Halt state. Setting to Halt state reduces current dissipation by 150 μA (typ.). | MV <sub>SS</sub> | # Maximum Ratings (Ta = 25°C, $V_{DD}$ = $MV_{DD}$ = $DV_{DD}$ = $AV_{DD}$ , $MV_{DD}$ = $XV_{DD}$ ) | Characteristic | | Symbol | Rating | Unit | | |-----------------------|-------------------------------------|------------------|------------------------------------------------|-------------|--| | Dower ownsky voltage | | $V_{DD}$ | -0.3~6.0 (MV <sub>DD</sub> ≥ V <sub>DD</sub> ) | V | | | Fower supply voits | Power supply voltage | | -0.3~0.0 (NIVDD ≥ VDD) | V | | | lanut valtana | (V <sub>DD</sub> power supply pin) | V <sub>IN1</sub> | $-0.3 \sim V_{DD} + 0.3$ | <b>&gt;</b> | | | Input voltage | (MV <sub>DD</sub> power supply pin) | V <sub>IN2</sub> | -0.3~MV <sub>DD</sub> + 0.3 | V | | | Power dissipation | | P <sub>D</sub> | 1400 | mW | | | Operating temperature | | T <sub>opr</sub> | -40~85 | °C | | | Storage temperatu | ıre | T <sub>stg</sub> | -65~150 | °C | | ### **Electrical characteristics** (unless otherwise specified, Ta = 25°C, $V_{DD}$ = $MV_{DD}$ = $XV_{DD}$ = $DV_{DD}$ = $AV_{DD}$ = 5 V, $2V_{REF}$ = $P2V_{REF}$ = 4.2 V, $V_{REF}$ = $P2V_{REF}$ = 2.1 V) ### V<sub>DD</sub> (power supply pins for CD processor block: V<sub>DD</sub>, XV<sub>DD</sub>, DV<sub>DD</sub>, AV<sub>DD</sub>) | Characteristic | Symbol | Test<br>Circuit | Test Condition | | Тур. | Max | Unit | |--------------------------------------|-------------------|-----------------|--------------------------------------------------------------------------------------|---|---------|-----|------| | Operating power supply voltage range | $V_{DD}$ | _ | $MV_{DD} = XV_{DD} \ge V_{DD} = DV_{DD} = AV_{DD}$ * | | ~ | 5.5 | V | | Operating power supply | I <sub>DD</sub> | _ | (V <sub>DD</sub> , DV <sub>DD</sub> , AV <sub>DD</sub> )<br>operating at 16.9344 MHz | _ | 50 | 60 | m۸ | | current | XI <sub>DD</sub> | _ | (XV <sub>DD</sub> ) 16.9344 MHz crystal oscillator connected | _ | 2.0 | _ | mA | | Crystal oscillator standby current | X <sub>STBY</sub> | _ | (XV <sub>DD</sub> ) 16.9344 MHz crystal oscillator off | _ | 0.01 | _ | μА | | Crystal oscillator frequency | f <sub>XT</sub> | _ | $C_i = C_0 = 15 \text{ pF}$ (Note 1)* | _ | 16.9344 | _ | MHz | ### MV<sub>DD</sub> (power supply pins for CPU block: MV<sub>DD</sub>, XV<sub>DD</sub>) (Note 2) | Characteristic | Symbol | Test<br>Circuit | Tes | st Condition | Min | Тур. | Max | Unit | |--------------------------------------|-------------------|---------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------|-----|------|-----|------| | | MV <sub>DD1</sub> | CPU and CD in oper $MV_{DD} = XV_{DD} \ge V_{DI}$ | | | 4.5 | ~ | 5.5 | | | Operating power supply voltage range | MV <sub>DD2</sub> | _ | CPU in operation /16.9344 MHz crys | (CD off, 4.5 MHz stal oscillator used) * | 4.5 | ~ | 5.5 | V | | | MV <sub>DD3</sub> | | CPU in operation (CD off, 75 kHz cr | ystal oscillator used) * | 3.0 | ~ | 5.5 | V | | Memory hold voltage range | $MV_HD$ | _ | Crystal oscillator s<br>(executing CKSTF | | 2.0 | ~ | 5.5 | | | | MI <sub>DD1</sub> | _ | CPU in operation oc | XI = 16.9344 MHz crystal oscillator connected | _ | 3.0 | 5.0 | | | | MI <sub>DD2</sub> | _ | | MXI = 4.5 MHz crystal oscillator connected | _ | 1.4 | 2.5 | - mA | | Operating power supply current | MI <sub>DD3</sub> | _ | | MXI = 75 kHz crystal oscillator connected | _ | 0.3 | 1.0 | | | (Note 3) | MI <sub>DD4</sub> | 4 — | | XI = 16.9344 MHz crystal oscillator connected | _ | 1.5 | _ | | | | MI <sub>DD5</sub> | _ | Standby mode<br>(crystal oscillator<br>only in operation) | MXI = 4.5 MHz crystal oscillator connected | _ | 0.25 | _ | | | | MI <sub>DD6</sub> | ' ' | MXI = 75 kHz crystal oscillator connected | _ | 0.1 | | | | | Memory hold current | MI <sub>HD</sub> | _ | Crystal oscillator s<br>(executing CKSTF | | _ | 0.1 | 1.0 | μА | | | f <sub>MXT1</sub> | _ | 4.5 MHz crystal os | scillator set (Note 1)* | _ | 4.5 | _ | MHz | | Crystal oscillator frequency | f <sub>MXT2</sub> | | 75 kHz crystal osc<br>MV <sub>DD</sub> = 2.7~5.5 V | | | 75 | _ | kHz | | Crystal oscillator start time | t <sub>st</sub> | _ | Crystal oscillator f | <sub>mxt</sub> = 75 kHz | _ | _ | 1.0 | s | Note 1: Design and set constants according to the crystal oscillator to be connected. Note 2: The power supply/memory hold current is the value obtained by summing the XV<sub>DD</sub> and MV<sub>DD</sub> pin currents. Note 3: The values are those when the power supply detector function is operating. Setting the function reduces current dissipation by 150 $\mu$ A (typ.). (Except in Standby mode) An asterisk (\*) indicates the values are guaranteed when $V_{DD} = MV_{DD} = XV_{DD} = AV_{DD} = 4.5$ to 5.5 V, and Ta = -40 to $85^{\circ}C$ . ### LCD common output/output port (COM1/OT1 to COM4/OT4) | Characteristic | | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |----------------|------------|------------------|-----------------|-------------------------------------------|------|------|------|------| | | High level | I <sub>OH1</sub> | _ | V <sub>OH</sub> = 4.5 V (LCD output) | -200 | -600 | _ | μΑ | | Output current | | I <sub>OH2</sub> | | $V_{OH} = 4.5 \text{ V (OT output)}$ | -15 | -30 | | mA | | Output current | Low level | I <sub>OL1</sub> | | $V_{OL} = 0.5 \text{ V (LCD output)}$ | 200 | 600 | | μΑ | | | | I <sub>OL5</sub> | | $V_{OL} = 0.5 \text{ V (OT output)}$ | 4.0 | 10 | _ | mA | | | 1/2 level | V <sub>BS2</sub> | | No load (LCD output, 1/2 bias method set) | 2.3 | 2.5 | 2.7 | | | Bias voltage | 1/3 level | V <sub>BS1</sub> | | No load (LCD output, 1/3 bigs method set) | 1.47 | 1.67 | 1.87 | V | | | 2/3 level | V <sub>BS3</sub> | | No load (LCD output, 1/3 bias method set) | 3.13 | 3.33 | 3.53 | | # Segment output, output ports, I/O ports, and CD function output (S1/OT4 to S9/OT13, S10/OT14/ZDET to S14/OT18/LRCK, P8-0/S14/BCK to P8-3/S18/IPF, OT19) | Characteristic | | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |---------------------------|------------|------------------|-----------------|-----------------------------------------------------------------------------|---------------------------------------------------------------|------|---------------------------------------------------------------|------| | High level Output current | | I <sub>OH1</sub> | _ | V <sub>OH</sub> = 4.5 V (LCD output) | -200 | -600 | _ | μΑ | | | High level | I <sub>OH4</sub> | _ | V <sub>OH</sub> = 4.5 V (OT output, CD output, excluding P8-0 to P8-3 pins) | -1.5 | -4.0 | _ | mA | | | Low level | I <sub>OL1</sub> | _ | V <sub>OL</sub> = 0.5 V (LCD output) | 200 | 600 | _ | μΑ | | | LOW level | I <sub>OL5</sub> | _ | V <sub>OL</sub> = 0.5 V (OT output, CD output) | 4.0 | 10 | _ | mA | | Input leakage cui | rent | ILI | _ | V <sub>IH</sub> = 5.0 V, V <sub>IL</sub> = 0 V (P8-0~P8-3) | _ | _ | ±1.0 | μΑ | | Input voltage | High level | V <sub>IH</sub> | _ | (P8-0~P8-3, CLCK) | $\begin{array}{c} \text{MV}_{DD} \\ \times \ 0.8 \end{array}$ | ~ | $MV_{DD}$ | V | | Input voltage | Low level | V <sub>IL</sub> | _ | (P8-0~P8-3, CLCK) | 0 | ~ | $\begin{array}{c} \text{MV}_{DD} \\ \times \ 0.2 \end{array}$ | V | | Bias voltage | 1/3 level | V <sub>BS1</sub> | _ | No local (LOD codes) 4(0 bigs really alocal) | 1.47 | 1.67 | 1.87 | V | | | 1/2 level | V <sub>BS3</sub> | _ | No load (LCD output, 1/3 bias method set) | 3.13 | 3.33 | 3.53 | V | ### I/O port (P1-0~P4-3) | Characteristic | | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |-------------------------------|------------|------------------|-----------------|--------------------------------------------------------------|---------------------------------------------------------------|------|---------------------------------------------------------------|------| | Output current | High level | I <sub>OH3</sub> | _ | V <sub>OH</sub> = 4.5 V | -0.8 | -2.0 | _ | | | | Low level | I <sub>OL3</sub> | _ | V <sub>OL</sub> = 0.5 V<br>(excluding P4-1, P4-2, P4-3 pins) | 1.0 | 3.0 | _ | mA | | | | I <sub>OL5</sub> | _ | V <sub>OL</sub> = 0.5 V (P4-1, P4-2, P4-3 pins) | 4.0 | 10 | _ | | | Input leakage cu | rrent | IЦ | _ | $V_{IH} = 5.0 \text{ V}, V_{IL} = 0 \text{ V}$ | _ | _ | ±1.0 | μΑ | | Input voltage | High level | V <sub>IH</sub> | _ | _ | $\begin{array}{c} \text{MV}_{DD} \\ \times \ 0.8 \end{array}$ | ~ | $MV_{DD}$ | V | | input voitage | Low level | V <sub>IL</sub> | _ | _ | 0 | ~ | $\begin{array}{c} \text{MV}_{DD} \\ \times \ 0.2 \end{array}$ | V | | Input pull-up/down resistance | | R <sub>IN1</sub> | _ | (P1-0 to P1-3 pins) pull-down/up set | 25 | 50 | 120 | kΩ | # HOLD, INTR input port, RST RST input, 1-bit DAC data input (EMPHin/HSO in/LRCKin/DATAin/BCKin) Input port (IN1/IN2) | Characteristic | | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |-------------------|------------|-----------------|-----------------|-------------------------------|---------------------------------------------------------------|------|--------------------------------------------------------------|------| | Input leakage cur | rent | ILI | _ | $V_{IH}=5.0\;V,\;V_{IL}=0\;V$ | _ | _ | ±1.0 | μА | | Input voltage | High level | V <sub>IH</sub> | _ | | $\begin{array}{c} \text{MV}_{DD} \\ \times \ 0.8 \end{array}$ | ? | $MV_{DD}$ | V | | | Low level | V <sub>IL</sub> | _ | _ | 0 | ~ | $^{\textrm{MV}_{\textrm{DD}}}_{\textrm{\times}\textrm{0.2}}$ | V | ### A/D converter (ADin1 to ADin4) | Characteristic | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |----------------------------|----------|-----------------|--------------------------------------------------------------|-----|------|-----------|------| | Analog input voltage range | $V_{AD}$ | _ | ADin1~ADin4 | 0 | ~ | $MV_{DD}$ | V | | Resolution | VRES | | _ | | 6 | _ | bit | | Total conversion error | _ | _ | _ | | ±0.5 | ±1.0 | LSB | | Analog input leakage | ILI | | V <sub>IH</sub> = 5.0 V, V <sub>IL</sub> = 0 V (ADin1~ADin4) | _ | _ | ±1.0 | μА | ### DOUT, SBSY, SBOK, SEL, OT19/HSO, OT20/SPCK, OT21/SPDA, OT22/COFS output | Characte | ristic | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |--------------------------|-----------|------------------|-----------------|--------------------------|------|------|-----|------| | Output current High leve | | I <sub>OH4</sub> | | $V_{OH} = 4.5 \text{ V}$ | -1.5 | -4.0 | _ | mA | | Output current | Low level | I <sub>OL4</sub> | _ | $V_{OL}=0.5\;V$ | 1.5 | 4.0 | | IIIA | ### PDO, TMAX, RFGC, TEBC, FMO, DMO, TRO, FOO output | Characte | ristic | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |-------------------------------|-----------|-------------------|-----------------|---------------------------------------------------------------------------------|-----|------|-----|------| | Output ourrant High leve | | I <sub>OH6</sub> | | $V_{OH} = 3.8 \text{ V}, \text{ P2V}_{REF} = 4.2 \text{ V (PDO, TMAX)}$ | | -2.0 | _ | mA | | Output current | Low level | I <sub>OL4</sub> | | $V_{OL} = 0.5 \text{ V}, \text{ P2V}_{REF} = 4.2 \text{ V} \text{ (PDO, TMAX)}$ | | 6.0 | _ | ША | | Output resistance | Э | R <sub>out3</sub> | | (RFGC, TEBC, FMO, DMO, TRO, FOO) | | 3.3 | _ | kΩ | | V <sub>REF</sub> output volta | age | V <sub>oref</sub> | _ | (RFGC, TEBC, FMO, DMO, PDD) $V_{REF} = PV_{REF} = 2.1 \text{ V}$ | _ | 2.1 | | V | ### Transfer delay time (AOUT, SPDA, DATA, SBSY, SBOK) | Characte | ristic | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |---------------------------|-----------|------------------|-----------------|----------------|-----|------|-----|------| | Transfer delay High level | | t <sub>pLH</sub> | _ | _ | _ | 10 | _ | ne | | time | Low level | t <sub>pHL</sub> | _ | _ | _ | 10 | | ns | ### 1-bit DA converter | Characteristic | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |--------------------------|--------------------|-----------------|---------------------------------------|------|------|------|-------| | Total harmony distortion | THD + N | | 1 kHz sine wave, full-scale input | _ | -85 | -78 | | | S/N ratio | S/N | | _ | 90 | 98 | _ | dB | | Dynamic range | DR | | 1 kHz sine wave, based on -60dB input | 85 | 90 | _ | uБ | | Crosstalk | СТ | | 1 kHz sine wave, full-scale input | _ | -90 | -85 | | | Analog output level | DAC <sub>out</sub> | _ | 1 kHz sine wave, full-scale input | 1200 | 1250 | 1300 | mVrms | ### **Others** | Characteristic | Symbol | Test<br>Circuit | Test Condition | Min | Тур. | Max | Unit | |-----------------------------|-------------------|-----------------|-------------------------------------|-----|------|-----|-------| | Input pull-down resistance | R <sub>IN2</sub> | | (TESTC, TESTM) | _ | 10 | _ | kΩ | | XI amp feedback resistance | R <sub>fXT1</sub> | _ | (XI-XO) | 1.0 | 2.0 | 4.0 | MΩ | | XO output resistance | R <sub>out1</sub> | | (XO) | _ | 0.5 | _ | kΩ | | MXI amp feedback resistance | R <sub>fXT2</sub> | | When 4.5 MHz crystal set, (MXI-MXO) | 0.5 | 1.0 | 2.5 | ΜΩ | | | | | When 75 kHz crystal set, (MXI-MXO) | _ | 10 | _ | 10122 | | MXO output resistance | R <sub>out2</sub> | | (MXO) | _ | 2.0 | _ | kΩ | | | | | 2 | _ | 10 | _ | | | | 7 | | | _ | 5.0 | _ | kΩ | | Input resistance | Z <sub>in1</sub> | | Set resistance by (RFI) CD command | _ | 2.5 | | | | | | | | _ | 1.25 | _ | | | | Z <sub>in2</sub> | _ | (TEZI) | _ | 10 | _ | | ## **Package Dimensions** QFP100-P-1420-0.65A Unit: mm Weight: 1.6 g (typ.) #### RESTRICTIONS ON PRODUCT USE 000707EBA - TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.. - The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. - The products described in this document are subject to the foreign exchange and foreign trade laws. - The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others. - The information contained herein is subject to change without notice.