## GENERAL DESCRIPTION The ICS85357-01 is a 4:1 or 2:1 Differential-to-3.3V LVPECL / ECL clock multiplexer which can operate up to 750MHz and is a member of the HiPerClockS™family of High Performance Clock Solutions from ICS. The ICS85357-01 has 4 selectable clock inputs. The CLK, nCLK pair can accept most standard differential input levels. The device can operate using a 3.3V LVPECL (V $_{\rm EE}=$ 0V, V $_{\rm CC}=$ 3.135V to 3.465V) or 3.3V ECL (V $_{\rm CC}=$ 0V, V $_{\rm EE}=$ -3.135V to -3.465V). The fully differential architecture and low propagation delay make it ideal for use in clock distribution circuits. The select pins have internal pulldown resistors. Leaving one input unconnected (pulled to logic low by the internal resistor) will transform the device into a 2:1 multiplexer. The SEL1 pin is the most significant bit and the binary number applied to the select pins will select the same numbered data input (i.e., 00 selects CLK0, nCLK0). ### **F**EATURES - High speed differential multiplexer. The device can be configured as either a 4:1 or 2:1 multiplexer - 1 differential 3.3V LVPECL output - 4 selectable CLK, nCLK inputs - CLK, nCLK pair can accept the following differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL - Maximum output frequency: 750MHz - Translates any single ended input signal to 3.3V LVPECL levels with resistor bias on nCLKx input - Part-to-part skew: 150ps (maximum) - Propagation delay: 1.5ns (maximum) - LVPECL mode operating voltage supply range: $V_{CC} = 3.135V$ to 3.465V, $V_{FF} = 0V$ - ECL mode operating voltage supply range: V<sub>CC</sub> = 0V, V<sub>EE</sub> = -3.135V to -3.465V - 0°C to 70°C ambient operating temperature - · Lead-Free package fully RoHS compliant ## BLOCK DIAGRAM ## PIN ASSIGNMENT ICS85357-01 20-Lead TSSOP 4.40mm x 6.50mm x 0.90mm body package **G Package**Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Ту | /pe | Description | |------------------|-----------------|--------|----------|------------------------------------------------------| | 1, 14,<br>17, 20 | V <sub>cc</sub> | Power | | Positive supply pins. | | 2 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 3 | nCLK0 | Input | Pullup | Inverting differential clock input. | | 4 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 5 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 6 | CLK2 | Input | Pulldown | Non-inverting differential clock input. | | 7 | nCLK2 | Input | Pullup | Inverting differential clock input. | | 8 | CLK3 | Input | Pulldown | Non-inverting differential clock input. | | 9 | nCLK3 | Input | Pullup | Inverting differential clock input. | | 10, 11 | V <sub>EE</sub> | Power | | Negative supply pins. | | 12, 13 | nc | Unused | | No connect. | | 15, 16 | nQ0, Q0 | Output | | Differential output pairs. LVPECL interface levels. | | 18 | SEL0 | Input | Pulldown | Clock select input. LVCMOS / LVTTL interface levels. | | 19 | SEL1 | Input | Pulldown | Clock select input. LVCMOS / LVTTL interface levels. | NOTE: Pullup and Pulldown refers to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 4 | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | TABLE 3. CONTROL INPUT FUNCTION TABLE | Inp | uts | Clock Out | |------|------|-------------| | SEL1 | SEL0 | CLK | | 0 | 0 | CLK0, nCLK0 | | 0 | 1 | CLK1, nCLK1 | | 1 | 0 | CLK2, nCLK2 | | 1 | 1 | CLK3, nCLK3 | 4:1 or 2:1 # DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>CC</sub> 4.6V Inputs, $V_{i}$ -0.5V to $V_{CC}$ + 0.5V Outputs, I<sub>O</sub> Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{JA}$ 73.2°C/W (0 Ifpm) Storage Temperature, $T_{STG}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{\rm CC} = 3.3 V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-------------------------|-----------------|---------|---------|---------|-------| | V <sub>cc</sub> | Positive Supply Voltage | | 3.135 | 3.3 | 3.465 | ٧ | | I <sub>EE</sub> | Power Supply Current | | | | 35 | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{\rm CC} = 3.3 V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|------------|--------------------------------|---------|---------|---------|-------| | V <sub>IH</sub> | Input High Voltage | SEL0, SEL1 | | 2 | | 3.765 | V | | V <sub>IL</sub> | Input Low Voltage | SEL0, SEL1 | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | SEL0, SEL1 | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I <sub>IL</sub> | Input Low Current | SEL0, SEL1 | $V_{CC} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{cc} = 3.3V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | Parameter | | Minimum | Typical | Maximum | Units | |------------------|-----------------------------------------|-------------------------------|------------------------------------------------|-----------------------|---------|------------------------|-------| | | Input High Current | CLK0, CLK1,<br>CLK2, CLK3 | $V_{CC} = V_{IN} = 3.465V$ | | | 150 | μΑ | | I 'IH | Input High Current | nCLK0, nCLK1,<br>nCLK2, nCLK3 | V <sub>CC</sub> = V <sub>IN</sub> = 3.465V | | | 5 | μΑ | | | | CLK0, CLK1,<br>CLK2, CLK3 | V <sub>CC</sub> = 3.465V, V <sub>IN</sub> = 0V | -5 | | | μΑ | | ' <sub>IL</sub> | Input Low Current | nCLK0, nCLK1,<br>nCLK2, nCLK3 | $V_{CC} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Voltag | Peak-to-Peak Voltage | | 0.15 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Input Voltage;<br>NOTE 1, 2 | | | V <sub>EE</sub> + 0.5 | | V <sub>CC</sub> - 0.85 | V | NOTE 1: Common mode input voltage is defined as V<sub>IH</sub>. NOTE 2: For single ended applications, the maximum input voltage for CLKx, nCLKx is $V_{CG} + 0.3V$ . 4:1 or 2:1 # DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER Table 4D. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | V <sub>cc</sub> - 1.4 | | V <sub>cc</sub> - 1.0 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | V <sub>cc</sub> - 2.0 | | V <sub>cc</sub> -1.7 | V | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 0.85 | V | NOTE 1: Outputs terminated with 50 $\Omega$ to $\rm V_{\rm cc}$ - 2V. Table 5. AC Characteristics, $V_{CC} = 3.3V \pm 5\%$ , Ta=0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------------------|------------------------------|-------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Maximum Output Frequency | | | | 750 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | <i>f</i> ≤ 750MHz | 1 | 1.2 | 1.5 | ns | | tsk(pp) | Part-to-Part Skew; NOTE 2, 3 | | | | 150 | ps | | t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% @50MHz | 300 | 400 | 700 | ps | | odc | Output Duty Cycle | | 47 | | 53 | % | All parameters measured at 500MHz unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 3: This parameter is defined in accordance with JEDEC Standard 65. 4:1 or 2:1 # DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER # PARAMETER MEASUREMENT INFORMATION #### 3.3V OUTPUT LOAD AC TEST CIRCUIT DIFFERENTIAL INPUT LEVEL #### PART-TO-PART SKEW #### PROPAGATION DELAY #### **OUTPUT RISE/FALL TIME** #### OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD ## **APPLICATION INFORMATION** #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 1 shows how the differential input can be wired to accept single ended levels. The reference voltage V\_REF $_{\sim}$ V $_{\rm CC}$ /2 is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and V $_{\rm CC}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### TERMINATION FOR LVPECL OUTPUTS The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 2A and 2B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. FIGURE 2A. LVPECL OUTPUT TERMINATION FIGURE 2B. LVPECL OUTPUT TERMINATION #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\text{SWING}}$ and $V_{\text{OH}}$ must meet the $V_{\text{PP}}$ and $V_{\text{CMR}}$ input requirements. Figures 3A to 3E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 3A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 3B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER FIGURE 3E. HIPERCLOCKS CLK/NCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER WITH AC COUPLE 4:1 or 2:1 # DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER ## POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS85357-01. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS85357-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = $V_{CC\_MAX} * I_{EE\_MAX} = 3.465V * 35mA = 121.3mW$ - Power (outputs)<sub>MAX</sub> = 30.2mW/Loaded Output pair If all outputs are loaded, the total power is 1 \* 30.2mW = 30.2mW Total Power MAX (3.465V, with all outputs switching) = 173.25mW + 120.8mW = 151.5mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{IA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{\text{JA}}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used . Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is $66.6^{\circ}$ C/W per Table 6 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.151\text{W} * 66.6^{\circ}\text{C/W} = 80.06^{\circ}\text{C}$ . This is well below the limit of 125°C This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 6. Thermal Resistance $\theta_{JA}$ for 20-pin TSSOP, Forced Convection # 0200500Single-Layer PCB, JEDEC Standard Test Boards114.5°C/W98.0°C/W88.0°C/WMulti-Layer PCB, JEDEC Standard Test Boards73.2°C/W66.6°C/W63.5°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. $\theta_{IA}$ by Velocity (Linear Feet per Minute) #### 3. Calculations and Equations. LVPECL output driver circuit and termination are shown in Figure 4. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of V - 2V. • For logic high, $$V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} - 1.0V$$ $$(V_{CC\_MAX} - V_{OH\_MAX}) = 1.0V$$ • For logic low, $$V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} - 1.7V$$ $$(V_{CC\_MAX} - V_{OL\_MAX}) = 1.7V$$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd_{-}H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_{_{L}}] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 1V)/50\Omega] * 1V = 20.0mW$$ $$Pd\_L = [(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/R_{\text{L}}] * (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$$ Total Power Dissipation per output pair = Pd H + Pd L = 30.2mW 4:1 or 2:1 # DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER ## RELIABILITY INFORMATION Table 7. $\theta_{\text{JA}} \text{vs. Air Flow Table for 20 Lead TSSOP}$ ## $\theta_{AA}$ by Velocity (Linear Feet per Minute) 0 200 500 Single-Layer PCB, JEDEC Standard Test Boards 114.5°C/W 98.0°C/W 88.0°C/W Multi-Layer PCB, JEDEC Standard Test Boards 73.2°C/W 66.6°C/W 63.5°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS85357-01 is: 400 #### PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP TABLE 8. PACKAGE DIMENSIONS | SYMBOL | Millin | neters | |---------|---------|---------| | STWIBOL | Minimum | Maximum | | N | 2 | 20 | | А | | 1.20 | | A1 | 0.05 | 0.15 | | A2 | 0.80 | 1.05 | | b | 0.19 | 0.30 | | С | 0.09 | 0.20 | | D | 6.40 | 6.60 | | E | 6.40 [ | BASIC | | E1 | 4.30 | 4.50 | | е | 0.65 I | BASIC | | L | 0.45 | 0.75 | | α | 0° | 8° | | aaa | | 0.10 | Reference Document: JEDEC Publication 95, MO-153 4:1 or 2:1 # DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER #### TABLE 9. ORDERING INFORMATION | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------------|--------------------|-------------| | ICS85357AG-01 | ICS85357AG01 | 20 lead TSSOP | tube | 0°C to 70°C | | ICS85357AG-01T | ICS85357AG01 | 20 lead TSSOP | 2500 tape & reel | 0°C to 70°C | | ICS85357AG-01LF | ICS85357A01L | 20 lead "Lead-Free" TSSOP | tube | 0°C to 70°C | | ICS85357AG-01LFT | ICS85357A01L | 20 lead "Lead-Free" TSSOP | 2500 tape & reel | 0°C to 70°C | NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. The aforementioned trademark, HiPerClockS $^{TM}$ is a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries. 4:1 or 2:1 # DIFFERENTIAL-TO-3.3V LVPECL / ECL CLOCK MULTIPLEXER | | REVISION HISTORY SHEET | | | | | | | |-----|------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--| | Rev | Table | Page | Description of Change | Date | | | | | Α | | 7 | Added Termination for LVPECL Outputs section. | 5/30/02 | | | | | А | 9 | 12<br>5 | Ordering Information Table, revised Marking to read ICS85357AG01 from ICS85357AG-01. Output Load Test Circuit Diagram, changed $V_{\rm EE} = -1.3V \pm 0.135V$ to $V_{\rm EE} = -1.3 \pm 0.165V$ . | 8/16/02 | | | | | А | Т9 | 1<br>7<br>12 | Features Section - added Lead-Free bullet. Added "Differential Clock Input Interface" section. Ordering Information Table - added Lead-Free part number and note. Updated datasheet format. | 3/21/05 | | | |