# **Optical Disk Servo/Data Channel Processing Element** AD880 # **FEATURES** 4 Matched Transimpedance Amplifiers 40 MHz Bandwidth Selectable 40 k $\Omega$ /120 k $\Omega$ Transimpedance Continuous or Sampled Servo Capability **Outputs:** **Quad Sum** Track **Normalized Track** Focus **Normalized Focus** 10 MHz Normalization Dividers 10 ns Write Recovery with Sampling **Low Output Noise** #### PRODUCT DESCRIPTION The AD880 is a monolithic integrated circuit intended for applications in the servo/read systems of an optical disk drive The AD880 consists of four matched transimpedance amplifiers (A, B, C, D) with selectable 40 k $\Omega$ or 120 k $\Omega$ transimpedance. The basic transimpedance stage consists of a 10 k $\Omega$ transimpedance front end that drives a programmable ×1 or ×3 buffer. Each stage has been configured to minimize noise and noise peaking. To further enhance overall signal to noise performan an external capacitor may be added between the transimpedant amplifier and the programmable buffer to implement a fact der low-pass filter. The AD880 is stable over the full range of input source capa tances. To ensure stability and maximize available bandwidth in both transimpedance modes, the internal compensation capacitor in the programmable buffer is appropriately modified for each mode. Fast read after write recovery is implemented through the transimpedance sample function. Use of the sample function allows for a read-after-write recovery in approximately 10 ns. The "sample capacitor" also serves the dual purpose of providing the low-pass filter. # AD880 FUNCTIONAL BLOCK DIAGRAM In addition, the part contains three offset trimmed summing amplifiers with Q Hz andwidth. One amplifier provides the sam quant. This output can be low pass filtered prior to he normalization dividers. Two other summing amplifies generate the track and focus outputs. d Sum (A+B+C+D)(A+D) - (B+C) or (A-B): (A+C) - (B+D) or (C-D) The selectable outputs are programmed through a CMOS compatible control line. Finally, a pair of two quadrant dividers are provided. These generate the normalized focus and track signals with an accuracy of 10%, and have bandwidths in excess of 10 MHz. The AD880 is available in a 20-pin SOIC package and is specified to operate over the 0 to +70°C commercial temperature range. # **SPECIFICATIONS** (@ + 25°C and +12 V dc, unless otherwise noted) | Parameter | Conditions | Min | AD880J<br>Typ | Max | Units | |----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|----------|--------------------| | TRANSIMPEDANCE AMPLIFIER | | · | | | <del> </del> | | Transimpedance | | | 10 | | kΩ | | Transimpedance Matching | Channel to Channel | | | ±1 | % | | Channel to Channel Crosstalk | @ 30 MHz Input Signal | | | -40 | dB | | Open-Loop Gain | $AV_0$ | 1 | 20 | | V/V | | Open-Loop Bandwidth | | | 40 | | MHz | | Input Capacitance | | | 2 | | pF | | Input Offset Current | | | TBD | | nA | | Input Offset Voltage | | 1 | TBD | | mV | | Input Current Noise | | | 1 | | pA/√ <del>Hz</del> | | Input Voltage Noise | | İ | 1.5 | | nV/√Hz | | Feedback Resistor Noise | | | 13 | | nV/√Hz | | Output Impedance | @ Filter Capacitor Pin (Active) | | 1 | | kΩ | | Output Impedance | @ Filter Capacitor Pin (Sampled) | | 250 | | MΩ | | Max Output Voltage Swing | | ±0.7 | mnn | | V . | | Max Output Current | | | TBD | | mA | | V <sub>REF</sub> Range<br>V <sub>REF</sub> Input Current | and the second s | +4.5 | | +5.5 | V. | | V REF Input Current | and the state of t | 1 -> | | 5 | mA_ | | PROGRAMMABLE BUFFER | | A89- | | | | | Gain | Gain Control # 0 | 1 | 10 | | dB | | Gain Matching | Gain Control # 0, Channel to Channe | l 🙀 | TBD | | dB | | 3 dB Bandwidth | Gin Control = 0 | ) general | 40 | | MHz | | Gain | Gain Control = T | . | 0 | | dB | | Gain Matching | Gain Control = 1, Channel to Channel | l | TBD | | dB | | 3 dB Bandwidth | Gain Control = 1 | | 60 | | MHz | | Input Bias Current | | | mp.p. | 0.1 | pA. | | Input Offset Voltage Input Current Noise | | ĺ | TBD | | μV | | Input Voltage Noise | | | 1<br>13 | | pA/√Hz | | Max Output Voltage Swing | Relative to V <sub>REF</sub> | ±1 | 15 | | nV/√Hz<br>V | | SUMMING AMPLIFIER | Tomate to TREP | | | | <u> </u> | | Gain | | | 12 | | 10 | | Gain Matching | Input to Input | | TBD | | dB | | 3 dB Bandwidth | input to input | 1 | 40 | | %<br>MIT- | | Output DC Voltage | Relative to V <sub>REF</sub> | 1 | 0 | | MHz<br>V | | Output Voltage Offset | Remark to VREF | | TBD | | l v | | Output Impedance | | | TBD | | Ω | | Max Output Voltage | Relative to V <sub>REF</sub> | ±2.5 | IBD | | v | | Max Output Current | THE REP | 20 | | | mA | | NORMALIZATION DIVIDERS | | - | • • • | | | | Division Error | $0.5 \le Y \le X \le 1.5$ | | | ±10 | % | | 3 dB Bandwidth | | | 10 | - 10 | MHz | | Output Voltage Range | Relative to V <sub>REF</sub> | | 2 | | V | | Output Current | Division Ratio = 1 | | 200 | | μA | | QUAD SUM FILTER | | - | | | <del> </del> | | Resistance | Quad Sum to Quad Sum Filter | 8 | 10 | 12 | kΩ | | MODE CONTROL SECTION | (CMOS Compatible) | <del>- </del> | | | | | V <sub>IH</sub> | (Size o companion) | 4.0 | | $V_{cc}$ | l v | | V <sub>IL</sub> | | 0 | | i cc | l v | | I <sub>IH</sub> | | | | 0.1 | pA | | I <sub>II.</sub> | | | | 0.1 | pA | | Mode Switching Times | Gain Control | | 10 | | ns | | • | Output Mode | | 10 | | ns | | | Sample Mode | | 10 | | ns | This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. | | | l l | | | |------------------------------------------|--------------------------------------|------|---------|-------| | Parameter | Conditions | Min | Typ Max | Units | | POWER SUPPLY REQUIREMENTS | | | | | | Supply Voltage V <sub>CC</sub> | | 10.8 | 12 13.2 | V | | Supply Voltage V <sub>EE</sub> | | | 0 | V | | Quiescent Current I <sub>CC</sub> | T <sub>min</sub> to T <sub>max</sub> | 50 | 60 70 | mA | | ABSOLUTE MAXIMUM RATINGS <sup>1</sup> | | | | | | Supply Voltage V <sub>CC</sub> | | | 14.5 | V | | V <sub>REE</sub> Input Voltage | | -0.8 | 7.0 | V | | Storage Temperature Range | | -65 | 130 | °C | | Operating Temperature Range <sup>2</sup> | | 0 | 70 | °C | | Lead Temperature Range | Soldering 60 Sec | | +300 | °C | # NOTES 1Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other condition above those indicated in the operational section of this specification is not implied. Exposure to absolute rating conditions for extended period may affect device reliability. Specifications subject to change without notice. | Specifications subject to change without notice | ce. | | | | | | | |-------------------------------------------------------------------------------------------------------|-------------------|-----------------|-------------------|-------------------------------------------------------------------------|-------------------|-----------------|-------------------| | Logic Assignments | Sample<br>Control | Gain<br>Control | Output<br>Control | Rogic assignments | Sample<br>Control | Gain<br>Control | Output<br>Control | | Transimpedance Amplifiers Active<br>Transimpedance Amplifiers Sampled<br>Select 120 kΩ Transimpedance | 0<br> <br> X | X<br>X<br>0 | X<br>X<br>X | Track Output = $(A+D) - (B+C)$<br>and<br>Pocts Output = $(A+C) - (B+D)$ | X | х | 0 | | Select 40 kΩ Transimpedance | X | | 76 | Track Output = (A-B) and ocus Output = (C-D) | x | x | 1 | Table I. AD880 Logic Assignments # PIN ASSIGNMENTS This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. <sup>&</sup>lt;sup>2</sup>20-pin wide body SO package: $\theta_{JA} = +65^{\circ}\text{C/watt}$ . #### THEORY OF OPERATION #### Transimpedance Stage The transimpedance stage is configured as a fixed $10~k\Omega$ transimpedance amplifier followed by a programmable buffer (Figure 1). The source capacitance $C_S$ coupled with the transimpedance feedback resistor, $R_F=10~k\Omega$ , determines the bandwidth of the transimpedance amplifier. Figure 1. To optimize the signal to noise performance the input amplifier uses a bipolar input stage. This allows for a significantly lower input voltage noise figure at the expense of input bias and noise current. To compensate for the output offset voltage created by the input bias current, the programmable buffer mirrors and cancels the offset voltage created in the transimpedance cell. The overall output voltage offset through the complete transimpedance stage is less than 5 mV. By keeping the transimpedance of the first stage relatively low, $10~\mathrm{k}\Omega$ , and limiting the open-loop gain of amplifier Al to 20 noise peaking is limited. To further limit noise and noise peaking, the output of the first stage may be low has filtered by applying a capacitor, see Figure 1, at the appropriate pins (Pins 17, 18, 19 and 20). The capacitor forms a first order low-passiller with a cut-off frequency $f = 1/(2\pi \bullet 1000 \bullet C_{FILTER})$ . The complete noise model for the front-end transimpedance stage is shown in Figure 2. Figure 2. To ensure stability of the complete transimpedance stage over the full range of source capacitances, the programmable buffer is internally compensated. To maintain the stability and maximize available bandwidth, the compensation capacitor is internally modified for each transimpedance mode. Also, depending upon the buffer gain of $\times 1$ or $\times 3$ , programmable through the "Gain Control" line (Pin 13), the input noise is amplified by a factor of 1 or 3, respectively. | Logic Assignments | Gain Control | |------------------------------|--------------| | Select 120 kΩ Transimpedance | 0 | | Select 40 kΩ Transimpedance | 1 | To improve read-after-write recovery the AD880 offers an input sample function, programmable through the "Sample Control" line (Pin 14). | Logic Assignments | Sample Control | |----------------------------------|----------------| | Transimpedance Amplifier Active | 0 | | Transimpedance Amplifier Sampled | 1 | The sample capacitor also serves as the low-pass filter for the transimpedance stage. The FET input on the programmable buffer ensures an excellent droop-rate in the sample mode. # **Summing Amplifiers** The summing amplifiers provide the Quad Sum, Focus and Track outputs with a gain of X4. The X4 amplification through the summers provide the final gain for achieving a 40 k $\Omega$ or 120 k $\Omega$ overall transimpedance. The output of both the Focus and Track summing amplifiers are programmable through the CMOS compatible "Output Control" line (Pin 12). | Logic Assignments | Output Control | |-------------------------------------------------------------------------|----------------| | Track Output = $(A+D) + (B+C)$<br>and<br>focus Curput = $(A+C) - (B+D)$ | 0 | | Track Output = (A-B) and Recus Output = (C-D) | 1 | # Normalization Dividers The normalization dividers provide current output of the Normalized Focus and Track signals. A low-pass filter capability is provided at the "Quad Sum Filter" pin (Pin 16). The Quad Sum Filter Resistance is $10~\mathrm{k}\Omega$ , and thereby offers the user the capability to implement a RC filter prior to the applying the Quad Sum signal to the normalization dividers. # **General Layout Requirements** Care must be taken to ensure good $R_{\rm F}$ practice in the PC layout to avoid oscillations. A parallel combination of 0.1 $\mu F$ and 0.01 $\mu F$ ceramic capacitors should be used as close to the $V_{\rm CC}$ (Pin 6) and $V_{\rm REF}$ (Pin 5) pins as possible. Also, a current path to $V_{\rm REFERENCE}$ must be provided for the outputs of the normalization dividers. # **ORDERING GUIDE** | Model | Description | Package<br>Option* | |---------|----------------------|--------------------| | AD880JR | 20-Pin Small Outline | R-20 | <sup>\*</sup>See Section 20 for package outline information. This information applies to a product under development, its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing.