**PRELIMINARY** Data Sheet August 4, 2004 FN7331.1 #### 400MHz Slew Enhanced VFAs # élantec. The EL5x02 and EL5x03 families represent high-speed VFAs based on a CFA amplifier architecture. This gives the typical high slew rate benefits of a CFA family along with the stability and ease of use associated with the VFA type architecture. With slew rates of 3500V/µs this family of devices enables the use of voltage feedback amplifiers in a space where the only alternative has been current feedback amplifiers. This family will also be available in single, dual, and triple versions, with 200MHz, 400MHz, and 750MHz versions. These are all available in single, dual, and triple versions. Both families operate on single 5V or $\pm 5$ V supplies from minimum supply current. EL5x02 also features an output enable function, which can be used to put the output in to a high-impedance mode. This enables the outputs of multiple amplifiers to be tied together for use in multiplexing applications. Typical applications for these families will include cable driving, filtering, A-to-D and D-to-A buffering, multiplexing and summing within video, communications, and instrumentation designs. #### **Features** - Operates off 3V, 5V, or ±5V applications - Power-down to 0µA (EL5x02) - -3dB bandwidth = 400MHz - ±0.1dB bandwidth = 50MHz - Low supply current = 5mA - Slew rate = 3500V/µs - Low offset voltage = 5mV max - Output current = 140mA - A<sub>VOL</sub> = 2000 - Diff gain/phase = 0.01%/0.01° ### **Applications** - · Video amplifiers - · PCMCIA applications - · A/D drivers - Line drivers - Portable computers - · High speed communications - RGB applications - Broadcast equipment - Active filtering ### **Ordering Information** | PART<br>NUMBER | PACKAGE | TAPE & REEL | PKG. DWG. # | |----------------|--------------|--------------|-------------| | EL5102IS | 8-Pin SO | - | MDP0027 | | EL5102IS-T7 | 8-Pin SO | 7" | MDP0027 | | EL5102IS-T13 | 8-Pin SO | 13" | MDP0027 | | EL5102IW-T7 | 6-Pin SOT-23 | 7" (3K pcs) | MDP0038 | | EL5102IW-T7A | 6-Pin SOT-23 | 7" (250 pcs) | MDP0038 | | EL5103IC-T7 | 5-Pin SC-70 | 7" (3K pcs) | P5.049 | | EL5103IC-T7A | 5-Pin SC-70 | 7" (250 pcs) | P5.049 | | EL5103IW-T7 | 5-Pin SOT-23 | 7" (3K pcs) | MDP0038 | | EL5103IW-T7A | 5-Pin SOT-23 | 7" (250 pcs) | MDP0038 | | EL5202IY | 10-Pin MSOP | = | MDP0043 | | EL5202IY-T7 | 10-Pin MSOP | 7" | MDP0043 | | PART<br>NUMBER | PACKAGE | TAPE & REEL | PKG. DWG. # | |----------------|-------------|-------------|-------------| | EL5202IY-T13 | 10-Pin MSOP | 13" | MDP0043 | | EL5203IS | 8-Pin SO | - | MDP0027 | | EL5203IS-T7 | 8-Pin SO | 7" | MDP0027 | | EL5203IS-T13 | 8-Pin SO | 13" | MDP0027 | | EL5203IY | 8-Pin MSOP | - | MDP0043 | | EL5203IY-T7 | 8-Pin MSOP | 7" | MDP0043 | | EL5203IY-T13 | 8-Pin MSOP | 13" | MDP0043 | | EL5302IU | 16-Pin QSOP | - | MDP0040 | | EL5302IU-T7 | 16-Pin QSOP | 7" | MDP0040 | | EL5302IU-T13 | 16-Pin QSOP | 13" | MDP0040 | ### **Pinouts** ### EL5102, EL5103, EL5202, EL5203, EL5302 ### **Absolute Maximum Ratings** (T<sub>A</sub> = 25°C) | Supply Voltage between V <sub>S</sub> + and GND | Maximum Current into I <sub>N</sub> +, I <sub>N</sub> -, $\overline{\text{CE}}$ ±5mA | |-------------------------------------------------|--------------------------------------------------------------------------------------| | Input Voltage | Power Dissipation See Curves | | Differential Input Voltage | Storage Temperature Range65°C to +150°C | | Maximum Continuos Output Current 80mA | Ambient Operating Temperature Range40°C to +85°C | | | Operating Junction Temperature | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ ## $\textbf{DC Electrical Specifications} \qquad \text{$V_{S^+} = +5$V$, $V_{S^-} = -5$V$, $T_A = 25°C$, $R_L = 150$\Omega$, $V_{ENABLE} = +5$V$, unless otherwise specified. }$ | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------|----------------------------------------------------|---------------------|------|---------------------------|-------| | V <sub>OS</sub> | Offset Voltage | EL5102, EL5103, EL5202, EL5203 | | 1 | 5 | mV | | | | EL5302 | | 2 | 8 | mV | | TCV <sub>OS</sub> | Offset Voltage Temperature Coefficient | Measured from T <sub>MIN</sub> to T <sub>MAX</sub> | | 10 | | μV/°C | | IB | Input Bias Current | V <sub>IN</sub> = 0V | -12 | 2 | 12 | μA | | I <sub>OS</sub> | Input Offset Current | V <sub>IN</sub> = 0V | -8 | 1 | 8 | μA | | TCI <sub>OS</sub> | Input Bias Current Temperature<br>Coefficient | Measured from T <sub>MIN</sub> to T <sub>MAX</sub> | | 50 | | nA/°C | | PSRR | Power Supply Rejection Ratio | $V_S = \pm 4.75 \text{V to } \pm 5.25 \text{V}$ | -70 | -80 | | dB | | CMRR | Common Mode Rejection Ratio | V <sub>CM</sub> = -3V to 3.0V | -60 | -80 | | dB | | CMIR | Common Mode Input Range | Guaranteed by CMRR test | -3 | ±3.3 | 3 | V | | R <sub>IN</sub> | Input Resistance | Common mode | 200 | 400 | | kΩ | | C <sub>IN</sub> | Input Capacitance | SO package | | 1 | | pF | | I <sub>S,ON</sub> | Supply Current - Enabled per amplifier | | 4.6 | 5.2 | 5.8 | mA | | I <sub>S,OFF</sub> | Supply Current - Shut-down per amplifier | V <sub>S</sub> + | | 0 | 7 | μA | | | | V <sub>S</sub> - | 5 | 7 | 25 | μA | | AVOL | Open Loop Gain | $V_{OUT}$ = ±2.5V, $R_L$ = 1k $\Omega$ to GND | 58 | 66 | | dB | | | | $V_{OUT}$ = ±2.5V, $R_L$ = 150 $\Omega$ to GND | | 60 | | dB | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 1k\Omega$ to GND | ±3.5 | ±3.9 | | V | | | | $R_L = 150\Omega$ to GND | ±3.4 | ±3.7 | | V | | lout | Output Current | $A_V = 1$ , $R_L = 10\Omega$ to 0V | ±80 | ±150 | | mA | | V <sub>CE</sub> -ON | CE Pin Voltage for Power-up | | (V <sub>S</sub> +)- | | | V | | V <sub>CE</sub> -OFF | CE Pin Voltage for Shut-down | | | | (V <sub>S</sub> +)-<br>3V | V | | I <sub>EN</sub> -ON | Pin Current - Enabled | <del>CE</del> = 0V | | 0 | 1 | μA | | I <sub>EN</sub> -OFF | Pin Current - Disabled | <u>CE</u> = +5V | 5 | 14 | 25 | μA | Closed Loop AC Electrical Specifications $V_S+=+5V$ , $V_{S^-}=-5V$ , $T_A=25^{\circ}C$ , $V_{ENABLE}=+5V$ , $A_V=+1$ , $R_F=0\Omega$ , $R_L=150\Omega$ to GND pin, unless otherwise specified. (Note 1) | PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------------------------------|---------------------------------------------------------------------|------|------|------|--------| | BW | -3dB Bandwidth (V <sub>OUT</sub> = 400mV <sub>P-P</sub> ) | $A_V = 1$ , $R_F = 0\Omega$ | | 400 | | MHz | | SR | Slew Rate | $A_V = +2$ , $R_L = 100\Omega$ , $V_{OUT} = -3V$ to $+3V$ | 1100 | 2200 | 5000 | V/µs | | | | $R_L = 500\Omega$ , $V_{OUT} = -3V$ to $+3V$ | | 4000 | | V/µs | | $t_R,t_F$ | Rise Time, Fall Time | ±0.1V step | | 2.8 | | ns | | os | Overshoot | ±0.1V step | | 10 | | % | | t <sub>S</sub> | 0.1% Settling Time | $V_S = \pm 5V$ , $R_L = 500\Omega$ , $A_V = 1$ , $V_{OUT} = \pm 3V$ | | 20 | | ns | | dG | Differential Gain (Note 2) | $A_V = 2$ , $R_F = 1k\Omega$ | | 0.01 | | % | | dP | Differential Phase (Note 2) | $A_V = 2$ , $R_F = 1k\Omega$ | | 0.01 | | o | | e <sub>N</sub> | Input Noise Voltage | f = 10kHz | | 6 | | nV/√Hz | | i <sub>N</sub> | Input Noise Current | f = 10kHz | | 1.25 | | pA/√Hz | | t <sub>DIS</sub> | Disable Time (Note 3) | | | 50 | | ns | | t <sub>EN</sub> | Enable Time (Note 3) | | | 25 | | ns | #### NOTES: - 1. All AC tests are performed on a "warmed up" part, except slew rate, which is pulse tested. - 2. Standard NTSC signal = $286\text{mV}_{P-P}$ , f = 3.58MHz, as $V_{\text{IN}}$ is swept from 0.6V to 1.314V.R<sub>L</sub> is DC coupled. - 3. Disable/Enable time is defined as the time from when the logic signal is applied to the ENABLE pin to when the supply current has reached half its final value. FIGURE 1. OPEN LOOP GAIN AND PHASE vs FREQUENCY FIGURE 2. GAIN vs FREQUENCY FOR VARIOUS RL FIGURE 3. GAIN vs FREQUENCY FOR VARIOUS $R_{\mathsf{L}}$ FIGURE 5. GAIN vs FREQUENCY FOR VARIOUS CL FIGURE 7. GAIN vs FREQUENCY FOR VARIOUS CL FIGURE 4. GAIN vs FREQUENCY FOR VARIOUS RL FIGURE 6. GAIN vs FREQUENCY FOR VARIOUS CL FIGURE 8. GAIN vs FREQUENCY FOR VARIOUS CIN- FIGURE 9. GAIN vs FREQUENCY FOR VARIOUS CIN- FIGURE 11. FREQUENCY vs GAIN FOR VARIOUS CL FIGURE 13. PSRR vs FREQUENCY FIGURE 10. GAIN vs FREQUENCY FOR VARIOUS SUPPLY VOLTAGES FIGURE 12. CMRR vs FREQUENCY FIGURE 14. OUTPUT IMPEDANCE/PHASE vs FREQUENCY FIGURE 15. FALL TIME SMALL SIGNAL FIGURE 17. RISE AND FALL TIME LARGE SIGNAL FIGURE 19. TURN-OFF TIME FIGURE 16. RISE TIME SMALL SIGNAL FIGURE 18. TURN-ON TIME FIGURE 20. EQUIVALENT NOISE VOLTAGE vs FREQUENCY FIGURE 21. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE FIGURE 23. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE FIGURE 22. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE FIGURE 24. PACKAGE POWER DISSIPATION VS AMBIENT TEMPERATURE All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com