August 2001 Revised August 2001 ## 74LCX32652 ## Low Voltage Transceiver/Register with 5V Tolerant Inputs and Outputs (Preliminary) ### **General Description** The LCX32652 contains thirty-two non-inverting bidirectional bus transceivers with 3-STATE outputs providing multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus will be clocked into the registers as the appropriate clock pin goes to the HIGH logic level. Each byte has separate control inputs which can be shorted together for full 32-bit operation. Output Enable pins (OEAB<sub>n</sub>, $\overline{\text{OEBA}}_{\text{n}}$ ) are provided to control the transceiver function (see Functional Description). The LCX32652 is designed for low-voltage (2.5V or 3.3V) $V_{CC}$ applications with capability of interfacing to a 5V signal environment. The LCX32652 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining CMOS low power dissipation. #### **Features** - 5V tolerant inputs and outputs - 2.3V-3.6V V<sub>CC</sub> specifications provided - 5.7 ns $t_{PD}$ max ( $V_{CC} = 3.3V$ ), 20 $\mu A I_{CC}$ max - Power down high impedance inputs and outputs - Supports live insertion/withdrawal (Note 1) - $\pm$ 24 mA output drive ( $V_{CC} = 3.0V$ ) - Implements patented noise/EMI reduction circuitry - Latch-up performance exceeds 500 mA - ESD performance: Human body model > 2000V Machine model > 200V ■ Packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary) **Note 1:** To ensure the high-impedance state during power up or down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ and $\overline{\text{OE}}$ tied to GND through a resistor: the minimum value or the resistor is determined by the current-sourcing capability of the driver. ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------------------|----------------|--------------------------------------------------------------------------------------| | 74LCX32652GX<br>(Note 2) | | 114-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [TAPE and REEL] | Note 2: BGA package available in Tape and Reel only. ## **Connection Diagram** Pin Assignment for FBGA (Top Thru View) ## **Pin Descriptions** | Pin Names | Description | |---------------------------------------|----------------------------------------| | 1A <sub>0</sub> - 1A <sub>15</sub> | Data Register A Inputs/3-STATE Outputs | | 2A <sub>0</sub> - 2A <sub>15</sub> | | | 1B <sub>0</sub> - 1B <sub>15</sub> | Data Register B Inputs/3-STATE Outputs | | 2B <sub>0</sub> - 2B <sub>15</sub> | | | CPAB <sub>n</sub> , CPBA <sub>n</sub> | Clock Pulse Inputs | | SAB <sub>n</sub> , SBA <sub>n</sub> | Select Inputs | | $OEAB_n$ , $\overline{OEBA}_n$ | Output Enable Inputs | | NC | No Connect | ## **FBGA Pin Assignments** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|------------------|-------------------|-------------------|-------------------|-------------------|------------------| | Α | 1A <sub>0</sub> | SAB <sub>1</sub> | CPAB <sub>1</sub> | CPBA <sub>1</sub> | SBA <sub>1</sub> | 1B <sub>0</sub> | | В | 1A <sub>2</sub> | 1A <sub>1</sub> | OEAB <sub>1</sub> | OEBA <sub>1</sub> | 1B <sub>1</sub> | 1B <sub>2</sub> | | С | 1A <sub>4</sub> | 1A <sub>3</sub> | GND | GND | 1B <sub>3</sub> | 1B <sub>4</sub> | | D | 1A <sub>6</sub> | 1A <sub>5</sub> | V <sub>CC</sub> | V <sub>CC</sub> | 1B <sub>5</sub> | 1B <sub>6</sub> | | E | 1A <sub>8</sub> | 1A <sub>7</sub> | GND | GND | 1B <sub>7</sub> | 1B <sub>8</sub> | | F | 1A <sub>10</sub> | 1A <sub>9</sub> | GND | GND | 1B <sub>9</sub> | 1B <sub>10</sub> | | G | 1A <sub>12</sub> | 1A <sub>11</sub> | V <sub>CC</sub> | V <sub>CC</sub> | 1B <sub>11</sub> | 1B <sub>12</sub> | | Н | 1A <sub>13</sub> | 1A <sub>14</sub> | GND | GND | 1B <sub>14</sub> | 1B <sub>13</sub> | | J | 1A <sub>15</sub> | SAB <sub>2</sub> | CPAB <sub>2</sub> | CPBA <sub>2</sub> | SBA <sub>2</sub> | 1B <sub>15</sub> | | K | NC | CPAB <sub>3</sub> | $OEAB_2$ | OEBA <sub>2</sub> | CPBA <sub>3</sub> | NC | | L | 2A <sub>0</sub> | SAB <sub>3</sub> | OEAB <sub>3</sub> | OEBA <sub>3</sub> | SBA <sub>3</sub> | 2B <sub>0</sub> | | М | 2A <sub>2</sub> | 2A <sub>1</sub> | GND | GND | 2B <sub>1</sub> | 2B <sub>2</sub> | | N | 2A <sub>4</sub> | 2A <sub>3</sub> | V <sub>CC</sub> | V <sub>CC</sub> | 2B <sub>3</sub> | 2B <sub>4</sub> | | Р | 2A <sub>6</sub> | 2A <sub>5</sub> | GND | GND | 2B <sub>5</sub> | 2B <sub>6</sub> | | R | 2A <sub>8</sub> | 2A <sub>7</sub> | GND | GND | 2B <sub>7</sub> | 2B <sub>8</sub> | | Т | 2A <sub>10</sub> | 2A <sub>9</sub> | V <sub>CC</sub> | V <sub>CC</sub> | 2B <sub>9</sub> | 2B <sub>10</sub> | | U | 2A <sub>12</sub> | 2A <sub>11</sub> | GND | GND | 2B <sub>11</sub> | 2B <sub>12</sub> | | V | 2A <sub>13</sub> | 2A <sub>14</sub> | CPAB <sub>4</sub> | CPBA <sub>4</sub> | 2B <sub>14</sub> | 2B <sub>13</sub> | | W | 2A <sub>15</sub> | SAB <sub>4</sub> | OEAB <sub>4</sub> | OEBA <sub>4</sub> | SBA <sub>4</sub> | 2B <sub>15</sub> | ### **Truth Table** (Note 3) | | Inputs | | | | | Inputs/Outp | uts (Note 4) | On anotin a Maria | | |-------------------|-------------------|-------------------|-------------------|------------------|------------------|--------------------------------------|--------------------------------------|----------------------------|--| | OEAB <sub>1</sub> | OEBA <sub>1</sub> | CPAB <sub>1</sub> | CPBA <sub>1</sub> | SAB <sub>1</sub> | SBA <sub>1</sub> | 1A <sub>0</sub> thru 1A <sub>7</sub> | 1B <sub>0</sub> thru 1B <sub>7</sub> | Operating Mode | | | L | Н | H or L | H or L | X | Х | Input | Input | Isolation | | | L | Н | ~ | ~ | X | Х | | | Store A and B Data | | | Х | Н | ~ | H or L | Х | Х | Input | Not Specified | Store A, Hold B | | | Н | Н | ~ | ~ | X | Х | Input | Output | Store A in Both Registers | | | L | Х | H or L | ~ | X | Х | Not Specified | Input | Hold A, Store B | | | L | L | ~ | | Х | Х | Output | Input | Store B in Both Registers | | | L | L | Х | Х | X | L | Output | Input | Real-Time B Data to A Bus | | | L | L | Х | H or L | X | Н | | | Store B Data to A Bus | | | Н | Н | Х | Х | L | Х | Input | Output | Real-Time A Data to B Bus | | | Н | Н | H or L | Х | Н | Х | | | Stored A Data to B Bus | | | Н | L | H or L | H or L | Н | Н | Output | Output | Stored A Data to B Bus and | | | | | | | | | | | Stored B Data to A Bus | | Note 3: Data I/O paths (1A and 1B: 0 - 7) is shown. This also applies to data I/O (1A and 1B: 8 - 15) and #2 control pins, to data (2A and 2B: 0 - 7) and #3 control pins, to data (2A and 2B: 8 - 15) and #4 control pins. Note 4: The data output functions may be enabled or disabled by various signals at OEAB or OEBA inputs. Data input functions are always enabled, i.e., data at the bus pins will be stored on every LOW-to-HIGH transition on the clock inputs. H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial <sup>∠ =</sup> LOW-to-HIGH Clock Transition ## **Functional Description** In the transceiver mode, data present at the HIGH impedance port may be stored in either the A or B register or both The select (SAB<sub>n</sub>, SBA<sub>n</sub>) controls can multiplex stored and real-time The examples below demonstrate the four fundamental bus-management functions that can be performed with the 74LCX32652 for data register I/O 1A and 1B: 0 - 7. Data on the A or B data bus, or both can be stored in the internal D flip-flop by LOW-to-HIGH transitions at the appropriate Clock Inputs (CPAB $_{n}$ , CPBA $_{n}$ ) regardless of the Select or Output Enable Inputs. When SAB and SBA are in the real time transfer mode, it is also possible to store data without using the internal D flip-flops by simultaneously enabling OEAB $_{n}$ and $\overline{\text{OEBA}}_{n}$ . In this configuration each Output reinforces its Input. Thus when all other data sources to the two sets of bus lines are in a HIGH impedance state, each set of bus lines will remain at its last state. # **Logic Diagrams** OEAB<sub>1</sub> OEAB<sub>1</sub> CPBA<sub>1</sub> SBA<sub>1</sub> CPAB<sub>1</sub> 1 OF 8 CHANNELS TO 7 OTHER CHANNELS OEBA<sub>2</sub> OEAB<sub>2</sub> CPBA<sub>2</sub> $\mathsf{SBA}_2$ CPAB<sub>2</sub> 1 OF 8 CHANNELS TO 7 OTHER CHANNELS Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays. ## **Absolute Maximum Ratings**(Note 5) | Symbol | Parameter | Value | Conditions | Units | |------------------|----------------------------------|--------------------------|--------------------------------------|-------| | V <sub>CC</sub> | Supply Voltage | −0.5 to +7.0 | | V | | VI | DC Input Voltage | −0.5 to +7.0 | | V | | Vo | DC Output Voltage | -0.5 to +7.0 | Output in 3-STATE | V | | | | $-0.5$ to $V_{CC} + 0.5$ | Output in HIGH or LOW State (Note 6) | V | | I <sub>IK</sub> | DC Input Diode Current | -50 | V <sub>I</sub> < GND | mA | | I <sub>OK</sub> | DC Output Diode Current | -50 | V <sub>O</sub> < GND | mA | | | | +50 | V <sub>O</sub> > V <sub>CC</sub> | IIIA | | Io | DC Output Source/Sink Current | ±50 | | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | ±100 | | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | ±100 | | mA | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | | °C | ## **Recommended Operating Conditions** (Note 7) | Symbol | Parameter | | Min | Max | Units | |----------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----------------|-------| | V <sub>CC</sub> | Supply Voltage | Operating | 2.0 | 3.6 | V | | | | Data Retention | 1.5 | 3.6 | V | | VI | Input Voltage | | 0 | 5.5 | V | | Vo | Output Voltage | HIGH or LOW State | 0 | V <sub>CC</sub> | V | | | | 3-STATE | 0 | 5.5 | V | | I <sub>OH</sub> /I <sub>OL</sub> | Output Current | $V_{CC} = 3.0V - 3.6V$ | | ±24 | | | | | $V_{CC} = 3.0V - 3.6V$ $V_{CC} = 2.7V - 3.0V$ $V_{CC} = 2.3V - 2.7V$ | | ±12 | mA | | | | $V_{CC} = 2.3V - 2.7V$ | | ±8 | | | T <sub>A</sub> | Free-Air Operating Temperature | | -40 | 85 | °C | | $\Delta t/\Delta V$ | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | | 0 | 10 | ns/V | Note 5: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 6: $I_O$ Absolute Maximum Rating must be observed. Note 7: Unused (inputs or I/O's) must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | V <sub>CC</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | |-----------------|---------------------------|-----------------------------------|-----------------|-----------------------------------------------|------|-------| | Symbol | | Conditions | (V) | Min | Max | Offic | | / <sub>IH</sub> | HIGH Level Input Voltage | | 2.3 – 2.7 | 1.7 | | V | | | | | 2.7 – 3.6 | 2.0 | | V | | / <sub>IL</sub> | LOW Level Input Voltage | | 2.3 – 2.7 | | 0.7 | V | | | | | 2.7 – 3.6 | | 0.8 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = -100 \mu A$ | 2.3 – 3.6 | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -8 \text{ mA}$ | 2.3 | 1.8 | | | | | | $I_{OH} = -12 \text{ mA}$ | 2.7 | 2.2 | | V | | | | $I_{OH} = -18 \text{ mA}$ | 3.0 | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3.0 | 2.2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | $I_{OL} = 100 \mu A$ | 2.3 – 3.6 | | 0.2 | | | | | $I_{OL} = 8 \text{ mA}$ | 2.3 | | 0.6 | | | | | I <sub>OL</sub> = 12 mA | 2.7 | | 0.4 | V | | | | I <sub>OL</sub> = 16 mA | 3.0 | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | 3.0 | | 0.55 | | | I | Input Leakage Current | $0 \le V_1 \le 5.5V$ | 2.3 – 3.6 | | ±5.0 | μΑ | | loz | 3-STATE I/O Leakage | $0 \le V_O \le 5.5V$ | 2.3 – 3.6 | | ±5.0 | | | | | $V_I = V_{IH}$ or $V_{IL}$ | 2.3 – 3.6 | | ±3.0 | μΑ | | OFF | Power-Off Leakage Current | $V_{1} \text{ or } V_{0} = 5.5 V$ | 0 | | 10 | μΑ | ## DC Electrical Characteristics (Continued) | Symbol | bol Parameter Conditions | | V <sub>CC</sub> | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | Units | |-----------------|---------------------------------------|--------------------------------------------------------|-----------------|----------------------------------------|-----|-------| | Cyllibol | r drameter | Conditions | (V) | Min | Max | Oille | | Icc | Quiescent Supply Current | $V_I = V_{CC}$ or GND | 2.3 – 3.6 | | 20 | μА | | | | 3.6V ≤ V <sub>I</sub> , V <sub>O</sub> ≤ 5.5V (Note 8) | 2.3 – 3.6 | | ±20 | μΛ | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$ | 2.3 – 3.6 | | 500 | μΑ | Note 8: Outputs disabled or 3-STATE only. ## **AC Electrical Characteristics** | | | $T_A = -40$ °C to $+85$ °C, $R_L = 500\Omega$ | | | | | | | |------------------|-------------------------|-----------------------------------------------|-----------|-------------------|--------|-----------------------|-----------|-------| | Symbol | Parameter | V <sub>CC</sub> = 3.3 | 3V ± 0.3V | V <sub>CC</sub> = | = 2.7V | V <sub>CC</sub> = 2.5 | 5V ± 0.2V | Units | | Syllibol | Parameter | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = | 30 pF | Units | | | | Min | Max | Min | Max | Min | Max | - | | f <sub>MAX</sub> | Maximum Clock Frequency | 170 | | | | | | MHz | | t <sub>PHL</sub> | Propagation Delay | 1.5 | 5.7 | 1.5 | 6.2 | 1.5 | 6.8 | ns | | t <sub>PLH</sub> | Bus to Bus | 1.5 | 5.7 | 1.5 | 6.2 | 1.5 | 6.8 | 115 | | t <sub>PHL</sub> | Propagation Delay | 1.5 | 6.2 | 1.5 | 7.0 | 1.5 | 7.4 | | | t <sub>PLH</sub> | Clock to Bus | 1.5 | 6.2 | 1.5 | 7.0 | 1.5 | 7.4 | ns | | t <sub>PHL</sub> | Propagation Delay | 1.5 | 6.5 | 1.5 | 7.0 | 1.5 | 7.8 | ns | | t <sub>PLH</sub> | Select to Bus | 1.5 | 6.5 | 1.5 | 7.0 | 1.5 | 7.8 | 115 | | t <sub>PZL</sub> | Output Enable Time | 1.5 | 7.0 | 1.5 | 8.0 | 1.5 | 9.1 | ns | | t <sub>PZH</sub> | | 1.5 | 7.0 | 1.5 | 8.0 | 1.5 | 9.1 | 115 | | t <sub>PLZ</sub> | Output Disable Time | 1.5 | 6.5 | 1.5 | 7.0 | 1.5 | 7.8 | ns | | t <sub>PHZ</sub> | | 1.5 | 6.5 | 1.5 | 7.0 | 1.5 | 7.8 | 115 | | t <sub>S</sub> | Setup Time | 2.5 | | 2.5 | | 3.0 | | ns | | t <sub>H</sub> | Hold Time | 1.5 | | 1.5 | | 2.0 | | ns | | t <sub>W</sub> | Pulse Width | 3.0 | | 3.0 | | 3.5 | | ns | ## **Dynamic Switching Characteristics** | Symbol | Parameter | Conditions | V <sub>CC</sub><br>(V) | T <sub>A</sub> = 25°C<br>Typical | Units | |------------------|---------------------------------------------|-------------------------------------------------------------------|------------------------|----------------------------------|-------| | V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub> | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3 | 0.8 | V | | | | $C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{IL} = 0 \text{V}$ | 2.5 | 0.6 | V | | V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3 | -0.8 | V | | | | $C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{IL} = 0 \text{V}$ | 2.5 | -0.6 | ٧ | ## Capacitance | Symbol | Parameter | Conditions | Typical | Units | |------------------|-------------------------------|-----------------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{CC} = Open, V_I = 0V \text{ or } V_{CC}$ | 7 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ | 8 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_{CC} = 3.3V$ , $V_{I} = 0V$ or $V_{CC}$ , $f = 10$ MHz | 20 | pF | ## AC LOADING and WAVEFORMS Generic for LCX Family FIGURE 1. AC Test Circuit (C<sub>L</sub> includes probe and jig capacitance) | Test | Switch | |-------------------------------------|-------------------------------------------------------------------------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC}$ = 3.3 $\pm$ 0.3V, and 2.7V $V_{CC}$ x 2 at $V_{CC}$ = 2.5 $\pm$ 0.2V | | $t_{PZH}$ , $t_{PHZ}$ | GND | Waveform for Inverting and Non-Inverting Functions 3-STATE Output High Enable and Disable Times for Logic Propagation Delay. Pulse Width and t<sub>rec</sub> Waveforms Setup Time, Hold Time and Recovery Time for Logic 3-STATE Output Low Enable and Disable Times for Logic FIGURE 2. Waveforms (Input Characteristics; f =1 MHz, $t_r = t_f = 3$ ns) | Symbol | V <sub>cc</sub> | | | |-----------------|------------------------|------------------------|-------------------------| | | 3.3V $\pm$ 0.3V | 2.7V | 2.5V ± 0.2V | | V <sub>mi</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | | $V_{mo}$ | 1.5V | 1.5V | V <sub>CC</sub> /2 | | V <sub>x</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | | $V_y$ | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | ### Physical Dimensions inches (millimeters) unless otherwise noted #### NOTES: - A. THIS PACKAGE CONFORMS TO JEDEC M0-205 - A. THIS PACKAGE CONFORMS TO JEDEC M0-205 B. ALL DIMENSIONS IN MILLIMETERS C. LAND PATTERN RECOMMENDATION: NSMD (Non Solder Mask Defined) .35MM DIA PADS WITH A SOLDERMASK OPENING OF .45MM CONCENTRIC TO PADS D. DRAWING CONFORMS TO ASME Y14.5M-1994 BGA114ArevE #### 114-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide Package Number BGA114A Preliminary Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com