# Advance Information

# Two-Channel Distributed System Interface (DSI) Physical Interface Device

The 33790 is a two-channel physical layer interface IC for the Distributed System Interface (DSI) bus. It is designed to meet automotive requirements. It can also be used in nonautomotive applications. It supports bidirectional communication between slave and master ICs. Some slave devices derive a regulated 5.0 V from the bus, which can be used to power sensors, thereby eliminating the need for additional circuitry and wiring.

#### **Features**

- · Two Independent DSI Compatible Busses
- Pinout Matched to MC68HC55 (SPI to DSI Logic)
- · Wave-Shaped Bus Output Voltage
- · Independent Thermal Shutdown and Current Limit
- · Return Signalling Current Detection
- · Internal Logic Input Pull-Ups and Pull-Downs
- · On-Board Charge Pump
- · 2 kV ESD Capability
- · Communications Rate Up to 150 kbps

# 33790

## TWO-CHANNEL DISTRIBUTED SYSTEM INTERFACE (DSI) PHYSICAL INTERFACE DEVICE



## ORDERING INFORMATION

| Device    | Temperature<br>Range (T <sub>A</sub> ) | Package |  |
|-----------|----------------------------------------|---------|--|
| MC33790DW | -40 to + 85°C                          | SO-16W  |  |



This document contains certain information on a new product. Specifications and information herein are subject to change without notice.







Figure 1. 33790 Simplified Block Diagram



### **PIN FUNCTION DESCRIPTION**

| Pin | Pin Name         | Description                                                                                           |
|-----|------------------|-------------------------------------------------------------------------------------------------------|
| 1   | DSI0F            | This logic input controls the frame output for DSI channel 0 in accordance with Table 1, page 8.      |
| 2   | DSI0S            | This logic input controls the signalling output for DSI channel 0 in accordance with Table 1, page 8. |
| 3   | DSI0R            | This logic output provides the return data for DSI channel 0 in accordance with Table 1, page 8.      |
| 4   | DSI1F            | This logic input controls the frame output for DSI channel 1 in accordance with Table 1, page 8.      |
| 5   | DSI1S            | This logic input controls the signalling output for DSI channel 1 in accordance with Table 1, page 8. |
| 6   | DSI1R            | This logic output provides the return data for DSI channel 1 in accordance with Table 1, page 8.      |
| 7   | NC               | Unused.                                                                                               |
| 8   | CPCAP            | Charge pump capacitor. Used to store and filter charge pump output.                                   |
| 9   | NC               | Unused.                                                                                               |
| 10  | NC               | Unused.                                                                                               |
| 11  | GND              | Circuit and bus ground return.                                                                        |
| 12  | DSI10            | DSI bus 1 input/output.                                                                               |
| 13  | V <sub>SUP</sub> | Idle level supply input. The voltage supplied to this pin sets the idle level on the DSI bus.         |
| 14  | DSI0O            | DSI bus 0 input/output.                                                                               |
| 15  | GND              | Circuit and bus ground return.                                                                        |
| 16  | V <sub>DD</sub>  | 5.0 V logic supply input.                                                                             |

## **MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                                   | Symbol                | Value                         | Unit |
|--------------------------------------------------------------------------|-----------------------|-------------------------------|------|
| Supply Voltage                                                           |                       |                               | V    |
| Continuous                                                               | $V_{SUP}$             | -0.5 to 25                    |      |
| Load Dump - t < 300 ms                                                   | $V_{SUP(t)}$          | 40                            |      |
| Maximum Voltage on Input/Output Pins                                     | $V_{DD}$              | -0.3 to 5.5                   | V    |
|                                                                          | DSIxS, DSIxF (Note 1) | -0.3 to V <sub>DD</sub> +0.3  |      |
|                                                                          | DSIxO (Note 1)        | -0.3 to V <sub>SUP</sub> +0.3 |      |
| Operating Temperature                                                    | T <sub>A</sub>        | -40 to +85                    | °C   |
| Storage Temperature                                                      | T <sub>stg</sub>      | -55 to +150                   | °C   |
| Operating Junction Temperature                                           | T <sub>J</sub>        | -40 to +150                   | °C   |
| Lead Temperature (IR Reflow Soldering for >60 s @ >183°C), 10 s @ >215°C | T <sub>solder</sub>   | 230                           | °C   |
| Continuous Current per Pin                                               | $V_{DD}$              | 0 to 10                       | mA   |
|                                                                          | DSIxR                 | -2.5 to 5.0                   |      |
|                                                                          | V <sub>SUP</sub>      | 500                           |      |
| Thermal Resistance Junction to Ambient                                   | $R_{	heta J-A}$       | 45                            | °C/W |
| Thermal Shutdown                                                         | T <sub>SD</sub>       | 155 to 190                    | °C   |
| ESD Voltage (All Pins)                                                   |                       |                               | V    |
| Human Body Model (Note 2)                                                | V <sub>ESD1</sub>     | ±2000                         |      |
| Machine Model (Note 3)                                                   | V <sub>ESD2</sub>     | ±200                          |      |

### Notes

- 1.  $R=0 \Omega$ .
- ESD1 performed in accordance with the Human Body Model (C<sub>ZAP</sub>=100pF, R<sub>ZAP</sub>=1500 Ω).
  ESD2 performed in accordance with the Machine Model (C<sub>ZAP</sub>=200 pF, R<sub>ZAP</sub>=0 Ω).

## STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions 4.75 V  $\leq$  V<sub>DD</sub>  $\leq$  5.25 V, 8.0 V  $\leq$  V<sub>SUP</sub>  $\leq$  25.0 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, unless otherwise noted.

| Characteristic                                                                                | Symbol              | Min                 | Тур  | Max                 | Unit |
|-----------------------------------------------------------------------------------------------|---------------------|---------------------|------|---------------------|------|
| SUPPLY                                                                                        |                     |                     |      |                     |      |
| I <sub>SUP</sub> Supply Current/Channel (not including I <sub>OUT</sub> )                     |                     |                     |      |                     | mA   |
| DSIx0 = Idle Voltage, -100 mA < I <sub>OUT</sub> < 0 mA                                       | I <sub>SUPI</sub>   | _                   | _    | 3.25                |      |
| DSIx0 = Output High Voltage, I <sub>OUT</sub> = 12 mA                                         | I <sub>SUPH</sub>   | _                   | 5.0  | 9.00                |      |
| I <sub>DD</sub> Supply Current/Channel                                                        | I <sub>DD</sub>     | -                   | -    | 1.0                 | mA   |
| BUS TRANSMITTER                                                                               |                     |                     |      |                     |      |
| V <sub>SUP</sub> to DSIxO on Resistance (During Idle)                                         | R <sub>DS(on)</sub> |                     |      |                     | Ω    |
| I <sub>OUT</sub> = -100 mA                                                                    |                     | _                   | -    | 10                  |      |
| Output High Voltage                                                                           | DSIV <sub>OH</sub>  |                     |      |                     | V    |
| DSIx0 (-15 mA $\leq$ I <sub>OUT</sub> $\leq$ 1.0 mA)                                          |                     | 4.175               | 4.5  | 4.825               |      |
| Output Low Voltage                                                                            | DSIV <sub>OL</sub>  |                     |      |                     | V    |
| DSIx0 (-15 mA $\leq$ I <sub>OUT</sub> $\leq$ 1.0 mA)                                          |                     | 1.325               | 1.5  | 1.675               |      |
| Output High-Side Current Limit (Note 4)                                                       | I <sub>CLH</sub>    | -100                | _    | -200                | mA   |
| Output Low-Side Current Limit (Note 4)                                                        | I <sub>CLL</sub>    | 110                 | -    | 220                 | mA   |
| Input Leakage                                                                                 | DSI <sub>IB</sub>   |                     |      |                     | μА   |
| DSIxO when DSIxF is high and DSIxS is low (0 V $\leq$ DSIxO $\leq$ min (V $_{SUP}$ = 16.5 V)) |                     | -200                | -    | 50                  |      |
| BUS RECEIVER                                                                                  |                     |                     |      | 1                   |      |
| Return Current Threshold                                                                      | I <sub>RH</sub>     | -5.0                | -6.0 | -7.0                | mA   |
| MICROCONTROLLER INTERFACE                                                                     |                     |                     |      | 1                   |      |
| Logic Input Thresholds DSIxS, DSIxF                                                           | V <sub>ITH</sub>    | 1.10                | -    | 2.20                | V    |
| Output High Voltage                                                                           | V <sub>OH</sub>     |                     |      |                     | V    |
| DSIxR Pin = -0.5 mA                                                                           |                     | 0.8*V <sub>DD</sub> | -    | $V_{DD}$            |      |
| Output Low Voltage                                                                            | V <sub>OL</sub>     |                     |      |                     | ٧    |
| DSIxR Pin = 1.0 mA                                                                            |                     | 0.0                 | -    | 0.2*V <sub>DD</sub> |      |
| Internal Pull-Up for DSIxF                                                                    | I <sub>IL</sub>     | -100                | _    | -10                 | μА   |
| Internal Pull-Down for DSIxS                                                                  | I <sub>IH</sub>     | 10                  | -    | 100                 | μА   |

#### Notes

4. After 10  $\mu$ s settling time (assured by design).

### **DYNAMIC ELECTRICAL CHARACTERISTICS**

 $Characteristics \ noted \ under \ conditions \ 4.75 \ V \leq V_{DD} \leq 5.25 \ V, \ 8.0 \ V \leq V_{SUP} \leq 25.0 \ V, \ \ -40^{\circ}C \leq T_{A} \leq 85^{\circ}C, \ unless \ otherwise \ noted.$ 

| Characteristic                                   | Symbol            | Min                   | Тур              | Max                   | Unit |  |
|--------------------------------------------------|-------------------|-----------------------|------------------|-----------------------|------|--|
| MICROCONTROLLER INTERFACE                        |                   |                       |                  |                       |      |  |
| Microcontroller Signal Cycle Time                | t <sub>cyc</sub>  | 6.6                   | _                | 1000                  | μs   |  |
| Microcontroller Signal Low Time                  | t <sub>cycL</sub> | 2.0                   | _                | 667                   | μs   |  |
| Microcontroller Signal High Time                 | t <sub>cycH</sub> | 2.0                   | _                | 667                   | μs   |  |
| Microcontroller Signal Duty Cycle for Logic Zero | DC <sub>Lo</sub>  | 30                    | 33               | 36                    | %    |  |
| Microcontroller Signal Duty Cycle for Logic One  | DC <sub>Hi</sub>  | 60.0                  | 66.7             | 72.0                  | %    |  |
| Microcontroller Signal Slew Time (Note 5)        | t <sub>slew</sub> | _                     | _                | 500                   | ns   |  |
| Frame Start to Signal Delay Time                 | t <sub>DLY1</sub> | t <sub>cyc</sub> -0.1 | t <sub>cyc</sub> | t <sub>cyc</sub> +0.1 | μs   |  |
| Signal End to Frame End Delay Time               | t <sub>DLY2</sub> | 1                     | _                | _                     | μs   |  |
| Rise Time (Note 5)                               | t <sub>RISE</sub> | 0                     | _                | 100                   | ns   |  |
| Fall Time (Note 5)                               | t <sub>FALL</sub> | 0                     | _                | 100                   | ns   |  |

### **BUS TRANSMITTER**

| Idle to Frame and Frame to Idle Slew Rate                  | t <sub>slew(FRAME)</sub>  |      |     |      | V/μs |
|------------------------------------------------------------|---------------------------|------|-----|------|------|
| C ≤ 5.0 nF                                                 |                           | -    | 6.0 | 10.0 |      |
| Signal High to Low and Signal Low to High Slew Rate        | t <sub>slew(SIGNAL)</sub> |      |     |      | V/µs |
| $C \le 5.0 \text{ nF}$                                     |                           | 3.0  | 4.5 | 8.0  |      |
| Data Valid ( $V_{SUPx}$ = 25 V, $C_L \le 5.0 \text{ nF}$ ) |                           |      |     |      | μS   |
| DSIxF, Vin(th) to DSIxO = 5.5 V                            | t <sub>DVLD1</sub>        | 2.44 | _   | 6.90 |      |
| DSIxS, Vin(th) to DSIxO = 2.0 V                            | t <sub>DVLD2</sub>        | 0.25 | _   | 1.63 |      |
| DSIxS, Vin(th) to DSIxO = 4.0 V                            | t <sub>DVLD3</sub>        | 0.25 | _   | 1.63 |      |

#### Notes

5. Slew times and rise and fall times between 10% and 90% of output high and low levels.



Figure 2. Timing Characteristics

### SYSTEM/APPLICATION INFORMATION

#### INTRODUCTION

The 33790 is designed to provide the interface between logic and the DSI bus. It accepts signals with a typical 0-to-5.0 V logic level to control the state of the bus output (Idle Level, Logic High Level, Logic Low Level, and High Impedance). It detects the current drawn from the bus output during signaling and outputs a 0-to-5.0 V logic level corresponding to the bus current being

above (Logic 1 out) the bus return logic 1 current or below (Logic 0 out). The 33790 contains current limiting of the bus outputs as required by the DSI Bus specification and thermal shutdown to protect itself from damage. Two independent DSI bus outputs are provided by the IC.

#### **FUNCTIONAL DESCRIPTION**

#### **Bus Driver and Receiver**

The Wave-Shaper converts the 0-to-5.0 V logic inputs from DSIxF (frame) and DSIxS (signal) to a wave-shaped signal on the DSIxO output, as shown in the timing diagrams in Figure 2 and the truth table in Table 1. The Bus Current Sense detects the current being drawn by the device(s) on the bus during signalling (DSIxF=0). If the current is above a set level, DSIxR will be high; otherwise, it is low.

Table 1. DSI Bus Truth Table

| DSIxF | DSIxS | T <sub>LIM</sub> | DSIR        | DSIxO                        |
|-------|-------|------------------|-------------|------------------------------|
| 0     | 0     | 0                | Return Data | Low (1.5 V)                  |
| 0     | 1     | 0                | Return Data | High (4.5 V)                 |
| 1     | 0     | 0                | 0           | High Impedance               |
| 1     | 1     | 0                | 0           | Idle≥V <sub>SUP</sub> -0.5 V |
| Х     | Х     | 1                | 1           | High Impedance               |

The current for the idle state is from the supply connected to  $V_{\text{SUP}}$  and this supply should not be current limited below 250 mA per channel. During idle state, the voltage on the DSI bus will be very close to the  $V_{\text{SUP}}$  voltage.

Internal thermal shutdown circuitry and current limit individually protect the DSIxO outputs from shorts to battery and ground.

Typically, the thermal shutdown occurs between 160°C and 170°C. If the junction temperature rises above this temperature, the output drivers for DSIxO are disabled by the thermal shutdown circuitry. The output drivers remain off until the junction temperature decreases below approximately 155°C, at which time the thermal shutdown circuitry turns off and the outputs are re-enabled. Each DSIxO output has a unique thermal sense and shutdown circuit, so a short on one channel does not affect the other channel.

#### **Charge Pump**

The charge pump uses on-board capacitors to step the input voltage up to the voltage needed to drive the on-board transmitter FETs. A filter/storage capacitor is connected to CPCAP to hold the stepped-up voltage.

#### Input Pull-Ups and Pull-Downs

Internal current pull-ups are used on the DSIxF pins and pull-downs on the DSIxS pins. If these pins are left unconnected, their associated DSI bus will go to the unused (high impedance) state.

## **APPLICATIONS**

The 33790 is intended for use in a DSI system. This device supplies the interface between standard logic levels and the voltage and current required for the DSI bus. Two independent DSI busses are supported by this part. The 33790 does not form the timing for the DSI bus. This is done by logic either embedded in a microcontroller or by the MC68HC55, which uses SPI commands and forms DSI protocol for communications over the DSI bus.

The pins from the MC68HC55 are made to line up with the pins connecting to the 33790. This includes all the DSIxF, DSIxS, and DSIxR pins.

A capacitor attached to CPCAP serves as a charge reservoir for the gate drive charge pump. This circuit creates a voltage that is higher than the source of the n-channel output transistor. This allows turning on of the transistor enough to prevent any significant voltage drop across it. The rest of charge pump electronics are completely self-contained on the IC.

### **PACKAGE DIMENSIONS**



# **NOTES**

# **NOTES**

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2002

#### **HOW TO REACH US:**

USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution: P.O. Box 5405, Denver, Colorado 80217.

1-303-675-2140 or 1-800-441-2447

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan.

81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T.,

Hong Kong. 852-26668334

**TECHNICAL INFORMATION CENTER:** 1-800-521-6274

