# MOTOROLA SEMICONDUCTOR TECHNICAL DATA ## **Product Preview** ## PLL Frequency Synthesizer with Serial Interface cmos The MC145170 is a single-chip synthesizer capable of direct usage in the MF, HF, and VHF bands. A special architecture makes this PLL the easiest to program in the industry. Either a bit- or byte-oriented format may be used. Due to the BitGrabber registers, \* no address/ steering bits are required for random access of the three registers. Thus, tuning can be accomplished via a 2-byte serial transfer to the 16-bit N register. The device features fully-programmable R and N counters, an amplifier at the fin pin, on-chip support of an external crystal, a programmable reference output, and both single- and double-ended phase detectors with linear transfer functions. A new feature on the MC145170 is the C register (configuration register). The C register allows the part to be configured to meet various applications. Also, the C register allows unused outputs to be shut off,\* thereby minimizing system noise and interference. In order to reduce lock times and prevent erroneous data from being loaded into the counters, a patented jam-load feature is included. Whenever a new divide ratio is loaded into the N register, both the N and R counters are jam loaded with their respective values and begin counting down together. The phase detectors are also initialized during the jam load. - Operating Voltage Range: 2.5 to 6 V - Maximum fin Operating Frequency: 160 MHz @ Vin=500 mVp-p, 4.5 to 6 V Supply - Operating Temperature Range: −40° to 85°C - R Counter Division Range: 5 to 32,767 Plus Direct Access to Phase Detector Input - N Counter Division Range: 40 to 65,535 - Direct Interface to Motorola/RCA SPI and National MICROWIRE Serial Data Ports - 180 MHz Version Available (Part Number SC370566), Consult Factory - Chip Complexity: 4800 FETs or 1200 Equivalent Gates ## MC145170 \*Patent pending. BitGrabber is a trademark of Motorola Inc. MICROWIRE is a trademark of National Semiconductor Corp. This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice. MAXIMUM RATINGS\* (Voltage Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------|-------------------------------------------------|------------------------------|------| | V <sub>DD</sub> | DC Supply Voltage | -0.5 to +6.0 | ٧ | | Vin | DC Input Voltage | -0.5 to V <sub>DD</sub> +0.5 | ٧ | | Vout | DC Output Voltage | -0.5 to V <sub>DD</sub> +0.5 | ٧ | | lin | DC Input Current, per Pin | ± 10 | mA | | lout | DC Output Current, per Pin | ± 20 | mA | | IDD | DC Supply Current, VDD and VSS Pins | ± 30 | mA | | PD | Power Dissipation, per Package | 300 | mW | | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds | 260 | °C | <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Descriptions section. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS}\!\leq\!(V_{in}$ or $V_{out})\!\leq\!V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD). Unused outputs must be left open. **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to $V_{SS}$ , $T_A = -40^{\circ}$ to 85°C unless otherwise indicated) | Symbol | mbol Parameter Test Condition | | V <sub>DD</sub> | Guaranteed<br>Limit | Uni | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------|-----|--| | V <sub>DD</sub> | Power Supply Voltage Range | | - | 2.5 to 6.0 | V | | | VIL | Maximum Low-Level Input Voltage (Data In, Clock, Enable) | | 2.5<br>4.5<br>6.0 | 0.5<br>1.35<br>1.8 | ٧ | | | VIH | Minimum High-Level Input Voltage<br>(Data In, Clock, Enable) | | 2.5<br>4.5<br>6.0 | 2.0<br>3.15<br>4.2 | ٧ | | | V <sub>Hys</sub> | Minimum Hysteresis Voltage (Clock, Enable) | | 2.5<br>6.0 | 0.15<br>0.2 | ٧ | | | V <sub>OL</sub> | Maximum Low-Level Output Voltage (Any Output) | I <sub>OU1</sub> = 20 μA | 2.5<br>6.0 | 0.1<br>0.1 | ٧ | | | Vон | Minimum High-Level Output Voltage (Any Output) | I <sub>out</sub> = -20 μA | 2.5<br>6.0 | 2.4<br>5.9 | ٧ | | | <sup>‡</sup> OL | Minimum Low-Level Output Current (PD <sub>Out</sub> , REF <sub>Out</sub> , f <sub>R</sub> , f <sub>V</sub> , LD, φ <sub>R</sub> , φ <sub>V</sub> ) | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 2.5<br>4.5<br>6.0 | 0.12<br>0.36<br>0.5 | m/ | | | ЮН | Minimum High-Level Output Current (PD <sub>Out</sub> , REF <sub>Out</sub> , f <sub>R</sub> , f <sub>V</sub> , LD, φ <sub>R</sub> , φ <sub>V</sub> ) | V <sub>out</sub> = 2.2 V<br>V <sub>out</sub> = 4.1 V<br>V <sub>out</sub> = 5.5 V | | - 0.12<br>- 0.36<br>- 0.5 | m/ | | | lOL | Minimum Low-Level Output Current (Data Out) | V <sub>out</sub> = 0.4 V | | 1.6 | m/ | | | Іон | Minimum High-Level Output Current<br>(Data Out) | V <sub>out</sub> = 4.1 V | 4.5 | - 1.6 | m/ | | | lin | Maximum Input Leakage Current | Vin=VDD or VSS | 6.0 | ± 1.0 | μΔ | | | | (Data In, Clock, Enable, OSC <sub>in</sub> ) | $V_{in} = V_{DD}$ or $V_{SS}$ , $T_A = 25^{\circ}C$ only | 6.0 | ± 0.1 | | | | lin | Maximum Input Current (fin) | $V_{in} = V_{DD}$ or $V_{SS}$ | 6.0 | ± 120 | μΔ | | | loz | Maximum Output Leakage Current (PD <sub>out</sub> ) | V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub> ,<br>Output in High-Impedance State | 6.0 | ± 100 | n.A | | | | (Data Out) | | 6.0 | ±5 | μΔ | | | IDD | Maximum Quiescent Supply Current | V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub> , Outputs Open,<br>Excluding f <sub>in</sub> Amp Input Current Component | 6.0 | 100 | μΔ | | | | | Same as Above, T <sub>A</sub> = 25°C only | 6.0 | TBD | | | | l <sub>dd</sub> | Maximum Operating Supply Current | $\begin{array}{l} f_{in} = 160 \text{ MHz } @ 500 \text{ mV}_{p\text{-}p};\\ OSC_{in} = 10 \text{ MHz } @ 1 \text{ V}_{p\text{-}p};\\ f_{R}, f_{V}, \text{ REF}_{out} = \text{Inactive and No Connect};\\ OSC_{out}, \phi_{V}, \phi_{R}, \text{ PD}_{out}, \text{ LD} = \text{No Connect};\\ Data In, \overline{\text{Enable}}, \text{ Clock} = \text{V}_{DD} \text{ or V}_{SS} \end{array}$ | 4.5<br>6.0 | TBD<br>TBD | m/ | | ## AC INTERFACE CHARACTERISTICS ( $T_A = -40^{\circ}$ to $85^{\circ}$ C, $C_L = 50$ pF, Input $t_f = t_f = 10$ ns unless otherwise indicated) | Symbol | Parameter | V <sub>DD</sub><br>V | Guaranteed<br>Limit | Unit | |-------------------|---------------------------------------------------------|----------------------|---------------------|------| | fclk | Serial Data Clock Frequency | 2.5 | dc to TBD | MHz | | | NOTE: Refer to Clock tw below | 4.5 | dc to 4.0 | | | | (Figure 1) | 6.0 | dc to 4.0 | ł | | tPLH, | Maximum Propagation Delay, Clock to Data Out | 2.5 | TBD | ns | | tPHL. | (Figures 1 and 5) | 4.5 | 85 | | | | | 6.0 | 85 | | | <sup>t</sup> PLZ, | Maximum Disable Time, Data Out Active to High Impedance | 2.5 | TBD | ns | | <sup>t</sup> PHZ | (Figures 2 and 6) | 4.5 | 200 | | | | | 6.0 | 200 | | | <sup>t</sup> PZL, | Access Time, Data Out High Impedance to Active | 2.5 | TBD | ns | | <sup>t</sup> PZH | (Figures 2 and 6) | 4.5 | 0 to 100 | | | | | 6.0 | 0 to 100 | | | tTLH, | Maximum Output Transition Time, Data Out | 2.5 | TBD | ns | | <sup>†</sup> THL | (Figures 1 and 5), $C_L = 50 \text{ pF}$ | 4.5 | 50 | | | | | 6.0 | 50 | | | | C <sub>L</sub> = 200 pF | 2.5 | TBD | | | | - ' | 4.5 | 150 | | | | | 6.0 | 150 | | | C <sub>in</sub> | Maximum Input Capacitance - Data In, Clock, Enable | | 10 | ρF | | Cout | Maximum Output Capacitance - Data Out | _ | 15 | ρF | ## TIMING REQUIREMENTS (T<sub>A</sub> = $-40^{\circ}$ to 85°C, Input $t_f = t_f = 10$ ns unless otherwise indicated) | Symbol | Parameter | V <sub>DD</sub> | Guaranteed<br>Limit | Unit | |--------------------------------------------------------|-------------------------------------------------------------------------|-------------------|---------------------|------| | t <sub>su</sub> , t <sub>h</sub> | Minimum Setup and Hold Times, Data In versus Clock (Figure 3) | 2.5<br>4.5<br>6.0 | TBD<br>40<br>40 | ns | | t <sub>su</sub> , t <sub>h</sub> ,<br>t <sub>rec</sub> | Minimum Setup, Hold, and Recovery Times, Enable versus Clock (Figure 4) | 2.5<br>4.5<br>6.0 | TBD<br>100<br>100 | ns | | <sup>t</sup> w(H) | Minimum Inactive-High Pulse Width, Enable (Figure 4) | 2.5<br>4.5<br>6.0 | TBD<br>300<br>300 | ns | | t <sub>W</sub> | Minimum Pulse Width, Clock<br>(Figure 1) | 2.5<br>4.5<br>6.0 | TBD<br>125<br>125 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times — Clock, Enable (Figure 1) | 2.5<br>4.5<br>6.0 | 100<br>100<br>100 | μ8 | #### **SWITCHING WAVEFORMS** Figure 2 Figure 3 \*Includes all probe and jig capacitance. Figure 5. Test Circuit \*Includes all probe and jig capacitance. Figure 6. Test Circuit ## LOOP SPECIFICATIONS ( $T_A = -40^{\circ}$ to 85°C) | O L | Bowers | T Cdisi | VDD | Guaranteed Limit | | Unit | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|------| | Symbol | Parameter | Test Condition | V | Min | Max | 5111 | | f <sub>in</sub> | $ \begin{array}{c c} f_{in} & \text{Input Frequency, } f_{in} & \text{$V_{in}$= 500 mV}_{p\text{-}p} \text{ Sine Wave} \\ \text{$(\text{Figure 7})} & \text{$N$ Counter set to divide rations such that } f_{\text{$V$}} \leq 2 \text{ MHz} \\ \end{array} $ | | 2.5<br>3.0<br>4.5<br>6.0 | TBD<br>TBD<br>TBD<br>TBD | TBD<br>100<br>160<br>160 | MHz | | fin | Input Frequency, OSC <sub>in</sub> Externally Driven (Figure 8) | Vin=1 V <sub>p-p</sub> ,<br>OSC <sub>out</sub> =No Connect,<br>R Counter set to divide ratio<br>such that f <sub>R</sub> ≤2 MHz | 2.5<br>3.0<br>4.5<br>6.0 | 1<br>1<br>1 | 12<br>14<br>20<br>20 | MHz | | <sup>f</sup> XTAL | Crystal Frequency, OSC <sub>in</sub> and OSC <sub>out</sub><br>(Figure 9) | C1≤30 pF,<br>C2≤30 pF,<br>Includes Stray Capacitance | 2.5<br>3.0<br>4.5<br>6.0 | 2<br>2<br>2<br>2 | 12<br>12<br>15<br>15 | MHz | | fout | Output Frequency, REF <sub>out</sub><br>(Figures 10 and 12) | C <sub>L</sub> = 30 pF | 2.5<br>3.0<br>4.5<br>6.0 | dc<br>dc<br>dc<br>dc | TBD<br>TBD<br>10 | MHz | | f | Operating Frequency of the Phase Detectors | | 2.5<br>3.0<br>4.5<br>6.0 | dc<br>dc<br>dc<br>dc | TBD<br>TBD<br>2<br>2 | MH | | t <sub>W</sub> | $t_W$ Output Pulse Width, $\phi_R$ , $\phi_V$ , and LD $f_R$ in Phase with $f_V$ , $C_L = 50 \text{ pF}$ | | 2.5<br>3.0<br>4.5<br>6.0 | TBD<br>TBD<br>20<br>16 | TBD<br>TBD<br>100<br>90 | ns | | tTLH,<br>tTHL | Output Transition Times, LD, f <sub>V</sub> , f <sub>R</sub> , $\phi_V$ , and $\phi_R$ (Figures 11 and 12) | C <sub>L</sub> = 50 pF | 2.5<br>3.0<br>4.5<br>6.0 | -<br>-<br>-<br>- | TBD<br>TBD<br>65<br>60 | ns | | C <sub>in</sub> | Input Capacitance, f <sub>in</sub><br>OSC <sub>in</sub> | | <u>-</u> | _ | 5<br>5 | pF | Figure 7. Test Circuit Figure 8. Test Circuit Figure 9. Test Circuit Figure 10. Switching Waveform Figure 11. Switching Waveform \*Includes all probe and jig capacitance. Figure 12. Test Circuit #### PIN DESCRIPTIONS #### DIGITAL INTERFACE #### Data In (Pin 5) Serial Data Input. The bit stream begins with the MSB and is shifted in on the low-to-high transition of Clock. The bit pattern is 1 byte (8 bits) long to access the C or configuration register, 2 bytes (16 bits) to access the N register, or 3 bytes (24 bits) to access the R or reference register. Optionally, the R register can be accessed with a 15-bit transfer. See Table 1. The values in the C, N, and R registers do not change during shifting because the transfer of data to the registers is controlled by Enable. The bit stream needs neither address nor steering bits due to the innovative BitGrabber registers. Therefore, all bits in the stream are available to be data for the three registers. Random access of any register is provided. That is, the registers may be accessed in any sequence. Data is retained in the registers over a supply range of 2.5 to 6 V. The formats are shown in Figures 13, 14, and 15. Data In typically switches near 50% of VDD to maximize noise immunity. This input can be directly interfaced to CMOS devices with outputs guaranteed to switch near rail-to-rail. When interfacing to NMOS or TTL devices, either a level shifter (MC74HC14A, MC14504B) or pullup resistor of 1 k $\Omega$ to 10 k $\Omega$ must be used. Parameters to consider when sizing the resistor are worst-case IOL of the driving device, maximum tolerable power consumption, and maximum data rate. Table 1. Register Access (MSBs are shifted in first. C0, N0, and R0 are the LSBs) | No. of<br>Clocks | Accessed<br>Register | Bit<br>Nomenclature | | | | |------------------|----------------------|---------------------|--|--|--| | 8 | C Register | C7, C6, C5,, C0 | | | | | 16 | N Register | N15, N14, N13,, N0 | | | | | 15 or 24 | R Register | R14, R13, R12,, R0 | | | | | Other Values ≤32 | None | | | | | | Values >32 | Not Allowed | | | | | #### Clock (Pin 7) Serial Data Clock Input. Low-to-high transitions on Clock shift bits available at Data In, while high-to-low transitions shift bits from Data Out. The chip's 16-1/2-stage shift register is static, allowing clock rates down to dc in a continuous or intermittent mode. Eight clock cycles are required to access the C register. Sixteen clock cycles are needed for the N register. Either 15 or 24 can be used to access the R register. See Table 1 and Figures 13, 14, and 15. Clock typically switches near 50% of V<sub>DD</sub> and has a Schmitt-triggered input buffer. Slow Clock rise and fall times are allowed. See the last paragraph of **Data In** for more information. #### Enable (Pin 6) Active-Low Enable Input. This pin is used to activate the serial interface to allow the transfer of data to/from the MC145170. When Enable is in an inactive high state, Data Out is forced to the high-impedance state, shifting is inhibited, and the port is held in the initialized state. To transfer data to the device, Enable (which must start inactive high) is taken low, a serial transfer is made via Data In and Clock, and Enable is taken back high. The low-to-high transition on $\overline{\text{Enable}}$ transfers data to the C, N, or R register, depending on the data stream length per Table 1. #### CAUTION Transitions on Enable must not be attempted while Clock is high. This input is also Schmitt-triggered and switches near 50% of V<sub>DD</sub>, thereby minimizing the chance of loading erroneous data into the registers. See the last paragraph of **Data In** for more information. #### Data Out (Pin 8) Three-State Serial Data Output. Data is transferred out of the 16-1/2-stage shift register through Data Out on the highto-low transition of Clock. This output is a no connect, unless used in one of the manners discussed below. Data Out could be fed back to an MCU/MPU to perform a wrap-around test of serial data. This could be part of a system check conducted at power up to test the integrity of the system's processor, PC board traces, solder joints, etc. The pin could be monitored at an in-line QA test during board manufacturing. Finally, Data Out facilitates troubleshooting a system. #### REFERENCE PINS #### OSCin and OSCout (Pins 1 and 2) Oscillator Input and Output. These pins form a reference oscillator when connected to terminals of an external parallel-resonant crystal. Frequency-setting capacitors of appropriate values as recommended by the crystal supplier are connected from each pin to ground (up to a maximum of 30 pF each, including stray capacitance). An external feedback resistor of 1 M $\Omega$ to 15 M $\Omega$ is connected directly across the pins to ensure linear operation of the amplifier. The MC145170 is designed to operate with crystals up to 15 MHz with a 4.5 to 6 V supply. With supplies less than 4.5 V, up to 12 MHz crystals may be used. See Figure 9. If desired, an external clock source can be ac coupled to $OSC_{in}$ . A $0.01~\mu F$ coupling capacitor is used for measurement purposes and is the minimum size recommended for applications. An external feedback resistor of approximately $10~M\Omega$ is required across the $OSC_{in}$ and $OSC_{out}$ pins in the ac-coupled case. (See Figure 8.) $OSC_{out}$ is an internal node on the device and should not be used to drive any loads. That is, $OSC_{out}$ is unbuffered. However, the buffered REF<sub>out</sub> is available to drive external loads. The external signal level must be at least 1 $V_{p-p}$ ; the maximum frequencies are given in the **Loop Specifications** table. These maximum frequencies apply for R Counter divide ratios as indicated in the table. For very small ratios, the maximum frequency is limited to the divide ratio times 2 MHz when the internal phase/frequency detectors are used. (Reason: the phase/frequency detectors are limited to a maximum input frequency of 2 MHz.) If an external source is available which swings from at least the $\rm V_{IL}$ to $\rm V_{IH}$ levels listed in the **Electrical Characteristics** table, then dc coupling can be used. In the dc-coupled case, no external feedback resistor is needed. OSC\_out must be a no connect to avoid loading an internal node on the MC145170, as above. Each rising edge on the OSC<sub>in</sub> pin causes the R counter to decrement by one. #### REFout (Pin 3) Reference Frequency Output. This output is the buffered output of the crystal-generated reference frequency or externally-provided reference source. This output may be enabled, disabled, or scaled via bits in the C register. See Figure 13. REF<sub>out</sub> can be used to drive a microprocessor clock input, thereby saving a crystal. Upon power up, the on-chip power-on-initialize circuit forces REF<sub>out</sub> to the OSCin divided-by-8 mode. REF<sub>out</sub> is capable of operation to 10 MHz; see the Loop Specifications table. Therefore, divide values for the reference divider are restricted to two or higher for OSC<sub>in</sub> frequencies above 10 MHz. If unused, the pin should be floated and should be disabled via the C register to minimize dynamic power consumption and electromagnetic interference (EMI). #### **COUNTER OUTPUTS** ## f<sub>R</sub> (Pin 9) Reference Counter Output. This signal is the buffered output of the 15-stage R counter. fp can be enabled or disabled via the C register. (Patent pending.) The output is disabled (static low logic level) upon power up. If unused, the output should be left disabled and unconnected to minimize interference with external circuitry. The fn signal can be used to verify the R counter's divide ratio. This ratio extends from 5 to 32,767 and is determined by the binary value loaded into the R register. Also, direct access to the phase detector via the OSC<sub>in</sub> pin is allowed by choosing a divide value of one. See Figure 14. The maximum frequency which the phase detectors operate is 2 MHz. Therefore, the frequency of fn must not exceed 2 MHz unless an external phase detector is used. The maximum frequency for driving external phase detectors is TBD. When activated, the f $_{\rm R}$ signal appears as normally low. f $_{\rm R}$ pulses high whenever the R counter is loading the value from the R register. #### fy (Pin 10) N Counter Output. This signal is the buffered output of the 16-stage N counter. fy can be enabled or disabled via the C register. (Patent pending.) The output is disabled (static low logic level) upon power up. If unused, the output should be left disabled and unconnected to minimize interference with external circuitry. The fy signal can be used to verify the N counter's divide ratio. This ratio extends from 40 to 65,535 and is determined by the binary value loaded into the N register. The maximum frequency which the phase detectors operate is 2 MHz. Therefore, the frequency of fy must not exceed 2 MHz unless an external phase detector is used. The maximum frequency for driving external phase detectors is TBD. When activated, the fy signal appears as normally low. fy pulses high whenever the N counter is loading the value from the N register. #### **LOOP PINS** #### fin (Pin 4) Frequency Input from the VCO. This pin feeds the on-chip amplifier which drives the N counter. This signal is normally sourced from an external voltage-controlled oscillator (VCO), and is ac-coupled into f<sub>in</sub>. A 100 pF coupling capacitor is used for measurement purposes and is the minimum size recommended for applications. (See Figure 7.) The frequency capability of this input is dependent on the input signal level for the divide ratios listed in the **Loop Specifications** table. For small divide ratios, the maximum frequency is limited to the divide ratio times 2 MHz when the internal phase/frequency detectors are used. (Reason: the phase/frequency detectors are limited to a maximum frequency of 2 MHz.) For signals which swing from at least the $V_{IL}$ to $V_{IH}$ levels listed in the **Electrical Characteristics** table, dc coupling may be used. Each rising edge on the $f_{\mbox{\scriptsize in}}$ pin causes the N counter to decrement by one. #### PDout (Pin 13) Single-Ended Phase/Frequency Detector Output. This is a 3-state output for use as a loop error signal when combined with an external low-pass filter. Through use of a Motorola patented technique, the detector's dead zone has been eliminated. Therefore, the phase/frequency detector is characterized by a linear transfer function. The operation of the phase/frequency detector is described below and is shown in Figure 16. POL bit (C7) in the C register = low (see Figure 13) Frequency of fy>fR or Phase of fy Leading fR: negative pulses from high impedance Frequency of fy < fR or Phase of fy Lagging fR: positive pulses from high impedance Frequency and Phase of fy = fR: essentially high-impedance state; voltage at pin determined by loop filter POL bit (C7) = high Frequency of fy>fR or Phase of fy Leading fR: positive pulses from high impedance Frequency of fy<fp or Phase of fy Lagging fp: negative pulses from high impedance Frequency and Phase of fy = fp: essentially high-impedance state; voltage at pin determined by loop filter This output can be enabled, disabled, and inverted via the C register. If desired, PD<sub>out</sub> can be forced to the high-impedance state by utilization of the disable feature in the C register. (Patent pending.) #### $\phi_R$ and $\phi_V$ (Pins 14 and 15) Doubled-Ended Phase/Frequency Detector Outputs. These outputs can be combined externally to generate a loop error signal. Through use of a Motorola patented technique, the detector's dead zone has been eliminated. Therefore, the phase/frequency detector is characterized by a linear transfer function. The operation of the phase/frequency detector is described below and is shown in Figure 16. POL bit (C7) in the C register = low (see Figure 13) Frequency of $f_V > f_R$ or Phase of $f_V$ Leading $f_R$ : $\phi_V =$ negative pulses, $\phi_R =$ essentially high Frequency of $f_V < f_R$ or Phase of $f_V$ Lagging $f_R$ : $\phi_V =$ essentially high, $\phi_R =$ negative pulses Frequency and Phase of $f_V = f_R$ : $\phi_V$ and $\phi_R$ remain essentially high, except for a small minimum time period when both pulse low in phase POL bit (C7) = high Frequency of $f_V > f_R$ or Phase of $f_V$ Leading $f_R$ : $\phi_R =$ negative pulses, $\phi_V =$ essentially high Frequency of $f_V < f_R$ or Phase of $f_V$ Lagging $f_R$ : $\phi_R =$ essentially high, $\phi_V =$ negative pulses Frequency and Phase of fy=f<sub>R</sub>: φ<sub>V</sub> and φ<sub>R</sub> remain essentially high, except for a small minimum time period when both pulse low in phase These outputs can be enabled, disabled, and interchanged via the C register. (Patent pending.) #### LD (Pin 11) Lock Detector Output. This output is essentially at a high level with narrow low-going pulses when the loop is locked (fR and fy of the same phase and frequency). The output pulses low when fy and fR are out of phase or different frequencies. See Figure 16. This output can be enabled and disabled via the C register. (Patent pending.) Upon power up, on-chip initialization circuitry disables LD to a static low logic level to prevent a false "lock" signal. If unused, LD should be disabled and left open. #### **POWER SUPPLY** ## **VDD** (Pin 16) Most-Positive Supply Potential. This pin may range from +2.5 to +6 V with respect to VSS. For optimum performance, VDD should be bypassed to VSS using (a) low-inductance capacitor(s) mounted very close to the MC145170. Lead lengths on the capacitor(s) should be minimized. (The very-fast switching speed of the device causes current spikes on the power leads.) #### VSS (Pin 12) Most-Negative Supply Potential. This pin is usually ground. For measurement purposes, the VSS pin is tied to a ground plane. NOTE: C7-POL: Selects the output polarity of the phase/frequency detectors. When set high, this bit inverts PD<sub>out</sub> and interchanges $\phi_R$ function with $\phi_V$ as depicted in Figure 16. Also see the phase detector output pin descriptions for more information. This bit is cleared low at power up. C6-PDA/B: Selects which phase/frequency detector is to be used. When set high, enables the output of phase/frequency detector A (PD<sub>out</sub>) and disables phase/frequency detector B by forcing $\phi_R$ and $\phi_V$ to the static high state. When cleared low, phase/frequency detector B is enabled ( $\phi_R$ and $\phi_V$ ) and phase/frequency detector A is disabled with PD<sub>out</sub> forced to the high-impedance state. This bit is cleared low at power up. C5-LDE: Enables the lock detector output when set high. When the bit is cleared low, the LD output is forced to a static low level. This bit is cleared low at power up. C4, C3, C2-OSC2, OSC1, OSC0: Reference output controls which determine the REF<sub>out</sub> characteristics as shown below. Upon power up, the bits are initialized such that OSC<sub>in</sub>/8 is selected. | C4 | СЗ | C2 | REFout Frequency | |----|----|----|-----------------------| | 0 | 0 | 0 | dc (Static Low) | | 0 | 0 | 1 | OSCin | | 0 | 1 | 0 | OSC <sub>in</sub> /2 | | 0 | 1 | 1 | osc <sub>in</sub> /4 | | 1 | 0 | 0 | osc <sub>in</sub> /8 | | 1 | 0 | 1 | OSC <sub>in</sub> /16 | | 1 | 1 | 0 | OSC <sub>in</sub> /8 | | 1 | 1 | 1 | OSC <sub>in</sub> /16 | C1-f<sub>V</sub>E: Enables the f<sub>V</sub> output when set high. When cleared low, the f<sub>V</sub> output is forced to a static low level. The bit is cleared low upon power up. C0-f<sub>R</sub>E: Enables the $f_R$ output when set high. When cleared low, the $f_R$ output is forced to a static low level. The bit is cleared low upon power up. Figure 13. C Register Access and Format (8 Clock Cycles Are Used) Figure 15. N Register Access and Format (16 Clock Cycles Are Used) V<sub>H</sub> = High voltage level V<sub>L</sub> = Low voltage level NOTE: The PD<sub>out</sub> output generates error pulses during out-of-lock conditions. When locked in phase and frequency, the output is high impedance and the voltage at that pin is determined by the low-pass filter capacitor. PD<sub>out</sub>, φ<sub>R</sub>, and φ<sub>V</sub> are shown with the polarity bit (POL) = low; see Figure 13 for POL. Figure 16. Phase/Frequency Detectors and Lock Detector Output Waveforms <sup>\*</sup>At this point, when both fR and fV are in phase, the output is forced to near mid supply. #### **DESIGN CONSIDERATIONS** #### **CRYSTAL OSCILLATOR CONSIDERATIONS** The following options may be considered to provide a reference frequency to Motorola's CMOS frequency synthesizers. #### **USE OF A HYBRID CRYSTAL OSCILLATOR** Commercially available temperature-compensated crystal oscillators (TCXOs) or crystal-controlled data clock oscillators provide very stable reference frequencies. An oscillator capable of CMOS logic levels at the output may be direct or dc coupled to OSC<sub>in</sub>. If the oscillator does not have CMOS logic levels on the outputs, capacitive or ac couplng to OSC<sub>in</sub> may be used. See Figure 8. For additional information about TCXOs and data clock oscillators, please consult the latest version of the *eem Electronic Engineers Master Catalog*, the *Gold Book*, or similar publications. #### **DESIGN AN OFF-CHIP REFERENCE** The user may design an off-chip crystal oscillator using ICs specifically developed for crystal oscillator applications, such as the MC12061 MECL device. The reference signal from the MECL device is ac coupled to OSC<sub>in</sub>. (See Figure 8.) For large amplitude signals (standard CMOS logic levels), dc coupling is used. #### **USE OF THE ON-CHIP OSCILLATOR CIRCUITRY** The on-chip amplifier (a digital inverter) along with an appropriate crystal may be used to provide a reference source frequency. A fundamental mode crystal, parallel resonant at the desired operating frequency, should be connected as shown in Figure 17. \*May be needed in certain cases. See text. Figure 17. Pierce Crystal Oscillator Circuit For VDD = 5 V, the crystal should be specified for a loading capacitance, CL, which does not exceed approximately 12 pF when used at the highest operating frequency of 15 MHz. Larger CL values are possible for lower frequencies. Assuming R1 = 0 $\Omega$ , the shunt load capacitance, CL, presented across the crystal can be estimated to be: $$C_L = \frac{C_{in}C_{out}}{C_{in} + C_{out}} + C_a + C_{stray} + \frac{C1 \cdot C2}{C1 + C2}$$ where Cin = 5 pF (see Figure 18) Cout = 6 pF (see Figure 18) Ca = 1 pF (see Figure 18) C1 and C2 = external capacitors (see Figure 17) C<sub>stray</sub> = the total equivalent external circuit stray capacitance appearing across the crystal terminals Figure 18. Parasitic Capacitances of the Amplifier and C<sub>stray</sub> NOTE: Values are supplied by crystal manufacturer (parallel resonant crystal). Figure 19. Equivalent Crystal Networks The oscillator can be "trimmed" on-frequency by making a portion or all of C1 variable. The crystal and associated components must be located as close as possible to the OSC<sub>in</sub> and OSC<sub>out</sub> pins to minimize distortion, stray capacitance, stray inductance, and startup stabilization time. Circuit stray capacitance can also be handled by adding the appropriate stray value to the values for C<sub>in</sub> and C<sub>out</sub>. For this approach, the term C<sub>stray</sub> becomes zero in the above expression for C<sub>L</sub>. Power is dissipated in the effective series resistance of the crystal, $R_{\rm e}$ , in Figure 19. The maximum drive level specified by the crystal manufacturer represents the maximum stress that the crystal can withstand without damage or excessive shift in operating frequency. R1 in Figure 17 limits the drive level. The use of R1 is not necessary in most cases. To verify that the maximum dc supply voltage does not overdrive the crystal, monitor the output frequency as a function of supply voltage at REF<sub>out</sub>. (OSC<sub>out</sub> is not used because loading impacts the oscillator.) The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal decreases in frequency or becomes unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdriven condition exists. The user should note that the oscillator start-up time is proportional to the value of R1. Through the process of supplying crystals for use with CMOS inverters, many crystal manufacturers have developed expertise in CMOS oscillator design with crystals. Discussions with such manufacturers can prove very helpful. See Table 2. #### **RECOMMENDED READING** Technical Note TN-24, Statek Corp. Technical Note TN-7, Statek Corp. - E. Hafner, "The Piezoelectric Crystal Unit—Definitions and Method of Measurement", *Proc. IEEE*, Vol. 57, No. 2, February 1969. - D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", Electro-Technology, June 1969. - P. J. Ottowitz, "A Guide to Crystal Selection", Electronic Design, May 1966. - D. Babin, "Designing Crystal Oscillators", *Machine Design*, March 7, 1985. - D. Babin, "Guidelines for Crystal Oscillator Design", Machine Design, April 25, 1985. Table 2. Partial List of Crystal Manufacturers | Name | Address | Phone | |-----------------------------|---------------------------------------|----------------| | United States Crystal Corp. | 3605 McCart Ave., Ft. Worth, TX 76110 | (817) 921-3013 | | Crystek Crystal | 2371 Crystal Dr., Ft. Myers, FL 33907 | (813) 936-2109 | | Statek Corp. | 512 N. Main St., Orange, CA 92668 | (714) 639-7810 | NOTE: Motorola cannot recommend one supplier over another and in no way suggests that this is a complete listing of crystal manufacturers. #### PHASE-LOCKED LOOP-LOW PASS FILTER DESIGN $$v_n = \sqrt{\frac{K_{\phi}K_{VCO}}{NR_1C}}$$ $$\zeta = \frac{N\omega_{\Pi}}{2K_{\Phi}K_{VCO}}$$ $$F(s) = \frac{1}{R_1 sC + 1}$$ $$\omega_{n} = \sqrt{\frac{K_{\phi}K_{VCO}}{NC(R_{1} + R_{2})}}$$ $$\zeta = 0.5 \ \omega_{\rm n} \left( R_2 C + \frac{N}{K_{\phi} K_{VCO}} \right)$$ $$F(s) = \frac{R_2 sC + 1}{(R_1 + R_2)sC + 1}$$ $$\omega_n = \sqrt{\frac{K_{\phi}K_{VCO}}{NCR_1}}$$ $$\zeta = \frac{\omega_0 R_2}{2}$$ ASSUMING GAIN A IS VERY LARGE, THEN: $$F(s) = \frac{R_2 sC + 1}{R_1 sC}$$ #### NOTE: For C), $R_1$ is frequently split into two series resistors each $R_1 \pm 2$ . A capacitor $C_C$ is then placed from the midpoint to ground to further filter the error pulses. The value of $C_C$ should be such that the corner frequency of this network does not significantly effect $\omega_0$ . #### **DEFINITIONS:** N = Total Division Ratio in Feedback Loop $K_{\phi}$ (Phase Detector Gain) = $V_{DD}/4\pi$ volts/radian for $PD_{out}$ $K_{\phi}$ (Phase Detector Gain) = $V_{DD}/2\pi$ volts/radian for $\phi_V$ and $\phi_R$ $K_{VCO}$ (VCO Gain) = $\frac{2\pi\Delta f_{VCO}}{\Delta V_{VCO}}$ For a nominal design starting point, the user might consider a damping factor $\zeta \approx 0.7$ and a natural loop frequency $\omega_{\Omega} \approx (2\pi f_{R}/50)$ where $f_{R}$ is the frequency at the phase detector input. Larger $\omega_{\Omega}$ values result in faster loop lock times and, for similar sideband filtering, higher $f_{R}$ -related VCO sidebands. #### RECOMMENDED READING: Gardner, Floyd M., Phaselock Techniques (second edition). New York, Wiley-Interscience, 1979. Manassewitsch, Vadim, Frequency Synthesizers: Theory and Design (second edition). New York, Wiley-Interscience, 1980. Blanchard, Alain, Phase-Locked Loops: Application to Coherent Receiver Design, New York, Wiley-Interscience, 1976. Egan, William F., Frequency Synthesis by Phase Lock. New York, Wiley-Interscience, 1981. Rohde, Ulrich L., Digital PLL Frequency Synthesizers Theory and Design. Englewood Cliffs, NJ, Prentice-Hall, 1983. Berlin, Howard M., Design of Phase-Locked Loop Circuits, with Experiments. Indianapolis, Howard W. Sams and Co., 1978. Kinley, Harold, The PLL Synthesizer Cookbook. Blue Ridge Summit, PA, Tab Books, 1980. Seidman, Arthur H., Integrated Circuits Applications Handbook, Chapter 17, pp. 538-586. New York, John Wiley & Sons. Fadrhons, Jan, "Design and Analyze PLLs on a Programmable Calculator" EDN. March 5, 1980. AN535, Phase-Locked Loop Design Fundamentals, Motorola Semiconductor Products, Inc., 1970. AR254, Phase-Locked Loop Design Articles, Motorola Semiconductor Products, Inc., Reprinted with permission from Electronic Design, 1987. BR504/D, Electronic Tuning Address Systems, Motorola Semiconductor Products, Inc., 1986. ## PLL Frequency Synthesizers (PLL FS) | | | Page<br>No. | |------------|---------------------------------------------------------------|-------------| | MC145106 | PLL FS (Single-Modulus) | . 5-3 | | MC145145-2 | 4-Bit Data Bus Input PLL FS (Single-Modulus) | 5-10 | | MC145146-2 | 4-Bit Data Bus Input PLL FS (Dual-Modulus) | 5-22 | | MC145149 | Dual PLL FS (Dual-Modulus) | 5-34 | | MC145151-2 | Parallel Input PLL FS (Single-Modulus) | 5-45 | | MC145152-2 | Parallel Input PLL FS (Dual-Modulus) | 5-45 | | MC145155-2 | Serial Input PLL FS (Single-Modulus) | 5-45 | | MC145156-2 | Serial Input PLL FS (Dual-Modulus) | 5-45 | | MC145157-2 | Serial Input PLL FS (Single-Modulus) | 5-45 | | MC145158-2 | Serial Input PLL FS (Dual-Modulus) | 5-45 | | MC145159-1 | Serial Input PLL FS with Analog Phase Detector (Dual-Modulus) | 5-75 | | MC145160 | Dual PLL FS for 46/49 MHz Cordless Telephones | 5-85 | | MC145166 | Dual PLL FS for 46/49 MHz Cordless Telephones | 5-85 | | MC145167 | Dual PLL FS for 46/49 MHz Cordless Telephones | 5-85 | | MC145168 | Dual PLL FS for 46/49 MHz Cordless Telephones | 5-92 | | MC145169 | Dual PLL FS for 46/49 MHz Cordless Telephones | 5-92 | | MC145170 | Serial input PLL FS (VHF) | 5-101 | | | | | #### **SELECTOR GUIDE** | Divider<br>Programming | External<br>Prescaler | Single-Ended<br>3-State | Double-Ended<br>Phase Detector<br>Output | Number of<br>Divider Stages | | | f <sub>max</sub><br>MHz | Device<br>Number | |------------------------|-----------------------|--------------------------|------------------------------------------|-----------------------------|----------|----|-------------------------|------------------| | Format | Modulus | Phase Detector<br>Output | | +R | +A | +N | MIZ | Number | | Serial | Single | 1 | 1 | 14* | _ | 14 | 20 | MC145155-2 | | | | V | \ \ | 14 | _ | 14 | 20 | MC145157-2 | | | Dual | 44. | | 14 | 7 | 10 | 15 | MC145149 | | | | 1 | _ <u>√</u> | 12* | 7 | 10 | 20 | MC145156-2 | | | | | 7 | 14 | 7 | 10 | 20 | MC145158-2 | | | Dual | Frequency<br>Detector | Analog Detector | 14 | 7 | 10 | 15 | MC145159-1 | | | None | 44. | | 11* | <b>—</b> | 14 | 60 | MC145167 | | | | 144 | | 11* | l — | 14 | 60 | MC145169 | | | | <b>√</b> √ | <b>→</b> | 15 | _ | 16 | 160# | MC145170 | | Parallel | Single | 1 | | 11* | <u> </u> | 9 | 4 | MC145106 | | | | Ĭ v | 4 | 14* | - | 14 | 20 | MC145151-2 | | | Dual | <del></del> | 1 | 12* | 6 | 10 | 20 | MC145152-2 | | | None | 114 | | 12* | <u> </u> | 14 | 60 | MC145160 | | | | 114 | _ | 11* | _ | 14 | 60 | MC145166 | | | | 11+ | _ | 11* | _ | 14 | 60 | MC145168 | | 4-Bit Bus | Single | 1 | 1 | 12 | _ | 14 | 20 | MC145145-2 | | | Dual | 1 | 1 | 12 | 7 | 10 | 20 | MC145146-2 | <sup>\*</sup>Limited number of selectable values. Accommodates two loops per package. #180 MHz version available. See data sheet.