## MC68HC001 # Technical Summary # Low Power HCMOS 8-/16-/32-Bit Microprocessor This document contains both a summary of the MC68HC001 and a detailed set of parametric specifications. For complete information refer to the M68000 UM/AD, M68000 8-/16-/32-Bit Microprocessors User's Manual. The MC68HC001 provides a functional extension to the MC68HC000 HCMOS 16-/32-bit microprocessor with the addition of statically selectable 8- or 16-bit data bus operation. The MC68HC001 is object-code compatible with the MC68HC000, and code written for the MC68HC001 can be migrated without modification to any member of the M68000 Family. This is possible because the user programming model is identical for all members of the M68000 Family and the instruction sets are proper subsets for the complete architecture. The following resources are available to the MC68HC001 user: - 17 32-Bit Data and Address Registers - 16-Mbyte Direct Addressing Range - 56 Powerful Instruction Types - Operations on Five Main Data Types - Memory-Mapped I/O - 14 Addressing Modes This document contains information on a new product. Specifications and information herein are subject to change without notice. 3 #### INTRODUCTION As shown in the user programming model (see Figure 1), the MC68HC001 offers 16 32-bit registers and a 32-bit program counter. The first eight registers (D7–D0) are used as data registers for byte (8-bit), word (16-bit), and long-word (32-bit) operations. The second set of seven registers (A6–A0) and the user stack pointer (USP) can be used as software stack pointers and base address registers. In addition, the registers can be used for word and long-word operations. All 16 registers can be used as index registers. Figure 1. User Programming Model In supervisor mode (see Figure 2), the upper byte of the status register and the supervisor stack pointer (SSP) are also available to the programmer. Figure 2. Supervisor Programming Model Supplement The status register (see Figure 3) contains the interrupt mask (eight levels available) as well as the condition codes: extend (X), negative (N), zero (Z), overflow (V), and carry (C). Additional status bits indicate that the processor is in a trace (T) mode and in a supervisor (S) or user state. Figure 3. Status Register ## **DATA TYPES AND ADDRESSING MODES** Five basic data types are supported: - 1. Bits - 2. BCD Digits (4 Bits) - 3. Bytes (8 Bits) - 4. Words (16 Bits) - 5. Long Words (32 Bits) In addition, operations on other data types, such as memory addresses, status word data, etc., are provided in the instruction set. The 14 addressing modes, listed in Table 1, include six basic types: - 1. Register Direct - 2. Register Indirect - 3. Absolute - 4. Program Counter Relative - 5. Immediate - 6. Implied Included in the register indirect addressing modes is the capability to perform postincrementing, predecrementing, offsetting, and indexing. The program counter relative mode can also be modified via indexing and offsetting. **Table 1. Addressing Modes** | Addressing Modes | Syntax | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | Register Direct Addressing Data Register Direct Address Register Direct | Dn<br>An | | Absolute Data Addressing<br>Absolute Short<br>Absolute Long | xxx.W<br>xxx.L | | Program Counter Relative Addressing<br>Relative with Offset<br>Relative with Index Offset | d <sub>16</sub> (PC)<br>d <sub>8</sub> (PC,Xn) | | Register Indirect Addressing Register Indirect Postincrement Register Indirect Predecrement Register Indirect Register Indirect with Offset Indexed Register Indirect with Offset | (An)<br>(An) +<br>(An)<br>d <sub>16</sub> (An)<br>d <sub>8</sub> (An,Xn) | | Immediate Data Addressing Immediate Quick Immediate | #xxx<br>#1r#8 | | Implied Addressing<br>Implied Register | SR/USP/SP/PC | #### NOTES: Dn = Data Register An = Address Register Xn = Address of Data Register Used as Index Register SR = Status Register PC = Program Counter SP = Stack Pointer USP = User Stack Pointer () = Effective Address $d_8 = 8$ -Bit Offset (Displacement) $d_{16} = 16$ -Bit Offset (Displacement) #xxx = Immediate Data #### **INSTRUCTION SET OVERVIEW** The MC68HC001 instruction set is listed in Table 2. Additional instructions that are variations or subsets of these instructions are listed in Table 3. Special emphasis is given to the instruction set's support of structured high-level languages to facilitate ease of programming. Each instruction, with few exceptions, operates on bytes, words, and long words, and most instructions can use any of the 14 addressing modes. Combining instruction types, data types, and addressing modes, over 1000 useful instructions are provided. These instructions include signed and unsigned, multiply and divide, quick arithmetic operations, BCD arithmetic, and expanded operations (through traps). For detailed information on the MC68HC001 instruction set, refer to M68000 PM/AD, M68000 Programmer's Reference Manual. **Table 2. Instruction Set Summary** | Mnemonic | Description | |---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | ABCD | Add Decimal with Extend | | ADD | Add | | AND | Logical AND | | ASL | Arithmetic Shift Left | | ASR | Arithmetic Shift Right | | Bcc<br>BCHG<br>BCLR<br>BRA<br>BSET<br>BSR<br>BTST | Branch Conditionally Bit Test and Change Bit Test and Clear Branch Always Bit Test and Set Branch to Subroutine Bit Test | | CHK | Check Register against Bounds | | CLR | Clear Operand | | CMP | Compare | | DBcc<br>DIVS<br>DIVU | Test Condition, Decrement and<br>Branch<br>Signed Divide<br>Unsigned Divide | | EOR | Exclusive OR | | EXG | Exchange Registers | | EXT | Sign Extend | | JMP | Jump | | JSR | Jump to Subroutine | | LEA | Load Effective Address | | LINK | Link Stack | | LSL | Logical Shift Left | | LSR | Logical Shift Right | | Mnemonic | Description | |----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MOVE<br>MULS<br>MULU | Move<br>Signed Multiply<br>Unsigned Multiply | | NBCD<br>NEG<br>NOP<br>NOT | Negate Decimal with Extend<br>Negate<br>No Operation<br>Ones Complement | | OR | Logical OR | | PEA | Push Effective Address | | RESET<br>ROL<br>ROR<br>ROXL<br>ROXR<br>RTE<br>RTR<br>RTS | Reset External Devices Rotate Left without Extend Rotate Right without Extend Rotate Left with Extend Rotate Right with Extend Return from Exception Return and Restore Return from Subroutine | | SBCD<br>Scc<br>STOP<br>SUB<br>SWAP | Subtract Decimal with Extend<br>Set Conditional<br>Stop<br>Subtract<br>Swap Data Register Halves | | TAS<br>TRAP<br>TRAPV<br>TST | Test and Set Operand<br>Trap<br>Trap on Overflow<br>Test | | UNLK | Unlink | **Table 3. Variations of Instruction Types** | Instruction<br>Type | Variation | Description | |---------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADD | ADD<br>ADDA<br>ADDQ<br>ADDI<br>ADDX | Add<br>Add Address<br>Add Quick<br>Add Immediate<br>Add with Extend | | AND | AND<br>ANDI<br>ANDI to CCR<br>ANDI to SR | Logical AND<br>And Immediate<br>And Immediate to Condition Codes<br>And Immediate to Status Register | | СМР | CMP<br>CMPA<br>CMPM<br>CMPI | Compare<br>Compare Address<br>Compare Memory<br>Compare Immediate | | EOR | EOR<br>EORI<br>EORI to CCR<br>EORI to SR | Exclusive OR Exclusive OR Immediate Exclusive OR Immediate to Condition Codes Exclusive OR Immediate to Status Register | | MOVE | MOVE MOVEA MOVEM MOVEP MOVEQ MOVE from SR MOVE to SR MOVE to CCR MOVE USP | Move Move Address Move Multiple Registers Move Peripheral Data Move Quick Move from Status Register Move to Status Register Move to Condition Codes Move User Stack Pointer | | NEG | NEG<br>NEGX | Negate<br>Negate with Extend | | OR | OR<br>ORI<br>ORI to CCR<br>ORI to SR | Logical OR<br>OR Immediate<br>OR Immediate to Condition Codes<br>OR Immediate to Status Register | | SUB | SUB<br>SUBA<br>SUBI<br>SUBQ<br>SUBX | Subtract<br>Subtract Address<br>Subtract Immediate<br>Subtract Quick<br>Subtract with Extend | ### SIGNAL DESCRIPTION The input and output signals are illustrated functionally in Figure 4 and are described in the following paragraphs. Figure 4. Functional Signal Groups ## **MODE (MODE)** The MODE input selects between the 8- and 16-bit operating modes. If this input is grounded at reset, the processor will come out of reset in the 8-bit mode. If this input is tied high or floating at reset, the processor will come out of reset in the 16-bit mode. This input should be changed only at reset and must be stable two clocks after RESET is negated. Changing this input during normal operation may produce unpredictable results. ## ADDRESS BUS (A23-A0) This 24-bit, unidirectional, three-state bus is capable of addressing 16 Mbytes of data. It provides the address for bus operation during all cycles except interrupt cycles. During interrupt cycles, address lines A3, A2, and A1 reflect the level of the interrupt being serviced while address lines A23-A4 and A0 are set to a logic high. This 16-bit, bidirectional, three-state bus is the general-purpose data path. If the processor is operating in the 16-bit mode, the data bus transfers and accepts data in either word or byte length. If the processor is operating in the 8-bit mode, the processor drives the entire bus during writes, but only the lower eight bits (D7–D0) contain valid data. In the 8-bit mode, the processor ignores the data on data lines D15–D8 during read cycles. During an interrupt acknowledge cycle, the external device supplies the vector number on data lines D7–D0. 3 #### **ASYNCHRONOUS BUS CONTROL** Asynchronous data transfers are handled using the following control signals: address strobe, read/write, upper and lower data strobes, and data transfer acknowledge. # Address Strobe (AS) This signal indicates a valid address on the address bus. ## Read/Write (R/W) This signal defines the data bus transfer as a read or write cycle. $R/\overline{W}$ also works in conjunction with the data strobes as explained in the following paragraph. # Upper and Lower Data Strobe (UDS, LDS) These signals control the flow of data on the data bus, as listed in Table 4. When $R/\overline{W}$ is high, the processor will read from the data bus as indicated. When $R/\overline{W}$ is low, the processor will write to the data bus as shown. During operation in the 8-bit mode, the $\overline{UDS}$ is always forced high. Table 4. Data Strobe Control of Data Bus for 16-Bit Mode | UDS | LDS | R/W | D15-D8 | D7-D0 | |-----|-----|-----|-------------------------|--------------------------| | 11 | 1 | _ | No Valid Data | No Valid Data | | 0 | 0 | 1 | Valid Data Bits<br>15–8 | Valid Data Bits<br>7-0 | | 1 | 0 | 1 | No Valid Data | Valid Data Bits<br>7-0 | | 0 | 1 | 1 | Valid Data Bits<br>15–8 | No Valid Data | | 0 | 0 | 0 | Valid Data Bits<br>15–8 | Valid Data Bits<br>7-0 | | 1 | 0 | 0 | Valid Data Bits<br>7-0* | Valid Data Bits<br>7-0 | | 0 | 1 | 0 | Valid Data Bits<br>15–8 | Valid Data Bits<br>15–8* | <sup>\*</sup>These conditions are a result of current implementation and may not appear on future devices. # Data Transfer Acknowledge (DTACK) This input indicates that the data transfer is complete. When the processor recognizes DTACK during a read cycle, data is latched and the bus cycle is terminated. When DTACK is recognized during a write cycle, the bus cycle is terminated. ### **BUS ARBITRATION CONTROL** Bus request, bus grant, and bus grant acknowledge form a bus arbitration circuit to determine which device will be the bus master device. ## Bus Grant (BG) This output indicates to all other potential bus master devices that the processor will release bus control at the end of the current bus cycle. ## **Bus Grant Acknowledge (BGACK)** This input indicates that some other device has become the bus master. This signal should not be asserted until the following four conditions are met: - 1. A bus grant has been received. - 2. Address strobe is inactive, which indicates that the microprocessor is not using the bus. - 3. Data transfer acknowledge is inactive, which indicates that neither memory nor peripherals are using the bus. - 4. Bus grant acknowledge is inactive, which indicates that no other device is still claiming bus mastership. ## INTERRUPT CONTROL (IPL2, IPL1, IPL0) These inputs indicate the encoded priority level of the device requesting an interrupt. Level 7 is the highest priority; whereas, level 0 indicates that no interrupts are requested. Level 7 cannot be masked. The least significant bit is given in IPL0, and the most significant bit is contained in IPL2. These lines must remain stable until the processor signals interrupt acknowledge (FC2–FC0 are all high) to ensure that the interrupt is recognized. #### SYSTEM CONTROL The three system control inputs are used to reset or halt the processor and to indicate to the processor that bus errors have occurred. ## Bus Error (BERR) This input informs the processor that there is a problem with the bus cycle currently being executed. Problems may be a result of: - Nonresponding devices, - Interrupt vector number acquisition failure, - Illegal access request as determined by a memory management unit, or - Other application-dependent errors. The bus error signal interacts with the halt signal to determine if the current bus cycle should be re-executed or if exception processing should be performed. ### Reset (RESET) This bidirectional signal resets (starts a system initialization sequence) the processor in response to an external reset signal. An internally generated reset (result of a RESET instruction) causes all external devices to be reset, and the internal state of the processor is not affected. A total system reset (processor and external devices) is the result of external HALT and RESET signals applied simultaneously. ## Halt (HALT) When this bidirectional line is driven by an external device, it causes the processor to stop at the completion of the current bus cycle. When the processor has been halted using this input, all control signals are inactive, and all three-state lines are put in their high-impedance state. When the processor stops executing instructions, such as in a double bus fault condition, the HALT line is driven by the processor to indicate to external devices that the processor has stopped. ### M6800 PERIPHERAL CONTROL These control signals are used to interface synchronous M6800 peripheral devices with the asynchronous MC68HC001. ## Enable (E) This signal is the standard enable signal common to all M6800-type peripheral devices. The period for this output is 10 MC68HC001 clock periods (six clocks low, four clocks high). Enable is generated by an internal ring counter that may come up in any state (i.e., at power-on, it is impossible to guarantee phase relationship of E to CLK). E is a free-running clock and runs regardless of the state of the bus on the MPU. ## Valid Peripheral Address (VPA) This input indicates that the device or region addressed is an M6800 Family device and that data transfer should be synchronized with the enable (E) signal. This input also indicates that the processor should use automatic vectoring for an interrupt during an interrupt acknowledge cycle. ## Valid Memory Address (VMA) This output is used to indicate to M6800 peripheral devices that a valid address exists on the address bus and that the processor is synchronized to enable. This signal only responds to a valid peripheral address (VPA) input, which indicates that the peripheral is an M6800 Family device. #### PROCESSOR STATUS (FC2, FC1, FC0) These function code outputs indicate the state (user or supervisor) and the cycle type currently being executed (see Table 5). The information indicated by the function code outputs is valid whenever address strobe (AS) is active. **Function Code Output** Cycle Time FC2 FC1 FC<sub>0</sub> 0 0 0 (Undefined, Reserved) 0 0 1 User Data 0 1 0 User Program 0 (Undefined, Reserved) 1 1 0 0 (Undefined, Reserved) 1 0 1 Supervisor Data 1 Ω Supervisor Program 1 Interrupt Acknowledge 1 **Table 5. Function Code Outputs** ## **CLOCK (CLK)** The clock input is a TTL-compatible signal that is internally buffered for development of the internal clocks needed by the processor. The clock input should not be gated off at any time, and the clock signal must conform to minimum and maximum pulse-width times. The clock is a constant frequency square wave with no stretching or shaping techniques required. ## **DATA TRANSFER OPERATIONS** The address and data buses are separate parallel buses used to transfer data using an asynchronous bus structure. In all cycles, the bus master assumes responsibility for deskewing the acknowledge and data signals from the slave device. The MC68HC001 operates in either of two modes: an 8- or 16-bit mode. The following paragraphs explain the read, write, and read-modify-write cycles for each of the modes. #### **16-BIT MODE** Transfer of data between devices involves the following signals: - Address Bus A23-A1 - Data Bus D15-D0 - Control Signals During operation in the 16-bit mode, the A0 bit is always forced to a logic high. ## **Read Cycle** During a read cycle, the processor receives data from a memory or a peripheral device. The processor reads bytes of data in all cases. If the instruction specifies a word (or long-word) operation, the processor reads both upper and lower bytes simultaneously by asserting both upper and lower data strobes. When the instruction specifies byte operation, the processor uses an internal A0 bit to determine which byte to read and then issues the data strobe required for that byte. For byte operations, when the internal A0 bit equals zero, the upper data strobe is issued. When the internal A0 bit equals one, the lower data strobe is issued. When the data is received, the processor correctly positions it internally. ## **Write Cycle** During a write cycle, the processor sends data to either a memory or a peripheral device. The processor writes bytes of data in all cases. If the instruction specifies a word (or long-word) operation, the processor writes both upper and lower bytes simultaneously by asserting both upper and lower data strobes. When the instruction specifies byte operation, the processor uses an internal A0 bit to determine which byte to write and then issues the data strobe required for that byte. For byte operation, when A0 equals zero, the upper data strobe is issued. When A0 equals one, the lower data strobe is issued. ## Read-Modify-Write Cycle The indivisible read-modify-write cycle is the method used by the MC68HC001 for interlocked multiprocessor communications. This cycle is the same for both 8- and 16-bit modes. The read-modify-write cycle performs a read, modifies the data in the arithmetic logic unit, and writes the data back to the same address. In the MC68HC001, this cycle is indivisible in that the address strobe is asserted throughout the entire read-modify-write cycle. The test and set (TAS) instruction uses this cycle to provide meaningful communication between processors in a multiple processor environment. TAS is the only instruction that uses the read-modify-write cycle; since TAS only operates on bytes, all read-modify-write cycles are byte operations. #### **8-BIT MODE** Transfer of data between devices involves the following signals: - Address Bus A23-A0 - Data Bus D7-D0 - Control Signals During operation in the 8-bit mode, the upper data strobe (UDS) is always forced high, and data lines D15–D8 are undefined. ## **Read Cycle** During a read cycle, the processor receives data from a memory or a peripheral device. The processor reads bytes of data in all cases. If the instruction specifies a word (or long-word) operation, the processor reads both bytes. When the instruction specifies byte operation, the processor uses the A0 bit to determine which byte to read and then issues the required data strobe. ## Write Cycle During a write cycle, the processor sends data to either a memory or a peripheral device. The processor writes bytes of data in all cases. If the instruction specifies a word (or long-word) operation, the processor writes both bytes. When the instruction specifies byte operation, the processor uses the A0 bit to determine which byte to write and then issues the required data strobe. ## **Read-Modify-Write Cycle** The read-modify-write cycle operates the same for both 8- and 16-bit modes. Refer to **Read-Modify-Write Cycle** for the 16-bit mode of operation. #### 3 ### **PROCESSING STATES** The MC68HC001 is always in one of three processing states: normal, exception, or halted. ### NORMAL PROCESSING The normal processing state is that associated with instruction execution; the memory references are to fetch instructions and operands and to store results. A special case of the normal state is the stopped state, which the processor enters when a stop instruction is executed. In this state, no further references are made. #### **EXCEPTION PROCESSING** The exception processing state is associated with interrupts, trap instructions, tracing, and other exception conditions. The exception may be internally generated by an instruction or by an unusual condition arising during the execution of an instruction. Externally, exception processing can be forced by an interrupt, a bus error, or a reset. Exception processing is designed to provide an efficient context switch so that the processor may handle unusual conditions. ### HALTED PROCESSING The halted processing state is an indication of catastrophic hardware failure. For example, if, during the exception processing of a bus error, another bus error occurs, the processor assumes that the system is unusable and halts. Only an external reset can restart a halted processor. Note that a processor in the stopped state is not in the halted state, nor vice versa. ### **INTERFACE WITH M6800 PERIPHERALS** Motorola's extensive line of M6800 peripherals are directly compatible with the MC68HC001. Some devices that are particularly useful are as follows: MC6821 Peripheral Interface Adapter MC6840 Programmable Timer Module MC6843 Floppy Disk Controller MC6845 CRT Controller MC6850 Asynchronous Communications Interface Adapter MC6854 Advanced Data Link Controller To interface the synchronous M6800 peripherals with the asynchronous MC68HC001, the processor modifies its bus cycle to meet the M6800 cycle requirements whenever an M6800 device address is detected. This modification is possible since both the processors use memory-mapped I/O. ### **ELECTRICAL SPECIFICATIONS** #### **MAXIMUM RATINGS** | · · · · · · · · · · · · · · · · · · · | | | | |---------------------------------------|------------------|---------------------------------------------|------| | Rating | Symbol | Value | Unit | | Supply Voltage | VCC | - 0.3 to +6.5 | ٧ | | Input Voltage | Vin | -0.3 to +6.5 | ν | | Operating Temperature Range | Тд | T <sub>L</sub> to T <sub>H</sub><br>0 to 70 | °C | | Storage Temperature | T <sub>stq</sub> | - 55 to + 150 | °C | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to the appropriate logic voltage level (e.g., either GND or VCC). #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Symbol | Value | Rating | |--------------------------------|--------|-------|--------|-------|--------| | Thermal Resistance (Still Air) | ΑLθ | | θЈС | | °C/W | | Plastic, Type FN | | 45 | | 25* | | <sup>\*</sup>Estimated #### **CMOS CONSIDERATIONS** The MC68HC001, with its significantly lower power consumption, has other considerations. The CMOS cell is basically composed of two complementary transistors (a P channel and an N channel), and only one transistor is turned on while the cell is in the steady state. The active P-channel transistor sources current when the output is a logic high and presents a high impedance when the output is a logic low. Thus, the overall result is extremely low power consumption because no power is lost through the active P-channel transistor. Also, since only one transistor is turned on during the steady state, power consumption is determined by leakage currents. Because the basic CMOS cell is composed of two complementary transistors, a virtual semiconductor controlled rectifier (SCR) may be formed when an input exceeds the supply voltage. The SCR that is formed by this high input causes the device to become latched in a mode that may result in excessive current drain and eventual destruction of the device. Although the MC68HC001 is implemented with input protection diodes, care should be exercised to ensure that the maximum input voltage specification is not exceeded. Some systems may require that the CMOS circuitry be isolated from voltage transients; others may require no additional circuitry. The MC68HC001, implemented in CMOS, is applicable to designs for which the following considerations are relevant: - 1. The MC68HC001 completely satisfies the input/output drive requirements of CMOS logic devices. - 2. The HCMOS MC68HC001 provides an order of magnitude reduction in power dissipation when compared to the HMOS MC68000. However, the MC68HC001 does not offer a power-down mode. The minimum operating frequency of the MC68HC001 is 4 MHz. #### **AC ELECTRICAL SPECIFICATION DEFINITIONS** The AC specifications presented consist of output delays, input setup and hold times, and signal skew times. All signals are specified relative to an appropriate edge of the clock and possibly to one or more other signals. The measurement of the AC specifications is defined by the waveforms shown in Figure 5. To test the parameters guaranteed by Motorola, inputs must be driven to the voltage levels specified in that figure. Outputs are specified with minimum and/or maximum limits, as appropriate, and are measured as shown in Figure 5. Inputs are specified with minimum setup and hold times, and are measured as shown. Finally, the measurement for signal-to-signal specifications is also shown. #### NOTE The testing levels used to verify conformance to the AC specifications do not affect the guaranteed DC operation of the device as specified in the DC electrical characteristics. #### NOTES: - This output timing is applicable to all parameters specified relative to the rising edge of the clock. - 2. This output timing is applicable to all parameters specified relative to the falling edge of the clock. - 3. This input timing is applicable to all parameters specified relative to the rising edge of the clock. - 4. This input timing is applicable to all parameters specified relative to the falling edge of the clock. - 5. This timing is applicable to all parameters specified relative to the assertion/negation of another signal. #### LEGEND: - A. Maximum output delay specification. - B. Minimum output hold time. - C. Minimum input setup time specification. - D. Minimum input hold time specification. - E. Signal valid to signal valid specification (maximum or minimum). F. Signal valid to signal invalid specification (maximum or minimum). Figure 5. Drive Levels and Test Points for AC Specifications # DC ELECTRICAL SPECIFICATIONS ( $V_{CC} = 5.0 \text{ Vdc} \pm 5\%$ ; GND=0 Vdc; $T_A = T_L \text{ to } T_H$ ) | Characteristic | | Symbol | Min | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----------------|-----------------------|------------------------------|-------------| | Input High Voltage | | V <sub>IH</sub> | 2.0 | VCC | ٧ | | Input Low Voltage | | VIL | GND - 0.3 | 0.8 | ٧ | | Input Leakage Current BERR, BGACK, BR, C | TACK, CLK, IPL2-IPLO, VPA<br>HALT, RESET | lin | - | 2.5<br>20 | μΑ | | Three-State (Off State) Input Current (a 2.4 V/0.4 V FC2 | ĀS, A23-A1, D15-D0,<br>-FC0, LDS, R∕W, UDS, VMA | ITSI | _ | 20 | μΑ | | | , AS, A23-A1, BG, D15-D0,<br>-FC0, LDS, R/W, UDS, VMA | ∨он | V <sub>CC</sub> -0.75 | | > | | Output Low Voltage (I <sub>OL</sub> = 1.6 mA) (I <sub>OL</sub> = 3.2 mA) (I <sub>OL</sub> = 5.0 mA) (I <sub>OL</sub> = 5.3 mA) E, AS, D1 | HALT<br>A23-A1, BG, FC2-FC0<br>RESET<br>5-D0, LDS, R.W, UDS, VMA | V <sub>OL</sub> | _<br>_<br>_ | 0.5<br>0.5<br>0.5<br>0.5 | <b>&gt;</b> | | Current Dissipation* | f=8 MHz<br>f=10 MHz<br>f=12.5 MHz<br>f=16.67 MHz | D | -<br>-<br>- | 25<br>30<br>35<br>50 | mA | | Power Dissipation | f = 8 MHz<br>f = 10 MHz<br>f = 12.5 MHz<br>f = 16.67 MHz | PD | | 0.13<br>0.16<br>0.19<br>0.26 | W | | Capacitance (V <sub>in</sub> = 0 V, T <sub>A</sub> = 25°C, Frequency = 1 MHz | )** | Cin | | 20.0 | pF | | Load Capacitance | HALT<br>All Others | CL | _ | 70<br>130 | pF | <sup>\*</sup>Currents listed are with no loading. ## AC ELECTRICAL SPECIFICATIONS — CLOCK TIMING (See Figure 6) | Num. | Characteristic | | 8 MHz | | 10 MHz | | 12.2 MHz | | 16.67 MHz | | 11 | |------|---------------------------|-----------------|----------|------------|----------|------------|----------|------------|-----------|--------------|------| | Hum. | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | Frequency of Operation | f | 4.0 | 8.0 | 4.0 | 10.0 | 4.0 | 12.5 | 4.0 | 16.67 | MHz | | 1 | Cycle Time | tcyc | 125 | 250 | 100 | 250 | 80 | 250 | 60 | 125 | ns | | 2,3 | Clock Pulse Width | t <sub>CL</sub> | 55<br>55 | 125<br>125 | 45<br>45 | 125<br>125 | 35<br>35 | 125<br>125 | 27<br>27 | 62.5<br>62.5 | ns | | 4,5 | Clock Rise and Fall Times | t <sub>Cr</sub> | <u> </u> | 10<br>10 | _ | 10<br>10 | | 5<br>5 | _ | 5<br>5 | ns | <sup>\*\*</sup>Capacitance is periodically sampled rather than 100% tested. NOTE: Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall will be linear between 0.8 V and 2.0 V. Figure 6. Clock Input Timing # AC ELECTRICAL SPECIFICATIONS — READ AND WRITE CYCLES $(V_{CC} = 5.0 \text{ Vdc} \pm 5\%; \text{ GND} = 0 \text{ Vdc}; T_A = T_L \text{ to } T_H; \text{ see Figures 7 and 8})$ | Num. | Characteristic | C | 8 N | ЛHz | 10 MHz | | 12.5 MHz | | 16.67 MHz | | | |--------------------|------------------------------------------------------------------------|--------------------|-----|-----|--------|-----|----------|-----|-----------|-----|------| | Muill. | Characteristic | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 6 | Clock Low to Address Valid | tCLAV | _ | 62 | _ | 50 | _ | 50 | _ | 30 | ns | | 6A | Clock High to FC Valid | tCHFCV | _ | 62 | | 50 | _ | 45 | 0 | 30 | ns | | 7 | Clock High to Address, Data Bus High<br>Impedance (Maximum) | | _ | 80 | _ | 70 | _ | 60 | _ | 50 | ns | | 8 | Clock High to Address, FC Invalid (Minimum) | <sup>†</sup> CHAFI | 0 | | 0 | _ | 0 | _ | 0 | _ | ns | | 91 | Clock High to $\overline{\text{AS}}$ , $\overline{\text{DS}}$ Asserted | tCHSL | 3 | 60 | 3 | 50 | 3 | 40 | 3 | 30 | ns | | 11 <sup>2</sup> | Address Valid to AS, DS Asserted (Read)/AS Asserted (Write) | <sup>t</sup> AVSL | 30 | | 20 | | 15 | _ | 15 | _ | ns | | 11A <sup>2</sup> | FC Valid to AS, DS Asserted (Read)/<br>AS Asserted (Write) | <sup>t</sup> FCVSL | 90 | _ | 70 | _ | 60 | _ | 45 | _ | ns | | 12 <sup>1</sup> | Clock Low to AS, DS Negated | <sup>t</sup> CLSH | _ | 62 | | 50 | _ | 40 | 3 | 30 | ns | | 13 <sup>2</sup> | AS, DS Negated to Address, FC Invalid | <sup>†</sup> SHAFI | 40 | | 30 | | 20 | _ | 15 | _ | ns | | 14 <sup>2</sup> | AS (and DS Read) Width Asserted | <sup>t</sup> SL | 270 | _ | 195 | _ | 160 | | 120 | _ | ns | | 14A <sup>2</sup> | DS Width Asserted (Write) | t <sub>DSL</sub> | 140 | _ | 95 | _ | 80 | | 60 | | ns | | 15 <sup>2</sup> | AS, DS Width Negated | tSH | 150 | _ | 105 | _ | 65 | _ | 60 | _ | ns | | 16 | Clock High to Control Bus High<br>Impedance | <sup>t</sup> CHCZ | _ | 80 | _ | 70 | _ | 60 | _ | 50 | ns | | 17 <sup>2</sup> | AS, DS Negated to R/W Invalid | tSHRH | 40 | _ | 30 | | 20 | | 15 | _ | ns | | 18 <sup>1</sup> | Clock High to R/W High (Read) | tCHRH | 0 | 55 | 0 | 45 | 0 | 40 | 0 | 30 | ns | | 20 <sup>1</sup> | Clock High to R/W Low (Write) | <sup>t</sup> CHRL | 0 | 55 | 0 | 45 | 0 | 40 | 0 | 30 | ns | | 20A <sup>2,6</sup> | AS Asserted to R/W Low (Write) | tASRV | | 10 | _ | 10 | _ | 0 | _ | 10 | ns | | 21 <sup>2</sup> | Address Valid to R/W Low (Write) | <sup>t</sup> AVRL | 20 | _ | 0 | | 0 | | 0 | _ | ns | | 21A <sup>2</sup> | FC Valid to R/W Low (Write) | <sup>t</sup> FCVRL | 60 | _ | 50 | _ | 30 | _ | 30 | | ns | | 22 <sup>2</sup> | R/W Low to DS Asserted (Write) | <sup>t</sup> RLSL | 80 | _ | 50 | | 30 | _ | 30 | | ns | | 23 | Clock Low to Data-Out Valid (Write) | tCLDO | | 62 | _ | 50 | _ | 50 | _ | 30 | ns | # AC ELECTRICAL SPECIFICATIONS — READ AND WRITE CYCLES (Continued) | | Charactaristic | | 8 N | 1Hz | 10 [ | VIHz | 12.5 MHz | | 16.67 MHz | | | |-------------------|--------------------------------------------------------------------------|---------------------|-----|-----|------|------|----------|-----|-----------|-----|---------| | Num. | Characteristic | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 25 <sup>2</sup> | AS, DS Negated to Data-Out Invalid (Write) | tSHDOI | 40 | | 30 | | 20 | - | 15 | _ | ns | | 26 <sup>2</sup> | Data-Out Valid to DS Asserted (Write) | †DOSL | 40 | | 30 | - | 20 | _ | 15 | | ns | | 27 <sup>5</sup> | Data-In Valid to Clock Low (Setup Time on Read) | †DICL | 10 | _ | 10 | | 10 | | 5 | | ns | | 28 <sup>2</sup> | AS, DS Negated to DTACK Negated (Asynchronous Hold) | <sup>t</sup> SHDAH | 0 | 240 | 0 | 190 | 0 | 150 | 0 | 110 | ns | | 28A | Clock High to DTACK Negated | tCHDH | 0 | 240 | 0 | 190 | 0 | 150 | 0 | 110 | ns | | 29 | AS, DS Negated to Data-In Invalid<br>(Hold Time on Read) | <sup>t</sup> SHDII | 0 | | 0 | _ | 0 | _ | 0 | _ | ns | | 29A | AS, DS Negated to Data-In High Impedance | <sup>t</sup> SHDZ | _ | 187 | | 150 | _ | 120 | _ | 90 | ns | | 30 | AS, DS Negated to BERR Negated | <sup>†</sup> SHBEH | 0 | | 0 | _ | 0 | _ | 0 | _ | ns | | 31 <sup>2,5</sup> | DTACK Asserted to Data-In Valid<br>(Setup Time) | <sup>t</sup> DALÐI | _ | 90 | _ | 65 | _ | 50 | | 50 | ns | | 32 | HALT and RESET Input Transition Time | <sup>t</sup> RHr,f | 0 | 200 | 0 | 200 | 0 | 200 | _ | 150 | ns | | 33 | Clock High to BG Asserted | <sup>t</sup> CHGL | | 62 | _ | 50 | _ | 40 | 0 | 30 | ns | | 34 | Clock High to BG Negated | <sup>t</sup> CHGH | _ | 62 | _ | 50 | _ | 40 | 0 | 30 | ns | | 35 | BR Asserted to BG Asserted | †BRLGL | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 36 <sup>7</sup> | BR Negated to BG Negated | <sup>t</sup> BRHGH | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 37 | BGACK Asserted to BG Negated | <sup>t</sup> GALGH | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 37A <sup>8</sup> | BGACK Asserted to BR Negated | <sup>t</sup> GALBRH | 20 | 1.5 | 20 | 1.5 | 20 | 1.5 | 10 | 1.5 | Clks/ns | | 38 | BG Asserted to Control, Address, Data<br>Bus High Impedance (AS Negated) | tGLZ | _ | 80 | | 70 | _ | 60 | | 50 | ns | | 39 | BG Width Negated | tGH | 1.5 | | 1.5 | _ | 1.5 | _ | 1.5 | _ | Clks | | 40 | Clock Low to VMA Asserted | <sup>t</sup> CLVML | _ | 70 | _ | 70 | | 70 | | 50 | ns | | 41 | Clock Low to E Transition | tCLET | | 55 | | 45 | | 35 | | 35 | ns | | 42 | E Output Rise and Fall Time | t <sub>Er,f</sub> | _ | 15 | _ | 15 | | 15 | | 15 | ns | | 43 | VMA Asserted to E High | <sup>t</sup> VMLEH | 200 | | 150 | _ | 90 | | 80 | | ns | | 44 | $\overline{AS}$ , $\overline{DS}$ Negated to $\overline{VPA}$ Negated | <sup>t</sup> SHVPH | 0 | 120 | 0 | 90 | 0 | 70 | 0 | 50 | ns | | 45 | E Low to Control, Address Bus Invalid<br>(Address Hold Time) | tELCAI | 30 | _ | 10 | _ | 10 | | 10 | | ns | | 46 | BGACK Width Low | tGAL | 1.5 | | 1.5 | _ | 1.5 | _ | 1.5 | _ | Clks | | 47 <sup>5</sup> | Asynchronous Input Setup Time | <sup>t</sup> ASI | 10 | _ | 10 | | 10 | | 5 | | ns | | 482.3 | BERR Asserted to DTACK Asserted | <sup>t</sup> BELDAL | 20 | | 20 | | 20 | | 10 | | ns | | 49 <sup>9</sup> | AS, DS Negated to E Low | <sup>t</sup> SHEL | 70 | 70 | - 55 | 55 | - 45 | 45 | - 35 | 35 | ns | | 50 | E Width High | t <sub>EH</sub> | 450 | | 350 | | 280 | | 220 | _ | ns | | 51 | E Width Low | tEL | 700 | _ | 550 | _ | 440 | _ | 340 | _ | ns | | 52 | Data-In Hold from Clock High | <sup>t</sup> CHDII | 0 | | 0 | | 0 | | 0 | _ | ns | | 53 | Data-Out Hold from Clock High | tCHDOI | 0 | | 0 | | 0 | | 0 | _ | ns | | 54 | E Low to Data-Out Invalid | tELDOI | 30 | | 20 | | 15 | | 10 | _ | ns | #### 3 ### AC ELECTRICAL SPECIFICATIONS — READ AND WRITE CYCLES (Concluded) | Num. | Characteristic | Cumbal | 8 MHz | | 10 MHz | | 12.5 MHz | | 16.67 MHz | | | |------------------|----------------------------------------------|-------------------|-------|-----|--------|-----|----------|-----|-----------|-----|------| | MUIII. | Characteristic | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 55 | R/W Asserted to Data Bus Impedance<br>Change | tRLDBD | 30 | _ | 20 | _ | 10 | _ | 0 | _ | ns | | 56 <sup>4</sup> | HALT/RESET Pulse Width | tHRPW | 10 | | 10 | | 10 | _ | 10 | _ | Clks | | 57 | BGACK Negated to AS, DS, R/W<br>Driven | tGASD | 1.5 | | 1.5 | _ | 1.5 | _ | 1.5 | _ | Clks | | 57A | BGACK Negated to FC, VMA Driven | tGAFD | 1 | _ | 1 | _ | 1 | _ | 1 | | Clks | | 58 <sup>7</sup> | BR Negated to AS, DS, R/W Driven | <sup>t</sup> RHSD | 1.5 | - | 1.5 | _ | 1.5 | | 1.5 | | Clks | | 58A <sup>7</sup> | BR Negated to FC, VMA Driven | <sup>t</sup> RHFD | 1 | _ | 1 | | 1 | _ | 1 | _ | Clks | - 1. For a loading capacitance of less than or equal to 50 pF, subtract 5 ns from the value given in the maximum columns. - 2. Actual value depends on clock period. - 3. If #47 is satisfied for both DTACK and BERR, #48 may be ignored. In the absence of DTACK, BERR is an asynchronous input using the asynchronous input setup time (#47). - 4. For power-up, the MC68000 must be held in the reset state for 100 ms to allow stabilization of on-chip circuitry. After the system is powered up, #56 refers to the minimum pulse width required to reset the processor. - 5. If the asynchronous input setup time (#47) requirement is satisfied for DTACK, the DTACK-asserted to data setup time (#31) requirement can be ignored. The data must only satisfy the data-in to clock low setup time (#27) for the following clock cycle. - 6. When $\overline{AS}$ and $R/\overline{W}$ are equally loaded ( $\pm 20\%$ ), subtract 5 ns from the values given in these columns. - 7. The processor will negate BG and begin driving the bus again if external arbitration logic negates BR before asserting BGACK. - 8. The minimum value must be met to guarantee proper operation. If the maximum value is exceeded, $\overline{BG}$ may be re-asserted - 9. The falling edge of S6 triggers both the negation of the strobes ( $\overline{AS}$ and $\overline{xDS}$ ) and the falling edge of E. Either of these events can occur first, depending upon the loading on each signal. Specification #49 indicates the absolute maximum skew that will occur between the rising edge of the strobes and the falling edge of E. - Setup time for the asynchronous inputs IPL2-IPL0 and VPA (#47) guarantees their recognition at the next falling edge of the clock. - 2. BR need fall at this time only to insure being recognized at the end of the bus cycle. - Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall is linear between 0.8 V and 2.0 V. Figure 7. Read Cycle Timing Diagram - Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall is linear between 0.8 V and 2.0 V. - Because of loading variations, R/W may be valid after AS even though both are initiated by the rising edge of S2 (specification #20A). Figure 8. Write Cycle Timing Diagram ## AC ELECTRICAL SPECIFICATIONS - MC68HC001 TO M6800 PERIPH-**ERAL CYCLES** ( $V_{CC} = 5.0 \text{ Vdc} \pm 5\%$ ; GND = 0 Vdc; $T_A = T_L \text{ to } T_H$ ; see Figures 9 and 10) | Num. | Characteristic | Symbol | 8 MHz | | 10 MHz | | 12.5 MHz | | 16.67 MHz | | | |-----------------|--------------------------------------------------------------|--------------------|-------|-----|----------|-----|----------|-----|-----------|-----|------| | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 12 <sup>1</sup> | Clock Low to AS, DS Negated | tCLSH | _ | 62 | | 50 | _ | 40 | 3 | 30 | ns | | 18 <sup>1</sup> | Clock High to R/W High | tCHRH | 0 | 55 | 0 | 45 | 0 | 40 | 0 | 30 | ns | | 20 <sup>1</sup> | Clock High to R/W Low | tCHRL | 0 | 55 | 0 | 45 | 0 | 40 | 0 | 30 | ns | | 23 | Clock Low to Data-Out Valid | †CLDO | | 62 | <u> </u> | 50 | _ | 50 | _ | 30 | ns | | 27 | Data-In Valid to Clock Low (Setup Time of Read) | <sup>t</sup> DICL | 10 | - | 10 | _ | 10 | _ | 5 | _ | ns | | 29 | AS, DS Negated to Data-In Invalid<br>(Hold Time on Read) | tSHDII | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 40 | Clock Low to VMA Asserted | <sup>t</sup> CLVML | _ | 70 | | 70 | _ | 70 | _ | 50 | ns | | 41 | Clock Low to E Transition | tCLET | 1 | 55 | _ | 45 | _ | 35 | _ | 35 | ns | | 42 | E Output Rise and Fall Time | tĘr,f | | 15 | | 15 | _ | 15 | _ | 15 | ns | | 43 | VMA Asserted to E High | <sup>†</sup> VMLEH | 200 | | 150 | 1 | 90 | _ | 80 | _ | ns | | 44 | AS, DS Negated to VPA Negated | <sup>t</sup> SHVPH | 0 | 120 | 0 | 90 | 0 | 70 | 0 | 50 | ns | | 45 | E Low to Control, Address Bus Invalid<br>(Address Hold Time) | <sup>t</sup> ELCAI | 30 | _ | 10 | | 10 | _ | 10 | _ | ns | | 47 | Asynchronous Input Setup Time | tASI | 10 | - | 10 | _ | 10 | | 5 | _ | ns | | 49 <sup>2</sup> | AS, DS, Negated to E Low | tSHEL | - 70 | 70 | - 55 | 55 | 45 | 45 | - 35 | 35 | ns | | 50 | E Width High | <sup>t</sup> EH | 450 | _ | 350 | _ | 280 | _ | 220 | _ | ns | | 51 | E Width Low | tEL | 700 | | 550 | _ | 440 | _ | 340 | _ | ns | | 54 | E Low to Data-Out Invalid | tELDO | 30 | _ | 20 | _ | 15 | _ | 10 | _ | ns | - For a loading capacitance of less than or equal to 50 pF, subtract 5 ns from the value given in the maximum columns. The falling edge of S6 trigger both the negation of the strobes (AS and xDS) and the falling edge of E. Either of these events can occur first, depending upon the loading on each signal. Specification #49 indicates the absolute maximum skew that will occur between the rising edge of the strobes and the falling edge of E. NOTE: This timing diagram is included for those who wish to design their own circuit to generate $\overline{\text{VMA}}$ . It shows the best case possibly attainable. Figure 9. MC68HC001 to M6800 Peripheral Timing Diagram (Best Case) NOTE: This timing diagram is included for those who wish to design their own circuit to generate VMA. It shows the worst case possibly attainable. Figure 10. MC68HC001 to M6800 Peripheral Timing Diagram (Worst Case) # AC ELECTRICAL SPECIFICATIONS — BUS ARBITRATION (VCC 5.0 Vdc ± 5%) GND = 0 Vdc; $T_A = T_L$ to $T_H$ ; see Figures 11-14) | Num. | Characteristic | Symbol | 8 MHz | | 10 MHz | | 12.5 MHz | | 16.67 MHz | | · · · · · · · · · · · · · · · · · · · | |------------------|-----------------------------------------------------------------------------|---------------------|-------|-----|--------|-----|----------|-----|-----------|-----|---------------------------------------| | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 7 | Clock High to Address, Data Bus High<br>Impedance (Maximum) | <sup>†</sup> CHADZ | _ | 80 | _ | 70 | _ | 60 | _ | 50 | ns | | 16 | Clock High to Control Bus High<br>Impedance | tCHCZ | _ | 80 | | 70 | _ | 60 | _ | 50 | กร | | 33 | Clock High to BG Asserted | tCHGL | | 62 | | 50 | | 40 | 0 | 30 | ns | | 34 | Clock High to BG Negated | t <sub>CHG</sub> H | | 62 | _ | 50 | _ | 40 | 0 | 30 | ns | | 35 | BR Asserted to BG Asserted | †BRLGL | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 36 <sup>1</sup> | BR Negated to BG Negated | <sup>t</sup> BRHGH | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Ciks | | 37 | BGACK Asserted to BG Negated | tGALGH | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | 1.5 | 3.5 | Clks | | 37A <sup>2</sup> | BGACK Asserted to BR Negated | <sup>t</sup> GALBRH | 20 | 1.5 | 20 | 1.5 | 20 | 1.5 | 10 | 1.5 | Clks ns | | 38 | BG Asserted to Control, Address,<br>Data Bus High Impedance (AS<br>Negated) | <sup>t</sup> GLZ | _ | 80 | - | 70 | _ | 60 | _ | 50 | ns | | 39 | BG Width Negated | tGH | 1.5 | | 1.5 | _ | 1.5 | - | 1.5 | | Clks | | 46 | BGACK Width Low | tGAL | 1.5 | | 1.5 | | 1.5 | _ | 1.5 | | Clks | | 47 | Asynchronous Input Setup Time | tASI | 10 | _ | 10 | _ | 10 | _ | 5 | | ns | | 57 | BGACK Negated to AS, DS, R W<br>Driven | tGASD | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | Clks | | 57A | BGACK Negated to FC, VMA Driven | tGAFD | 1 | | 1 | _ | 1 | _ | 1 | _ | Clks | | 58 <sup>1</sup> | BR Negated to AS, DS, R W Driven | <sup>t</sup> RHSD | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | - | Clks | | 58A <sup>1</sup> | BR Negated to FC, VMA Driven | <sup>t</sup> RHFD | 1 | _ | 1 | _ | 1 | _ | 1 | _ | Clks | #### NOTES: - 1. The processor will negate $\overline{BG}$ and begin driving the bus again if external arbitration logic negates $\overline{BR}$ before asserting - 2. The minimum value must be met to guarantee proper operation. If the maximum value is exceeded, $\overline{\text{BG}}$ may be reasserted. NOTE: Setup time to the clock (#47) for the asynchronous inputs BERR, BGACK, BR, DTACK, IPL2-IPL0, and VPA guarantees their recognition at the next falling edge of the clock. Figure 11. Bus Arbitration Timing Diagram NOTE: Waveform measurements for all inputs and outputs are specified at: logic high 2.0 V, logic low = 0.8 V. Figure 12. Bus Arbitration Timing — Idle Bus Case NOTE: Waveform measurements for all inputs and outputs are specified at: logic high 2.0 V, logic low = 0.8 V. Figure 13. Bus Arbitration Timing — Active Bus Case NOTE: Waveform measurements for all inputs and outputs are specified at: logic high 2.0 V, logic low = 0.8 V. Figure 14. Bus Arbitration Timing — Multiple Bus Request ## **PIN ASSIGNMENTS** #### **68-LEAD PIN GRID ARRAY** ## **68-LEAD PLASTIC LEADED CHIP CARRIER** 3